]>
Commit | Line | Data |
---|---|---|
b2441318 | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
1da177e4 LT |
2 | /* |
3 | * linux/arch/x86_64/entry.S | |
4 | * | |
5 | * Copyright (C) 1991, 1992 Linus Torvalds | |
6 | * Copyright (C) 2000, 2001, 2002 Andi Kleen SuSE Labs | |
7 | * Copyright (C) 2000 Pavel Machek <pavel@suse.cz> | |
4d732138 | 8 | * |
1da177e4 LT |
9 | * entry.S contains the system-call and fault low-level handling routines. |
10 | * | |
8b4777a4 AL |
11 | * Some of this is documented in Documentation/x86/entry_64.txt |
12 | * | |
0bd7b798 | 13 | * A note on terminology: |
4d732138 IM |
14 | * - iret frame: Architecture defined interrupt frame from SS to RIP |
15 | * at the top of the kernel process stack. | |
2e91a17b AK |
16 | * |
17 | * Some macro usage: | |
4d732138 IM |
18 | * - ENTRY/END: Define functions in the symbol table. |
19 | * - TRACE_IRQ_*: Trace hardirq state for lock debugging. | |
20 | * - idtentry: Define exception entry points. | |
1da177e4 | 21 | */ |
1da177e4 LT |
22 | #include <linux/linkage.h> |
23 | #include <asm/segment.h> | |
1da177e4 LT |
24 | #include <asm/cache.h> |
25 | #include <asm/errno.h> | |
d36f9479 | 26 | #include "calling.h" |
e2d5df93 | 27 | #include <asm/asm-offsets.h> |
1da177e4 LT |
28 | #include <asm/msr.h> |
29 | #include <asm/unistd.h> | |
30 | #include <asm/thread_info.h> | |
31 | #include <asm/hw_irq.h> | |
0341c14d | 32 | #include <asm/page_types.h> |
2601e64d | 33 | #include <asm/irqflags.h> |
72fe4858 | 34 | #include <asm/paravirt.h> |
9939ddaf | 35 | #include <asm/percpu.h> |
d7abc0fa | 36 | #include <asm/asm.h> |
63bcff2a | 37 | #include <asm/smap.h> |
3891a04a | 38 | #include <asm/pgtable_types.h> |
784d5699 | 39 | #include <asm/export.h> |
8c1f7558 | 40 | #include <asm/frame.h> |
d7e7528b | 41 | #include <linux/err.h> |
1da177e4 | 42 | |
4d732138 IM |
43 | .code64 |
44 | .section .entry.text, "ax" | |
16444a8a | 45 | |
72fe4858 | 46 | #ifdef CONFIG_PARAVIRT |
2be29982 | 47 | ENTRY(native_usergs_sysret64) |
8c1f7558 | 48 | UNWIND_HINT_EMPTY |
72fe4858 GOC |
49 | swapgs |
50 | sysretq | |
8c1f7558 | 51 | END(native_usergs_sysret64) |
72fe4858 GOC |
52 | #endif /* CONFIG_PARAVIRT */ |
53 | ||
f2db9382 | 54 | .macro TRACE_IRQS_IRETQ |
2601e64d | 55 | #ifdef CONFIG_TRACE_IRQFLAGS |
4d732138 IM |
56 | bt $9, EFLAGS(%rsp) /* interrupts off? */ |
57 | jnc 1f | |
2601e64d IM |
58 | TRACE_IRQS_ON |
59 | 1: | |
60 | #endif | |
61 | .endm | |
62 | ||
5963e317 SR |
63 | /* |
64 | * When dynamic function tracer is enabled it will add a breakpoint | |
65 | * to all locations that it is about to modify, sync CPUs, update | |
66 | * all the code, sync CPUs, then remove the breakpoints. In this time | |
67 | * if lockdep is enabled, it might jump back into the debug handler | |
68 | * outside the updating of the IST protection. (TRACE_IRQS_ON/OFF). | |
69 | * | |
70 | * We need to change the IDT table before calling TRACE_IRQS_ON/OFF to | |
71 | * make sure the stack pointer does not get reset back to the top | |
72 | * of the debug stack, and instead just reuses the current stack. | |
73 | */ | |
74 | #if defined(CONFIG_DYNAMIC_FTRACE) && defined(CONFIG_TRACE_IRQFLAGS) | |
75 | ||
76 | .macro TRACE_IRQS_OFF_DEBUG | |
4d732138 | 77 | call debug_stack_set_zero |
5963e317 | 78 | TRACE_IRQS_OFF |
4d732138 | 79 | call debug_stack_reset |
5963e317 SR |
80 | .endm |
81 | ||
82 | .macro TRACE_IRQS_ON_DEBUG | |
4d732138 | 83 | call debug_stack_set_zero |
5963e317 | 84 | TRACE_IRQS_ON |
4d732138 | 85 | call debug_stack_reset |
5963e317 SR |
86 | .endm |
87 | ||
f2db9382 | 88 | .macro TRACE_IRQS_IRETQ_DEBUG |
4d732138 IM |
89 | bt $9, EFLAGS(%rsp) /* interrupts off? */ |
90 | jnc 1f | |
5963e317 SR |
91 | TRACE_IRQS_ON_DEBUG |
92 | 1: | |
93 | .endm | |
94 | ||
95 | #else | |
4d732138 IM |
96 | # define TRACE_IRQS_OFF_DEBUG TRACE_IRQS_OFF |
97 | # define TRACE_IRQS_ON_DEBUG TRACE_IRQS_ON | |
98 | # define TRACE_IRQS_IRETQ_DEBUG TRACE_IRQS_IRETQ | |
5963e317 SR |
99 | #endif |
100 | ||
1da177e4 | 101 | /* |
4d732138 | 102 | * 64-bit SYSCALL instruction entry. Up to 6 arguments in registers. |
1da177e4 | 103 | * |
fda57b22 AL |
104 | * This is the only entry point used for 64-bit system calls. The |
105 | * hardware interface is reasonably well designed and the register to | |
106 | * argument mapping Linux uses fits well with the registers that are | |
107 | * available when SYSCALL is used. | |
108 | * | |
109 | * SYSCALL instructions can be found inlined in libc implementations as | |
110 | * well as some other programs and libraries. There are also a handful | |
111 | * of SYSCALL instructions in the vDSO used, for example, as a | |
112 | * clock_gettimeofday fallback. | |
113 | * | |
4d732138 | 114 | * 64-bit SYSCALL saves rip to rcx, clears rflags.RF, then saves rflags to r11, |
b87cf63e DV |
115 | * then loads new ss, cs, and rip from previously programmed MSRs. |
116 | * rflags gets masked by a value from another MSR (so CLD and CLAC | |
117 | * are not needed). SYSCALL does not save anything on the stack | |
118 | * and does not change rsp. | |
119 | * | |
120 | * Registers on entry: | |
1da177e4 | 121 | * rax system call number |
b87cf63e DV |
122 | * rcx return address |
123 | * r11 saved rflags (note: r11 is callee-clobbered register in C ABI) | |
1da177e4 | 124 | * rdi arg0 |
1da177e4 | 125 | * rsi arg1 |
0bd7b798 | 126 | * rdx arg2 |
b87cf63e | 127 | * r10 arg3 (needs to be moved to rcx to conform to C ABI) |
1da177e4 LT |
128 | * r8 arg4 |
129 | * r9 arg5 | |
4d732138 | 130 | * (note: r12-r15, rbp, rbx are callee-preserved in C ABI) |
0bd7b798 | 131 | * |
1da177e4 LT |
132 | * Only called from user space. |
133 | * | |
7fcb3bc3 | 134 | * When user can change pt_regs->foo always force IRET. That is because |
7bf36bbc AK |
135 | * it deals with uncanonical addresses better. SYSRET has trouble |
136 | * with them due to bugs in both AMD and Intel CPUs. | |
0bd7b798 | 137 | */ |
1da177e4 | 138 | |
b2502b41 | 139 | ENTRY(entry_SYSCALL_64) |
8c1f7558 | 140 | UNWIND_HINT_EMPTY |
9ed8e7d8 DV |
141 | /* |
142 | * Interrupts are off on entry. | |
143 | * We do not frame this tiny irq-off block with TRACE_IRQS_OFF/ON, | |
144 | * it is too small to ever cause noticeable irq latency. | |
145 | */ | |
72fe4858 | 146 | |
8a9949bc | 147 | swapgs |
4d732138 IM |
148 | movq %rsp, PER_CPU_VAR(rsp_scratch) |
149 | movq PER_CPU_VAR(cpu_current_top_of_stack), %rsp | |
9ed8e7d8 | 150 | |
1e423bff AL |
151 | TRACE_IRQS_OFF |
152 | ||
9ed8e7d8 | 153 | /* Construct struct pt_regs on stack */ |
4d732138 IM |
154 | pushq $__USER_DS /* pt_regs->ss */ |
155 | pushq PER_CPU_VAR(rsp_scratch) /* pt_regs->sp */ | |
4d732138 IM |
156 | pushq %r11 /* pt_regs->flags */ |
157 | pushq $__USER_CS /* pt_regs->cs */ | |
158 | pushq %rcx /* pt_regs->ip */ | |
8a9949bc | 159 | GLOBAL(entry_SYSCALL_64_after_hwframe) |
4d732138 IM |
160 | pushq %rax /* pt_regs->orig_ax */ |
161 | pushq %rdi /* pt_regs->di */ | |
162 | pushq %rsi /* pt_regs->si */ | |
163 | pushq %rdx /* pt_regs->dx */ | |
164 | pushq %rcx /* pt_regs->cx */ | |
165 | pushq $-ENOSYS /* pt_regs->ax */ | |
166 | pushq %r8 /* pt_regs->r8 */ | |
167 | pushq %r9 /* pt_regs->r9 */ | |
168 | pushq %r10 /* pt_regs->r10 */ | |
169 | pushq %r11 /* pt_regs->r11 */ | |
170 | sub $(6*8), %rsp /* pt_regs->bp, bx, r12-15 not saved */ | |
8c1f7558 | 171 | UNWIND_HINT_REGS extra=0 |
4d732138 | 172 | |
1e423bff AL |
173 | /* |
174 | * If we need to do entry work or if we guess we'll need to do | |
175 | * exit work, go straight to the slow path. | |
176 | */ | |
15f4eae7 AL |
177 | movq PER_CPU_VAR(current_task), %r11 |
178 | testl $_TIF_WORK_SYSCALL_ENTRY|_TIF_ALLWORK_MASK, TASK_TI_flags(%r11) | |
1e423bff AL |
179 | jnz entry_SYSCALL64_slow_path |
180 | ||
b2502b41 | 181 | entry_SYSCALL_64_fastpath: |
1e423bff AL |
182 | /* |
183 | * Easy case: enable interrupts and issue the syscall. If the syscall | |
184 | * needs pt_regs, we'll call a stub that disables interrupts again | |
185 | * and jumps to the slow path. | |
186 | */ | |
187 | TRACE_IRQS_ON | |
188 | ENABLE_INTERRUPTS(CLBR_NONE) | |
fca460f9 | 189 | #if __SYSCALL_MASK == ~0 |
4d732138 | 190 | cmpq $__NR_syscall_max, %rax |
fca460f9 | 191 | #else |
4d732138 IM |
192 | andl $__SYSCALL_MASK, %eax |
193 | cmpl $__NR_syscall_max, %eax | |
fca460f9 | 194 | #endif |
4d732138 IM |
195 | ja 1f /* return -ENOSYS (already in pt_regs->ax) */ |
196 | movq %r10, %rcx | |
302f5b26 AL |
197 | |
198 | /* | |
199 | * This call instruction is handled specially in stub_ptregs_64. | |
b7765086 AL |
200 | * It might end up jumping to the slow path. If it jumps, RAX |
201 | * and all argument registers are clobbered. | |
302f5b26 | 202 | */ |
4d732138 | 203 | call *sys_call_table(, %rax, 8) |
302f5b26 AL |
204 | .Lentry_SYSCALL_64_after_fastpath_call: |
205 | ||
4d732138 | 206 | movq %rax, RAX(%rsp) |
146b2b09 | 207 | 1: |
b3494a4a AL |
208 | |
209 | /* | |
1e423bff AL |
210 | * If we get here, then we know that pt_regs is clean for SYSRET64. |
211 | * If we see that no exit work is required (which we are required | |
212 | * to check with IRQs off), then we can go straight to SYSRET64. | |
b3494a4a | 213 | */ |
2140a994 | 214 | DISABLE_INTERRUPTS(CLBR_ANY) |
1e423bff | 215 | TRACE_IRQS_OFF |
15f4eae7 AL |
216 | movq PER_CPU_VAR(current_task), %r11 |
217 | testl $_TIF_ALLWORK_MASK, TASK_TI_flags(%r11) | |
1e423bff | 218 | jnz 1f |
b3494a4a | 219 | |
1e423bff AL |
220 | LOCKDEP_SYS_EXIT |
221 | TRACE_IRQS_ON /* user mode is traced as IRQs on */ | |
eb2a54c3 AL |
222 | movq RIP(%rsp), %rcx |
223 | movq EFLAGS(%rsp), %r11 | |
a5122106 | 224 | addq $6*8, %rsp /* skip extra regs -- they were preserved */ |
8c1f7558 | 225 | UNWIND_HINT_EMPTY |
a5122106 | 226 | jmp .Lpop_c_regs_except_rcx_r11_and_sysret |
1da177e4 | 227 | |
1e423bff AL |
228 | 1: |
229 | /* | |
230 | * The fast path looked good when we started, but something changed | |
231 | * along the way and we need to switch to the slow path. Calling | |
232 | * raise(3) will trigger this, for example. IRQs are off. | |
233 | */ | |
29ea1b25 | 234 | TRACE_IRQS_ON |
2140a994 | 235 | ENABLE_INTERRUPTS(CLBR_ANY) |
76f5df43 | 236 | SAVE_EXTRA_REGS |
4d732138 | 237 | movq %rsp, %rdi |
1e423bff AL |
238 | call syscall_return_slowpath /* returns with IRQs disabled */ |
239 | jmp return_from_SYSCALL_64 | |
0bd7b798 | 240 | |
1e423bff AL |
241 | entry_SYSCALL64_slow_path: |
242 | /* IRQs are off. */ | |
76f5df43 | 243 | SAVE_EXTRA_REGS |
29ea1b25 | 244 | movq %rsp, %rdi |
1e423bff AL |
245 | call do_syscall_64 /* returns with IRQs disabled */ |
246 | ||
247 | return_from_SYSCALL_64: | |
29ea1b25 | 248 | TRACE_IRQS_IRETQ /* we're about to change IF */ |
fffbb5dc DV |
249 | |
250 | /* | |
251 | * Try to use SYSRET instead of IRET if we're returning to | |
8a055d7f AL |
252 | * a completely clean 64-bit userspace context. If we're not, |
253 | * go to the slow exit path. | |
fffbb5dc | 254 | */ |
4d732138 IM |
255 | movq RCX(%rsp), %rcx |
256 | movq RIP(%rsp), %r11 | |
8a055d7f AL |
257 | |
258 | cmpq %rcx, %r11 /* SYSRET requires RCX == RIP */ | |
259 | jne swapgs_restore_regs_and_return_to_usermode | |
fffbb5dc DV |
260 | |
261 | /* | |
262 | * On Intel CPUs, SYSRET with non-canonical RCX/RIP will #GP | |
263 | * in kernel space. This essentially lets the user take over | |
17be0aec | 264 | * the kernel, since userspace controls RSP. |
fffbb5dc | 265 | * |
17be0aec | 266 | * If width of "canonical tail" ever becomes variable, this will need |
fffbb5dc | 267 | * to be updated to remain correct on both old and new CPUs. |
361b4b58 | 268 | * |
cbe0317b KS |
269 | * Change top bits to match most significant bit (47th or 56th bit |
270 | * depending on paging mode) in the address. | |
fffbb5dc | 271 | */ |
17be0aec DV |
272 | shl $(64 - (__VIRTUAL_MASK_SHIFT+1)), %rcx |
273 | sar $(64 - (__VIRTUAL_MASK_SHIFT+1)), %rcx | |
4d732138 | 274 | |
17be0aec DV |
275 | /* If this changed %rcx, it was not canonical */ |
276 | cmpq %rcx, %r11 | |
8a055d7f | 277 | jne swapgs_restore_regs_and_return_to_usermode |
fffbb5dc | 278 | |
4d732138 | 279 | cmpq $__USER_CS, CS(%rsp) /* CS must match SYSRET */ |
8a055d7f | 280 | jne swapgs_restore_regs_and_return_to_usermode |
fffbb5dc | 281 | |
4d732138 IM |
282 | movq R11(%rsp), %r11 |
283 | cmpq %r11, EFLAGS(%rsp) /* R11 == RFLAGS */ | |
8a055d7f | 284 | jne swapgs_restore_regs_and_return_to_usermode |
fffbb5dc DV |
285 | |
286 | /* | |
3e035305 BP |
287 | * SYSCALL clears RF when it saves RFLAGS in R11 and SYSRET cannot |
288 | * restore RF properly. If the slowpath sets it for whatever reason, we | |
289 | * need to restore it correctly. | |
290 | * | |
291 | * SYSRET can restore TF, but unlike IRET, restoring TF results in a | |
292 | * trap from userspace immediately after SYSRET. This would cause an | |
293 | * infinite loop whenever #DB happens with register state that satisfies | |
294 | * the opportunistic SYSRET conditions. For example, single-stepping | |
295 | * this user code: | |
fffbb5dc | 296 | * |
4d732138 | 297 | * movq $stuck_here, %rcx |
fffbb5dc DV |
298 | * pushfq |
299 | * popq %r11 | |
300 | * stuck_here: | |
301 | * | |
302 | * would never get past 'stuck_here'. | |
303 | */ | |
4d732138 | 304 | testq $(X86_EFLAGS_RF|X86_EFLAGS_TF), %r11 |
8a055d7f | 305 | jnz swapgs_restore_regs_and_return_to_usermode |
fffbb5dc DV |
306 | |
307 | /* nothing to check for RSP */ | |
308 | ||
4d732138 | 309 | cmpq $__USER_DS, SS(%rsp) /* SS must match SYSRET */ |
8a055d7f | 310 | jne swapgs_restore_regs_and_return_to_usermode |
fffbb5dc DV |
311 | |
312 | /* | |
4d732138 IM |
313 | * We win! This label is here just for ease of understanding |
314 | * perf profiles. Nothing jumps here. | |
fffbb5dc DV |
315 | */ |
316 | syscall_return_via_sysret: | |
17be0aec | 317 | /* rcx and r11 are already restored (see code above) */ |
8c1f7558 | 318 | UNWIND_HINT_EMPTY |
4fbb3910 | 319 | POP_EXTRA_REGS |
a5122106 | 320 | .Lpop_c_regs_except_rcx_r11_and_sysret: |
4fbb3910 AL |
321 | popq %rsi /* skip r11 */ |
322 | popq %r10 | |
323 | popq %r9 | |
324 | popq %r8 | |
325 | popq %rax | |
326 | popq %rsi /* skip rcx */ | |
327 | popq %rdx | |
328 | popq %rsi | |
329 | popq %rdi | |
330 | movq RSP-ORIG_RAX(%rsp), %rsp | |
fffbb5dc | 331 | USERGS_SYSRET64 |
b2502b41 | 332 | END(entry_SYSCALL_64) |
0bd7b798 | 333 | |
302f5b26 AL |
334 | ENTRY(stub_ptregs_64) |
335 | /* | |
336 | * Syscalls marked as needing ptregs land here. | |
b7765086 AL |
337 | * If we are on the fast path, we need to save the extra regs, |
338 | * which we achieve by trying again on the slow path. If we are on | |
339 | * the slow path, the extra regs are already saved. | |
302f5b26 AL |
340 | * |
341 | * RAX stores a pointer to the C function implementing the syscall. | |
b7765086 | 342 | * IRQs are on. |
302f5b26 AL |
343 | */ |
344 | cmpq $.Lentry_SYSCALL_64_after_fastpath_call, (%rsp) | |
345 | jne 1f | |
346 | ||
b7765086 AL |
347 | /* |
348 | * Called from fast path -- disable IRQs again, pop return address | |
349 | * and jump to slow path | |
350 | */ | |
2140a994 | 351 | DISABLE_INTERRUPTS(CLBR_ANY) |
b7765086 | 352 | TRACE_IRQS_OFF |
302f5b26 | 353 | popq %rax |
8c1f7558 | 354 | UNWIND_HINT_REGS extra=0 |
b7765086 | 355 | jmp entry_SYSCALL64_slow_path |
302f5b26 AL |
356 | |
357 | 1: | |
b3830e8d | 358 | jmp *%rax /* Called from C */ |
302f5b26 AL |
359 | END(stub_ptregs_64) |
360 | ||
361 | .macro ptregs_stub func | |
362 | ENTRY(ptregs_\func) | |
8c1f7558 | 363 | UNWIND_HINT_FUNC |
302f5b26 AL |
364 | leaq \func(%rip), %rax |
365 | jmp stub_ptregs_64 | |
366 | END(ptregs_\func) | |
367 | .endm | |
368 | ||
369 | /* Instantiate ptregs_stub for each ptregs-using syscall */ | |
370 | #define __SYSCALL_64_QUAL_(sym) | |
371 | #define __SYSCALL_64_QUAL_ptregs(sym) ptregs_stub sym | |
372 | #define __SYSCALL_64(nr, sym, qual) __SYSCALL_64_QUAL_##qual(sym) | |
373 | #include <asm/syscalls_64.h> | |
fffbb5dc | 374 | |
0100301b BG |
375 | /* |
376 | * %rdi: prev task | |
377 | * %rsi: next task | |
378 | */ | |
379 | ENTRY(__switch_to_asm) | |
8c1f7558 | 380 | UNWIND_HINT_FUNC |
0100301b BG |
381 | /* |
382 | * Save callee-saved registers | |
383 | * This must match the order in inactive_task_frame | |
384 | */ | |
385 | pushq %rbp | |
386 | pushq %rbx | |
387 | pushq %r12 | |
388 | pushq %r13 | |
389 | pushq %r14 | |
390 | pushq %r15 | |
391 | ||
392 | /* switch stack */ | |
393 | movq %rsp, TASK_threadsp(%rdi) | |
394 | movq TASK_threadsp(%rsi), %rsp | |
395 | ||
396 | #ifdef CONFIG_CC_STACKPROTECTOR | |
397 | movq TASK_stack_canary(%rsi), %rbx | |
398 | movq %rbx, PER_CPU_VAR(irq_stack_union)+stack_canary_offset | |
399 | #endif | |
400 | ||
401 | /* restore callee-saved registers */ | |
402 | popq %r15 | |
403 | popq %r14 | |
404 | popq %r13 | |
405 | popq %r12 | |
406 | popq %rbx | |
407 | popq %rbp | |
408 | ||
409 | jmp __switch_to | |
410 | END(__switch_to_asm) | |
411 | ||
1eeb207f DV |
412 | /* |
413 | * A newly forked process directly context switches into this address. | |
414 | * | |
0100301b | 415 | * rax: prev task we switched from |
616d2483 BG |
416 | * rbx: kernel thread func (NULL for user thread) |
417 | * r12: kernel thread arg | |
1eeb207f DV |
418 | */ |
419 | ENTRY(ret_from_fork) | |
8c1f7558 | 420 | UNWIND_HINT_EMPTY |
0100301b | 421 | movq %rax, %rdi |
ebd57499 | 422 | call schedule_tail /* rdi: 'prev' task parameter */ |
1eeb207f | 423 | |
ebd57499 JP |
424 | testq %rbx, %rbx /* from kernel_thread? */ |
425 | jnz 1f /* kernel threads are uncommon */ | |
24d978b7 | 426 | |
616d2483 | 427 | 2: |
8c1f7558 | 428 | UNWIND_HINT_REGS |
ebd57499 | 429 | movq %rsp, %rdi |
24d978b7 AL |
430 | call syscall_return_slowpath /* returns with IRQs disabled */ |
431 | TRACE_IRQS_ON /* user mode is traced as IRQS on */ | |
8a055d7f | 432 | jmp swapgs_restore_regs_and_return_to_usermode |
616d2483 BG |
433 | |
434 | 1: | |
435 | /* kernel thread */ | |
436 | movq %r12, %rdi | |
437 | call *%rbx | |
438 | /* | |
439 | * A kernel thread is allowed to return here after successfully | |
440 | * calling do_execve(). Exit to userspace to complete the execve() | |
441 | * syscall. | |
442 | */ | |
443 | movq $0, RAX(%rsp) | |
444 | jmp 2b | |
1eeb207f DV |
445 | END(ret_from_fork) |
446 | ||
939b7871 | 447 | /* |
3304c9c3 DV |
448 | * Build the entry stubs with some assembler magic. |
449 | * We pack 1 stub into every 8-byte block. | |
939b7871 | 450 | */ |
3304c9c3 | 451 | .align 8 |
939b7871 | 452 | ENTRY(irq_entries_start) |
3304c9c3 DV |
453 | vector=FIRST_EXTERNAL_VECTOR |
454 | .rept (FIRST_SYSTEM_VECTOR - FIRST_EXTERNAL_VECTOR) | |
8c1f7558 | 455 | UNWIND_HINT_IRET_REGS |
4d732138 | 456 | pushq $(~vector+0x80) /* Note: always in signed byte range */ |
3304c9c3 | 457 | jmp common_interrupt |
3304c9c3 | 458 | .align 8 |
8c1f7558 | 459 | vector=vector+1 |
3304c9c3 | 460 | .endr |
939b7871 PA |
461 | END(irq_entries_start) |
462 | ||
1d3e53e8 AL |
463 | .macro DEBUG_ENTRY_ASSERT_IRQS_OFF |
464 | #ifdef CONFIG_DEBUG_ENTRY | |
e17f8234 BO |
465 | pushq %rax |
466 | SAVE_FLAGS(CLBR_RAX) | |
467 | testl $X86_EFLAGS_IF, %eax | |
1d3e53e8 AL |
468 | jz .Lokay_\@ |
469 | ud2 | |
470 | .Lokay_\@: | |
e17f8234 | 471 | popq %rax |
1d3e53e8 AL |
472 | #endif |
473 | .endm | |
474 | ||
475 | /* | |
476 | * Enters the IRQ stack if we're not already using it. NMI-safe. Clobbers | |
477 | * flags and puts old RSP into old_rsp, and leaves all other GPRs alone. | |
478 | * Requires kernel GSBASE. | |
479 | * | |
480 | * The invariant is that, if irq_count != -1, then the IRQ stack is in use. | |
481 | */ | |
8c1f7558 | 482 | .macro ENTER_IRQ_STACK regs=1 old_rsp |
1d3e53e8 AL |
483 | DEBUG_ENTRY_ASSERT_IRQS_OFF |
484 | movq %rsp, \old_rsp | |
8c1f7558 JP |
485 | |
486 | .if \regs | |
487 | UNWIND_HINT_REGS base=\old_rsp | |
488 | .endif | |
489 | ||
1d3e53e8 | 490 | incl PER_CPU_VAR(irq_count) |
29955909 | 491 | jnz .Lirq_stack_push_old_rsp_\@ |
1d3e53e8 AL |
492 | |
493 | /* | |
494 | * Right now, if we just incremented irq_count to zero, we've | |
495 | * claimed the IRQ stack but we haven't switched to it yet. | |
496 | * | |
497 | * If anything is added that can interrupt us here without using IST, | |
498 | * it must be *extremely* careful to limit its stack usage. This | |
499 | * could include kprobes and a hypothetical future IST-less #DB | |
500 | * handler. | |
29955909 AL |
501 | * |
502 | * The OOPS unwinder relies on the word at the top of the IRQ | |
503 | * stack linking back to the previous RSP for the entire time we're | |
504 | * on the IRQ stack. For this to work reliably, we need to write | |
505 | * it before we actually move ourselves to the IRQ stack. | |
506 | */ | |
507 | ||
508 | movq \old_rsp, PER_CPU_VAR(irq_stack_union + IRQ_STACK_SIZE - 8) | |
509 | movq PER_CPU_VAR(irq_stack_ptr), %rsp | |
510 | ||
511 | #ifdef CONFIG_DEBUG_ENTRY | |
512 | /* | |
513 | * If the first movq above becomes wrong due to IRQ stack layout | |
514 | * changes, the only way we'll notice is if we try to unwind right | |
515 | * here. Assert that we set up the stack right to catch this type | |
516 | * of bug quickly. | |
1d3e53e8 | 517 | */ |
29955909 AL |
518 | cmpq -8(%rsp), \old_rsp |
519 | je .Lirq_stack_okay\@ | |
520 | ud2 | |
521 | .Lirq_stack_okay\@: | |
522 | #endif | |
1d3e53e8 | 523 | |
29955909 | 524 | .Lirq_stack_push_old_rsp_\@: |
1d3e53e8 | 525 | pushq \old_rsp |
8c1f7558 JP |
526 | |
527 | .if \regs | |
528 | UNWIND_HINT_REGS indirect=1 | |
529 | .endif | |
1d3e53e8 AL |
530 | .endm |
531 | ||
532 | /* | |
533 | * Undoes ENTER_IRQ_STACK. | |
534 | */ | |
8c1f7558 | 535 | .macro LEAVE_IRQ_STACK regs=1 |
1d3e53e8 AL |
536 | DEBUG_ENTRY_ASSERT_IRQS_OFF |
537 | /* We need to be off the IRQ stack before decrementing irq_count. */ | |
538 | popq %rsp | |
539 | ||
8c1f7558 JP |
540 | .if \regs |
541 | UNWIND_HINT_REGS | |
542 | .endif | |
543 | ||
1d3e53e8 AL |
544 | /* |
545 | * As in ENTER_IRQ_STACK, irq_count == 0, we are still claiming | |
546 | * the irq stack but we're not on it. | |
547 | */ | |
548 | ||
549 | decl PER_CPU_VAR(irq_count) | |
550 | .endm | |
551 | ||
d99015b1 | 552 | /* |
1da177e4 LT |
553 | * Interrupt entry/exit. |
554 | * | |
555 | * Interrupt entry points save only callee clobbered registers in fast path. | |
d99015b1 AH |
556 | * |
557 | * Entry runs with interrupts off. | |
558 | */ | |
1da177e4 | 559 | |
722024db | 560 | /* 0(%rsp): ~(interrupt number) */ |
1da177e4 | 561 | .macro interrupt func |
f6f64681 | 562 | cld |
ff467594 AL |
563 | ALLOC_PT_GPREGS_ON_STACK |
564 | SAVE_C_REGS | |
565 | SAVE_EXTRA_REGS | |
946c1911 | 566 | ENCODE_FRAME_POINTER |
76f5df43 | 567 | |
ff467594 | 568 | testb $3, CS(%rsp) |
dde74f2e | 569 | jz 1f |
02bc7768 AL |
570 | |
571 | /* | |
572 | * IRQ from user mode. Switch to kernel gsbase and inform context | |
573 | * tracking that we're in kernel mode. | |
574 | */ | |
f6f64681 | 575 | SWAPGS |
f1075053 AL |
576 | |
577 | /* | |
578 | * We need to tell lockdep that IRQs are off. We can't do this until | |
579 | * we fix gsbase, and we should do it before enter_from_user_mode | |
580 | * (which can take locks). Since TRACE_IRQS_OFF idempotent, | |
581 | * the simplest way to handle it is to just call it twice if | |
582 | * we enter from user mode. There's no reason to optimize this since | |
583 | * TRACE_IRQS_OFF is a no-op if lockdep is off. | |
584 | */ | |
585 | TRACE_IRQS_OFF | |
586 | ||
478dc89c | 587 | CALL_enter_from_user_mode |
02bc7768 | 588 | |
76f5df43 | 589 | 1: |
1d3e53e8 | 590 | ENTER_IRQ_STACK old_rsp=%rdi |
f6f64681 DV |
591 | /* We entered an interrupt context - irqs are off: */ |
592 | TRACE_IRQS_OFF | |
593 | ||
a586f98e | 594 | call \func /* rdi points to pt_regs */ |
1da177e4 LT |
595 | .endm |
596 | ||
722024db AH |
597 | /* |
598 | * The interrupt stubs push (~vector+0x80) onto the stack and | |
599 | * then jump to common_interrupt. | |
600 | */ | |
939b7871 PA |
601 | .p2align CONFIG_X86_L1_CACHE_SHIFT |
602 | common_interrupt: | |
ee4eb87b | 603 | ASM_CLAC |
4d732138 | 604 | addq $-0x80, (%rsp) /* Adjust vector to [-256, -1] range */ |
1da177e4 | 605 | interrupt do_IRQ |
34061f13 | 606 | /* 0(%rsp): old RSP */ |
7effaa88 | 607 | ret_from_intr: |
2140a994 | 608 | DISABLE_INTERRUPTS(CLBR_ANY) |
2601e64d | 609 | TRACE_IRQS_OFF |
625dbc3b | 610 | |
1d3e53e8 | 611 | LEAVE_IRQ_STACK |
625dbc3b | 612 | |
03335e95 | 613 | testb $3, CS(%rsp) |
dde74f2e | 614 | jz retint_kernel |
4d732138 | 615 | |
02bc7768 | 616 | /* Interrupt came from user space */ |
02bc7768 AL |
617 | GLOBAL(retint_user) |
618 | mov %rsp,%rdi | |
619 | call prepare_exit_to_usermode | |
2601e64d | 620 | TRACE_IRQS_IRETQ |
26c4ef9c | 621 | |
8a055d7f | 622 | GLOBAL(swapgs_restore_regs_and_return_to_usermode) |
26c4ef9c AL |
623 | #ifdef CONFIG_DEBUG_ENTRY |
624 | /* Assert that pt_regs indicates user mode. */ | |
1e4c4f61 | 625 | testb $3, CS(%rsp) |
26c4ef9c AL |
626 | jnz 1f |
627 | ud2 | |
628 | 1: | |
629 | #endif | |
72fe4858 | 630 | SWAPGS |
e872045b AL |
631 | POP_EXTRA_REGS |
632 | POP_C_REGS | |
633 | addq $8, %rsp /* skip regs->orig_ax */ | |
26c4ef9c AL |
634 | INTERRUPT_RETURN |
635 | ||
2601e64d | 636 | |
627276cb | 637 | /* Returning to kernel space */ |
6ba71b76 | 638 | retint_kernel: |
627276cb DV |
639 | #ifdef CONFIG_PREEMPT |
640 | /* Interrupts are off */ | |
641 | /* Check if we need preemption */ | |
4d732138 | 642 | bt $9, EFLAGS(%rsp) /* were interrupts off? */ |
6ba71b76 | 643 | jnc 1f |
4d732138 | 644 | 0: cmpl $0, PER_CPU_VAR(__preempt_count) |
36acef25 | 645 | jnz 1f |
627276cb | 646 | call preempt_schedule_irq |
36acef25 | 647 | jmp 0b |
6ba71b76 | 648 | 1: |
627276cb | 649 | #endif |
2601e64d IM |
650 | /* |
651 | * The iretq could re-enable interrupts: | |
652 | */ | |
653 | TRACE_IRQS_IRETQ | |
fffbb5dc | 654 | |
26c4ef9c AL |
655 | GLOBAL(restore_regs_and_return_to_kernel) |
656 | #ifdef CONFIG_DEBUG_ENTRY | |
657 | /* Assert that pt_regs indicates kernel mode. */ | |
1e4c4f61 | 658 | testb $3, CS(%rsp) |
26c4ef9c AL |
659 | jz 1f |
660 | ud2 | |
661 | 1: | |
662 | #endif | |
e872045b AL |
663 | POP_EXTRA_REGS |
664 | POP_C_REGS | |
665 | addq $8, %rsp /* skip regs->orig_ax */ | |
7209a75d AL |
666 | INTERRUPT_RETURN |
667 | ||
668 | ENTRY(native_iret) | |
8c1f7558 | 669 | UNWIND_HINT_IRET_REGS |
3891a04a PA |
670 | /* |
671 | * Are we returning to a stack segment from the LDT? Note: in | |
672 | * 64-bit mode SS:RSP on the exception stack is always valid. | |
673 | */ | |
34273f41 | 674 | #ifdef CONFIG_X86_ESPFIX64 |
4d732138 IM |
675 | testb $4, (SS-RIP)(%rsp) |
676 | jnz native_irq_return_ldt | |
34273f41 | 677 | #endif |
3891a04a | 678 | |
af726f21 | 679 | .global native_irq_return_iret |
7209a75d | 680 | native_irq_return_iret: |
b645af2d AL |
681 | /* |
682 | * This may fault. Non-paranoid faults on return to userspace are | |
683 | * handled by fixup_bad_iret. These include #SS, #GP, and #NP. | |
684 | * Double-faults due to espfix64 are handled in do_double_fault. | |
685 | * Other faults here are fatal. | |
686 | */ | |
1da177e4 | 687 | iretq |
3701d863 | 688 | |
34273f41 | 689 | #ifdef CONFIG_X86_ESPFIX64 |
7209a75d | 690 | native_irq_return_ldt: |
85063fac AL |
691 | /* |
692 | * We are running with user GSBASE. All GPRs contain their user | |
693 | * values. We have a percpu ESPFIX stack that is eight slots | |
694 | * long (see ESPFIX_STACK_SIZE). espfix_waddr points to the bottom | |
695 | * of the ESPFIX stack. | |
696 | * | |
697 | * We clobber RAX and RDI in this code. We stash RDI on the | |
698 | * normal stack and RAX on the ESPFIX stack. | |
699 | * | |
700 | * The ESPFIX stack layout we set up looks like this: | |
701 | * | |
702 | * --- top of ESPFIX stack --- | |
703 | * SS | |
704 | * RSP | |
705 | * RFLAGS | |
706 | * CS | |
707 | * RIP <-- RSP points here when we're done | |
708 | * RAX <-- espfix_waddr points here | |
709 | * --- bottom of ESPFIX stack --- | |
710 | */ | |
711 | ||
712 | pushq %rdi /* Stash user RDI */ | |
3891a04a | 713 | SWAPGS |
4d732138 | 714 | movq PER_CPU_VAR(espfix_waddr), %rdi |
85063fac AL |
715 | movq %rax, (0*8)(%rdi) /* user RAX */ |
716 | movq (1*8)(%rsp), %rax /* user RIP */ | |
4d732138 | 717 | movq %rax, (1*8)(%rdi) |
85063fac | 718 | movq (2*8)(%rsp), %rax /* user CS */ |
4d732138 | 719 | movq %rax, (2*8)(%rdi) |
85063fac | 720 | movq (3*8)(%rsp), %rax /* user RFLAGS */ |
4d732138 | 721 | movq %rax, (3*8)(%rdi) |
85063fac | 722 | movq (5*8)(%rsp), %rax /* user SS */ |
4d732138 | 723 | movq %rax, (5*8)(%rdi) |
85063fac | 724 | movq (4*8)(%rsp), %rax /* user RSP */ |
4d732138 | 725 | movq %rax, (4*8)(%rdi) |
85063fac AL |
726 | /* Now RAX == RSP. */ |
727 | ||
728 | andl $0xffff0000, %eax /* RAX = (RSP & 0xffff0000) */ | |
729 | popq %rdi /* Restore user RDI */ | |
730 | ||
731 | /* | |
732 | * espfix_stack[31:16] == 0. The page tables are set up such that | |
733 | * (espfix_stack | (X & 0xffff0000)) points to a read-only alias of | |
734 | * espfix_waddr for any X. That is, there are 65536 RO aliases of | |
735 | * the same page. Set up RSP so that RSP[31:16] contains the | |
736 | * respective 16 bits of the /userspace/ RSP and RSP nonetheless | |
737 | * still points to an RO alias of the ESPFIX stack. | |
738 | */ | |
4d732138 | 739 | orq PER_CPU_VAR(espfix_stack), %rax |
3891a04a | 740 | SWAPGS |
4d732138 | 741 | movq %rax, %rsp |
8c1f7558 | 742 | UNWIND_HINT_IRET_REGS offset=8 |
85063fac AL |
743 | |
744 | /* | |
745 | * At this point, we cannot write to the stack any more, but we can | |
746 | * still read. | |
747 | */ | |
748 | popq %rax /* Restore user RAX */ | |
749 | ||
750 | /* | |
751 | * RSP now points to an ordinary IRET frame, except that the page | |
752 | * is read-only and RSP[31:16] are preloaded with the userspace | |
753 | * values. We can now IRET back to userspace. | |
754 | */ | |
4d732138 | 755 | jmp native_irq_return_iret |
34273f41 | 756 | #endif |
4b787e0b | 757 | END(common_interrupt) |
3891a04a | 758 | |
1da177e4 LT |
759 | /* |
760 | * APIC interrupts. | |
0bd7b798 | 761 | */ |
cf910e83 | 762 | .macro apicinterrupt3 num sym do_sym |
322648d1 | 763 | ENTRY(\sym) |
8c1f7558 | 764 | UNWIND_HINT_IRET_REGS |
ee4eb87b | 765 | ASM_CLAC |
4d732138 | 766 | pushq $~(\num) |
39e95433 | 767 | .Lcommon_\sym: |
322648d1 | 768 | interrupt \do_sym |
4d732138 | 769 | jmp ret_from_intr |
322648d1 AH |
770 | END(\sym) |
771 | .endm | |
1da177e4 | 772 | |
469f0023 | 773 | /* Make sure APIC interrupt handlers end up in the irqentry section: */ |
229a7186 MH |
774 | #define PUSH_SECTION_IRQENTRY .pushsection .irqentry.text, "ax" |
775 | #define POP_SECTION_IRQENTRY .popsection | |
469f0023 | 776 | |
cf910e83 | 777 | .macro apicinterrupt num sym do_sym |
469f0023 | 778 | PUSH_SECTION_IRQENTRY |
cf910e83 | 779 | apicinterrupt3 \num \sym \do_sym |
469f0023 | 780 | POP_SECTION_IRQENTRY |
cf910e83 SA |
781 | .endm |
782 | ||
322648d1 | 783 | #ifdef CONFIG_SMP |
4d732138 IM |
784 | apicinterrupt3 IRQ_MOVE_CLEANUP_VECTOR irq_move_cleanup_interrupt smp_irq_move_cleanup_interrupt |
785 | apicinterrupt3 REBOOT_VECTOR reboot_interrupt smp_reboot_interrupt | |
322648d1 | 786 | #endif |
1da177e4 | 787 | |
03b48632 | 788 | #ifdef CONFIG_X86_UV |
4d732138 | 789 | apicinterrupt3 UV_BAU_MESSAGE uv_bau_message_intr1 uv_bau_message_interrupt |
03b48632 | 790 | #endif |
4d732138 IM |
791 | |
792 | apicinterrupt LOCAL_TIMER_VECTOR apic_timer_interrupt smp_apic_timer_interrupt | |
793 | apicinterrupt X86_PLATFORM_IPI_VECTOR x86_platform_ipi smp_x86_platform_ipi | |
89b831ef | 794 | |
d78f2664 | 795 | #ifdef CONFIG_HAVE_KVM |
4d732138 IM |
796 | apicinterrupt3 POSTED_INTR_VECTOR kvm_posted_intr_ipi smp_kvm_posted_intr_ipi |
797 | apicinterrupt3 POSTED_INTR_WAKEUP_VECTOR kvm_posted_intr_wakeup_ipi smp_kvm_posted_intr_wakeup_ipi | |
210f84b0 | 798 | apicinterrupt3 POSTED_INTR_NESTED_VECTOR kvm_posted_intr_nested_ipi smp_kvm_posted_intr_nested_ipi |
d78f2664 YZ |
799 | #endif |
800 | ||
33e5ff63 | 801 | #ifdef CONFIG_X86_MCE_THRESHOLD |
4d732138 | 802 | apicinterrupt THRESHOLD_APIC_VECTOR threshold_interrupt smp_threshold_interrupt |
33e5ff63 SA |
803 | #endif |
804 | ||
24fd78a8 | 805 | #ifdef CONFIG_X86_MCE_AMD |
4d732138 | 806 | apicinterrupt DEFERRED_ERROR_VECTOR deferred_error_interrupt smp_deferred_error_interrupt |
24fd78a8 AG |
807 | #endif |
808 | ||
33e5ff63 | 809 | #ifdef CONFIG_X86_THERMAL_VECTOR |
4d732138 | 810 | apicinterrupt THERMAL_APIC_VECTOR thermal_interrupt smp_thermal_interrupt |
33e5ff63 | 811 | #endif |
1812924b | 812 | |
322648d1 | 813 | #ifdef CONFIG_SMP |
4d732138 IM |
814 | apicinterrupt CALL_FUNCTION_SINGLE_VECTOR call_function_single_interrupt smp_call_function_single_interrupt |
815 | apicinterrupt CALL_FUNCTION_VECTOR call_function_interrupt smp_call_function_interrupt | |
816 | apicinterrupt RESCHEDULE_VECTOR reschedule_interrupt smp_reschedule_interrupt | |
322648d1 | 817 | #endif |
1da177e4 | 818 | |
4d732138 IM |
819 | apicinterrupt ERROR_APIC_VECTOR error_interrupt smp_error_interrupt |
820 | apicinterrupt SPURIOUS_APIC_VECTOR spurious_interrupt smp_spurious_interrupt | |
0bd7b798 | 821 | |
e360adbe | 822 | #ifdef CONFIG_IRQ_WORK |
4d732138 | 823 | apicinterrupt IRQ_WORK_VECTOR irq_work_interrupt smp_irq_work_interrupt |
241771ef IM |
824 | #endif |
825 | ||
1da177e4 LT |
826 | /* |
827 | * Exception entry points. | |
0bd7b798 | 828 | */ |
9b476688 | 829 | #define CPU_TSS_IST(x) PER_CPU_VAR(cpu_tss) + (TSS_ist + ((x) - 1) * 8) |
577ed45e AL |
830 | |
831 | .macro idtentry sym do_sym has_error_code:req paranoid=0 shift_ist=-1 | |
322648d1 | 832 | ENTRY(\sym) |
98990a33 | 833 | UNWIND_HINT_IRET_REGS offset=\has_error_code*8 |
8c1f7558 | 834 | |
577ed45e AL |
835 | /* Sanity check */ |
836 | .if \shift_ist != -1 && \paranoid == 0 | |
837 | .error "using shift_ist requires paranoid=1" | |
838 | .endif | |
839 | ||
ee4eb87b | 840 | ASM_CLAC |
cb5dd2c5 | 841 | |
82c62fa0 | 842 | .if \has_error_code == 0 |
4d732138 | 843 | pushq $-1 /* ORIG_RAX: no syscall to restart */ |
cb5dd2c5 AL |
844 | .endif |
845 | ||
76f5df43 | 846 | ALLOC_PT_GPREGS_ON_STACK |
cb5dd2c5 AL |
847 | |
848 | .if \paranoid | |
48e08d0f | 849 | .if \paranoid == 1 |
4d732138 IM |
850 | testb $3, CS(%rsp) /* If coming from userspace, switch stacks */ |
851 | jnz 1f | |
48e08d0f | 852 | .endif |
4d732138 | 853 | call paranoid_entry |
cb5dd2c5 | 854 | .else |
4d732138 | 855 | call error_entry |
cb5dd2c5 | 856 | .endif |
8c1f7558 | 857 | UNWIND_HINT_REGS |
ebfc453e | 858 | /* returned flag: ebx=0: need swapgs on exit, ebx=1: don't need it */ |
cb5dd2c5 | 859 | |
cb5dd2c5 | 860 | .if \paranoid |
577ed45e | 861 | .if \shift_ist != -1 |
4d732138 | 862 | TRACE_IRQS_OFF_DEBUG /* reload IDT in case of recursion */ |
577ed45e | 863 | .else |
b8b1d08b | 864 | TRACE_IRQS_OFF |
cb5dd2c5 | 865 | .endif |
577ed45e | 866 | .endif |
cb5dd2c5 | 867 | |
4d732138 | 868 | movq %rsp, %rdi /* pt_regs pointer */ |
cb5dd2c5 AL |
869 | |
870 | .if \has_error_code | |
4d732138 IM |
871 | movq ORIG_RAX(%rsp), %rsi /* get error code */ |
872 | movq $-1, ORIG_RAX(%rsp) /* no syscall to restart */ | |
cb5dd2c5 | 873 | .else |
4d732138 | 874 | xorl %esi, %esi /* no error code */ |
cb5dd2c5 AL |
875 | .endif |
876 | ||
577ed45e | 877 | .if \shift_ist != -1 |
4d732138 | 878 | subq $EXCEPTION_STKSZ, CPU_TSS_IST(\shift_ist) |
577ed45e AL |
879 | .endif |
880 | ||
4d732138 | 881 | call \do_sym |
cb5dd2c5 | 882 | |
577ed45e | 883 | .if \shift_ist != -1 |
4d732138 | 884 | addq $EXCEPTION_STKSZ, CPU_TSS_IST(\shift_ist) |
577ed45e AL |
885 | .endif |
886 | ||
ebfc453e | 887 | /* these procedures expect "no swapgs" flag in ebx */ |
cb5dd2c5 | 888 | .if \paranoid |
4d732138 | 889 | jmp paranoid_exit |
cb5dd2c5 | 890 | .else |
4d732138 | 891 | jmp error_exit |
cb5dd2c5 AL |
892 | .endif |
893 | ||
48e08d0f | 894 | .if \paranoid == 1 |
48e08d0f AL |
895 | /* |
896 | * Paranoid entry from userspace. Switch stacks and treat it | |
897 | * as a normal entry. This means that paranoid handlers | |
898 | * run in real process context if user_mode(regs). | |
899 | */ | |
900 | 1: | |
4d732138 | 901 | call error_entry |
48e08d0f | 902 | |
48e08d0f | 903 | |
4d732138 IM |
904 | movq %rsp, %rdi /* pt_regs pointer */ |
905 | call sync_regs | |
906 | movq %rax, %rsp /* switch stack */ | |
48e08d0f | 907 | |
4d732138 | 908 | movq %rsp, %rdi /* pt_regs pointer */ |
48e08d0f AL |
909 | |
910 | .if \has_error_code | |
4d732138 IM |
911 | movq ORIG_RAX(%rsp), %rsi /* get error code */ |
912 | movq $-1, ORIG_RAX(%rsp) /* no syscall to restart */ | |
48e08d0f | 913 | .else |
4d732138 | 914 | xorl %esi, %esi /* no error code */ |
48e08d0f AL |
915 | .endif |
916 | ||
4d732138 | 917 | call \do_sym |
48e08d0f | 918 | |
4d732138 | 919 | jmp error_exit /* %ebx: no swapgs flag */ |
48e08d0f | 920 | .endif |
ddeb8f21 | 921 | END(\sym) |
322648d1 | 922 | .endm |
b8b1d08b | 923 | |
4d732138 IM |
924 | idtentry divide_error do_divide_error has_error_code=0 |
925 | idtentry overflow do_overflow has_error_code=0 | |
926 | idtentry bounds do_bounds has_error_code=0 | |
927 | idtentry invalid_op do_invalid_op has_error_code=0 | |
928 | idtentry device_not_available do_device_not_available has_error_code=0 | |
929 | idtentry double_fault do_double_fault has_error_code=1 paranoid=2 | |
930 | idtentry coprocessor_segment_overrun do_coprocessor_segment_overrun has_error_code=0 | |
931 | idtentry invalid_TSS do_invalid_TSS has_error_code=1 | |
932 | idtentry segment_not_present do_segment_not_present has_error_code=1 | |
933 | idtentry spurious_interrupt_bug do_spurious_interrupt_bug has_error_code=0 | |
934 | idtentry coprocessor_error do_coprocessor_error has_error_code=0 | |
935 | idtentry alignment_check do_alignment_check has_error_code=1 | |
936 | idtentry simd_coprocessor_error do_simd_coprocessor_error has_error_code=0 | |
937 | ||
938 | ||
939 | /* | |
940 | * Reload gs selector with exception handling | |
941 | * edi: new selector | |
942 | */ | |
9f9d489a | 943 | ENTRY(native_load_gs_index) |
8c1f7558 | 944 | FRAME_BEGIN |
131484c8 | 945 | pushfq |
b8aa287f | 946 | DISABLE_INTERRUPTS(CLBR_ANY & ~CLBR_RDI) |
9f1e87ea | 947 | SWAPGS |
42c748bb | 948 | .Lgs_change: |
4d732138 | 949 | movl %edi, %gs |
96e5d28a | 950 | 2: ALTERNATIVE "", "mfence", X86_BUG_SWAPGS_FENCE |
72fe4858 | 951 | SWAPGS |
131484c8 | 952 | popfq |
8c1f7558 | 953 | FRAME_END |
9f1e87ea | 954 | ret |
8c1f7558 | 955 | ENDPROC(native_load_gs_index) |
784d5699 | 956 | EXPORT_SYMBOL(native_load_gs_index) |
0bd7b798 | 957 | |
42c748bb | 958 | _ASM_EXTABLE(.Lgs_change, bad_gs) |
4d732138 | 959 | .section .fixup, "ax" |
1da177e4 | 960 | /* running with kernelgs */ |
0bd7b798 | 961 | bad_gs: |
4d732138 | 962 | SWAPGS /* switch back to user gs */ |
b038c842 AL |
963 | .macro ZAP_GS |
964 | /* This can't be a string because the preprocessor needs to see it. */ | |
965 | movl $__USER_DS, %eax | |
966 | movl %eax, %gs | |
967 | .endm | |
968 | ALTERNATIVE "", "ZAP_GS", X86_BUG_NULL_SEG | |
4d732138 IM |
969 | xorl %eax, %eax |
970 | movl %eax, %gs | |
971 | jmp 2b | |
9f1e87ea | 972 | .previous |
0bd7b798 | 973 | |
2699500b | 974 | /* Call softirq on interrupt stack. Interrupts are off. */ |
7d65f4a6 | 975 | ENTRY(do_softirq_own_stack) |
4d732138 IM |
976 | pushq %rbp |
977 | mov %rsp, %rbp | |
8c1f7558 | 978 | ENTER_IRQ_STACK regs=0 old_rsp=%r11 |
4d732138 | 979 | call __do_softirq |
8c1f7558 | 980 | LEAVE_IRQ_STACK regs=0 |
2699500b | 981 | leaveq |
ed6b676c | 982 | ret |
8c1f7558 | 983 | ENDPROC(do_softirq_own_stack) |
75154f40 | 984 | |
3d75e1b8 | 985 | #ifdef CONFIG_XEN |
5878d5d6 | 986 | idtentry hypervisor_callback xen_do_hypervisor_callback has_error_code=0 |
3d75e1b8 JF |
987 | |
988 | /* | |
9f1e87ea CG |
989 | * A note on the "critical region" in our callback handler. |
990 | * We want to avoid stacking callback handlers due to events occurring | |
991 | * during handling of the last event. To do this, we keep events disabled | |
992 | * until we've done all processing. HOWEVER, we must enable events before | |
993 | * popping the stack frame (can't be done atomically) and so it would still | |
994 | * be possible to get enough handler activations to overflow the stack. | |
995 | * Although unlikely, bugs of that kind are hard to track down, so we'd | |
996 | * like to avoid the possibility. | |
997 | * So, on entry to the handler we detect whether we interrupted an | |
998 | * existing activation in its critical region -- if so, we pop the current | |
999 | * activation and restart the handler using the previous one. | |
1000 | */ | |
4d732138 IM |
1001 | ENTRY(xen_do_hypervisor_callback) /* do_hypervisor_callback(struct *pt_regs) */ |
1002 | ||
9f1e87ea CG |
1003 | /* |
1004 | * Since we don't modify %rdi, evtchn_do_upall(struct *pt_regs) will | |
1005 | * see the correct pointer to the pt_regs | |
1006 | */ | |
8c1f7558 | 1007 | UNWIND_HINT_FUNC |
4d732138 | 1008 | movq %rdi, %rsp /* we don't return, adjust the stack frame */ |
8c1f7558 | 1009 | UNWIND_HINT_REGS |
1d3e53e8 AL |
1010 | |
1011 | ENTER_IRQ_STACK old_rsp=%r10 | |
4d732138 | 1012 | call xen_evtchn_do_upcall |
1d3e53e8 AL |
1013 | LEAVE_IRQ_STACK |
1014 | ||
fdfd811d | 1015 | #ifndef CONFIG_PREEMPT |
4d732138 | 1016 | call xen_maybe_preempt_hcall |
fdfd811d | 1017 | #endif |
4d732138 | 1018 | jmp error_exit |
371c394a | 1019 | END(xen_do_hypervisor_callback) |
3d75e1b8 JF |
1020 | |
1021 | /* | |
9f1e87ea CG |
1022 | * Hypervisor uses this for application faults while it executes. |
1023 | * We get here for two reasons: | |
1024 | * 1. Fault while reloading DS, ES, FS or GS | |
1025 | * 2. Fault while executing IRET | |
1026 | * Category 1 we do not need to fix up as Xen has already reloaded all segment | |
1027 | * registers that could be reloaded and zeroed the others. | |
1028 | * Category 2 we fix up by killing the current process. We cannot use the | |
1029 | * normal Linux return path in this case because if we use the IRET hypercall | |
1030 | * to pop the stack frame we end up in an infinite loop of failsafe callbacks. | |
1031 | * We distinguish between categories by comparing each saved segment register | |
1032 | * with its current contents: any discrepancy means we in category 1. | |
1033 | */ | |
3d75e1b8 | 1034 | ENTRY(xen_failsafe_callback) |
8c1f7558 | 1035 | UNWIND_HINT_EMPTY |
4d732138 IM |
1036 | movl %ds, %ecx |
1037 | cmpw %cx, 0x10(%rsp) | |
1038 | jne 1f | |
1039 | movl %es, %ecx | |
1040 | cmpw %cx, 0x18(%rsp) | |
1041 | jne 1f | |
1042 | movl %fs, %ecx | |
1043 | cmpw %cx, 0x20(%rsp) | |
1044 | jne 1f | |
1045 | movl %gs, %ecx | |
1046 | cmpw %cx, 0x28(%rsp) | |
1047 | jne 1f | |
3d75e1b8 | 1048 | /* All segments match their saved values => Category 2 (Bad IRET). */ |
4d732138 IM |
1049 | movq (%rsp), %rcx |
1050 | movq 8(%rsp), %r11 | |
1051 | addq $0x30, %rsp | |
1052 | pushq $0 /* RIP */ | |
8c1f7558 | 1053 | UNWIND_HINT_IRET_REGS offset=8 |
4d732138 | 1054 | jmp general_protection |
3d75e1b8 | 1055 | 1: /* Segment mismatch => Category 1 (Bad segment). Retry the IRET. */ |
4d732138 IM |
1056 | movq (%rsp), %rcx |
1057 | movq 8(%rsp), %r11 | |
1058 | addq $0x30, %rsp | |
8c1f7558 | 1059 | UNWIND_HINT_IRET_REGS |
4d732138 | 1060 | pushq $-1 /* orig_ax = -1 => not a system call */ |
76f5df43 DV |
1061 | ALLOC_PT_GPREGS_ON_STACK |
1062 | SAVE_C_REGS | |
1063 | SAVE_EXTRA_REGS | |
946c1911 | 1064 | ENCODE_FRAME_POINTER |
4d732138 | 1065 | jmp error_exit |
3d75e1b8 JF |
1066 | END(xen_failsafe_callback) |
1067 | ||
cf910e83 | 1068 | apicinterrupt3 HYPERVISOR_CALLBACK_VECTOR \ |
38e20b07 SY |
1069 | xen_hvm_callback_vector xen_evtchn_do_upcall |
1070 | ||
3d75e1b8 | 1071 | #endif /* CONFIG_XEN */ |
ddeb8f21 | 1072 | |
bc2b0331 | 1073 | #if IS_ENABLED(CONFIG_HYPERV) |
cf910e83 | 1074 | apicinterrupt3 HYPERVISOR_CALLBACK_VECTOR \ |
bc2b0331 S |
1075 | hyperv_callback_vector hyperv_vector_handler |
1076 | #endif /* CONFIG_HYPERV */ | |
1077 | ||
4d732138 IM |
1078 | idtentry debug do_debug has_error_code=0 paranoid=1 shift_ist=DEBUG_STACK |
1079 | idtentry int3 do_int3 has_error_code=0 paranoid=1 shift_ist=DEBUG_STACK | |
1080 | idtentry stack_segment do_stack_segment has_error_code=1 | |
1081 | ||
6cac5a92 | 1082 | #ifdef CONFIG_XEN |
43e41110 | 1083 | idtentry xennmi do_nmi has_error_code=0 |
5878d5d6 JG |
1084 | idtentry xendebug do_debug has_error_code=0 |
1085 | idtentry xenint3 do_int3 has_error_code=0 | |
6cac5a92 | 1086 | #endif |
4d732138 IM |
1087 | |
1088 | idtentry general_protection do_general_protection has_error_code=1 | |
11a7ffb0 | 1089 | idtentry page_fault do_page_fault has_error_code=1 |
4d732138 | 1090 | |
631bc487 | 1091 | #ifdef CONFIG_KVM_GUEST |
4d732138 | 1092 | idtentry async_page_fault do_async_page_fault has_error_code=1 |
631bc487 | 1093 | #endif |
4d732138 | 1094 | |
ddeb8f21 | 1095 | #ifdef CONFIG_X86_MCE |
4d732138 | 1096 | idtentry machine_check has_error_code=0 paranoid=1 do_sym=*machine_check_vector(%rip) |
ddeb8f21 AH |
1097 | #endif |
1098 | ||
ebfc453e DV |
1099 | /* |
1100 | * Save all registers in pt_regs, and switch gs if needed. | |
1101 | * Use slow, but surefire "are we in kernel?" check. | |
1102 | * Return: ebx=0: need swapgs on exit, ebx=1: otherwise | |
1103 | */ | |
1104 | ENTRY(paranoid_entry) | |
8c1f7558 | 1105 | UNWIND_HINT_FUNC |
1eeb207f DV |
1106 | cld |
1107 | SAVE_C_REGS 8 | |
1108 | SAVE_EXTRA_REGS 8 | |
946c1911 | 1109 | ENCODE_FRAME_POINTER 8 |
4d732138 IM |
1110 | movl $1, %ebx |
1111 | movl $MSR_GS_BASE, %ecx | |
1eeb207f | 1112 | rdmsr |
4d732138 IM |
1113 | testl %edx, %edx |
1114 | js 1f /* negative -> in kernel */ | |
1eeb207f | 1115 | SWAPGS |
4d732138 | 1116 | xorl %ebx, %ebx |
1eeb207f | 1117 | 1: ret |
ebfc453e | 1118 | END(paranoid_entry) |
ddeb8f21 | 1119 | |
ebfc453e DV |
1120 | /* |
1121 | * "Paranoid" exit path from exception stack. This is invoked | |
1122 | * only on return from non-NMI IST interrupts that came | |
1123 | * from kernel space. | |
1124 | * | |
1125 | * We may be returning to very strange contexts (e.g. very early | |
1126 | * in syscall entry), so checking for preemption here would | |
1127 | * be complicated. Fortunately, we there's no good reason | |
1128 | * to try to handle preemption here. | |
4d732138 IM |
1129 | * |
1130 | * On entry, ebx is "no swapgs" flag (1: don't need swapgs, 0: need it) | |
ebfc453e | 1131 | */ |
ddeb8f21 | 1132 | ENTRY(paranoid_exit) |
8c1f7558 | 1133 | UNWIND_HINT_REGS |
2140a994 | 1134 | DISABLE_INTERRUPTS(CLBR_ANY) |
5963e317 | 1135 | TRACE_IRQS_OFF_DEBUG |
4d732138 | 1136 | testl %ebx, %ebx /* swapgs needed? */ |
e5317832 | 1137 | jnz .Lparanoid_exit_no_swapgs |
f2db9382 | 1138 | TRACE_IRQS_IRETQ |
ddeb8f21 | 1139 | SWAPGS_UNSAFE_STACK |
e5317832 AL |
1140 | jmp .Lparanoid_exit_restore |
1141 | .Lparanoid_exit_no_swapgs: | |
f2db9382 | 1142 | TRACE_IRQS_IRETQ_DEBUG |
e5317832 AL |
1143 | .Lparanoid_exit_restore: |
1144 | jmp restore_regs_and_return_to_kernel | |
ddeb8f21 AH |
1145 | END(paranoid_exit) |
1146 | ||
1147 | /* | |
ebfc453e | 1148 | * Save all registers in pt_regs, and switch gs if needed. |
539f5113 | 1149 | * Return: EBX=0: came from user mode; EBX=1: otherwise |
ddeb8f21 AH |
1150 | */ |
1151 | ENTRY(error_entry) | |
8c1f7558 | 1152 | UNWIND_HINT_FUNC |
ddeb8f21 | 1153 | cld |
76f5df43 DV |
1154 | SAVE_C_REGS 8 |
1155 | SAVE_EXTRA_REGS 8 | |
946c1911 | 1156 | ENCODE_FRAME_POINTER 8 |
4d732138 | 1157 | xorl %ebx, %ebx |
03335e95 | 1158 | testb $3, CS+8(%rsp) |
cb6f64ed | 1159 | jz .Lerror_kernelspace |
539f5113 | 1160 | |
cb6f64ed AL |
1161 | /* |
1162 | * We entered from user mode or we're pretending to have entered | |
1163 | * from user mode due to an IRET fault. | |
1164 | */ | |
ddeb8f21 | 1165 | SWAPGS |
539f5113 | 1166 | |
cb6f64ed | 1167 | .Lerror_entry_from_usermode_after_swapgs: |
f1075053 AL |
1168 | /* |
1169 | * We need to tell lockdep that IRQs are off. We can't do this until | |
1170 | * we fix gsbase, and we should do it before enter_from_user_mode | |
1171 | * (which can take locks). | |
1172 | */ | |
1173 | TRACE_IRQS_OFF | |
478dc89c | 1174 | CALL_enter_from_user_mode |
f1075053 | 1175 | ret |
02bc7768 | 1176 | |
cb6f64ed | 1177 | .Lerror_entry_done: |
ddeb8f21 AH |
1178 | TRACE_IRQS_OFF |
1179 | ret | |
ddeb8f21 | 1180 | |
ebfc453e DV |
1181 | /* |
1182 | * There are two places in the kernel that can potentially fault with | |
1183 | * usergs. Handle them here. B stepping K8s sometimes report a | |
1184 | * truncated RIP for IRET exceptions returning to compat mode. Check | |
1185 | * for these here too. | |
1186 | */ | |
cb6f64ed | 1187 | .Lerror_kernelspace: |
4d732138 IM |
1188 | incl %ebx |
1189 | leaq native_irq_return_iret(%rip), %rcx | |
1190 | cmpq %rcx, RIP+8(%rsp) | |
cb6f64ed | 1191 | je .Lerror_bad_iret |
4d732138 IM |
1192 | movl %ecx, %eax /* zero extend */ |
1193 | cmpq %rax, RIP+8(%rsp) | |
cb6f64ed | 1194 | je .Lbstep_iret |
42c748bb | 1195 | cmpq $.Lgs_change, RIP+8(%rsp) |
cb6f64ed | 1196 | jne .Lerror_entry_done |
539f5113 AL |
1197 | |
1198 | /* | |
42c748bb | 1199 | * hack: .Lgs_change can fail with user gsbase. If this happens, fix up |
539f5113 | 1200 | * gsbase and proceed. We'll fix up the exception and land in |
42c748bb | 1201 | * .Lgs_change's error handler with kernel gsbase. |
539f5113 | 1202 | */ |
2fa5f04f WL |
1203 | SWAPGS |
1204 | jmp .Lerror_entry_done | |
ae24ffe5 | 1205 | |
cb6f64ed | 1206 | .Lbstep_iret: |
ae24ffe5 | 1207 | /* Fix truncated RIP */ |
4d732138 | 1208 | movq %rcx, RIP+8(%rsp) |
b645af2d AL |
1209 | /* fall through */ |
1210 | ||
cb6f64ed | 1211 | .Lerror_bad_iret: |
539f5113 AL |
1212 | /* |
1213 | * We came from an IRET to user mode, so we have user gsbase. | |
1214 | * Switch to kernel gsbase: | |
1215 | */ | |
b645af2d | 1216 | SWAPGS |
539f5113 AL |
1217 | |
1218 | /* | |
1219 | * Pretend that the exception came from user mode: set up pt_regs | |
1220 | * as if we faulted immediately after IRET and clear EBX so that | |
1221 | * error_exit knows that we will be returning to user mode. | |
1222 | */ | |
4d732138 IM |
1223 | mov %rsp, %rdi |
1224 | call fixup_bad_iret | |
1225 | mov %rax, %rsp | |
539f5113 | 1226 | decl %ebx |
cb6f64ed | 1227 | jmp .Lerror_entry_from_usermode_after_swapgs |
ddeb8f21 AH |
1228 | END(error_entry) |
1229 | ||
1230 | ||
539f5113 | 1231 | /* |
75ca5b22 | 1232 | * On entry, EBX is a "return to kernel mode" flag: |
539f5113 AL |
1233 | * 1: already in kernel mode, don't need SWAPGS |
1234 | * 0: user gsbase is loaded, we need SWAPGS and standard preparation for return to usermode | |
1235 | */ | |
ddeb8f21 | 1236 | ENTRY(error_exit) |
8c1f7558 | 1237 | UNWIND_HINT_REGS |
2140a994 | 1238 | DISABLE_INTERRUPTS(CLBR_ANY) |
ddeb8f21 | 1239 | TRACE_IRQS_OFF |
2140a994 | 1240 | testl %ebx, %ebx |
4d732138 IM |
1241 | jnz retint_kernel |
1242 | jmp retint_user | |
ddeb8f21 AH |
1243 | END(error_exit) |
1244 | ||
929bacec AL |
1245 | /* |
1246 | * Runs on exception stack. Xen PV does not go through this path at all, | |
1247 | * so we can use real assembly here. | |
1248 | */ | |
ddeb8f21 | 1249 | ENTRY(nmi) |
8c1f7558 | 1250 | UNWIND_HINT_IRET_REGS |
929bacec | 1251 | |
3f3c8b8c SR |
1252 | /* |
1253 | * We allow breakpoints in NMIs. If a breakpoint occurs, then | |
1254 | * the iretq it performs will take us out of NMI context. | |
1255 | * This means that we can have nested NMIs where the next | |
1256 | * NMI is using the top of the stack of the previous NMI. We | |
1257 | * can't let it execute because the nested NMI will corrupt the | |
1258 | * stack of the previous NMI. NMI handlers are not re-entrant | |
1259 | * anyway. | |
1260 | * | |
1261 | * To handle this case we do the following: | |
1262 | * Check the a special location on the stack that contains | |
1263 | * a variable that is set when NMIs are executing. | |
1264 | * The interrupted task's stack is also checked to see if it | |
1265 | * is an NMI stack. | |
1266 | * If the variable is not set and the stack is not the NMI | |
1267 | * stack then: | |
1268 | * o Set the special variable on the stack | |
0b22930e AL |
1269 | * o Copy the interrupt frame into an "outermost" location on the |
1270 | * stack | |
1271 | * o Copy the interrupt frame into an "iret" location on the stack | |
3f3c8b8c SR |
1272 | * o Continue processing the NMI |
1273 | * If the variable is set or the previous stack is the NMI stack: | |
0b22930e | 1274 | * o Modify the "iret" location to jump to the repeat_nmi |
3f3c8b8c SR |
1275 | * o return back to the first NMI |
1276 | * | |
1277 | * Now on exit of the first NMI, we first clear the stack variable | |
1278 | * The NMI stack will tell any nested NMIs at that point that it is | |
1279 | * nested. Then we pop the stack normally with iret, and if there was | |
1280 | * a nested NMI that updated the copy interrupt stack frame, a | |
1281 | * jump will be made to the repeat_nmi code that will handle the second | |
1282 | * NMI. | |
9b6e6a83 AL |
1283 | * |
1284 | * However, espfix prevents us from directly returning to userspace | |
1285 | * with a single IRET instruction. Similarly, IRET to user mode | |
1286 | * can fault. We therefore handle NMIs from user space like | |
1287 | * other IST entries. | |
3f3c8b8c SR |
1288 | */ |
1289 | ||
e93c1730 AL |
1290 | ASM_CLAC |
1291 | ||
146b2b09 | 1292 | /* Use %rdx as our temp variable throughout */ |
4d732138 | 1293 | pushq %rdx |
3f3c8b8c | 1294 | |
9b6e6a83 AL |
1295 | testb $3, CS-RIP+8(%rsp) |
1296 | jz .Lnmi_from_kernel | |
1297 | ||
1298 | /* | |
1299 | * NMI from user mode. We need to run on the thread stack, but we | |
1300 | * can't go through the normal entry paths: NMIs are masked, and | |
1301 | * we don't want to enable interrupts, because then we'll end | |
1302 | * up in an awkward situation in which IRQs are on but NMIs | |
1303 | * are off. | |
83c133cf AL |
1304 | * |
1305 | * We also must not push anything to the stack before switching | |
1306 | * stacks lest we corrupt the "NMI executing" variable. | |
9b6e6a83 AL |
1307 | */ |
1308 | ||
929bacec | 1309 | swapgs |
9b6e6a83 AL |
1310 | cld |
1311 | movq %rsp, %rdx | |
1312 | movq PER_CPU_VAR(cpu_current_top_of_stack), %rsp | |
8c1f7558 | 1313 | UNWIND_HINT_IRET_REGS base=%rdx offset=8 |
9b6e6a83 AL |
1314 | pushq 5*8(%rdx) /* pt_regs->ss */ |
1315 | pushq 4*8(%rdx) /* pt_regs->rsp */ | |
1316 | pushq 3*8(%rdx) /* pt_regs->flags */ | |
1317 | pushq 2*8(%rdx) /* pt_regs->cs */ | |
1318 | pushq 1*8(%rdx) /* pt_regs->rip */ | |
8c1f7558 | 1319 | UNWIND_HINT_IRET_REGS |
9b6e6a83 AL |
1320 | pushq $-1 /* pt_regs->orig_ax */ |
1321 | pushq %rdi /* pt_regs->di */ | |
1322 | pushq %rsi /* pt_regs->si */ | |
1323 | pushq (%rdx) /* pt_regs->dx */ | |
1324 | pushq %rcx /* pt_regs->cx */ | |
1325 | pushq %rax /* pt_regs->ax */ | |
1326 | pushq %r8 /* pt_regs->r8 */ | |
1327 | pushq %r9 /* pt_regs->r9 */ | |
1328 | pushq %r10 /* pt_regs->r10 */ | |
1329 | pushq %r11 /* pt_regs->r11 */ | |
1330 | pushq %rbx /* pt_regs->rbx */ | |
1331 | pushq %rbp /* pt_regs->rbp */ | |
1332 | pushq %r12 /* pt_regs->r12 */ | |
1333 | pushq %r13 /* pt_regs->r13 */ | |
1334 | pushq %r14 /* pt_regs->r14 */ | |
1335 | pushq %r15 /* pt_regs->r15 */ | |
8c1f7558 | 1336 | UNWIND_HINT_REGS |
946c1911 | 1337 | ENCODE_FRAME_POINTER |
9b6e6a83 AL |
1338 | |
1339 | /* | |
1340 | * At this point we no longer need to worry about stack damage | |
1341 | * due to nesting -- we're on the normal thread stack and we're | |
1342 | * done with the NMI stack. | |
1343 | */ | |
1344 | ||
1345 | movq %rsp, %rdi | |
1346 | movq $-1, %rsi | |
1347 | call do_nmi | |
1348 | ||
45d5a168 | 1349 | /* |
9b6e6a83 | 1350 | * Return back to user mode. We must *not* do the normal exit |
946c1911 | 1351 | * work, because we don't want to enable interrupts. |
45d5a168 | 1352 | */ |
8a055d7f | 1353 | jmp swapgs_restore_regs_and_return_to_usermode |
45d5a168 | 1354 | |
9b6e6a83 | 1355 | .Lnmi_from_kernel: |
3f3c8b8c | 1356 | /* |
0b22930e AL |
1357 | * Here's what our stack frame will look like: |
1358 | * +---------------------------------------------------------+ | |
1359 | * | original SS | | |
1360 | * | original Return RSP | | |
1361 | * | original RFLAGS | | |
1362 | * | original CS | | |
1363 | * | original RIP | | |
1364 | * +---------------------------------------------------------+ | |
1365 | * | temp storage for rdx | | |
1366 | * +---------------------------------------------------------+ | |
1367 | * | "NMI executing" variable | | |
1368 | * +---------------------------------------------------------+ | |
1369 | * | iret SS } Copied from "outermost" frame | | |
1370 | * | iret Return RSP } on each loop iteration; overwritten | | |
1371 | * | iret RFLAGS } by a nested NMI to force another | | |
1372 | * | iret CS } iteration if needed. | | |
1373 | * | iret RIP } | | |
1374 | * +---------------------------------------------------------+ | |
1375 | * | outermost SS } initialized in first_nmi; | | |
1376 | * | outermost Return RSP } will not be changed before | | |
1377 | * | outermost RFLAGS } NMI processing is done. | | |
1378 | * | outermost CS } Copied to "iret" frame on each | | |
1379 | * | outermost RIP } iteration. | | |
1380 | * +---------------------------------------------------------+ | |
1381 | * | pt_regs | | |
1382 | * +---------------------------------------------------------+ | |
1383 | * | |
1384 | * The "original" frame is used by hardware. Before re-enabling | |
1385 | * NMIs, we need to be done with it, and we need to leave enough | |
1386 | * space for the asm code here. | |
1387 | * | |
1388 | * We return by executing IRET while RSP points to the "iret" frame. | |
1389 | * That will either return for real or it will loop back into NMI | |
1390 | * processing. | |
1391 | * | |
1392 | * The "outermost" frame is copied to the "iret" frame on each | |
1393 | * iteration of the loop, so each iteration starts with the "iret" | |
1394 | * frame pointing to the final return target. | |
1395 | */ | |
1396 | ||
45d5a168 | 1397 | /* |
0b22930e AL |
1398 | * Determine whether we're a nested NMI. |
1399 | * | |
a27507ca AL |
1400 | * If we interrupted kernel code between repeat_nmi and |
1401 | * end_repeat_nmi, then we are a nested NMI. We must not | |
1402 | * modify the "iret" frame because it's being written by | |
1403 | * the outer NMI. That's okay; the outer NMI handler is | |
1404 | * about to about to call do_nmi anyway, so we can just | |
1405 | * resume the outer NMI. | |
45d5a168 | 1406 | */ |
a27507ca AL |
1407 | |
1408 | movq $repeat_nmi, %rdx | |
1409 | cmpq 8(%rsp), %rdx | |
1410 | ja 1f | |
1411 | movq $end_repeat_nmi, %rdx | |
1412 | cmpq 8(%rsp), %rdx | |
1413 | ja nested_nmi_out | |
1414 | 1: | |
45d5a168 | 1415 | |
3f3c8b8c | 1416 | /* |
a27507ca | 1417 | * Now check "NMI executing". If it's set, then we're nested. |
0b22930e AL |
1418 | * This will not detect if we interrupted an outer NMI just |
1419 | * before IRET. | |
3f3c8b8c | 1420 | */ |
4d732138 IM |
1421 | cmpl $1, -8(%rsp) |
1422 | je nested_nmi | |
3f3c8b8c SR |
1423 | |
1424 | /* | |
0b22930e AL |
1425 | * Now test if the previous stack was an NMI stack. This covers |
1426 | * the case where we interrupt an outer NMI after it clears | |
810bc075 AL |
1427 | * "NMI executing" but before IRET. We need to be careful, though: |
1428 | * there is one case in which RSP could point to the NMI stack | |
1429 | * despite there being no NMI active: naughty userspace controls | |
1430 | * RSP at the very beginning of the SYSCALL targets. We can | |
1431 | * pull a fast one on naughty userspace, though: we program | |
1432 | * SYSCALL to mask DF, so userspace cannot cause DF to be set | |
1433 | * if it controls the kernel's RSP. We set DF before we clear | |
1434 | * "NMI executing". | |
3f3c8b8c | 1435 | */ |
0784b364 DV |
1436 | lea 6*8(%rsp), %rdx |
1437 | /* Compare the NMI stack (rdx) with the stack we came from (4*8(%rsp)) */ | |
1438 | cmpq %rdx, 4*8(%rsp) | |
1439 | /* If the stack pointer is above the NMI stack, this is a normal NMI */ | |
1440 | ja first_nmi | |
4d732138 | 1441 | |
0784b364 DV |
1442 | subq $EXCEPTION_STKSZ, %rdx |
1443 | cmpq %rdx, 4*8(%rsp) | |
1444 | /* If it is below the NMI stack, it is a normal NMI */ | |
1445 | jb first_nmi | |
810bc075 AL |
1446 | |
1447 | /* Ah, it is within the NMI stack. */ | |
1448 | ||
1449 | testb $(X86_EFLAGS_DF >> 8), (3*8 + 1)(%rsp) | |
1450 | jz first_nmi /* RSP was user controlled. */ | |
1451 | ||
1452 | /* This is a nested NMI. */ | |
0784b364 | 1453 | |
3f3c8b8c SR |
1454 | nested_nmi: |
1455 | /* | |
0b22930e AL |
1456 | * Modify the "iret" frame to point to repeat_nmi, forcing another |
1457 | * iteration of NMI handling. | |
3f3c8b8c | 1458 | */ |
23a781e9 | 1459 | subq $8, %rsp |
4d732138 IM |
1460 | leaq -10*8(%rsp), %rdx |
1461 | pushq $__KERNEL_DS | |
1462 | pushq %rdx | |
131484c8 | 1463 | pushfq |
4d732138 IM |
1464 | pushq $__KERNEL_CS |
1465 | pushq $repeat_nmi | |
3f3c8b8c SR |
1466 | |
1467 | /* Put stack back */ | |
4d732138 | 1468 | addq $(6*8), %rsp |
3f3c8b8c SR |
1469 | |
1470 | nested_nmi_out: | |
4d732138 | 1471 | popq %rdx |
3f3c8b8c | 1472 | |
0b22930e | 1473 | /* We are returning to kernel mode, so this cannot result in a fault. */ |
929bacec | 1474 | iretq |
3f3c8b8c SR |
1475 | |
1476 | first_nmi: | |
0b22930e | 1477 | /* Restore rdx. */ |
4d732138 | 1478 | movq (%rsp), %rdx |
62610913 | 1479 | |
36f1a77b AL |
1480 | /* Make room for "NMI executing". */ |
1481 | pushq $0 | |
3f3c8b8c | 1482 | |
0b22930e | 1483 | /* Leave room for the "iret" frame */ |
4d732138 | 1484 | subq $(5*8), %rsp |
28696f43 | 1485 | |
0b22930e | 1486 | /* Copy the "original" frame to the "outermost" frame */ |
3f3c8b8c | 1487 | .rept 5 |
4d732138 | 1488 | pushq 11*8(%rsp) |
3f3c8b8c | 1489 | .endr |
8c1f7558 | 1490 | UNWIND_HINT_IRET_REGS |
62610913 | 1491 | |
79fb4ad6 SR |
1492 | /* Everything up to here is safe from nested NMIs */ |
1493 | ||
a97439aa AL |
1494 | #ifdef CONFIG_DEBUG_ENTRY |
1495 | /* | |
1496 | * For ease of testing, unmask NMIs right away. Disabled by | |
1497 | * default because IRET is very expensive. | |
1498 | */ | |
1499 | pushq $0 /* SS */ | |
1500 | pushq %rsp /* RSP (minus 8 because of the previous push) */ | |
1501 | addq $8, (%rsp) /* Fix up RSP */ | |
1502 | pushfq /* RFLAGS */ | |
1503 | pushq $__KERNEL_CS /* CS */ | |
1504 | pushq $1f /* RIP */ | |
929bacec | 1505 | iretq /* continues at repeat_nmi below */ |
8c1f7558 | 1506 | UNWIND_HINT_IRET_REGS |
a97439aa AL |
1507 | 1: |
1508 | #endif | |
1509 | ||
0b22930e | 1510 | repeat_nmi: |
62610913 JB |
1511 | /* |
1512 | * If there was a nested NMI, the first NMI's iret will return | |
1513 | * here. But NMIs are still enabled and we can take another | |
1514 | * nested NMI. The nested NMI checks the interrupted RIP to see | |
1515 | * if it is between repeat_nmi and end_repeat_nmi, and if so | |
1516 | * it will just return, as we are about to repeat an NMI anyway. | |
1517 | * This makes it safe to copy to the stack frame that a nested | |
1518 | * NMI will update. | |
0b22930e AL |
1519 | * |
1520 | * RSP is pointing to "outermost RIP". gsbase is unknown, but, if | |
1521 | * we're repeating an NMI, gsbase has the same value that it had on | |
1522 | * the first iteration. paranoid_entry will load the kernel | |
36f1a77b AL |
1523 | * gsbase if needed before we call do_nmi. "NMI executing" |
1524 | * is zero. | |
62610913 | 1525 | */ |
36f1a77b | 1526 | movq $1, 10*8(%rsp) /* Set "NMI executing". */ |
3f3c8b8c | 1527 | |
62610913 | 1528 | /* |
0b22930e AL |
1529 | * Copy the "outermost" frame to the "iret" frame. NMIs that nest |
1530 | * here must not modify the "iret" frame while we're writing to | |
1531 | * it or it will end up containing garbage. | |
62610913 | 1532 | */ |
4d732138 | 1533 | addq $(10*8), %rsp |
3f3c8b8c | 1534 | .rept 5 |
4d732138 | 1535 | pushq -6*8(%rsp) |
3f3c8b8c | 1536 | .endr |
4d732138 | 1537 | subq $(5*8), %rsp |
62610913 | 1538 | end_repeat_nmi: |
3f3c8b8c SR |
1539 | |
1540 | /* | |
0b22930e AL |
1541 | * Everything below this point can be preempted by a nested NMI. |
1542 | * If this happens, then the inner NMI will change the "iret" | |
1543 | * frame to point back to repeat_nmi. | |
3f3c8b8c | 1544 | */ |
4d732138 | 1545 | pushq $-1 /* ORIG_RAX: no syscall to restart */ |
76f5df43 DV |
1546 | ALLOC_PT_GPREGS_ON_STACK |
1547 | ||
1fd466ef | 1548 | /* |
ebfc453e | 1549 | * Use paranoid_entry to handle SWAPGS, but no need to use paranoid_exit |
1fd466ef SR |
1550 | * as we should not be calling schedule in NMI context. |
1551 | * Even with normal interrupts enabled. An NMI should not be | |
1552 | * setting NEED_RESCHED or anything that normal interrupts and | |
1553 | * exceptions might do. | |
1554 | */ | |
4d732138 | 1555 | call paranoid_entry |
8c1f7558 | 1556 | UNWIND_HINT_REGS |
7fbb98c5 | 1557 | |
ddeb8f21 | 1558 | /* paranoidentry do_nmi, 0; without TRACE_IRQS_OFF */ |
4d732138 IM |
1559 | movq %rsp, %rdi |
1560 | movq $-1, %rsi | |
1561 | call do_nmi | |
7fbb98c5 | 1562 | |
4d732138 IM |
1563 | testl %ebx, %ebx /* swapgs needed? */ |
1564 | jnz nmi_restore | |
ddeb8f21 AH |
1565 | nmi_swapgs: |
1566 | SWAPGS_UNSAFE_STACK | |
1567 | nmi_restore: | |
471ee483 AL |
1568 | POP_EXTRA_REGS |
1569 | POP_C_REGS | |
0b22930e | 1570 | |
471ee483 AL |
1571 | /* |
1572 | * Skip orig_ax and the "outermost" frame to point RSP at the "iret" | |
1573 | * at the "iret" frame. | |
1574 | */ | |
1575 | addq $6*8, %rsp | |
28696f43 | 1576 | |
810bc075 AL |
1577 | /* |
1578 | * Clear "NMI executing". Set DF first so that we can easily | |
1579 | * distinguish the remaining code between here and IRET from | |
929bacec AL |
1580 | * the SYSCALL entry and exit paths. |
1581 | * | |
1582 | * We arguably should just inspect RIP instead, but I (Andy) wrote | |
1583 | * this code when I had the misapprehension that Xen PV supported | |
1584 | * NMIs, and Xen PV would break that approach. | |
810bc075 AL |
1585 | */ |
1586 | std | |
1587 | movq $0, 5*8(%rsp) /* clear "NMI executing" */ | |
0b22930e AL |
1588 | |
1589 | /* | |
929bacec AL |
1590 | * iretq reads the "iret" frame and exits the NMI stack in a |
1591 | * single instruction. We are returning to kernel mode, so this | |
1592 | * cannot result in a fault. Similarly, we don't need to worry | |
1593 | * about espfix64 on the way back to kernel mode. | |
0b22930e | 1594 | */ |
929bacec | 1595 | iretq |
ddeb8f21 AH |
1596 | END(nmi) |
1597 | ||
1598 | ENTRY(ignore_sysret) | |
8c1f7558 | 1599 | UNWIND_HINT_EMPTY |
4d732138 | 1600 | mov $-ENOSYS, %eax |
ddeb8f21 | 1601 | sysret |
ddeb8f21 | 1602 | END(ignore_sysret) |
2deb4be2 AL |
1603 | |
1604 | ENTRY(rewind_stack_do_exit) | |
8c1f7558 | 1605 | UNWIND_HINT_FUNC |
2deb4be2 AL |
1606 | /* Prevent any naive code from trying to unwind to our caller. */ |
1607 | xorl %ebp, %ebp | |
1608 | ||
1609 | movq PER_CPU_VAR(cpu_current_top_of_stack), %rax | |
8c1f7558 JP |
1610 | leaq -PTREGS_SIZE(%rax), %rsp |
1611 | UNWIND_HINT_FUNC sp_offset=PTREGS_SIZE | |
2deb4be2 AL |
1612 | |
1613 | call do_exit | |
2deb4be2 | 1614 | END(rewind_stack_do_exit) |