]> git.ipfire.org Git - thirdparty/kernel/linux.git/blame - arch/x86/events/perf_event.h
x86/events/intel/ds: Map debug buffers in cpu_entry_area
[thirdparty/kernel/linux.git] / arch / x86 / events / perf_event.h
CommitLineData
de0428a7
KW
1/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
90eec103 8 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
de0428a7
KW
9 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
10043e02
TG
17#include <asm/intel_ds.h>
18
f1ad4488 19/* To enable MSR tracing please use the generic trace points. */
1c2ac3fd 20
de0428a7
KW
21/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
b36817e8 40 EXTRA_REG_LBR = 2, /* lbr_select */
f20093ee 41 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
d0dc8494 42 EXTRA_REG_FE = 4, /* fe_* */
de0428a7
KW
43
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
52 u64 code;
53 u64 cmask;
54 int weight;
bc1738f6 55 int overlap;
9fac2cf3 56 int flags;
de0428a7 57};
f20093ee 58/*
2f7f73a5 59 * struct hw_perf_event.flags flags
f20093ee 60 */
c857eb56
PZ
61#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
62#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
63#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
64#define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */
65#define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */
66#define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */
67#define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */
68#define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */
69#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */
cc1790cf 70#define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */
851559e3 71#define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */
3569c0d7 72#define PERF_X86_EVENT_FREERUNNING 0x0800 /* use freerunning PEBS */
7911d3f7 73
de0428a7
KW
74
75struct amd_nb {
76 int nb_id; /* NorthBridge id */
77 int refcnt; /* reference count */
78 struct perf_event *owners[X86_PMC_IDX_MAX];
79 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
80};
81
fd583ad1 82#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
de0428a7 83
3569c0d7
YZ
84/*
85 * Flags PEBS can handle without an PMI.
86 *
9c964efa 87 * TID can only be handled by flushing at context switch.
2fe1bc1f 88 * REGS_USER can be handled for events limited to ring 3.
9c964efa 89 *
3569c0d7
YZ
90 */
91#define PEBS_FREERUNNING_FLAGS \
9c964efa 92 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
3569c0d7
YZ
93 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
94 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
2fe1bc1f
AK
95 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
96 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER)
3569c0d7 97
2fe1bc1f
AK
98#define PEBS_REGS \
99 (PERF_REG_X86_AX | \
100 PERF_REG_X86_BX | \
101 PERF_REG_X86_CX | \
102 PERF_REG_X86_DX | \
103 PERF_REG_X86_DI | \
104 PERF_REG_X86_SI | \
105 PERF_REG_X86_SP | \
106 PERF_REG_X86_BP | \
107 PERF_REG_X86_IP | \
108 PERF_REG_X86_FLAGS | \
109 PERF_REG_X86_R8 | \
110 PERF_REG_X86_R9 | \
111 PERF_REG_X86_R10 | \
112 PERF_REG_X86_R11 | \
113 PERF_REG_X86_R12 | \
114 PERF_REG_X86_R13 | \
115 PERF_REG_X86_R14 | \
116 PERF_REG_X86_R15)
117
de0428a7
KW
118/*
119 * Per register state.
120 */
121struct er_account {
b8000586 122 raw_spinlock_t lock; /* per-core: protect structure */
de0428a7
KW
123 u64 config; /* extra MSR config */
124 u64 reg; /* extra MSR number */
125 atomic_t ref; /* reference count */
126};
127
128/*
129 * Per core/cpu state
130 *
131 * Used to coordinate shared registers between HT threads or
132 * among events on a single PMU.
133 */
134struct intel_shared_regs {
135 struct er_account regs[EXTRA_REG_MAX];
136 int refcnt; /* per-core: #HT threads */
137 unsigned core_id; /* per-core: core id */
138};
139
6f6539ca
MD
140enum intel_excl_state_type {
141 INTEL_EXCL_UNUSED = 0, /* counter is unused */
142 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
143 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
144};
145
146struct intel_excl_states {
6f6539ca 147 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
e979121b 148 bool sched_started; /* true if scheduling has started */
6f6539ca
MD
149};
150
151struct intel_excl_cntrs {
152 raw_spinlock_t lock;
153
154 struct intel_excl_states states[2];
155
cc1790cf
PZ
156 union {
157 u16 has_exclusive[2];
158 u32 exclusive_present;
159 };
160
6f6539ca
MD
161 int refcnt; /* per-core: #HT threads */
162 unsigned core_id; /* per-core: core id */
163};
164
9a92e16f 165#define MAX_LBR_ENTRIES 32
de0428a7 166
90413464
SE
167enum {
168 X86_PERF_KFREE_SHARED = 0,
169 X86_PERF_KFREE_EXCL = 1,
170 X86_PERF_KFREE_MAX
171};
172
de0428a7
KW
173struct cpu_hw_events {
174 /*
175 * Generic x86 PMC bits
176 */
177 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
178 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
179 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
180 int enabled;
181
c347a2f1
PZ
182 int n_events; /* the # of events in the below arrays */
183 int n_added; /* the # last events in the below arrays;
184 they've never been enabled yet */
185 int n_txn; /* the # last events in the below arrays;
186 added in the current transaction */
de0428a7
KW
187 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
188 u64 tags[X86_PMC_IDX_MAX];
b371b594 189
de0428a7 190 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
b371b594
PZ
191 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
192
cc1790cf 193 int n_excl; /* the number of exclusive events */
de0428a7 194
fbbe0701 195 unsigned int txn_flags;
5a425294 196 int is_fake;
de0428a7
KW
197
198 /*
199 * Intel DebugStore bits
200 */
201 struct debug_store *ds;
c1961a46
HD
202 void *ds_pebs_vaddr;
203 void *ds_bts_vaddr;
de0428a7 204 u64 pebs_enabled;
09e61b4f
PZ
205 int n_pebs;
206 int n_large_pebs;
de0428a7
KW
207
208 /*
209 * Intel LBR bits
210 */
211 int lbr_users;
de0428a7
KW
212 struct perf_branch_stack lbr_stack;
213 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
b36817e8 214 struct er_account *lbr_sel;
3e702ff6 215 u64 br_sel;
de0428a7 216
144d31e6
GN
217 /*
218 * Intel host/guest exclude bits
219 */
220 u64 intel_ctrl_guest_mask;
221 u64 intel_ctrl_host_mask;
222 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
223
2b9e344d
PZ
224 /*
225 * Intel checkpoint mask
226 */
227 u64 intel_cp_status;
228
de0428a7
KW
229 /*
230 * manage shared (per-core, per-cpu) registers
231 * used on Intel NHM/WSM/SNB
232 */
233 struct intel_shared_regs *shared_regs;
6f6539ca
MD
234 /*
235 * manage exclusive counter access between hyperthread
236 */
237 struct event_constraint *constraint_list; /* in enable order */
238 struct intel_excl_cntrs *excl_cntrs;
239 int excl_thread_id; /* 0 or 1 */
de0428a7
KW
240
241 /*
242 * AMD specific bits
243 */
1018faa6
JR
244 struct amd_nb *amd_nb;
245 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
246 u64 perf_ctr_virt_mask;
de0428a7 247
90413464 248 void *kfree_on_online[X86_PERF_KFREE_MAX];
de0428a7
KW
249};
250
9fac2cf3 251#define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
de0428a7
KW
252 { .idxmsk64 = (n) }, \
253 .code = (c), \
254 .cmask = (m), \
255 .weight = (w), \
bc1738f6 256 .overlap = (o), \
9fac2cf3 257 .flags = f, \
de0428a7
KW
258}
259
260#define EVENT_CONSTRAINT(c, n, m) \
9fac2cf3 261 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
bc1738f6 262
6f6539ca
MD
263#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
264 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
265 0, PERF_X86_EVENT_EXCL)
266
bc1738f6
RR
267/*
268 * The overlap flag marks event constraints with overlapping counter
269 * masks. This is the case if the counter mask of such an event is not
270 * a subset of any other counter mask of a constraint with an equal or
271 * higher weight, e.g.:
272 *
273 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
274 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
275 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
276 *
277 * The event scheduler may not select the correct counter in the first
278 * cycle because it needs to know which subsequent events will be
279 * scheduled. It may fail to schedule the events then. So we set the
280 * overlap flag for such constraints to give the scheduler a hint which
281 * events to select for counter rescheduling.
282 *
283 * Care must be taken as the rescheduling algorithm is O(n!) which
6a6256f9 284 * will increase scheduling cycles for an over-committed system
bc1738f6
RR
285 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
286 * and its counter masks must be kept at a minimum.
287 */
288#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
9fac2cf3 289 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
de0428a7
KW
290
291/*
292 * Constraint on the Event code.
293 */
294#define INTEL_EVENT_CONSTRAINT(c, n) \
295 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
296
297/*
298 * Constraint on the Event code + UMask + fixed-mask
299 *
300 * filter mask to validate fixed counter events.
301 * the following filters disqualify for fixed counters:
302 * - inv
303 * - edge
304 * - cnt-mask
3a632cb2
AK
305 * - in_tx
306 * - in_tx_checkpointed
de0428a7
KW
307 * The other filters are supported by fixed counters.
308 * The any-thread option is supported starting with v3.
309 */
3a632cb2 310#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
de0428a7 311#define FIXED_EVENT_CONSTRAINT(c, n) \
3a632cb2 312 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
de0428a7
KW
313
314/*
315 * Constraint on the Event code + UMask
316 */
317#define INTEL_UEVENT_CONSTRAINT(c, n) \
318 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
319
b7883a1c
AK
320/* Constraint on specific umask bit only + event */
321#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
322 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
323
7550ddff
AK
324/* Like UEVENT_CONSTRAINT, but match flags too */
325#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
326 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
327
e979121b
MD
328#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
329 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
330 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
331
f20093ee 332#define INTEL_PLD_CONSTRAINT(c, n) \
86a04461 333 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
f20093ee
SE
334 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
335
9ad64c0f 336#define INTEL_PST_CONSTRAINT(c, n) \
86a04461 337 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
9ad64c0f
SE
338 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
339
86a04461
AK
340/* Event constraint, but match on all event flags too. */
341#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
342 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
343
344/* Check only flags, but allow all event/umask */
345#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
346 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
347
348/* Check flags and event code, and set the HSW store flag */
349#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
350 __EVENT_CONSTRAINT(code, n, \
351 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
352 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
353
354/* Check flags and event code, and set the HSW load flag */
355#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
b63b4b45 356 __EVENT_CONSTRAINT(code, n, \
86a04461
AK
357 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
358 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
359
b63b4b45
MD
360#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
361 __EVENT_CONSTRAINT(code, n, \
362 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
363 HWEIGHT(n), 0, \
364 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
365
86a04461
AK
366/* Check flags and event code/umask, and set the HSW store flag */
367#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
368 __EVENT_CONSTRAINT(code, n, \
369 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
f9134f36
AK
370 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
371
b63b4b45
MD
372#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
373 __EVENT_CONSTRAINT(code, n, \
374 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
375 HWEIGHT(n), 0, \
376 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
377
86a04461
AK
378/* Check flags and event code/umask, and set the HSW load flag */
379#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
380 __EVENT_CONSTRAINT(code, n, \
381 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
382 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
383
b63b4b45
MD
384#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
385 __EVENT_CONSTRAINT(code, n, \
386 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
387 HWEIGHT(n), 0, \
388 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
389
86a04461
AK
390/* Check flags and event code/umask, and set the HSW N/A flag */
391#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
392 __EVENT_CONSTRAINT(code, n, \
169b932a 393 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
86a04461
AK
394 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
395
396
cf30d52e
MD
397/*
398 * We define the end marker as having a weight of -1
399 * to enable blacklisting of events using a counter bitmask
400 * of zero and thus a weight of zero.
401 * The end marker has a weight that cannot possibly be
402 * obtained from counting the bits in the bitmask.
403 */
404#define EVENT_CONSTRAINT_END { .weight = -1 }
de0428a7 405
cf30d52e
MD
406/*
407 * Check for end marker with weight == -1
408 */
de0428a7 409#define for_each_event_constraint(e, c) \
cf30d52e 410 for ((e) = (c); (e)->weight != -1; (e)++)
de0428a7
KW
411
412/*
413 * Extra registers for specific events.
414 *
415 * Some events need large masks and require external MSRs.
416 * Those extra MSRs end up being shared for all events on
417 * a PMU and sometimes between PMU of sibling HT threads.
418 * In either case, the kernel needs to handle conflicting
419 * accesses to those extra, shared, regs. The data structure
420 * to manage those registers is stored in cpu_hw_event.
421 */
422struct extra_reg {
423 unsigned int event;
424 unsigned int msr;
425 u64 config_mask;
426 u64 valid_mask;
427 int idx; /* per_xxx->regs[] reg index */
338b522c 428 bool extra_msr_access;
de0428a7
KW
429};
430
431#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
338b522c
KL
432 .event = (e), \
433 .msr = (ms), \
434 .config_mask = (m), \
435 .valid_mask = (vm), \
436 .idx = EXTRA_REG_##i, \
437 .extra_msr_access = true, \
de0428a7
KW
438 }
439
440#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
441 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
442
f20093ee
SE
443#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
444 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
445 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
446
447#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
448 INTEL_UEVENT_EXTRA_REG(c, \
449 MSR_PEBS_LD_LAT_THRESHOLD, \
450 0xffff, \
451 LDLAT)
452
de0428a7
KW
453#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
454
455union perf_capabilities {
456 struct {
457 u64 lbr_format:6;
458 u64 pebs_trap:1;
459 u64 pebs_arch_reg:1;
460 u64 pebs_format:4;
461 u64 smm_freeze:1;
069e0c3c
AK
462 /*
463 * PMU supports separate counter range for writing
464 * values > 32bit.
465 */
466 u64 full_width_write:1;
de0428a7
KW
467 };
468 u64 capabilities;
469};
470
c1d6f42f
PZ
471struct x86_pmu_quirk {
472 struct x86_pmu_quirk *next;
473 void (*func)(void);
474};
475
f9b4eeb8
PZ
476union x86_pmu_config {
477 struct {
478 u64 event:8,
479 umask:8,
480 usr:1,
481 os:1,
482 edge:1,
483 pc:1,
484 interrupt:1,
485 __reserved1:1,
486 en:1,
487 inv:1,
488 cmask:8,
489 event2:4,
490 __reserved2:4,
491 go:1,
492 ho:1;
493 } bits;
494 u64 value;
495};
496
497#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
498
48070342
AS
499enum {
500 x86_lbr_exclusive_lbr,
8062382c 501 x86_lbr_exclusive_bts,
48070342
AS
502 x86_lbr_exclusive_pt,
503 x86_lbr_exclusive_max,
504};
505
de0428a7
KW
506/*
507 * struct x86_pmu - generic x86 pmu
508 */
509struct x86_pmu {
510 /*
511 * Generic x86 PMC bits
512 */
513 const char *name;
514 int version;
515 int (*handle_irq)(struct pt_regs *);
516 void (*disable_all)(void);
517 void (*enable_all)(int added);
518 void (*enable)(struct perf_event *);
519 void (*disable)(struct perf_event *);
68f7082f
PZ
520 void (*add)(struct perf_event *);
521 void (*del)(struct perf_event *);
de0428a7
KW
522 int (*hw_config)(struct perf_event *event);
523 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
524 unsigned eventsel;
525 unsigned perfctr;
4c1fd17a 526 int (*addr_offset)(int index, bool eventsel);
0fbdad07 527 int (*rdpmc_index)(int index);
de0428a7
KW
528 u64 (*event_map)(int);
529 int max_events;
530 int num_counters;
531 int num_counters_fixed;
532 int cntval_bits;
533 u64 cntval_mask;
ffb871bc
GN
534 union {
535 unsigned long events_maskl;
536 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
537 };
538 int events_mask_len;
de0428a7
KW
539 int apic;
540 u64 max_period;
541 struct event_constraint *
542 (*get_event_constraints)(struct cpu_hw_events *cpuc,
79cba822 543 int idx,
de0428a7
KW
544 struct perf_event *event);
545
546 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
547 struct perf_event *event);
c5362c0c 548
c5362c0c
MD
549 void (*start_scheduling)(struct cpu_hw_events *cpuc);
550
0c41e756
PZ
551 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
552
c5362c0c
MD
553 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
554
de0428a7 555 struct event_constraint *event_constraints;
c1d6f42f 556 struct x86_pmu_quirk *quirks;
de0428a7 557 int perfctr_second_write;
72db5596 558 bool late_ack;
294fe0f5 559 unsigned (*limit_period)(struct perf_event *event, unsigned l);
de0428a7 560
0c9d42ed
PZ
561 /*
562 * sysfs attrs
563 */
e97df763 564 int attr_rdpmc_broken;
0c9d42ed 565 int attr_rdpmc;
641cc938 566 struct attribute **format_attrs;
f20093ee 567 struct attribute **event_attrs;
b00233b5 568 struct attribute **caps_attrs;
0c9d42ed 569
a4747393 570 ssize_t (*events_sysfs_show)(char *page, u64 config);
1a6461b1 571 struct attribute **cpu_events;
a4747393 572
6089327f
KL
573 unsigned long attr_freeze_on_smi;
574 struct attribute **attrs;
575
0c9d42ed
PZ
576 /*
577 * CPU Hotplug hooks
578 */
de0428a7
KW
579 int (*cpu_prepare)(int cpu);
580 void (*cpu_starting)(int cpu);
581 void (*cpu_dying)(int cpu);
582 void (*cpu_dead)(int cpu);
c93dc84c
PZ
583
584 void (*check_microcode)(void);
ba532500
YZ
585 void (*sched_task)(struct perf_event_context *ctx,
586 bool sched_in);
de0428a7
KW
587
588 /*
589 * Intel Arch Perfmon v2+
590 */
591 u64 intel_ctrl;
592 union perf_capabilities intel_cap;
593
594 /*
595 * Intel DebugStore bits
596 */
597ed953 597 unsigned int bts :1,
3e0091e2
PZ
598 bts_active :1,
599 pebs :1,
600 pebs_active :1,
72469764 601 pebs_broken :1,
95298355
AK
602 pebs_prec_dist :1,
603 pebs_no_tlb :1;
de0428a7 604 int pebs_record_size;
e72daf3f 605 int pebs_buffer_size;
de0428a7
KW
606 void (*drain_pebs)(struct pt_regs *regs);
607 struct event_constraint *pebs_constraints;
0780c927 608 void (*pebs_aliases)(struct perf_event *event);
70ab7003 609 int max_pebs_events;
a7b58d21 610 unsigned long free_running_flags;
de0428a7
KW
611
612 /*
613 * Intel LBR
614 */
615 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
616 int lbr_nr; /* hardware stack size */
b36817e8
SE
617 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
618 const int *lbr_sel_map; /* lbr_select mappings */
b7af41a1 619 bool lbr_double_abort; /* duplicated lbr aborts */
b0c1ef52 620 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
de0428a7 621
48070342
AS
622 /*
623 * Intel PT/LBR/BTS are exclusive
624 */
625 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
626
32b62f44
PZ
627 /*
628 * AMD bits
629 */
630 unsigned int amd_nb_constraints : 1;
631
de0428a7
KW
632 /*
633 * Extra registers for events
634 */
635 struct extra_reg *extra_regs;
9a5e3fb5 636 unsigned int flags;
144d31e6
GN
637
638 /*
639 * Intel host/guest support (KVM)
640 */
641 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
de0428a7
KW
642};
643
e18bf526
YZ
644struct x86_perf_task_context {
645 u64 lbr_from[MAX_LBR_ENTRIES];
646 u64 lbr_to[MAX_LBR_ENTRIES];
50eab8f6 647 u64 lbr_info[MAX_LBR_ENTRIES];
b28ae956 648 int tos;
e18bf526
YZ
649 int lbr_callstack_users;
650 int lbr_stack_state;
651};
652
c1d6f42f
PZ
653#define x86_add_quirk(func_) \
654do { \
655 static struct x86_pmu_quirk __quirk __initdata = { \
656 .func = func_, \
657 }; \
658 __quirk.next = x86_pmu.quirks; \
659 x86_pmu.quirks = &__quirk; \
660} while (0)
661
9a5e3fb5
SE
662/*
663 * x86_pmu flags
664 */
665#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
666#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
6f6539ca 667#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
b37609c3 668#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
de0428a7 669
3a54aaa0
SE
670#define EVENT_VAR(_id) event_attr_##_id
671#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
672
673#define EVENT_ATTR(_name, _id) \
674static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
675 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
676 .id = PERF_COUNT_HW_##_id, \
677 .event_str = NULL, \
678};
679
680#define EVENT_ATTR_STR(_name, v, str) \
681static struct perf_pmu_events_attr event_attr_##v = { \
682 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
683 .id = 0, \
684 .event_str = str, \
685};
686
fc07e9f9
AK
687#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
688static struct perf_pmu_events_ht_attr event_attr_##v = { \
689 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
690 .id = 0, \
691 .event_str_noht = noht, \
692 .event_str_ht = ht, \
693}
694
de0428a7
KW
695extern struct x86_pmu x86_pmu __read_mostly;
696
e9d7f7cd
YZ
697static inline bool x86_pmu_has_lbr_callstack(void)
698{
699 return x86_pmu.lbr_sel_map &&
700 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
701}
702
de0428a7
KW
703DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
704
705int x86_perf_event_set_period(struct perf_event *event);
706
707/*
708 * Generalized hw caching related hw_event table, filled
709 * in on a per model basis. A value of 0 means
710 * 'not supported', -1 means 'hw_event makes no sense on
711 * this CPU', any other value means the raw hw_event
712 * ID.
713 */
714
715#define C(x) PERF_COUNT_HW_CACHE_##x
716
717extern u64 __read_mostly hw_cache_event_ids
718 [PERF_COUNT_HW_CACHE_MAX]
719 [PERF_COUNT_HW_CACHE_OP_MAX]
720 [PERF_COUNT_HW_CACHE_RESULT_MAX];
721extern u64 __read_mostly hw_cache_extra_regs
722 [PERF_COUNT_HW_CACHE_MAX]
723 [PERF_COUNT_HW_CACHE_OP_MAX]
724 [PERF_COUNT_HW_CACHE_RESULT_MAX];
725
726u64 x86_perf_event_update(struct perf_event *event);
727
de0428a7
KW
728static inline unsigned int x86_pmu_config_addr(int index)
729{
4c1fd17a
JS
730 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
731 x86_pmu.addr_offset(index, true) : index);
de0428a7
KW
732}
733
734static inline unsigned int x86_pmu_event_addr(int index)
735{
4c1fd17a
JS
736 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
737 x86_pmu.addr_offset(index, false) : index);
de0428a7
KW
738}
739
0fbdad07
JS
740static inline int x86_pmu_rdpmc_index(int index)
741{
742 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
743}
744
48070342
AS
745int x86_add_exclusive(unsigned int what);
746
747void x86_del_exclusive(unsigned int what);
748
6b099d9b
AS
749int x86_reserve_hardware(void);
750
751void x86_release_hardware(void);
752
b00233b5
AK
753int x86_pmu_max_precise(void);
754
48070342
AS
755void hw_perf_lbr_event_destroy(struct perf_event *event);
756
de0428a7
KW
757int x86_setup_perfctr(struct perf_event *event);
758
759int x86_pmu_hw_config(struct perf_event *event);
760
761void x86_pmu_disable_all(void);
762
763static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
764 u64 enable_mask)
765{
1018faa6
JR
766 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
767
de0428a7
KW
768 if (hwc->extra_reg.reg)
769 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
1018faa6 770 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
de0428a7
KW
771}
772
773void x86_pmu_enable_all(int added);
774
b371b594 775int perf_assign_events(struct event_constraint **constraints, int n,
cc1790cf 776 int wmin, int wmax, int gpmax, int *assign);
de0428a7
KW
777int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
778
779void x86_pmu_stop(struct perf_event *event, int flags);
780
781static inline void x86_pmu_disable_event(struct perf_event *event)
782{
783 struct hw_perf_event *hwc = &event->hw;
784
785 wrmsrl(hwc->config_base, hwc->config);
786}
787
788void x86_pmu_enable_event(struct perf_event *event);
789
790int x86_pmu_handle_irq(struct pt_regs *regs);
791
792extern struct event_constraint emptyconstraint;
793
794extern struct event_constraint unconstrained;
795
3e702ff6
SE
796static inline bool kernel_ip(unsigned long ip)
797{
798#ifdef CONFIG_X86_32
799 return ip > PAGE_OFFSET;
800#else
801 return (long)ip < 0;
802#endif
803}
804
d07bdfd3
PZ
805/*
806 * Not all PMUs provide the right context information to place the reported IP
807 * into full context. Specifically segment registers are typically not
808 * supplied.
809 *
810 * Assuming the address is a linear address (it is for IBS), we fake the CS and
811 * vm86 mode using the known zero-based code segment and 'fix up' the registers
812 * to reflect this.
813 *
814 * Intel PEBS/LBR appear to typically provide the effective address, nothing
815 * much we can do about that but pray and treat it like a linear address.
816 */
817static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
818{
819 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
820 if (regs->flags & X86_VM_MASK)
821 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
822 regs->ip = ip;
823}
824
0bf79d44 825ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
20550a43 826ssize_t intel_event_sysfs_show(char *page, u64 config);
43c032fe 827
47732d88
AK
828struct attribute **merge_attr(struct attribute **a, struct attribute **b);
829
a49ac9f8
HR
830ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
831 char *page);
fc07e9f9
AK
832ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
833 char *page);
a49ac9f8 834
de0428a7
KW
835#ifdef CONFIG_CPU_SUP_AMD
836
837int amd_pmu_init(void);
838
839#else /* CONFIG_CPU_SUP_AMD */
840
841static inline int amd_pmu_init(void)
842{
843 return 0;
844}
845
846#endif /* CONFIG_CPU_SUP_AMD */
847
848#ifdef CONFIG_CPU_SUP_INTEL
849
48070342
AS
850static inline bool intel_pmu_has_bts(struct perf_event *event)
851{
852 if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
853 !event->attr.freq && event->hw.sample_period == 1)
854 return true;
855
856 return false;
857}
858
de0428a7
KW
859int intel_pmu_save_and_restart(struct perf_event *event);
860
861struct event_constraint *
79cba822
SE
862x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
863 struct perf_event *event);
de0428a7
KW
864
865struct intel_shared_regs *allocate_shared_regs(int cpu);
866
867int intel_pmu_init(void);
868
869void init_debug_store_on_cpu(int cpu);
870
871void fini_debug_store_on_cpu(int cpu);
872
873void release_ds_buffers(void);
874
875void reserve_ds_buffers(void);
876
877extern struct event_constraint bts_constraint;
878
879void intel_pmu_enable_bts(u64 config);
880
881void intel_pmu_disable_bts(void);
882
883int intel_pmu_drain_bts_buffer(void);
884
885extern struct event_constraint intel_core2_pebs_event_constraints[];
886
887extern struct event_constraint intel_atom_pebs_event_constraints[];
888
1fa64180
YZ
889extern struct event_constraint intel_slm_pebs_event_constraints[];
890
8b92c3a7
KL
891extern struct event_constraint intel_glm_pebs_event_constraints[];
892
dd0b06b5
KL
893extern struct event_constraint intel_glp_pebs_event_constraints[];
894
de0428a7
KW
895extern struct event_constraint intel_nehalem_pebs_event_constraints[];
896
897extern struct event_constraint intel_westmere_pebs_event_constraints[];
898
899extern struct event_constraint intel_snb_pebs_event_constraints[];
900
20a36e39
SE
901extern struct event_constraint intel_ivb_pebs_event_constraints[];
902
3044318f
AK
903extern struct event_constraint intel_hsw_pebs_event_constraints[];
904
b3e62463
SE
905extern struct event_constraint intel_bdw_pebs_event_constraints[];
906
9a92e16f
AK
907extern struct event_constraint intel_skl_pebs_event_constraints[];
908
de0428a7
KW
909struct event_constraint *intel_pebs_constraints(struct perf_event *event);
910
68f7082f
PZ
911void intel_pmu_pebs_add(struct perf_event *event);
912
913void intel_pmu_pebs_del(struct perf_event *event);
914
de0428a7
KW
915void intel_pmu_pebs_enable(struct perf_event *event);
916
917void intel_pmu_pebs_disable(struct perf_event *event);
918
919void intel_pmu_pebs_enable_all(void);
920
921void intel_pmu_pebs_disable_all(void);
922
9c964efa
YZ
923void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
924
de0428a7
KW
925void intel_ds_init(void);
926
2a0ad3b3
YZ
927void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
928
19fc9ddd
DCC
929u64 lbr_from_signext_quirk_wr(u64 val);
930
de0428a7
KW
931void intel_pmu_lbr_reset(void);
932
68f7082f 933void intel_pmu_lbr_add(struct perf_event *event);
de0428a7 934
68f7082f 935void intel_pmu_lbr_del(struct perf_event *event);
de0428a7 936
1a78d937 937void intel_pmu_lbr_enable_all(bool pmi);
de0428a7
KW
938
939void intel_pmu_lbr_disable_all(void);
940
941void intel_pmu_lbr_read(void);
942
943void intel_pmu_lbr_init_core(void);
944
945void intel_pmu_lbr_init_nhm(void);
946
947void intel_pmu_lbr_init_atom(void);
948
f21d5adc
KL
949void intel_pmu_lbr_init_slm(void);
950
c5cc2cd9
SE
951void intel_pmu_lbr_init_snb(void);
952
e9d7f7cd
YZ
953void intel_pmu_lbr_init_hsw(void);
954
9a92e16f
AK
955void intel_pmu_lbr_init_skl(void);
956
1e7b9390
HC
957void intel_pmu_lbr_init_knl(void);
958
e17dc653
AK
959void intel_pmu_pebs_data_source_nhm(void);
960
6ae5fa61
AK
961void intel_pmu_pebs_data_source_skl(bool pmem);
962
60ce0fbd
SE
963int intel_pmu_setup_lbr_filter(struct perf_event *event);
964
52ca9ced
AS
965void intel_pt_interrupt(void);
966
8062382c
AS
967int intel_bts_interrupt(void);
968
969void intel_bts_enable_local(void);
970
971void intel_bts_disable_local(void);
972
de0428a7
KW
973int p4_pmu_init(void);
974
975int p6_pmu_init(void);
976
e717bf4e
VW
977int knc_pmu_init(void);
978
b37609c3
SE
979static inline int is_ht_workaround_enabled(void)
980{
981 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
982}
47732d88 983
de0428a7
KW
984#else /* CONFIG_CPU_SUP_INTEL */
985
986static inline void reserve_ds_buffers(void)
987{
988}
989
990static inline void release_ds_buffers(void)
991{
992}
993
994static inline int intel_pmu_init(void)
995{
996 return 0;
997}
998
999static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
1000{
1001 return NULL;
1002}
1003
cc1790cf
PZ
1004static inline int is_ht_workaround_enabled(void)
1005{
1006 return 0;
1007}
de0428a7 1008#endif /* CONFIG_CPU_SUP_INTEL */