]> git.ipfire.org Git - people/arne_f/kernel.git/blame - arch/x86/include/asm/apic.h
x86, dmar: check if it's initialized before disable queue invalidation
[people/arne_f/kernel.git] / arch / x86 / include / asm / apic.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
67c5fc5c 3
e2780a68 4#include <linux/cpumask.h>
67c5fc5c 5#include <linux/delay.h>
e2780a68 6#include <linux/pm.h>
593f4a78
MR
7
8#include <asm/alternative.h>
e2780a68 9#include <asm/cpufeature.h>
67c5fc5c 10#include <asm/processor.h>
e2780a68
IM
11#include <asm/apicdef.h>
12#include <asm/atomic.h>
13#include <asm/fixmap.h>
14#include <asm/mpspec.h>
67c5fc5c 15#include <asm/system.h>
13c88fb5 16#include <asm/msr.h>
67c5fc5c
TG
17
18#define ARCH_APICTIMER_STOPS_ON_C3 1
19
67c5fc5c
TG
20/*
21 * Debugging macros
22 */
23#define APIC_QUIET 0
24#define APIC_VERBOSE 1
25#define APIC_DEBUG 2
26
27/*
28 * Define the default level of output to be very little
29 * This can be turned up by using apic=verbose for more
30 * information and apic=debug for _lots_ of information.
31 * apic_verbosity is defined in apic.c
32 */
33#define apic_printk(v, s, a...) do { \
34 if ((v) <= apic_verbosity) \
35 printk(s, ##a); \
36 } while (0)
37
38
160d8dac 39#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
67c5fc5c 40extern void generic_apic_probe(void);
160d8dac
IM
41#else
42static inline void generic_apic_probe(void)
43{
44}
45#endif
67c5fc5c
TG
46
47#ifdef CONFIG_X86_LOCAL_APIC
48
baa13188 49extern unsigned int apic_verbosity;
67c5fc5c 50extern int local_apic_timer_c2_ok;
67c5fc5c 51
3c999f14 52extern int disable_apic;
0939e4fd
IM
53
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
67c5fc5c
TG
68/*
69 * Basic functions accessing APICs.
70 */
71#ifdef CONFIG_PARAVIRT
72#include <asm/paravirt.h>
96a388de 73#else
67c5fc5c
TG
74#define setup_boot_clock setup_boot_APIC_clock
75#define setup_secondary_clock setup_secondary_APIC_clock
96a388de 76#endif
67c5fc5c 77
70511134 78#ifdef CONFIG_X86_64
aa7d8e25 79extern int is_vsmp_box(void);
129d8bc8
YL
80#else
81static inline int is_vsmp_box(void)
82{
83 return 0;
84}
85#endif
2b97df06
JS
86extern void xapic_wait_icr_idle(void);
87extern u32 safe_xapic_wait_icr_idle(void);
2b97df06
JS
88extern void xapic_icr_write(u32, u32);
89extern int setup_profiling_timer(unsigned int);
aa7d8e25 90
1b374e4d 91static inline void native_apic_mem_write(u32 reg, u32 v)
67c5fc5c 92{
593f4a78 93 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
67c5fc5c 94
593f4a78
MR
95 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
96 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
97 ASM_OUTPUT2("0" (v), "m" (*addr)));
67c5fc5c
TG
98}
99
1b374e4d 100static inline u32 native_apic_mem_read(u32 reg)
67c5fc5c
TG
101{
102 return *((volatile u32 *)(APIC_BASE + reg));
103}
104
c1eeb2de
YL
105extern void native_apic_wait_icr_idle(void);
106extern u32 native_safe_apic_wait_icr_idle(void);
107extern void native_apic_icr_write(u32 low, u32 id);
108extern u64 native_apic_icr_read(void);
109
110#ifdef CONFIG_X86_X2APIC
b24696bc
FY
111
112#define EIM_8BIT_APIC_ID 0
113#define EIM_32BIT_APIC_ID 1
114
ce4e240c
SS
115/*
116 * Make previous memory operations globally visible before
117 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
118 * mfence for this.
119 */
120static inline void x2apic_wrmsr_fence(void)
121{
122 asm volatile("mfence" : : : "memory");
123}
124
13c88fb5
SS
125static inline void native_apic_msr_write(u32 reg, u32 v)
126{
127 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
128 reg == APIC_LVR)
129 return;
130
131 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
132}
133
134static inline u32 native_apic_msr_read(u32 reg)
135{
136 u32 low, high;
137
138 if (reg == APIC_DFR)
139 return -1;
140
141 rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
142 return low;
143}
144
c1eeb2de
YL
145static inline void native_x2apic_wait_icr_idle(void)
146{
147 /* no need to wait for icr idle in x2apic */
148 return;
149}
150
151static inline u32 native_safe_x2apic_wait_icr_idle(void)
152{
153 /* no need to wait for icr idle in x2apic */
154 return 0;
155}
156
157static inline void native_x2apic_icr_write(u32 low, u32 id)
158{
159 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
160}
161
162static inline u64 native_x2apic_icr_read(void)
163{
164 unsigned long val;
165
166 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
167 return val;
168}
169
ef1f87aa 170extern int x2apic, x2apic_phys;
6e1cb38a
SS
171extern void check_x2apic(void);
172extern void enable_x2apic(void);
173extern void enable_IR_x2apic(void);
174extern void x2apic_icr_write(u32 low, u32 id);
a11b5abe
YL
175static inline int x2apic_enabled(void)
176{
177 int msr, msr2;
178
179 if (!cpu_has_x2apic)
180 return 0;
181
182 rdmsr(MSR_IA32_APICBASE, msr, msr2);
183 if (msr & X2APIC_ENABLE)
184 return 1;
185 return 0;
186}
187#else
06cd9a7d
YL
188static inline void check_x2apic(void)
189{
190}
191static inline void enable_x2apic(void)
192{
193}
194static inline void enable_IR_x2apic(void)
195{
196}
197static inline int x2apic_enabled(void)
198{
199 return 0;
200}
cf6567fe
SS
201
202#define x2apic 0
203
c535b6a1 204#endif
1b374e4d 205
67c5fc5c
TG
206extern int get_physical_broadcast(void);
207
06cd9a7d 208#ifdef CONFIG_X86_X2APIC
89027d35
SS
209static inline void ack_x2APIC_irq(void)
210{
211 /* Docs say use 0 for future compatibility */
212 native_apic_msr_write(APIC_EOI, 0);
213}
214#endif
215
67c5fc5c
TG
216extern int lapic_get_maxlvt(void);
217extern void clear_local_APIC(void);
218extern void connect_bsp_APIC(void);
219extern void disconnect_bsp_APIC(int virt_wire_setup);
220extern void disable_local_APIC(void);
221extern void lapic_shutdown(void);
222extern int verify_local_APIC(void);
223extern void cache_APIC_registers(void);
224extern void sync_Arb_IDs(void);
225extern void init_bsp_APIC(void);
226extern void setup_local_APIC(void);
739f33b3 227extern void end_local_APIC_setup(void);
67c5fc5c 228extern void init_apic_mappings(void);
67c5fc5c
TG
229extern void setup_boot_APIC_clock(void);
230extern void setup_secondary_APIC_clock(void);
231extern int APIC_init_uniprocessor(void);
e9427101 232extern void enable_NMI_through_LVT0(void);
67c5fc5c
TG
233
234/*
235 * On 32bit this is mach-xxx local
236 */
237#ifdef CONFIG_X86_64
8643f9d0 238extern void early_init_lapic_mapping(void);
8fbbc4b4
AK
239extern int apic_is_clustered_box(void);
240#else
241static inline int apic_is_clustered_box(void)
242{
243 return 0;
244}
67c5fc5c
TG
245#endif
246
7b83dae7
RR
247extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
248extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
67c5fc5c 249
67c5fc5c
TG
250
251#else /* !CONFIG_X86_LOCAL_APIC */
252static inline void lapic_shutdown(void) { }
253#define local_apic_timer_c2_ok 1
f3294a33 254static inline void init_apic_mappings(void) { }
d3ec5cae 255static inline void disable_local_APIC(void) { }
67c5fc5c
TG
256
257#endif /* !CONFIG_X86_LOCAL_APIC */
258
1f75ed0c
IM
259#ifdef CONFIG_X86_64
260#define SET_APIC_ID(x) (apic->set_apic_id(x))
261#else
262
1f75ed0c
IM
263#endif
264
e2780a68
IM
265/*
266 * Copyright 2004 James Cleverdon, IBM.
267 * Subject to the GNU Public License, v.2
268 *
269 * Generic APIC sub-arch data struct.
270 *
271 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
272 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
273 * James Cleverdon.
274 */
be163a15 275struct apic {
e2780a68
IM
276 char *name;
277
278 int (*probe)(void);
279 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
280 int (*apic_id_registered)(void);
281
282 u32 irq_delivery_mode;
283 u32 irq_dest_mode;
284
285 const struct cpumask *(*target_cpus)(void);
286
287 int disable_esr;
288
289 int dest_logical;
290 unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
291 unsigned long (*check_apicid_present)(int apicid);
292
293 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
294 void (*init_apic_ldr)(void);
295
296 physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
297
298 void (*setup_apic_routing)(void);
299 int (*multi_timer_check)(int apic, int irq);
300 int (*apicid_to_node)(int logical_apicid);
301 int (*cpu_to_logical_apicid)(int cpu);
302 int (*cpu_present_to_apicid)(int mps_cpu);
303 physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
304 void (*setup_portio_remap)(void);
305 int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
306 void (*enable_apic_mode)(void);
307 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
308
309 /*
be163a15 310 * When one of the next two hooks returns 1 the apic
e2780a68
IM
311 * is switched to this. Essentially they are additional
312 * probe functions:
313 */
314 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
315
316 unsigned int (*get_apic_id)(unsigned long x);
317 unsigned long (*set_apic_id)(unsigned int id);
318 unsigned long apic_id_mask;
319
320 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
321 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
322 const struct cpumask *andmask);
323
324 /* ipi */
325 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
326 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
327 int vector);
328 void (*send_IPI_allbutself)(int vector);
329 void (*send_IPI_all)(int vector);
330 void (*send_IPI_self)(int vector);
331
332 /* wakeup_secondary_cpu */
1f5bcabf 333 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
e2780a68
IM
334
335 int trampoline_phys_low;
336 int trampoline_phys_high;
337
338 void (*wait_for_init_deassert)(atomic_t *deassert);
339 void (*smp_callin_clear_local_apic)(void);
e2780a68
IM
340 void (*inquire_remote_apic)(int apicid);
341
342 /* apic ops */
343 u32 (*read)(u32 reg);
344 void (*write)(u32 reg, u32 v);
345 u64 (*icr_read)(void);
346 void (*icr_write)(u32 low, u32 high);
347 void (*wait_icr_idle)(void);
348 u32 (*safe_wait_icr_idle)(void);
349};
350
0917c01f
IM
351/*
352 * Pointer to the local APIC driver in use on this system (there's
353 * always just one such driver in use - the kernel decides via an
354 * early probing process which one it picks - and then sticks to it):
355 */
be163a15 356extern struct apic *apic;
0917c01f
IM
357
358/*
359 * APIC functionality to boot other CPUs - only used on SMP:
360 */
361#ifdef CONFIG_SMP
2b6163bf
YL
362extern atomic_t init_deasserted;
363extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
0917c01f 364#endif
e2780a68
IM
365
366static inline u32 apic_read(u32 reg)
367{
368 return apic->read(reg);
369}
370
371static inline void apic_write(u32 reg, u32 val)
372{
373 apic->write(reg, val);
374}
375
376static inline u64 apic_icr_read(void)
377{
378 return apic->icr_read();
379}
380
381static inline void apic_icr_write(u32 low, u32 high)
382{
383 apic->icr_write(low, high);
384}
385
386static inline void apic_wait_icr_idle(void)
387{
388 apic->wait_icr_idle();
389}
390
391static inline u32 safe_apic_wait_icr_idle(void)
392{
393 return apic->safe_wait_icr_idle();
394}
395
396
397static inline void ack_APIC_irq(void)
398{
b2b35259 399#ifdef CONFIG_X86_LOCAL_APIC
e2780a68
IM
400 /*
401 * ack_APIC_irq() actually gets compiled as a single instruction
402 * ... yummie.
403 */
404
405 /* Docs say use 0 for future compatibility */
406 apic_write(APIC_EOI, 0);
b2b35259 407#endif
e2780a68
IM
408}
409
410static inline unsigned default_get_apic_id(unsigned long x)
411{
412 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
413
414 if (APIC_XAPIC(ver))
415 return (x >> 24) & 0xFF;
416 else
417 return (x >> 24) & 0x0F;
418}
419
420/*
421 * Warm reset vector default position:
422 */
423#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
424#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
425
2b6163bf 426#ifdef CONFIG_X86_64
be163a15
IM
427extern struct apic apic_flat;
428extern struct apic apic_physflat;
429extern struct apic apic_x2apic_cluster;
430extern struct apic apic_x2apic_phys;
e2780a68
IM
431extern int default_acpi_madt_oem_check(char *, char *);
432
433extern void apic_send_IPI_self(int vector);
434
be163a15 435extern struct apic apic_x2apic_uv_x;
e2780a68
IM
436DECLARE_PER_CPU(int, x2apic_extra_bits);
437
438extern int default_cpu_present_to_apicid(int mps_cpu);
439extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
440#endif
441
442static inline void default_wait_for_init_deassert(atomic_t *deassert)
443{
444 while (!atomic_read(deassert))
445 cpu_relax();
446 return;
447}
448
449extern void generic_bigsmp_probe(void);
450
451
452#ifdef CONFIG_X86_LOCAL_APIC
453
454#include <asm/smp.h>
455
456#define APIC_DFR_VALUE (APIC_DFR_FLAT)
457
458static inline const struct cpumask *default_target_cpus(void)
459{
460#ifdef CONFIG_SMP
461 return cpu_online_mask;
462#else
463 return cpumask_of(0);
464#endif
465}
466
467DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
468
469
470static inline unsigned int read_apic_id(void)
471{
472 unsigned int reg;
473
474 reg = apic_read(APIC_ID);
475
476 return apic->get_apic_id(reg);
477}
478
479extern void default_setup_apic_routing(void);
480
481#ifdef CONFIG_X86_32
482/*
483 * Set up the logical destination ID.
484 *
485 * Intel recommends to set DFR, LDR and TPR before enabling
486 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
487 * document number 292116). So here it goes...
488 */
489extern void default_init_apic_ldr(void);
490
491static inline int default_apic_id_registered(void)
492{
493 return physid_isset(read_apic_id(), phys_cpu_present_map);
494}
495
f56e5034
YL
496static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
497{
498 return cpuid_apic >> index_msb;
499}
500
501extern int default_apicid_to_node(int logical_apicid);
502
503#endif
504
e2780a68
IM
505static inline unsigned int
506default_cpu_mask_to_apicid(const struct cpumask *cpumask)
507{
f56e5034 508 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
e2780a68
IM
509}
510
511static inline unsigned int
512default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
513 const struct cpumask *andmask)
514{
515 unsigned long mask1 = cpumask_bits(cpumask)[0];
516 unsigned long mask2 = cpumask_bits(andmask)[0];
517 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
518
519 return (unsigned int)(mask1 & mask2 & mask3);
520}
521
e2780a68
IM
522static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
523{
524 return physid_isset(apicid, bitmap);
525}
526
527static inline unsigned long default_check_apicid_present(int bit)
528{
529 return physid_isset(bit, phys_cpu_present_map);
530}
531
532static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
533{
534 return phys_map;
535}
536
537/* Mapping from cpu number to logical apicid */
538static inline int default_cpu_to_logical_apicid(int cpu)
539{
540 return 1 << cpu;
541}
542
543static inline int __default_cpu_present_to_apicid(int mps_cpu)
544{
545 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
546 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
547 else
548 return BAD_APICID;
549}
550
551static inline int
552__default_check_phys_apicid_present(int boot_cpu_physical_apicid)
553{
554 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
555}
556
557#ifdef CONFIG_X86_32
558static inline int default_cpu_present_to_apicid(int mps_cpu)
559{
560 return __default_cpu_present_to_apicid(mps_cpu);
561}
562
563static inline int
564default_check_phys_apicid_present(int boot_cpu_physical_apicid)
565{
566 return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
567}
568#else
569extern int default_cpu_present_to_apicid(int mps_cpu);
570extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
571#endif
572
573static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
574{
575 return physid_mask_of_physid(phys_apicid);
576}
577
578#endif /* CONFIG_X86_LOCAL_APIC */
579
2f205bc4
IM
580#ifdef CONFIG_X86_32
581extern u8 cpu_2_logical_apicid[NR_CPUS];
582#endif
583
1965aae3 584#endif /* _ASM_X86_APIC_H */