]> git.ipfire.org Git - people/arne_f/kernel.git/blame - arch/x86/kernel/cpu/amd.c
x86: Add a BSP cpu_dev helper
[people/arne_f/kernel.git] / arch / x86 / kernel / cpu / amd.c
CommitLineData
1da177e4
LT
1#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
8d71a2ea 4
8bdbd962 5#include <linux/io.h>
1da177e4 6#include <asm/processor.h>
d3f7eae1 7#include <asm/apic.h>
1f442d70 8#include <asm/cpu.h>
42937e81 9#include <asm/pci-direct.h>
1da177e4 10
8d71a2ea
YL
11#ifdef CONFIG_X86_64
12# include <asm/numa_64.h>
13# include <asm/mmconfig.h>
14# include <asm/cacheflush.h>
15#endif
16
1da177e4
LT
17#include "cpu.h"
18
6c62aa4a 19#ifdef CONFIG_X86_32
1da177e4
LT
20/*
21 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
22 * misexecution of code under Linux. Owners of such processors should
23 * contact AMD for precise details and a CPU swap.
24 *
25 * See http://www.multimania.com/poulot/k6bug.html
26 * http://www.amd.com/K6/k6docs/revgd.html
27 *
28 * The following test is erm.. interesting. AMD neglected to up
29 * the chip setting when fixing the bug but they also tweaked some
30 * performance at the same time..
31 */
fb87a298 32
1da177e4
LT
33extern void vide(void);
34__asm__(".align 4\nvide: ret");
35
11fdd252
YL
36static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
37{
38/*
39 * General Systems BIOSen alias the cpu frequency registers
40 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
41 * drivers subsequently pokes it, and changes the CPU speed.
42 * Workaround : Remove the unneeded alias.
43 */
44#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
45#define CBAR_ENB (0x80000000)
46#define CBAR_KEY (0X000000CB)
47 if (c->x86_model == 9 || c->x86_model == 10) {
8bdbd962
AC
48 if (inl(CBAR) & CBAR_ENB)
49 outl(0 | CBAR_KEY, CBAR);
11fdd252
YL
50 }
51}
52
53
54static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
55{
56 u32 l, h;
57 int mbytes = num_physpages >> (20-PAGE_SHIFT);
58
59 if (c->x86_model < 6) {
60 /* Based on AMD doc 20734R - June 2000 */
61 if (c->x86_model == 0) {
62 clear_cpu_cap(c, X86_FEATURE_APIC);
63 set_cpu_cap(c, X86_FEATURE_PGE);
64 }
65 return;
66 }
67
68 if (c->x86_model == 6 && c->x86_mask == 1) {
69 const int K6_BUG_LOOP = 1000000;
70 int n;
71 void (*f_vide)(void);
72 unsigned long d, d2;
73
74 printk(KERN_INFO "AMD K6 stepping B detected - ");
75
76 /*
77 * It looks like AMD fixed the 2.6.2 bug and improved indirect
78 * calls at the same time.
79 */
80
81 n = K6_BUG_LOOP;
82 f_vide = vide;
83 rdtscl(d);
84 while (n--)
85 f_vide();
86 rdtscl(d2);
87 d = d2-d;
88
89 if (d > 20*K6_BUG_LOOP)
8bdbd962
AC
90 printk(KERN_CONT
91 "system stability may be impaired when more than 32 MB are used.\n");
11fdd252 92 else
8bdbd962 93 printk(KERN_CONT "probably OK (after B9730xxxx).\n");
11fdd252
YL
94 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
95 }
96
97 /* K6 with old style WHCR */
98 if (c->x86_model < 8 ||
99 (c->x86_model == 8 && c->x86_mask < 8)) {
100 /* We can only write allocate on the low 508Mb */
101 if (mbytes > 508)
102 mbytes = 508;
103
104 rdmsr(MSR_K6_WHCR, l, h);
105 if ((l&0x0000FFFF) == 0) {
106 unsigned long flags;
107 l = (1<<0)|((mbytes/4)<<1);
108 local_irq_save(flags);
109 wbinvd();
110 wrmsr(MSR_K6_WHCR, l, h);
111 local_irq_restore(flags);
112 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
113 mbytes);
114 }
115 return;
116 }
117
118 if ((c->x86_model == 8 && c->x86_mask > 7) ||
119 c->x86_model == 9 || c->x86_model == 13) {
120 /* The more serious chips .. */
121
122 if (mbytes > 4092)
123 mbytes = 4092;
124
125 rdmsr(MSR_K6_WHCR, l, h);
126 if ((l&0xFFFF0000) == 0) {
127 unsigned long flags;
128 l = ((mbytes>>2)<<22)|(1<<16);
129 local_irq_save(flags);
130 wbinvd();
131 wrmsr(MSR_K6_WHCR, l, h);
132 local_irq_restore(flags);
133 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
134 mbytes);
135 }
136
137 return;
138 }
139
140 if (c->x86_model == 10) {
141 /* AMD Geode LX is model 10 */
142 /* placeholder for any needed mods */
143 return;
144 }
145}
146
1f442d70
YL
147static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
148{
149#ifdef CONFIG_SMP
150 /* calling is from identify_secondary_cpu() ? */
f6e9456c 151 if (!c->cpu_index)
1f442d70
YL
152 return;
153
154 /*
155 * Certain Athlons might work (for various values of 'work') in SMP
156 * but they are not certified as MP capable.
157 */
158 /* Athlon 660/661 is valid. */
159 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
160 (c->x86_mask == 1)))
161 goto valid_k7;
162
163 /* Duron 670 is valid */
164 if ((c->x86_model == 7) && (c->x86_mask == 0))
165 goto valid_k7;
166
167 /*
168 * Athlon 662, Duron 671, and Athlon >model 7 have capability
169 * bit. It's worth noting that the A5 stepping (662) of some
170 * Athlon XP's have the MP bit set.
171 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
172 * more.
173 */
174 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
175 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
176 (c->x86_model > 7))
177 if (cpu_has_mp)
178 goto valid_k7;
179
180 /* If we get here, not a certified SMP capable AMD system. */
181
182 /*
183 * Don't taint if we are running SMP kernel on a single non-MP
184 * approved Athlon
185 */
186 WARN_ONCE(1, "WARNING: This combination of AMD"
7da8b6dd 187 " processors is not suitable for SMP.\n");
1f442d70
YL
188 if (!test_taint(TAINT_UNSAFE_SMP))
189 add_taint(TAINT_UNSAFE_SMP);
190
191valid_k7:
192 ;
193#endif
194}
195
11fdd252
YL
196static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
197{
198 u32 l, h;
199
200 /*
201 * Bit 15 of Athlon specific MSR 15, needs to be 0
202 * to enable SSE on Palomino/Morgan/Barton CPU's.
203 * If the BIOS didn't enable it already, enable it here.
204 */
205 if (c->x86_model >= 6 && c->x86_model <= 10) {
206 if (!cpu_has(c, X86_FEATURE_XMM)) {
207 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
208 rdmsr(MSR_K7_HWCR, l, h);
209 l &= ~0x00008000;
210 wrmsr(MSR_K7_HWCR, l, h);
211 set_cpu_cap(c, X86_FEATURE_XMM);
212 }
213 }
214
215 /*
216 * It's been determined by AMD that Athlons since model 8 stepping 1
217 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
218 * As per AMD technical note 27212 0.2
219 */
220 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
221 rdmsr(MSR_K7_CLK_CTL, l, h);
222 if ((l & 0xfff00000) != 0x20000000) {
8bdbd962
AC
223 printk(KERN_INFO
224 "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
225 l, ((l & 0x000fffff)|0x20000000));
11fdd252
YL
226 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
227 }
228 }
229
230 set_cpu_cap(c, X86_FEATURE_K7);
1f442d70
YL
231
232 amd_k7_smp_check(c);
11fdd252 233}
6c62aa4a
YL
234#endif
235
645a7919 236#ifdef CONFIG_NUMA
bbc9e2f4
TH
237/*
238 * To workaround broken NUMA config. Read the comment in
239 * srat_detect_node().
240 */
6c62aa4a
YL
241static int __cpuinit nearby_node(int apicid)
242{
243 int i, node;
244
245 for (i = apicid - 1; i >= 0; i--) {
bbc9e2f4 246 node = __apicid_to_node[i];
6c62aa4a
YL
247 if (node != NUMA_NO_NODE && node_online(node))
248 return node;
249 }
250 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
bbc9e2f4 251 node = __apicid_to_node[i];
6c62aa4a
YL
252 if (node != NUMA_NO_NODE && node_online(node))
253 return node;
254 }
255 return first_node(node_online_map); /* Shouldn't happen */
256}
257#endif
11fdd252 258
4a376ec3 259/*
23588c38
AH
260 * Fixup core topology information for
261 * (1) AMD multi-node processors
262 * Assumption: Number of cores in each internal node is the same.
6057b4d3 263 * (2) AMD processors supporting compute units
4a376ec3
AH
264 */
265#ifdef CONFIG_X86_HT
23588c38 266static void __cpuinit amd_get_topology(struct cpuinfo_x86 *c)
4a376ec3 267{
9e81509e 268 u32 nodes, cores_per_cu = 1;
23588c38 269 u8 node_id;
4a376ec3
AH
270 int cpu = smp_processor_id();
271
23588c38
AH
272 /* get information required for multi-node processors */
273 if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
6057b4d3
AH
274 u32 eax, ebx, ecx, edx;
275
276 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
277 nodes = ((ecx >> 8) & 7) + 1;
278 node_id = ecx & 7;
279
280 /* get compute unit information */
281 smp_num_siblings = ((ebx >> 8) & 3) + 1;
282 c->compute_unit_id = ebx & 0xff;
9e81509e 283 cores_per_cu += ((ebx >> 8) & 3);
23588c38 284 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
6057b4d3
AH
285 u64 value;
286
23588c38
AH
287 rdmsrl(MSR_FAM10H_NODE_ID, value);
288 nodes = ((value >> 3) & 7) + 1;
289 node_id = value & 7;
290 } else
4a376ec3
AH
291 return;
292
23588c38
AH
293 /* fixup multi-node processor information */
294 if (nodes > 1) {
6057b4d3 295 u32 cores_per_node;
d518573d 296 u32 cus_per_node;
6057b4d3 297
23588c38
AH
298 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
299 cores_per_node = c->x86_max_cores / nodes;
d518573d 300 cus_per_node = cores_per_node / cores_per_cu;
9d260ebc 301
23588c38
AH
302 /* store NodeID, use llc_shared_map to store sibling info */
303 per_cpu(cpu_llc_id, cpu) = node_id;
4a376ec3 304
9e81509e 305 /* core id has to be in the [0 .. cores_per_node - 1] range */
d518573d
AH
306 c->cpu_core_id %= cores_per_node;
307 c->compute_unit_id %= cus_per_node;
23588c38 308 }
4a376ec3
AH
309}
310#endif
311
11fdd252
YL
312/*
313 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
314 * Assumes number of cores is a power of two.
315 */
316static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
317{
318#ifdef CONFIG_X86_HT
319 unsigned bits;
99bd0c0f 320 int cpu = smp_processor_id();
11fdd252
YL
321
322 bits = c->x86_coreid_bits;
11fdd252
YL
323 /* Low order bits define the core id (index of core in socket) */
324 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
325 /* Convert the initial APIC ID into the socket ID */
326 c->phys_proc_id = c->initial_apicid >> bits;
99bd0c0f
AH
327 /* use socket ID also for last level cache */
328 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
23588c38 329 amd_get_topology(c);
11fdd252
YL
330#endif
331}
332
6a812691
AH
333int amd_get_nb_id(int cpu)
334{
335 int id = 0;
336#ifdef CONFIG_SMP
337 id = per_cpu(cpu_llc_id, cpu);
338#endif
339 return id;
340}
341EXPORT_SYMBOL_GPL(amd_get_nb_id);
342
6c62aa4a
YL
343static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
344{
645a7919 345#ifdef CONFIG_NUMA
6c62aa4a
YL
346 int cpu = smp_processor_id();
347 int node;
0d96b9ff 348 unsigned apicid = c->apicid;
6c62aa4a 349
bbc9e2f4
TH
350 node = numa_cpu_node(cpu);
351 if (node == NUMA_NO_NODE)
352 node = per_cpu(cpu_llc_id, cpu);
6c62aa4a 353
6c62aa4a 354 if (!node_online(node)) {
bbc9e2f4
TH
355 /*
356 * Two possibilities here:
357 *
358 * - The CPU is missing memory and no node was created. In
359 * that case try picking one from a nearby CPU.
360 *
361 * - The APIC IDs differ from the HyperTransport node IDs
362 * which the K8 northbridge parsing fills in. Assume
363 * they are all increased by a constant offset, but in
364 * the same order as the HT nodeids. If that doesn't
365 * result in a usable node fall back to the path for the
366 * previous case.
367 *
368 * This workaround operates directly on the mapping between
369 * APIC ID and NUMA node, assuming certain relationship
370 * between APIC ID, HT node ID and NUMA topology. As going
371 * through CPU mapping may alter the outcome, directly
372 * access __apicid_to_node[].
373 */
6c62aa4a
YL
374 int ht_nodeid = c->initial_apicid;
375
376 if (ht_nodeid >= 0 &&
bbc9e2f4
TH
377 __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
378 node = __apicid_to_node[ht_nodeid];
6c62aa4a
YL
379 /* Pick a nearby node */
380 if (!node_online(node))
381 node = nearby_node(apicid);
382 }
383 numa_set_node(cpu, node);
6c62aa4a
YL
384#endif
385}
386
11fdd252
YL
387static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
388{
389#ifdef CONFIG_X86_HT
390 unsigned bits, ecx;
391
392 /* Multi core CPU? */
393 if (c->extended_cpuid_level < 0x80000008)
394 return;
395
396 ecx = cpuid_ecx(0x80000008);
397
398 c->x86_max_cores = (ecx & 0xff) + 1;
399
400 /* CPU telling us the core id bits shift? */
401 bits = (ecx >> 12) & 0xF;
402
403 /* Otherwise recompute */
404 if (bits == 0) {
405 while ((1 << bits) < c->x86_max_cores)
406 bits++;
407 }
408
409 c->x86_coreid_bits = bits;
410#endif
411}
412
03ae5768 413static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
2b16a235 414{
11fdd252
YL
415 early_init_amd_mc(c);
416
40fb1715
VP
417 /*
418 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
419 * with P/T states and does not stop in deep C-states
420 */
421 if (c->x86_power & (1 << 8)) {
e3224234 422 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
40fb1715
VP
423 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
424 }
5fef55fd 425
6c62aa4a
YL
426#ifdef CONFIG_X86_64
427 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
428#else
5fef55fd 429 /* Set MTRR capability flag if appropriate */
6c62aa4a
YL
430 if (c->x86 == 5)
431 if (c->x86_model == 13 || c->x86_model == 9 ||
432 (c->x86_model == 8 && c->x86_mask >= 8))
433 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
434#endif
42937e81
AH
435#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
436 /* check CPU config space for extended APIC ID */
2cb07860 437 if (cpu_has_apic && c->x86 >= 0xf) {
42937e81
AH
438 unsigned int val;
439 val = read_pci_config(0, 24, 0, 0x68);
440 if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
441 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
442 }
443#endif
acf01734
BP
444
445 /* We need to do the following only once */
446 if (c != &boot_cpu_data)
447 return;
448
449 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
450
451 if (c->x86 > 0x10 ||
452 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
453 u64 val;
454
455 rdmsrl(MSR_K7_HWCR, val);
456 if (!(val & BIT(24)))
457 printk(KERN_WARNING FW_BUG "TSC doesn't count "
458 "with P0 frequency!\n");
459 }
460 }
dfb09f9b
BP
461
462 if (c->x86 == 0x15) {
463 unsigned long upperbit;
464 u32 cpuid, assoc;
465
466 cpuid = cpuid_edx(0x80000005);
467 assoc = cpuid >> 16 & 0xff;
468 upperbit = ((cpuid >> 24) << 10) / assoc;
469
470 va_align.mask = (upperbit - 1) & PAGE_MASK;
471 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
472
473 }
2b16a235
AK
474}
475
b4af3f7c 476static void __cpuinit init_amd(struct cpuinfo_x86 *c)
1da177e4 477{
7d318d77 478#ifdef CONFIG_SMP
3c92c2ba 479 unsigned long long value;
7d318d77 480
fb87a298
PC
481 /*
482 * Disable TLB flush filter by setting HWCR.FFDIS on K8
7d318d77
AK
483 * bit 6 of msr C001_0015
484 *
485 * Errata 63 for SH-B3 steppings
486 * Errata 122 for all steppings (F+ have it disabled by default)
487 */
11fdd252 488 if (c->x86 == 0xf) {
7d318d77
AK
489 rdmsrl(MSR_K7_HWCR, value);
490 value |= 1 << 6;
491 wrmsrl(MSR_K7_HWCR, value);
492 }
493#endif
494
2b16a235
AK
495 early_init_amd(c);
496
fb87a298
PC
497 /*
498 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
16282a8e 499 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
fb87a298 500 */
16282a8e 501 clear_cpu_cap(c, 0*32+31);
fb87a298 502
6c62aa4a
YL
503#ifdef CONFIG_X86_64
504 /* On C+ stepping K8 rep microcode works well for copy/memset */
505 if (c->x86 == 0xf) {
506 u32 level;
507
508 level = cpuid_eax(1);
8bdbd962 509 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
6c62aa4a 510 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
fbd8b181
KW
511
512 /*
513 * Some BIOSes incorrectly force this feature, but only K8
514 * revision D (model = 0x14) and later actually support it.
6b0f43dd 515 * (AMD Erratum #110, docId: 25759).
fbd8b181 516 */
6b0f43dd
BP
517 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
518 u64 val;
519
fbd8b181 520 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
6b0f43dd
BP
521 if (!rdmsrl_amd_safe(0xc001100d, &val)) {
522 val &= ~(1ULL << 32);
523 wrmsrl_amd_safe(0xc001100d, val);
524 }
525 }
526
6c62aa4a 527 }
12d8a961 528 if (c->x86 >= 0x10)
6c62aa4a 529 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
0d96b9ff
YL
530
531 /* get apicid instead of initial apic id from cpuid */
532 c->apicid = hard_smp_processor_id();
6c62aa4a
YL
533#else
534
535 /*
536 * FIXME: We should handle the K5 here. Set up the write
537 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
538 * no bus pipeline)
539 */
540
fb87a298
PC
541 switch (c->x86) {
542 case 4:
11fdd252
YL
543 init_amd_k5(c);
544 break;
fb87a298 545 case 5:
11fdd252 546 init_amd_k6(c);
1da177e4 547 break;
11fdd252
YL
548 case 6: /* An Athlon/Duron */
549 init_amd_k7(c);
1da177e4
LT
550 break;
551 }
11fdd252
YL
552
553 /* K6s reports MCEs but don't actually have all the MSRs */
554 if (c->x86 < 6)
555 clear_cpu_cap(c, X86_FEATURE_MCE);
6c62aa4a 556#endif
11fdd252 557
6c62aa4a 558 /* Enable workaround for FXSAVE leak */
18bd057b 559 if (c->x86 >= 6)
16282a8e 560 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
1da177e4 561
11fdd252
YL
562 if (!c->x86_model_id[0]) {
563 switch (c->x86) {
564 case 0xf:
565 /* Should distinguish Models here, but this is only
566 a fallback anyways. */
567 strcpy(c->x86_model_id, "Hammer");
568 break;
569 }
570 }
3dd9d514 571
27c13ece 572 cpu_detect_cache_sizes(c);
3dd9d514 573
11fdd252 574 /* Multi core CPU? */
6c62aa4a 575 if (c->extended_cpuid_level >= 0x80000008) {
11fdd252 576 amd_detect_cmp(c);
6c62aa4a
YL
577 srat_detect_node(c);
578 }
faee9a5d 579
6c62aa4a 580#ifdef CONFIG_X86_32
11fdd252 581 detect_ht(c);
6c62aa4a 582#endif
39b3a791 583
11fdd252 584 if (c->extended_cpuid_level >= 0x80000006) {
d9fadd7b 585 if (cpuid_edx(0x80000006) & 0xf000)
67cddd94
AK
586 num_cache_leaves = 4;
587 else
588 num_cache_leaves = 3;
589 }
3556ddfa 590
12d8a961 591 if (c->x86 >= 0xf)
11fdd252 592 set_cpu_cap(c, X86_FEATURE_K8);
de421863 593
11fdd252
YL
594 if (cpu_has_xmm2) {
595 /* MFENCE stops RDTSC speculation */
16282a8e 596 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
11fdd252 597 }
6c62aa4a
YL
598
599#ifdef CONFIG_X86_64
600 if (c->x86 == 0x10) {
601 /* do this for boot cpu */
602 if (c == &boot_cpu_data)
603 check_enable_amd_mmconf_dmi();
604
605 fam10h_check_enable_mmcfg();
606 }
607
12d8a961 608 if (c == &boot_cpu_data && c->x86 >= 0xf) {
6c62aa4a
YL
609 unsigned long long tseg;
610
611 /*
612 * Split up direct mapping around the TSEG SMM area.
613 * Don't do it for gbpages because there seems very little
614 * benefit in doing so.
615 */
616 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
8bdbd962
AC
617 printk(KERN_DEBUG "tseg: %010llx\n", tseg);
618 if ((tseg>>PMD_SHIFT) <
6c62aa4a 619 (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
8bdbd962 620 ((tseg>>PMD_SHIFT) <
6c62aa4a 621 (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
8bdbd962
AC
622 (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
623 set_memory_4k((unsigned long)__va(tseg), 1);
6c62aa4a
YL
624 }
625 }
626#endif
b87cf80a 627
e9cdd343
BO
628 /*
629 * Family 0x12 and above processors have APIC timer
630 * running in deep C states.
631 */
632 if (c->x86 > 0x11)
b87cf80a 633 set_cpu_cap(c, X86_FEATURE_ARAT);
5bbc097d
JR
634
635 /*
636 * Disable GART TLB Walk Errors on Fam10h. We do this here
637 * because this is always needed when GART is enabled, even in a
638 * kernel which has no MCE support built in.
639 */
640 if (c->x86 == 0x10) {
641 /*
642 * BIOS should disable GartTlbWlk Errors themself. If
643 * it doesn't do it here as suggested by the BKDG.
644 *
645 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
646 */
647 u64 mask;
d47cc0db 648 int err;
5bbc097d 649
d47cc0db
RJ
650 err = rdmsrl_safe(MSR_AMD64_MCx_MASK(4), &mask);
651 if (err == 0) {
652 mask |= (1 << 10);
653 checking_wrmsrl(MSR_AMD64_MCx_MASK(4), mask);
654 }
5bbc097d 655 }
1da177e4
LT
656}
657
6c62aa4a 658#ifdef CONFIG_X86_32
8bdbd962
AC
659static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c,
660 unsigned int size)
1da177e4
LT
661{
662 /* AMD errata T13 (order #21922) */
663 if ((c->x86 == 6)) {
8bdbd962
AC
664 /* Duron Rev A0 */
665 if (c->x86_model == 3 && c->x86_mask == 0)
1da177e4 666 size = 64;
8bdbd962 667 /* Tbird rev A1/A2 */
1da177e4 668 if (c->x86_model == 4 &&
8bdbd962 669 (c->x86_mask == 0 || c->x86_mask == 1))
1da177e4
LT
670 size = 256;
671 }
672 return size;
673}
6c62aa4a 674#endif
1da177e4 675
02dde8b4 676static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
1da177e4 677 .c_vendor = "AMD",
fb87a298 678 .c_ident = { "AuthenticAMD" },
6c62aa4a 679#ifdef CONFIG_X86_32
1da177e4
LT
680 .c_models = {
681 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
682 {
683 [3] = "486 DX/2",
684 [7] = "486 DX/2-WB",
fb87a298
PC
685 [8] = "486 DX/4",
686 [9] = "486 DX/4-WB",
1da177e4 687 [14] = "Am5x86-WT",
fb87a298 688 [15] = "Am5x86-WB"
1da177e4
LT
689 }
690 },
691 },
6c62aa4a
YL
692 .c_size_cache = amd_size_cache,
693#endif
03ae5768 694 .c_early_init = early_init_amd,
1da177e4 695 .c_init = init_amd,
10a434fc 696 .c_x86_vendor = X86_VENDOR_AMD,
1da177e4
LT
697};
698
10a434fc 699cpu_dev_register(amd_cpu_dev);
d78d671d
HR
700
701/*
702 * AMD errata checking
703 *
704 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
705 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
706 * have an OSVW id assigned, which it takes as first argument. Both take a
707 * variable number of family-specific model-stepping ranges created by
708 * AMD_MODEL_RANGE(). Each erratum also has to be declared as extern const
709 * int[] in arch/x86/include/asm/processor.h.
710 *
711 * Example:
712 *
713 * const int amd_erratum_319[] =
714 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
715 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
716 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
717 */
718
9d8888c2 719const int amd_erratum_400[] =
328935e6 720 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
9d8888c2 721 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
a5b91606 722EXPORT_SYMBOL_GPL(amd_erratum_400);
9d8888c2 723
1be85a6d
HR
724const int amd_erratum_383[] =
725 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
a5b91606 726EXPORT_SYMBOL_GPL(amd_erratum_383);
9d8888c2 727
d78d671d
HR
728bool cpu_has_amd_erratum(const int *erratum)
729{
7b543a53 730 struct cpuinfo_x86 *cpu = __this_cpu_ptr(&cpu_info);
d78d671d
HR
731 int osvw_id = *erratum++;
732 u32 range;
733 u32 ms;
734
735 /*
736 * If called early enough that current_cpu_data hasn't been initialized
737 * yet, fall back to boot_cpu_data.
738 */
739 if (cpu->x86 == 0)
740 cpu = &boot_cpu_data;
741
742 if (cpu->x86_vendor != X86_VENDOR_AMD)
743 return false;
744
745 if (osvw_id >= 0 && osvw_id < 65536 &&
746 cpu_has(cpu, X86_FEATURE_OSVW)) {
747 u64 osvw_len;
748
749 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
750 if (osvw_id < osvw_len) {
751 u64 osvw_bits;
752
753 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
754 osvw_bits);
755 return osvw_bits & (1ULL << (osvw_id & 0x3f));
756 }
757 }
758
759 /* OSVW unavailable or ID unknown, match family-model-stepping range */
07a7795c 760 ms = (cpu->x86_model << 4) | cpu->x86_mask;
d78d671d
HR
761 while ((range = *erratum++))
762 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
763 (ms >= AMD_MODEL_RANGE_START(range)) &&
764 (ms <= AMD_MODEL_RANGE_END(range)))
765 return true;
766
767 return false;
768}
a5b91606
PA
769
770EXPORT_SYMBOL_GPL(cpu_has_amd_erratum);