]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - arch/x86/kernel/cpu/common.c
x86/irq/64: Init hardirq_stack_ptr during CPU hotplug
[thirdparty/kernel/stable.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
2458e53f
KS
1/* cpu_feature_enabled() cannot be used this early */
2#define USE_EARLY_PGTABLE_L5
3
57c8a661 4#include <linux/memblock.h>
9766cdbc 5#include <linux/linkage.h>
f0fc4aff 6#include <linux/bitops.h>
9766cdbc 7#include <linux/kernel.h>
186f4360 8#include <linux/export.h>
9766cdbc
JSR
9#include <linux/percpu.h>
10#include <linux/string.h>
ee098e1a 11#include <linux/ctype.h>
1da177e4 12#include <linux/delay.h>
68e21be2 13#include <linux/sched/mm.h>
e6017571 14#include <linux/sched/clock.h>
9164bb4a 15#include <linux/sched/task.h>
9766cdbc 16#include <linux/init.h>
0f46efeb 17#include <linux/kprobes.h>
9766cdbc 18#include <linux/kgdb.h>
1da177e4 19#include <linux/smp.h>
9766cdbc 20#include <linux/io.h>
b51ef52d 21#include <linux/syscore_ops.h>
9766cdbc
JSR
22
23#include <asm/stackprotector.h>
cdd6c482 24#include <asm/perf_event.h>
1da177e4 25#include <asm/mmu_context.h>
49d859d7 26#include <asm/archrandom.h>
9766cdbc
JSR
27#include <asm/hypervisor.h>
28#include <asm/processor.h>
1e02ce4c 29#include <asm/tlbflush.h>
f649e938 30#include <asm/debugreg.h>
9766cdbc 31#include <asm/sections.h>
f40c3300 32#include <asm/vsyscall.h>
8bdbd962
AC
33#include <linux/topology.h>
34#include <linux/cpumask.h>
9766cdbc 35#include <asm/pgtable.h>
60063497 36#include <linux/atomic.h>
9766cdbc
JSR
37#include <asm/proto.h>
38#include <asm/setup.h>
39#include <asm/apic.h>
40#include <asm/desc.h>
78f7f1e5 41#include <asm/fpu/internal.h>
27b07da7 42#include <asm/mtrr.h>
0274f955 43#include <asm/hwcap2.h>
8bdbd962 44#include <linux/numa.h>
9766cdbc 45#include <asm/asm.h>
0f6ff2bc 46#include <asm/bugs.h>
9766cdbc 47#include <asm/cpu.h>
a03a3e28 48#include <asm/mce.h>
9766cdbc 49#include <asm/msr.h>
8d4a4300 50#include <asm/pat.h>
d288e1cf
FY
51#include <asm/microcode.h>
52#include <asm/microcode_intel.h>
fec9434a
DW
53#include <asm/intel-family.h>
54#include <asm/cpu_device_id.h>
e641f5f5
IM
55
56#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 57#include <asm/uv/uv.h>
1da177e4
LT
58#endif
59
60#include "cpu.h"
61
0274f955
GA
62u32 elf_hwcap2 __read_mostly;
63
c2d1cec1 64/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 65cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
66cpumask_var_t cpu_callout_mask;
67cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
68
69/* representing cpus for which sibling maps can be computed */
70cpumask_var_t cpu_sibling_setup_mask;
71
f8b64d08
BP
72/* Number of siblings per CPU package */
73int smp_num_siblings = 1;
74EXPORT_SYMBOL(smp_num_siblings);
75
76/* Last level cache ID of each logical CPU */
77DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
78
2f2f52ba 79/* correctly size the local cpu masks */
4369f1fb 80void __init setup_cpu_local_masks(void)
2f2f52ba
BG
81{
82 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
83 alloc_bootmem_cpumask_var(&cpu_callin_mask);
84 alloc_bootmem_cpumask_var(&cpu_callout_mask);
85 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
86}
87
148f9bb8 88static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
89{
90#ifdef CONFIG_X86_64
27c13ece 91 cpu_detect_cache_sizes(c);
e8055139
OZ
92#else
93 /* Not much we can do here... */
94 /* Check if at least it has cpuid */
95 if (c->cpuid_level == -1) {
96 /* No cpuid. It must be an ancient CPU */
97 if (c->x86 == 4)
98 strcpy(c->x86_model_id, "486");
99 else if (c->x86 == 3)
100 strcpy(c->x86_model_id, "386");
101 }
102#endif
103}
104
148f9bb8 105static const struct cpu_dev default_cpu = {
e8055139
OZ
106 .c_init = default_init,
107 .c_vendor = "Unknown",
108 .c_x86_vendor = X86_VENDOR_UNKNOWN,
109};
110
148f9bb8 111static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 112
06deef89 113DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 114#ifdef CONFIG_X86_64
06deef89
BG
115 /*
116 * We need valid kernel segments for data and code in long mode too
117 * IRET will check the segment types kkeil 2000/10/28
118 * Also sysret mandates a special GDT layout
119 *
9766cdbc 120 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
121 * Hopefully nobody expects them at a fixed place (Wine?)
122 */
1e5de182
AM
123 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
124 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
125 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
126 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
127 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
128 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 129#else
1e5de182
AM
130 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
131 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
132 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
133 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
134 /*
135 * Segments used for calling PnP BIOS have byte granularity.
136 * They code segments and data segments have fixed 64k limits,
137 * the transfer segment sizes are set at run time.
138 */
6842ef0e 139 /* 32-bit code */
1e5de182 140 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 141 /* 16-bit code */
1e5de182 142 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 143 /* 16-bit data */
1e5de182 144 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 145 /* 16-bit data */
1e5de182 146 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 147 /* 16-bit data */
1e5de182 148 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
149 /*
150 * The APM segments have byte granularity and their bases
151 * are set at run time. All have 64k limits.
152 */
6842ef0e 153 /* 32-bit code */
1e5de182 154 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 155 /* 16-bit code */
1e5de182 156 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 157 /* data */
72c4d853 158 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 159
1e5de182
AM
160 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
161 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 162 GDT_STACK_CANARY_INIT
950ad7ff 163#endif
06deef89 164} };
7a61d35d 165EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 166
8c3641e9 167static int __init x86_mpx_setup(char *s)
0c752a93 168{
8c3641e9 169 /* require an exact match without trailing characters */
2cd3949f
DH
170 if (strlen(s))
171 return 0;
0c752a93 172
8c3641e9
DH
173 /* do not emit a message if the feature is not present */
174 if (!boot_cpu_has(X86_FEATURE_MPX))
175 return 1;
6bad06b7 176
8c3641e9
DH
177 setup_clear_cpu_cap(X86_FEATURE_MPX);
178 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
179 return 1;
180}
8c3641e9 181__setup("nompx", x86_mpx_setup);
b6f42a4a 182
0790c9aa 183#ifdef CONFIG_X86_64
c7ad5ad2 184static int __init x86_nopcid_setup(char *s)
0790c9aa 185{
c7ad5ad2
AL
186 /* nopcid doesn't accept parameters */
187 if (s)
188 return -EINVAL;
0790c9aa
AL
189
190 /* do not emit a message if the feature is not present */
191 if (!boot_cpu_has(X86_FEATURE_PCID))
c7ad5ad2 192 return 0;
0790c9aa
AL
193
194 setup_clear_cpu_cap(X86_FEATURE_PCID);
195 pr_info("nopcid: PCID feature disabled\n");
c7ad5ad2 196 return 0;
0790c9aa 197}
c7ad5ad2 198early_param("nopcid", x86_nopcid_setup);
0790c9aa
AL
199#endif
200
d12a72b8
AL
201static int __init x86_noinvpcid_setup(char *s)
202{
203 /* noinvpcid doesn't accept parameters */
204 if (s)
205 return -EINVAL;
206
207 /* do not emit a message if the feature is not present */
208 if (!boot_cpu_has(X86_FEATURE_INVPCID))
209 return 0;
210
211 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
212 pr_info("noinvpcid: INVPCID feature disabled\n");
213 return 0;
214}
215early_param("noinvpcid", x86_noinvpcid_setup);
216
ba51dced 217#ifdef CONFIG_X86_32
148f9bb8
PG
218static int cachesize_override = -1;
219static int disable_x86_serial_nr = 1;
1da177e4 220
0a488a53
YL
221static int __init cachesize_setup(char *str)
222{
223 get_option(&str, &cachesize_override);
224 return 1;
225}
226__setup("cachesize=", cachesize_setup);
227
0a488a53
YL
228static int __init x86_sep_setup(char *s)
229{
230 setup_clear_cpu_cap(X86_FEATURE_SEP);
231 return 1;
232}
233__setup("nosep", x86_sep_setup);
234
235/* Standard macro to see if a specific flag is changeable */
236static inline int flag_is_changeable_p(u32 flag)
237{
238 u32 f1, f2;
239
94f6bac1
KH
240 /*
241 * Cyrix and IDT cpus allow disabling of CPUID
242 * so the code below may return different results
243 * when it is executed before and after enabling
244 * the CPUID. Add "volatile" to not allow gcc to
245 * optimize the subsequent calls to this function.
246 */
0f3fa48a
IM
247 asm volatile ("pushfl \n\t"
248 "pushfl \n\t"
249 "popl %0 \n\t"
250 "movl %0, %1 \n\t"
251 "xorl %2, %0 \n\t"
252 "pushl %0 \n\t"
253 "popfl \n\t"
254 "pushfl \n\t"
255 "popl %0 \n\t"
256 "popfl \n\t"
257
94f6bac1
KH
258 : "=&r" (f1), "=&r" (f2)
259 : "ir" (flag));
0a488a53
YL
260
261 return ((f1^f2) & flag) != 0;
262}
263
264/* Probe for the CPUID instruction */
148f9bb8 265int have_cpuid_p(void)
0a488a53
YL
266{
267 return flag_is_changeable_p(X86_EFLAGS_ID);
268}
269
148f9bb8 270static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 271{
0f3fa48a
IM
272 unsigned long lo, hi;
273
274 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
275 return;
276
277 /* Disable processor serial number: */
278
279 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
280 lo |= 0x200000;
281 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
282
1b74dde7 283 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
284 clear_cpu_cap(c, X86_FEATURE_PN);
285
286 /* Disabling the serial number may affect the cpuid level */
287 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
288}
289
290static int __init x86_serial_nr_setup(char *s)
291{
292 disable_x86_serial_nr = 0;
293 return 1;
294}
295__setup("serialnumber", x86_serial_nr_setup);
ba51dced 296#else
102bbe3a
YL
297static inline int flag_is_changeable_p(u32 flag)
298{
299 return 1;
300}
102bbe3a
YL
301static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
302{
303}
ba51dced 304#endif
0a488a53 305
de5397ad
FY
306static __init int setup_disable_smep(char *arg)
307{
b2cc2a07 308 setup_clear_cpu_cap(X86_FEATURE_SMEP);
0f6ff2bc
DH
309 /* Check for things that depend on SMEP being enabled: */
310 check_mpx_erratum(&boot_cpu_data);
de5397ad
FY
311 return 1;
312}
313__setup("nosmep", setup_disable_smep);
314
b2cc2a07 315static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 316{
b2cc2a07 317 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 318 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
319}
320
52b6179a
PA
321static __init int setup_disable_smap(char *arg)
322{
b2cc2a07 323 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
324 return 1;
325}
326__setup("nosmap", setup_disable_smap);
327
b2cc2a07
PA
328static __always_inline void setup_smap(struct cpuinfo_x86 *c)
329{
581b7f15 330 unsigned long eflags = native_save_fl();
b2cc2a07
PA
331
332 /* This should have been cleared long ago */
b2cc2a07
PA
333 BUG_ON(eflags & X86_EFLAGS_AC);
334
03bbd596
PA
335 if (cpu_has(c, X86_FEATURE_SMAP)) {
336#ifdef CONFIG_X86_SMAP
375074cc 337 cr4_set_bits(X86_CR4_SMAP);
03bbd596 338#else
375074cc 339 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
340#endif
341 }
de5397ad
FY
342}
343
aa35f896
RN
344static __always_inline void setup_umip(struct cpuinfo_x86 *c)
345{
346 /* Check the boot processor, plus build option for UMIP. */
347 if (!cpu_feature_enabled(X86_FEATURE_UMIP))
348 goto out;
349
350 /* Check the current processor's cpuid bits. */
351 if (!cpu_has(c, X86_FEATURE_UMIP))
352 goto out;
353
354 cr4_set_bits(X86_CR4_UMIP);
355
438cbf88 356 pr_info_once("x86/cpu: User Mode Instruction Prevention (UMIP) activated\n");
770c7755 357
aa35f896
RN
358 return;
359
360out:
361 /*
362 * Make sure UMIP is disabled in case it was enabled in a
363 * previous boot (e.g., via kexec).
364 */
365 cr4_clear_bits(X86_CR4_UMIP);
366}
367
06976945
DH
368/*
369 * Protection Keys are not available in 32-bit mode.
370 */
371static bool pku_disabled;
372
373static __always_inline void setup_pku(struct cpuinfo_x86 *c)
374{
e8df1a95
DH
375 /* check the boot processor, plus compile options for PKU: */
376 if (!cpu_feature_enabled(X86_FEATURE_PKU))
377 return;
378 /* checks the actual processor's cpuid bits: */
06976945
DH
379 if (!cpu_has(c, X86_FEATURE_PKU))
380 return;
381 if (pku_disabled)
382 return;
383
384 cr4_set_bits(X86_CR4_PKE);
385 /*
386 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
387 * cpuid bit to be set. We need to ensure that we
388 * update that bit in this CPU's "cpu_info".
389 */
390 get_cpu_cap(c);
391}
392
393#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
394static __init int setup_disable_pku(char *arg)
395{
396 /*
397 * Do not clear the X86_FEATURE_PKU bit. All of the
398 * runtime checks are against OSPKE so clearing the
399 * bit does nothing.
400 *
401 * This way, we will see "pku" in cpuinfo, but not
402 * "ospke", which is exactly what we want. It shows
403 * that the CPU has PKU, but the OS has not enabled it.
404 * This happens to be exactly how a system would look
405 * if we disabled the config option.
406 */
407 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
408 pku_disabled = true;
409 return 1;
410}
411__setup("nopku", setup_disable_pku);
412#endif /* CONFIG_X86_64 */
413
b38b0665
PA
414/*
415 * Some CPU features depend on higher CPUID levels, which may not always
416 * be available due to CPUID level capping or broken virtualization
417 * software. Add those features to this table to auto-disable them.
418 */
419struct cpuid_dependent_feature {
420 u32 feature;
421 u32 level;
422};
0f3fa48a 423
148f9bb8 424static const struct cpuid_dependent_feature
b38b0665
PA
425cpuid_dependent_features[] = {
426 { X86_FEATURE_MWAIT, 0x00000005 },
427 { X86_FEATURE_DCA, 0x00000009 },
428 { X86_FEATURE_XSAVE, 0x0000000d },
429 { 0, 0 }
430};
431
148f9bb8 432static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
433{
434 const struct cpuid_dependent_feature *df;
9766cdbc 435
b38b0665 436 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
437
438 if (!cpu_has(c, df->feature))
439 continue;
b38b0665
PA
440 /*
441 * Note: cpuid_level is set to -1 if unavailable, but
442 * extended_extended_level is set to 0 if unavailable
443 * and the legitimate extended levels are all negative
444 * when signed; hence the weird messing around with
445 * signs here...
446 */
0f3fa48a 447 if (!((s32)df->level < 0 ?
f6db44df 448 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
449 (s32)df->level > (s32)c->cpuid_level))
450 continue;
451
452 clear_cpu_cap(c, df->feature);
453 if (!warn)
454 continue;
455
1b74dde7
CY
456 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
457 x86_cap_flag(df->feature), df->level);
b38b0665 458 }
f6db44df 459}
b38b0665 460
102bbe3a
YL
461/*
462 * Naming convention should be: <Name> [(<Codename>)]
463 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
464 * in particular, if CPUID levels 0x80000002..4 are supported, this
465 * isn't used
102bbe3a
YL
466 */
467
468/* Look up CPU names by table lookup. */
148f9bb8 469static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 470{
09dc68d9
JB
471#ifdef CONFIG_X86_32
472 const struct legacy_cpu_model_info *info;
102bbe3a
YL
473
474 if (c->x86_model >= 16)
475 return NULL; /* Range check */
476
477 if (!this_cpu)
478 return NULL;
479
09dc68d9 480 info = this_cpu->legacy_models;
102bbe3a 481
09dc68d9 482 while (info->family) {
102bbe3a
YL
483 if (info->family == c->x86)
484 return info->model_names[c->x86_model];
485 info++;
486 }
09dc68d9 487#endif
102bbe3a
YL
488 return NULL; /* Not found */
489}
490
6cbd2171
TG
491__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS];
492__u32 cpu_caps_set[NCAPINTS + NBUGINTS];
7d851c8d 493
11e3a840
JF
494void load_percpu_segment(int cpu)
495{
496#ifdef CONFIG_X86_32
497 loadsegment(fs, __KERNEL_PERCPU);
498#else
45e876f7 499 __loadsegment_simple(gs, 0);
35060ed6 500 wrmsrl(MSR_GS_BASE, cpu_kernelmode_gs_base(cpu));
11e3a840 501#endif
60a5317f 502 load_stack_canary_segment();
11e3a840
JF
503}
504
72f5e08d
AL
505#ifdef CONFIG_X86_32
506/* The 32-bit entry code needs to find cpu_entry_area. */
507DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
508#endif
509
45fc8757
TG
510/* Load the original GDT from the per-cpu structure */
511void load_direct_gdt(int cpu)
512{
513 struct desc_ptr gdt_descr;
514
515 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
516 gdt_descr.size = GDT_SIZE - 1;
517 load_gdt(&gdt_descr);
518}
519EXPORT_SYMBOL_GPL(load_direct_gdt);
520
69218e47
TG
521/* Load a fixmap remapping of the per-cpu GDT */
522void load_fixmap_gdt(int cpu)
523{
524 struct desc_ptr gdt_descr;
525
526 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
527 gdt_descr.size = GDT_SIZE - 1;
528 load_gdt(&gdt_descr);
529}
45fc8757 530EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 531
0f3fa48a
IM
532/*
533 * Current gdt points %fs at the "master" per-cpu area: after this,
534 * it's on the real one.
535 */
552be871 536void switch_to_new_gdt(int cpu)
9d31d35b 537{
45fc8757
TG
538 /* Load the original GDT */
539 load_direct_gdt(cpu);
2697fbd5 540 /* Reload the per-cpu base */
11e3a840 541 load_percpu_segment(cpu);
9d31d35b
YL
542}
543
148f9bb8 544static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 545
148f9bb8 546static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
547{
548 unsigned int *v;
ee098e1a 549 char *p, *q, *s;
1da177e4 550
3da99c97 551 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 552 return;
1da177e4 553
0f3fa48a 554 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
555 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
556 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
557 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
558 c->x86_model_id[48] = 0;
559
ee098e1a
BP
560 /* Trim whitespace */
561 p = q = s = &c->x86_model_id[0];
562
563 while (*p == ' ')
564 p++;
565
566 while (*p) {
567 /* Note the last non-whitespace index */
568 if (!isspace(*p))
569 s = q;
570
571 *q++ = *p++;
572 }
573
574 *(s + 1) = '\0';
1da177e4
LT
575}
576
9305bd6c 577void detect_num_cpu_cores(struct cpuinfo_x86 *c)
2cc61be6
DW
578{
579 unsigned int eax, ebx, ecx, edx;
580
9305bd6c 581 c->x86_max_cores = 1;
2cc61be6 582 if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
9305bd6c 583 return;
2cc61be6
DW
584
585 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
586 if (eax & 0x1f)
9305bd6c 587 c->x86_max_cores = (eax >> 26) + 1;
2cc61be6
DW
588}
589
148f9bb8 590void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 591{
9d31d35b 592 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 593
3da99c97 594 n = c->extended_cpuid_level;
1da177e4
LT
595
596 if (n >= 0x80000005) {
9d31d35b 597 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 598 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
599#ifdef CONFIG_X86_64
600 /* On K8 L1 TLB is inclusive, so don't count it */
601 c->x86_tlbsize = 0;
602#endif
1da177e4
LT
603 }
604
605 if (n < 0x80000006) /* Some chips just has a large L1. */
606 return;
607
0a488a53 608 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 609 l2size = ecx >> 16;
34048c9e 610
140fc727
YL
611#ifdef CONFIG_X86_64
612 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
613#else
1da177e4 614 /* do processor-specific cache resizing */
09dc68d9
JB
615 if (this_cpu->legacy_cache_size)
616 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
617
618 /* Allow user to override all this if necessary. */
619 if (cachesize_override != -1)
620 l2size = cachesize_override;
621
34048c9e 622 if (l2size == 0)
1da177e4 623 return; /* Again, no L2 cache is possible */
140fc727 624#endif
1da177e4
LT
625
626 c->x86_cache_size = l2size;
1da177e4
LT
627}
628
e0ba94f1
AS
629u16 __read_mostly tlb_lli_4k[NR_INFO];
630u16 __read_mostly tlb_lli_2m[NR_INFO];
631u16 __read_mostly tlb_lli_4m[NR_INFO];
632u16 __read_mostly tlb_lld_4k[NR_INFO];
633u16 __read_mostly tlb_lld_2m[NR_INFO];
634u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 635u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 636
f94fe119 637static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
638{
639 if (this_cpu->c_detect_tlb)
640 this_cpu->c_detect_tlb(c);
641
f94fe119 642 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 643 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
644 tlb_lli_4m[ENTRIES]);
645
646 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
647 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
648 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
649}
650
545401f4 651int detect_ht_early(struct cpuinfo_x86 *c)
1da177e4 652{
c8e56d20 653#ifdef CONFIG_SMP
0a488a53 654 u32 eax, ebx, ecx, edx;
1da177e4 655
0a488a53 656 if (!cpu_has(c, X86_FEATURE_HT))
545401f4 657 return -1;
1da177e4 658
0a488a53 659 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
545401f4 660 return -1;
1da177e4 661
1cd78776 662 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
545401f4 663 return -1;
1da177e4 664
0a488a53 665 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 666
9d31d35b 667 smp_num_siblings = (ebx & 0xff0000) >> 16;
545401f4 668 if (smp_num_siblings == 1)
1b74dde7 669 pr_info_once("CPU0: Hyper-Threading is disabled\n");
545401f4
TG
670#endif
671 return 0;
672}
9d31d35b 673
545401f4
TG
674void detect_ht(struct cpuinfo_x86 *c)
675{
676#ifdef CONFIG_SMP
677 int index_msb, core_bits;
55e6d279 678
545401f4 679 if (detect_ht_early(c) < 0)
55e6d279 680 return;
9d31d35b 681
0f3fa48a
IM
682 index_msb = get_count_order(smp_num_siblings);
683 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 684
0f3fa48a 685 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 686
0f3fa48a 687 index_msb = get_count_order(smp_num_siblings);
9d31d35b 688
0f3fa48a 689 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 690
0f3fa48a
IM
691 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
692 ((1 << core_bits) - 1);
9d31d35b 693#endif
97e4db7c 694}
1da177e4 695
148f9bb8 696static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
697{
698 char *v = c->x86_vendor_id;
0f3fa48a 699 int i;
1da177e4
LT
700
701 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
702 if (!cpu_devs[i])
703 break;
704
705 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
706 (cpu_devs[i]->c_ident[1] &&
707 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 708
10a434fc
YL
709 this_cpu = cpu_devs[i];
710 c->x86_vendor = this_cpu->c_x86_vendor;
711 return;
1da177e4
LT
712 }
713 }
10a434fc 714
1b74dde7
CY
715 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
716 "CPU: Your system may be unstable.\n", v);
10a434fc 717
fe38d855
CE
718 c->x86_vendor = X86_VENDOR_UNKNOWN;
719 this_cpu = &default_cpu;
1da177e4
LT
720}
721
148f9bb8 722void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 723{
1da177e4 724 /* Get vendor name */
4a148513
HH
725 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
726 (unsigned int *)&c->x86_vendor_id[0],
727 (unsigned int *)&c->x86_vendor_id[8],
728 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 729
1da177e4 730 c->x86 = 4;
9d31d35b 731 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
732 if (c->cpuid_level >= 0x00000001) {
733 u32 junk, tfms, cap0, misc;
0f3fa48a 734
1da177e4 735 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
736 c->x86 = x86_family(tfms);
737 c->x86_model = x86_model(tfms);
b399151c 738 c->x86_stepping = x86_stepping(tfms);
0f3fa48a 739
d4387bd3 740 if (cap0 & (1<<19)) {
d4387bd3 741 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 742 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 743 }
1da177e4 744 }
1da177e4 745}
3da99c97 746
8bf1ebca
AL
747static void apply_forced_caps(struct cpuinfo_x86 *c)
748{
749 int i;
750
6cbd2171 751 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
8bf1ebca
AL
752 c->x86_capability[i] &= ~cpu_caps_cleared[i];
753 c->x86_capability[i] |= cpu_caps_set[i];
754 }
755}
756
7fcae111
DW
757static void init_speculation_control(struct cpuinfo_x86 *c)
758{
759 /*
760 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
761 * and they also have a different bit for STIBP support. Also,
762 * a hypervisor might have set the individual AMD bits even on
763 * Intel CPUs, for finer-grained selection of what's available.
7fcae111
DW
764 */
765 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
766 set_cpu_cap(c, X86_FEATURE_IBRS);
767 set_cpu_cap(c, X86_FEATURE_IBPB);
7eb8956a 768 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
7fcae111 769 }
e7c587da 770
7fcae111
DW
771 if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
772 set_cpu_cap(c, X86_FEATURE_STIBP);
e7c587da 773
bc226f07
TL
774 if (cpu_has(c, X86_FEATURE_SPEC_CTRL_SSBD) ||
775 cpu_has(c, X86_FEATURE_VIRT_SSBD))
52817587
TG
776 set_cpu_cap(c, X86_FEATURE_SSBD);
777
7eb8956a 778 if (cpu_has(c, X86_FEATURE_AMD_IBRS)) {
e7c587da 779 set_cpu_cap(c, X86_FEATURE_IBRS);
7eb8956a
TG
780 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
781 }
e7c587da
BP
782
783 if (cpu_has(c, X86_FEATURE_AMD_IBPB))
784 set_cpu_cap(c, X86_FEATURE_IBPB);
785
7eb8956a 786 if (cpu_has(c, X86_FEATURE_AMD_STIBP)) {
e7c587da 787 set_cpu_cap(c, X86_FEATURE_STIBP);
7eb8956a
TG
788 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
789 }
6ac2f49e
KRW
790
791 if (cpu_has(c, X86_FEATURE_AMD_SSBD)) {
792 set_cpu_cap(c, X86_FEATURE_SSBD);
793 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
794 clear_cpu_cap(c, X86_FEATURE_VIRT_SSBD);
795 }
7fcae111
DW
796}
797
148f9bb8 798void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 799{
39c06df4 800 u32 eax, ebx, ecx, edx;
093af8d7 801
3da99c97
YL
802 /* Intel-defined flags: level 0x00000001 */
803 if (c->cpuid_level >= 0x00000001) {
39c06df4 804 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 805
39c06df4
BP
806 c->x86_capability[CPUID_1_ECX] = ecx;
807 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 808 }
093af8d7 809
3df8d920
AL
810 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
811 if (c->cpuid_level >= 0x00000006)
812 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
813
bdc802dc
PA
814 /* Additional Intel-defined flags: level 0x00000007 */
815 if (c->cpuid_level >= 0x00000007) {
bdc802dc 816 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 817 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 818 c->x86_capability[CPUID_7_ECX] = ecx;
95ca0ee8 819 c->x86_capability[CPUID_7_EDX] = edx;
bdc802dc
PA
820 }
821
6229ad27
FY
822 /* Extended state features: level 0x0000000d */
823 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
824 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
825
39c06df4 826 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
827 }
828
cbc82b17
PWJ
829 /* Additional Intel-defined flags: level 0x0000000F */
830 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
831
832 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
833 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
834 c->x86_capability[CPUID_F_0_EDX] = edx;
835
cbc82b17
PWJ
836 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
837 /* will be overridden if occupancy monitoring exists */
838 c->x86_cache_max_rmid = ebx;
839
840 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
841 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
842 c->x86_capability[CPUID_F_1_EDX] = edx;
843
33c3cc7a
VS
844 if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
845 ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
846 (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
cbc82b17
PWJ
847 c->x86_cache_max_rmid = ecx;
848 c->x86_cache_occ_scale = ebx;
849 }
850 } else {
851 c->x86_cache_max_rmid = -1;
852 c->x86_cache_occ_scale = -1;
853 }
854 }
855
3da99c97 856 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
857 eax = cpuid_eax(0x80000000);
858 c->extended_cpuid_level = eax;
859
860 if ((eax & 0xffff0000) == 0x80000000) {
861 if (eax >= 0x80000001) {
862 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 863
39c06df4
BP
864 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
865 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 866 }
093af8d7 867 }
093af8d7 868
71faad43
YG
869 if (c->extended_cpuid_level >= 0x80000007) {
870 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
871
872 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
873 c->x86_power = edx;
874 }
875
c65732e4
TG
876 if (c->extended_cpuid_level >= 0x80000008) {
877 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
878 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
879 }
880
2ccd71f1 881 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 882 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 883
1dedefd1 884 init_scattered_cpuid_features(c);
7fcae111 885 init_speculation_control(c);
60d34501
AL
886
887 /*
888 * Clear/Set all flags overridden by options, after probe.
889 * This needs to happen each time we re-probe, which may happen
890 * several times during CPU initialization.
891 */
892 apply_forced_caps(c);
093af8d7 893}
1da177e4 894
405c018a 895void get_cpu_address_sizes(struct cpuinfo_x86 *c)
d94a155c
KS
896{
897 u32 eax, ebx, ecx, edx;
898
899 if (c->extended_cpuid_level >= 0x80000008) {
900 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
901
902 c->x86_virt_bits = (eax >> 8) & 0xff;
903 c->x86_phys_bits = eax & 0xff;
d94a155c
KS
904 }
905#ifdef CONFIG_X86_32
906 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
907 c->x86_phys_bits = 36;
908#endif
cc51e542 909 c->x86_cache_bits = c->x86_phys_bits;
d94a155c
KS
910}
911
148f9bb8 912static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
913{
914#ifdef CONFIG_X86_32
915 int i;
916
917 /*
918 * First of all, decide if this is a 486 or higher
919 * It's a 486 if we can modify the AC flag
920 */
921 if (flag_is_changeable_p(X86_EFLAGS_AC))
922 c->x86 = 4;
923 else
924 c->x86 = 3;
925
926 for (i = 0; i < X86_VENDOR_NUM; i++)
927 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
928 c->x86_vendor_id[0] = 0;
929 cpu_devs[i]->c_identify(c);
930 if (c->x86_vendor_id[0]) {
931 get_cpu_vendor(c);
932 break;
933 }
934 }
935#endif
936}
937
4bf5d56d 938static const __initconst struct x86_cpu_id cpu_no_speculation[] = {
f2c4db1b
PZ
939 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SALTWELL, X86_FEATURE_ANY },
940 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SALTWELL_TABLET, X86_FEATURE_ANY },
941 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_BONNELL_MID, X86_FEATURE_ANY },
942 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SALTWELL_MID, X86_FEATURE_ANY },
943 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_BONNELL, X86_FEATURE_ANY },
fec9434a
DW
944 { X86_VENDOR_CENTAUR, 5 },
945 { X86_VENDOR_INTEL, 5 },
946 { X86_VENDOR_NSC, 5 },
947 { X86_VENDOR_ANY, 4 },
948 {}
949};
950
4bf5d56d 951static const __initconst struct x86_cpu_id cpu_no_meltdown[] = {
fec9434a 952 { X86_VENDOR_AMD },
1a576b23 953 { X86_VENDOR_HYGON },
fec9434a
DW
954 {}
955};
956
8ecc4979 957/* Only list CPUs which speculate but are non susceptible to SSB */
c456442c 958static const __initconst struct x86_cpu_id cpu_no_spec_store_bypass[] = {
f2c4db1b 959 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT },
c456442c 960 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_AIRMONT },
f2c4db1b
PZ
961 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT_X },
962 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT_MID },
c456442c
KRW
963 { X86_VENDOR_INTEL, 6, INTEL_FAM6_CORE_YONAH },
964 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNL },
965 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNM },
764f3c21
KRW
966 { X86_VENDOR_AMD, 0x12, },
967 { X86_VENDOR_AMD, 0x11, },
968 { X86_VENDOR_AMD, 0x10, },
969 { X86_VENDOR_AMD, 0xf, },
c456442c
KRW
970 {}
971};
972
17dbca11
AK
973static const __initconst struct x86_cpu_id cpu_no_l1tf[] = {
974 /* in addition to cpu_no_speculation */
f2c4db1b
PZ
975 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT },
976 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT_X },
17dbca11 977 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_AIRMONT },
f2c4db1b
PZ
978 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT_MID },
979 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_AIRMONT_MID },
17dbca11 980 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_GOLDMONT },
f2c4db1b
PZ
981 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_GOLDMONT_X },
982 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_GOLDMONT_PLUS },
17dbca11
AK
983 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNL },
984 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNM },
985 {}
986};
987
4a28bfe3 988static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c)
fec9434a
DW
989{
990 u64 ia32_cap = 0;
991
8ecc4979
DB
992 if (x86_match_cpu(cpu_no_speculation))
993 return;
994
995 setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
996 setup_force_cpu_bug(X86_BUG_SPECTRE_V2);
997
77243971
KRW
998 if (cpu_has(c, X86_FEATURE_ARCH_CAPABILITIES))
999 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);
1000
1001 if (!x86_match_cpu(cpu_no_spec_store_bypass) &&
24809860
KRW
1002 !(ia32_cap & ARCH_CAP_SSB_NO) &&
1003 !cpu_has(c, X86_FEATURE_AMD_SSB_NO))
c456442c
KRW
1004 setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS);
1005
706d5168
SP
1006 if (ia32_cap & ARCH_CAP_IBRS_ALL)
1007 setup_force_cpu_cap(X86_FEATURE_IBRS_ENHANCED);
1008
fec9434a 1009 if (x86_match_cpu(cpu_no_meltdown))
4a28bfe3 1010 return;
fec9434a 1011
fec9434a
DW
1012 /* Rogue Data Cache Load? No! */
1013 if (ia32_cap & ARCH_CAP_RDCL_NO)
4a28bfe3 1014 return;
fec9434a 1015
4a28bfe3 1016 setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
17dbca11
AK
1017
1018 if (x86_match_cpu(cpu_no_l1tf))
1019 return;
1020
1021 setup_force_cpu_bug(X86_BUG_L1TF);
fec9434a
DW
1022}
1023
8990cac6
PT
1024/*
1025 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1026 * unfortunately, that's not true in practice because of early VIA
1027 * chips and (more importantly) broken virtualizers that are not easy
1028 * to detect. In the latter case it doesn't even *fail* reliably, so
1029 * probing for it doesn't even work. Disable it completely on 32-bit
1030 * unless we can find a reliable way to detect all the broken cases.
1031 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
1032 */
9b3661cd 1033static void detect_nopl(void)
8990cac6
PT
1034{
1035#ifdef CONFIG_X86_32
9b3661cd 1036 setup_clear_cpu_cap(X86_FEATURE_NOPL);
8990cac6 1037#else
9b3661cd 1038 setup_force_cpu_cap(X86_FEATURE_NOPL);
8990cac6
PT
1039#endif
1040}
1041
34048c9e
PC
1042/*
1043 * Do minimum CPU detection early.
1044 * Fields really needed: vendor, cpuid_level, family, model, mask,
1045 * cache alignment.
1046 * The others are not touched to avoid unwanted side effects.
1047 *
a1652bb8
JD
1048 * WARNING: this function is only called on the boot CPU. Don't add code
1049 * here that is supposed to run on all CPUs.
34048c9e 1050 */
3da99c97 1051static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 1052{
6627d242
YL
1053#ifdef CONFIG_X86_64
1054 c->x86_clflush_size = 64;
13c6c532
JB
1055 c->x86_phys_bits = 36;
1056 c->x86_virt_bits = 48;
6627d242 1057#else
d4387bd3 1058 c->x86_clflush_size = 32;
13c6c532
JB
1059 c->x86_phys_bits = 32;
1060 c->x86_virt_bits = 32;
6627d242 1061#endif
0a488a53 1062 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 1063
0e96f31e 1064 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
0a488a53 1065 c->extended_cpuid_level = 0;
d7cd5611 1066
2893cc8f
MW
1067 if (!have_cpuid_p())
1068 identify_cpu_without_cpuid(c);
1069
aef93c8b 1070 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
1071 if (have_cpuid_p()) {
1072 cpu_detect(c);
1073 get_cpu_vendor(c);
1074 get_cpu_cap(c);
d94a155c 1075 get_cpu_address_sizes(c);
78d1b296 1076 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 1077
05fb3c19
AL
1078 if (this_cpu->c_early_init)
1079 this_cpu->c_early_init(c);
12cf105c 1080
05fb3c19
AL
1081 c->cpu_index = 0;
1082 filter_cpuid_features(c, false);
093af8d7 1083
05fb3c19
AL
1084 if (this_cpu->c_bsp_init)
1085 this_cpu->c_bsp_init(c);
78d1b296 1086 } else {
78d1b296 1087 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 1088 }
c3b83598
BP
1089
1090 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
a89f040f 1091
4a28bfe3 1092 cpu_set_bug_bits(c);
99c6fa25 1093
db52ef74 1094 fpu__init_system(c);
b8b7abae
AL
1095
1096#ifdef CONFIG_X86_32
1097 /*
1098 * Regardless of whether PCID is enumerated, the SDM says
1099 * that it can't be enabled in 32-bit mode.
1100 */
1101 setup_clear_cpu_cap(X86_FEATURE_PCID);
1102#endif
372fddf7
KS
1103
1104 /*
1105 * Later in the boot process pgtable_l5_enabled() relies on
1106 * cpu_feature_enabled(X86_FEATURE_LA57). If 5-level paging is not
1107 * enabled by this point we need to clear the feature bit to avoid
1108 * false-positives at the later stage.
1109 *
1110 * pgtable_l5_enabled() can be false here for several reasons:
1111 * - 5-level paging is disabled compile-time;
1112 * - it's 32-bit kernel;
1113 * - machine doesn't support 5-level paging;
1114 * - user specified 'no5lvl' in kernel command line.
1115 */
1116 if (!pgtable_l5_enabled())
1117 setup_clear_cpu_cap(X86_FEATURE_LA57);
8990cac6 1118
9b3661cd 1119 detect_nopl();
d7cd5611
RR
1120}
1121
9d31d35b
YL
1122void __init early_cpu_init(void)
1123{
02dde8b4 1124 const struct cpu_dev *const *cdev;
10a434fc
YL
1125 int count = 0;
1126
ac23f253 1127#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 1128 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
1129#endif
1130
10a434fc 1131 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 1132 const struct cpu_dev *cpudev = *cdev;
9d31d35b 1133
10a434fc
YL
1134 if (count >= X86_VENDOR_NUM)
1135 break;
1136 cpu_devs[count] = cpudev;
1137 count++;
1138
ac23f253 1139#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
1140 {
1141 unsigned int j;
1142
1143 for (j = 0; j < 2; j++) {
1144 if (!cpudev->c_ident[j])
1145 continue;
1b74dde7 1146 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
1147 cpudev->c_ident[j]);
1148 }
10a434fc 1149 }
0388423d 1150#endif
10a434fc 1151 }
9d31d35b 1152 early_identify_cpu(&boot_cpu_data);
d7cd5611 1153}
093af8d7 1154
7a5d6704
AL
1155static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
1156{
1157#ifdef CONFIG_X86_64
58a5aac5 1158 /*
7a5d6704
AL
1159 * Empirically, writing zero to a segment selector on AMD does
1160 * not clear the base, whereas writing zero to a segment
1161 * selector on Intel does clear the base. Intel's behavior
1162 * allows slightly faster context switches in the common case
1163 * where GS is unused by the prev and next threads.
58a5aac5 1164 *
7a5d6704
AL
1165 * Since neither vendor documents this anywhere that I can see,
1166 * detect it directly instead of hardcoding the choice by
1167 * vendor.
1168 *
1169 * I've designated AMD's behavior as the "bug" because it's
1170 * counterintuitive and less friendly.
58a5aac5 1171 */
7a5d6704
AL
1172
1173 unsigned long old_base, tmp;
1174 rdmsrl(MSR_FS_BASE, old_base);
1175 wrmsrl(MSR_FS_BASE, 1);
1176 loadsegment(fs, 0);
1177 rdmsrl(MSR_FS_BASE, tmp);
1178 if (tmp != 0)
1179 set_cpu_bug(c, X86_BUG_NULL_SEG);
1180 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 1181#endif
d7cd5611
RR
1182}
1183
148f9bb8 1184static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 1185{
aef93c8b 1186 c->extended_cpuid_level = 0;
1da177e4 1187
3da99c97 1188 if (!have_cpuid_p())
aef93c8b 1189 identify_cpu_without_cpuid(c);
1d67953f 1190
aef93c8b 1191 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 1192 if (!have_cpuid_p())
aef93c8b 1193 return;
1da177e4 1194
3da99c97 1195 cpu_detect(c);
1da177e4 1196
3da99c97 1197 get_cpu_vendor(c);
1da177e4 1198
3da99c97 1199 get_cpu_cap(c);
1da177e4 1200
d94a155c
KS
1201 get_cpu_address_sizes(c);
1202
3da99c97
YL
1203 if (c->cpuid_level >= 0x00000001) {
1204 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 1205#ifdef CONFIG_X86_32
c8e56d20 1206# ifdef CONFIG_SMP
cb8cc442 1207 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 1208# else
3da99c97 1209 c->apicid = c->initial_apicid;
b89d3b3e
YL
1210# endif
1211#endif
b89d3b3e 1212 c->phys_proc_id = c->initial_apicid;
3da99c97 1213 }
1da177e4 1214
1b05d60d 1215 get_model_name(c); /* Default name */
1da177e4 1216
7a5d6704 1217 detect_null_seg_behavior(c);
0230bb03
AL
1218
1219 /*
1220 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1221 * systems that run Linux at CPL > 0 may or may not have the
1222 * issue, but, even if they have the issue, there's absolutely
1223 * nothing we can do about it because we can't use the real IRET
1224 * instruction.
1225 *
1226 * NB: For the time being, only 32-bit kernels support
1227 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1228 * whether to apply espfix using paravirt hooks. If any
1229 * non-paravirt system ever shows up that does *not* have the
1230 * ESPFIX issue, we can change this.
1231 */
1232#ifdef CONFIG_X86_32
9bad5658 1233# ifdef CONFIG_PARAVIRT_XXL
0230bb03
AL
1234 do {
1235 extern void native_iret(void);
5c83511b 1236 if (pv_ops.cpu.iret == native_iret)
0230bb03
AL
1237 set_cpu_bug(c, X86_BUG_ESPFIX);
1238 } while (0);
1239# else
1240 set_cpu_bug(c, X86_BUG_ESPFIX);
1241# endif
1242#endif
1da177e4 1243}
1da177e4 1244
cbc82b17
PWJ
1245static void x86_init_cache_qos(struct cpuinfo_x86 *c)
1246{
1247 /*
1248 * The heavy lifting of max_rmid and cache_occ_scale are handled
1249 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
1250 * in case CQM bits really aren't there in this CPU.
1251 */
1252 if (c != &boot_cpu_data) {
1253 boot_cpu_data.x86_cache_max_rmid =
1254 min(boot_cpu_data.x86_cache_max_rmid,
1255 c->x86_cache_max_rmid);
1256 }
1257}
1258
d49597fd 1259/*
9d85eb91
TG
1260 * Validate that ACPI/mptables have the same information about the
1261 * effective APIC id and update the package map.
d49597fd 1262 */
9d85eb91 1263static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1264{
1265#ifdef CONFIG_SMP
9d85eb91 1266 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1267
1268 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1269
9d85eb91
TG
1270 if (apicid != c->apicid) {
1271 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1272 cpu, apicid, c->initial_apicid);
d49597fd 1273 }
9d85eb91 1274 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
d49597fd
TG
1275#else
1276 c->logical_proc_id = 0;
1277#endif
1278}
1279
1da177e4
LT
1280/*
1281 * This does the hard work of actually picking apart the CPU stuff...
1282 */
148f9bb8 1283static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1284{
1285 int i;
1286
1287 c->loops_per_jiffy = loops_per_jiffy;
24dbc600 1288 c->x86_cache_size = 0;
1da177e4 1289 c->x86_vendor = X86_VENDOR_UNKNOWN;
b399151c 1290 c->x86_model = c->x86_stepping = 0; /* So far unknown... */
1da177e4
LT
1291 c->x86_vendor_id[0] = '\0'; /* Unset */
1292 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1293 c->x86_max_cores = 1;
102bbe3a 1294 c->x86_coreid_bits = 0;
79a8b9aa 1295 c->cu_id = 0xff;
11fdd252 1296#ifdef CONFIG_X86_64
102bbe3a 1297 c->x86_clflush_size = 64;
13c6c532
JB
1298 c->x86_phys_bits = 36;
1299 c->x86_virt_bits = 48;
102bbe3a
YL
1300#else
1301 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1302 c->x86_clflush_size = 32;
13c6c532
JB
1303 c->x86_phys_bits = 32;
1304 c->x86_virt_bits = 32;
102bbe3a
YL
1305#endif
1306 c->x86_cache_alignment = c->x86_clflush_size;
0e96f31e 1307 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
1da177e4 1308
1da177e4
LT
1309 generic_identify(c);
1310
3898534d 1311 if (this_cpu->c_identify)
1da177e4
LT
1312 this_cpu->c_identify(c);
1313
6a6256f9 1314 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1315 apply_forced_caps(c);
2759c328 1316
102bbe3a 1317#ifdef CONFIG_X86_64
cb8cc442 1318 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1319#endif
1320
1da177e4
LT
1321 /*
1322 * Vendor-specific initialization. In this section we
1323 * canonicalize the feature flags, meaning if there are
1324 * features a certain CPU supports which CPUID doesn't
1325 * tell us, CPUID claiming incorrect flags, or other bugs,
1326 * we handle them here.
1327 *
1328 * At the end of this section, c->x86_capability better
1329 * indicate the features this CPU genuinely supports!
1330 */
1331 if (this_cpu->c_init)
1332 this_cpu->c_init(c);
1333
1334 /* Disable the PN if appropriate */
1335 squash_the_stupid_serial_number(c);
1336
aa35f896 1337 /* Set up SMEP/SMAP/UMIP */
b2cc2a07
PA
1338 setup_smep(c);
1339 setup_smap(c);
aa35f896 1340 setup_umip(c);
b2cc2a07 1341
1da177e4 1342 /*
0f3fa48a
IM
1343 * The vendor-specific functions might have changed features.
1344 * Now we do "generic changes."
1da177e4
LT
1345 */
1346
b38b0665
PA
1347 /* Filter out anything that depends on CPUID levels we don't have */
1348 filter_cpuid_features(c, true);
1349
1da177e4 1350 /* If the model name is still unset, do table lookup. */
34048c9e 1351 if (!c->x86_model_id[0]) {
02dde8b4 1352 const char *p;
1da177e4 1353 p = table_lookup_model(c);
34048c9e 1354 if (p)
1da177e4
LT
1355 strcpy(c->x86_model_id, p);
1356 else
1357 /* Last resort... */
1358 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1359 c->x86, c->x86_model);
1da177e4
LT
1360 }
1361
102bbe3a
YL
1362#ifdef CONFIG_X86_64
1363 detect_ht(c);
1364#endif
1365
49d859d7 1366 x86_init_rdrand(c);
cbc82b17 1367 x86_init_cache_qos(c);
06976945 1368 setup_pku(c);
3e0c3737
YL
1369
1370 /*
6a6256f9 1371 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1372 * before following smp all cpus cap AND.
1373 */
8bf1ebca 1374 apply_forced_caps(c);
3e0c3737 1375
1da177e4
LT
1376 /*
1377 * On SMP, boot_cpu_data holds the common feature set between
1378 * all CPUs; so make sure that we indicate which features are
1379 * common between the CPUs. The first time this routine gets
1380 * executed, c == &boot_cpu_data.
1381 */
34048c9e 1382 if (c != &boot_cpu_data) {
1da177e4 1383 /* AND the already accumulated flags with these */
9d31d35b 1384 for (i = 0; i < NCAPINTS; i++)
1da177e4 1385 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1386
1387 /* OR, i.e. replicate the bug flags */
1388 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1389 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1390 }
1391
1392 /* Init Machine Check Exception if available. */
5e09954a 1393 mcheck_cpu_init(c);
30d432df
AK
1394
1395 select_idle_routine(c);
102bbe3a 1396
de2d9445 1397#ifdef CONFIG_NUMA
102bbe3a
YL
1398 numa_add_cpu(smp_processor_id());
1399#endif
a6c4e076 1400}
31ab269a 1401
8b6c0ab1
IM
1402/*
1403 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1404 * on 32-bit kernels:
1405 */
cfda7bb9
AL
1406#ifdef CONFIG_X86_32
1407void enable_sep_cpu(void)
1408{
8b6c0ab1
IM
1409 struct tss_struct *tss;
1410 int cpu;
cfda7bb9 1411
b3edfda4
BP
1412 if (!boot_cpu_has(X86_FEATURE_SEP))
1413 return;
1414
8b6c0ab1 1415 cpu = get_cpu();
c482feef 1416 tss = &per_cpu(cpu_tss_rw, cpu);
8b6c0ab1 1417
8b6c0ab1 1418 /*
cf9328cc
AL
1419 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1420 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1421 */
cfda7bb9
AL
1422
1423 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1 1424 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
4fe2d8b1 1425 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
4c8cd0c5 1426 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1427
cfda7bb9
AL
1428 put_cpu();
1429}
e04d645f
GC
1430#endif
1431
a6c4e076
JF
1432void __init identify_boot_cpu(void)
1433{
1434 identify_cpu(&boot_cpu_data);
102bbe3a 1435#ifdef CONFIG_X86_32
a6c4e076 1436 sysenter_setup();
6fe940d6 1437 enable_sep_cpu();
102bbe3a 1438#endif
5b556332 1439 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1440}
3b520b23 1441
148f9bb8 1442void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1443{
1444 BUG_ON(c == &boot_cpu_data);
1445 identify_cpu(c);
102bbe3a 1446#ifdef CONFIG_X86_32
a6c4e076 1447 enable_sep_cpu();
102bbe3a 1448#endif
a6c4e076 1449 mtrr_ap_init();
9d85eb91 1450 validate_apic_and_package_id(c);
77243971 1451 x86_spec_ctrl_setup_ap();
1da177e4
LT
1452}
1453
191679fd
AK
1454static __init int setup_noclflush(char *arg)
1455{
840d2830 1456 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1457 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1458 return 1;
1459}
1460__setup("noclflush", setup_noclflush);
1461
148f9bb8 1462void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1463{
02dde8b4 1464 const char *vendor = NULL;
1da177e4 1465
0f3fa48a 1466 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1467 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1468 } else {
1469 if (c->cpuid_level >= 0)
1470 vendor = c->x86_vendor_id;
1471 }
1da177e4 1472
bd32a8cf 1473 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1474 pr_cont("%s ", vendor);
1da177e4 1475
9d31d35b 1476 if (c->x86_model_id[0])
1b74dde7 1477 pr_cont("%s", c->x86_model_id);
1da177e4 1478 else
1b74dde7 1479 pr_cont("%d86", c->x86);
1da177e4 1480
1b74dde7 1481 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1482
b399151c
JZ
1483 if (c->x86_stepping || c->cpuid_level >= 0)
1484 pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
1da177e4 1485 else
1b74dde7 1486 pr_cont(")\n");
1da177e4
LT
1487}
1488
0c2a3913
AK
1489/*
1490 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1491 * But we need to keep a dummy __setup around otherwise it would
1492 * show up as an environment variable for init.
1493 */
1494static __init int setup_clearcpuid(char *arg)
ac72e788 1495{
ac72e788
AK
1496 return 1;
1497}
0c2a3913 1498__setup("clearcpuid=", setup_clearcpuid);
ac72e788 1499
d5494d4f 1500#ifdef CONFIG_X86_64
947e76cd 1501DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1502 irq_stack_union) __aligned(PAGE_SIZE) __visible;
35060ed6 1503EXPORT_PER_CPU_SYMBOL_GPL(irq_stack_union);
0f3fa48a 1504
bdf977b3 1505/*
a7fcf28d
AL
1506 * The following percpu variables are hot. Align current_task to
1507 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1508 */
1509DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1510 &init_task;
1511EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1512
0ac26104 1513DEFINE_PER_CPU(char *, hardirq_stack_ptr);
277d5b40 1514DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1515
c2daa3be
PZ
1516DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1517EXPORT_PER_CPU_SYMBOL(__preempt_count);
1518
d5494d4f
YL
1519/* May not be marked __init: used by software suspend */
1520void syscall_init(void)
1da177e4 1521{
31ac34ca 1522 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
bf904d27 1523 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1524
1525#ifdef CONFIG_IA32_EMULATION
47edb651 1526 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1527 /*
487d1edb
DV
1528 * This only works on Intel CPUs.
1529 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1530 * This does not cause SYSENTER to jump to the wrong location, because
1531 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1532 */
1533 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
8e6b65a1 1534 wrmsrl_safe(MSR_IA32_SYSENTER_ESP,
1535 (unsigned long)(cpu_entry_stack(smp_processor_id()) + 1));
4c8cd0c5 1536 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1537#else
47edb651 1538 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1539 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1540 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1541 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1542#endif
03ae5768 1543
d5494d4f
YL
1544 /* Flags to clear on syscall */
1545 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1546 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1547 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1548}
62111195 1549
42181186 1550DEFINE_PER_CPU(int, debug_stack_usage);
629f4f9d 1551DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1552
228bdaa9
SR
1553void debug_stack_set_zero(void)
1554{
629f4f9d
SA
1555 this_cpu_inc(debug_idt_ctr);
1556 load_current_idt();
228bdaa9 1557}
0f46efeb 1558NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1559
1560void debug_stack_reset(void)
1561{
629f4f9d 1562 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1563 return;
629f4f9d
SA
1564 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1565 load_current_idt();
228bdaa9 1566}
0f46efeb 1567NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1568
0f3fa48a 1569#else /* CONFIG_X86_64 */
d5494d4f 1570
bdf977b3
TH
1571DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1572EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1573DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1574EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1575
a7fcf28d
AL
1576/*
1577 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1578 * the top of the kernel stack. Use an extra percpu variable to track the
1579 * top of the kernel stack directly.
1580 */
1581DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1582 (unsigned long)&init_thread_union + THREAD_SIZE;
1583EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1584
050e9baa 1585#ifdef CONFIG_STACKPROTECTOR
53f82452 1586DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1587#endif
d5494d4f 1588
0f3fa48a 1589#endif /* CONFIG_X86_64 */
c5413fbe 1590
9766cdbc
JSR
1591/*
1592 * Clear all 6 debug registers:
1593 */
1594static void clear_all_debug_regs(void)
1595{
1596 int i;
1597
1598 for (i = 0; i < 8; i++) {
1599 /* Ignore db4, db5 */
1600 if ((i == 4) || (i == 5))
1601 continue;
1602
1603 set_debugreg(0, i);
1604 }
1605}
c5413fbe 1606
0bb9fef9
JW
1607#ifdef CONFIG_KGDB
1608/*
1609 * Restore debug regs if using kgdbwait and you have a kernel debugger
1610 * connection established.
1611 */
1612static void dbg_restore_debug_regs(void)
1613{
1614 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1615 arch_kgdb_ops.correct_hw_break();
1616}
1617#else /* ! CONFIG_KGDB */
1618#define dbg_restore_debug_regs()
1619#endif /* ! CONFIG_KGDB */
1620
ce4b1b16
IM
1621static void wait_for_master_cpu(int cpu)
1622{
1623#ifdef CONFIG_SMP
1624 /*
1625 * wait for ACK from master CPU before continuing
1626 * with AP initialization
1627 */
1628 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1629 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1630 cpu_relax();
1631#endif
1632}
1633
b2e2ba57
CB
1634#ifdef CONFIG_X86_64
1635static void setup_getcpu(int cpu)
1636{
22245bdf 1637 unsigned long cpudata = vdso_encode_cpunode(cpu, early_cpu_to_node(cpu));
b2e2ba57
CB
1638 struct desc_struct d = { };
1639
1640 if (static_cpu_has(X86_FEATURE_RDTSCP))
1641 write_rdtscp_aux(cpudata);
1642
1643 /* Store CPU and node number in limit. */
1644 d.limit0 = cpudata;
1645 d.limit1 = cpudata >> 16;
1646
1647 d.type = 5; /* RO data, expand down, accessed */
1648 d.dpl = 3; /* Visible to user code */
1649 d.s = 1; /* Not a system segment */
1650 d.p = 1; /* Present */
1651 d.d = 1; /* 32-bit */
1652
22245bdf 1653 write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_CPUNODE, &d, DESCTYPE_S);
b2e2ba57
CB
1654}
1655#endif
1656
d2cbcc49
RR
1657/*
1658 * cpu_init() initializes state that is per-CPU. Some data is already
1659 * initialized (naturally) in the bootstrap process, such as the GDT
1660 * and IDT. We reload them nevertheless, this function acts as a
1661 * 'CPU state barrier', nothing should get across.
1662 */
1ba76586 1663#ifdef CONFIG_X86_64
0f3fa48a 1664
148f9bb8 1665void cpu_init(void)
1ba76586 1666{
f6ef7322 1667 int cpu = raw_smp_processor_id();
1ba76586 1668 struct task_struct *me;
0f3fa48a 1669 struct tss_struct *t;
1ba76586
YL
1670 int i;
1671
ce4b1b16
IM
1672 wait_for_master_cpu(cpu);
1673
1e02ce4c
AL
1674 /*
1675 * Initialize the CR4 shadow before doing anything that could
1676 * try to read it.
1677 */
1678 cr4_init_shadow();
1679
777284b6
BP
1680 if (cpu)
1681 load_ucode_ap();
e6ebf5de 1682
c482feef 1683 t = &per_cpu(cpu_tss_rw, cpu);
0f3fa48a 1684
e7a22c1e 1685#ifdef CONFIG_NUMA
27fd185f 1686 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1687 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1688 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1689#endif
b2e2ba57 1690 setup_getcpu(cpu);
1ba76586
YL
1691
1692 me = current;
1693
2eaad1fd 1694 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1695
375074cc 1696 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1697
1698 /*
1699 * Initialize the per-CPU GDT with the boot GDT,
1700 * and set up the GDT descriptor:
1701 */
1702
552be871 1703 switch_to_new_gdt(cpu);
2697fbd5
BG
1704 loadsegment(fs, 0);
1705
cf910e83 1706 load_current_idt();
1ba76586
YL
1707
1708 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1709 syscall_init();
1710
1711 wrmsrl(MSR_FS_BASE, 0);
1712 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1713 barrier();
1714
4763ed4d 1715 x86_configure_nx();
659006bf 1716 x2apic_setup();
1ba76586
YL
1717
1718 /*
1719 * set up and load the per-CPU TSS
1720 */
f6ef7322 1721 if (!t->x86_tss.ist[0]) {
32074269
TG
1722 t->x86_tss.ist[IST_INDEX_DF] = __this_cpu_ist_top_va(DF);
1723 t->x86_tss.ist[IST_INDEX_NMI] = __this_cpu_ist_top_va(NMI);
1724 t->x86_tss.ist[IST_INDEX_DB] = __this_cpu_ist_top_va(DB);
1725 t->x86_tss.ist[IST_INDEX_MCE] = __this_cpu_ist_top_va(MCE);
1ba76586
YL
1726 }
1727
7fb983b4 1728 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
0f3fa48a 1729
1ba76586
YL
1730 /*
1731 * <= is required because the CPU will access up to
1732 * 8 bits beyond the end of the IO permission bitmap.
1733 */
1734 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1735 t->io_bitmap[i] = ~0UL;
1736
f1f10076 1737 mmgrab(&init_mm);
1ba76586 1738 me->active_mm = &init_mm;
8c5dfd25 1739 BUG_ON(me->mm);
72c0098d 1740 initialize_tlbstate_and_flush();
1ba76586
YL
1741 enter_lazy_tlb(&init_mm, me);
1742
20bb8344 1743 /*
7f2590a1
AL
1744 * Initialize the TSS. sp0 points to the entry trampoline stack
1745 * regardless of what task is running.
20bb8344 1746 */
72f5e08d 1747 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1ba76586 1748 load_TR_desc();
4fe2d8b1 1749 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
20bb8344 1750
37868fe1 1751 load_mm_ldt(&init_mm);
1ba76586 1752
0bb9fef9
JW
1753 clear_all_debug_regs();
1754 dbg_restore_debug_regs();
1ba76586 1755
21c4cd10 1756 fpu__init_cpu();
1ba76586 1757
1ba76586
YL
1758 if (is_uv_system())
1759 uv_cpu_init();
69218e47 1760
69218e47 1761 load_fixmap_gdt(cpu);
1ba76586
YL
1762}
1763
1764#else
1765
148f9bb8 1766void cpu_init(void)
9ee79a3d 1767{
d2cbcc49
RR
1768 int cpu = smp_processor_id();
1769 struct task_struct *curr = current;
c482feef 1770 struct tss_struct *t = &per_cpu(cpu_tss_rw, cpu);
62111195 1771
ce4b1b16 1772 wait_for_master_cpu(cpu);
e6ebf5de 1773
5b2bdbc8
SR
1774 /*
1775 * Initialize the CR4 shadow before doing anything that could
1776 * try to read it.
1777 */
1778 cr4_init_shadow();
1779
ce4b1b16 1780 show_ucode_info_early();
62111195 1781
1b74dde7 1782 pr_info("Initializing CPU#%d\n", cpu);
62111195 1783
362f924b 1784 if (cpu_feature_enabled(X86_FEATURE_VME) ||
59e21e3d 1785 boot_cpu_has(X86_FEATURE_TSC) ||
362f924b 1786 boot_cpu_has(X86_FEATURE_DE))
375074cc 1787 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1788
cf910e83 1789 load_current_idt();
552be871 1790 switch_to_new_gdt(cpu);
1da177e4 1791
1da177e4
LT
1792 /*
1793 * Set up and load the per-CPU TSS and LDT
1794 */
f1f10076 1795 mmgrab(&init_mm);
62111195 1796 curr->active_mm = &init_mm;
8c5dfd25 1797 BUG_ON(curr->mm);
72c0098d 1798 initialize_tlbstate_and_flush();
62111195 1799 enter_lazy_tlb(&init_mm, curr);
1da177e4 1800
20bb8344 1801 /*
45d7b255
JR
1802 * Initialize the TSS. sp0 points to the entry trampoline stack
1803 * regardless of what task is running.
20bb8344 1804 */
72f5e08d 1805 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1da177e4 1806 load_TR_desc();
45d7b255 1807 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
20bb8344 1808
37868fe1 1809 load_mm_ldt(&init_mm);
1da177e4 1810
7fb983b4 1811 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
f9a196b8 1812
22c4e308 1813#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1814 /* Set up doublefault TSS pointer in the GDT */
1815 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1816#endif
1da177e4 1817
9766cdbc 1818 clear_all_debug_regs();
0bb9fef9 1819 dbg_restore_debug_regs();
1da177e4 1820
21c4cd10 1821 fpu__init_cpu();
69218e47 1822
69218e47 1823 load_fixmap_gdt(cpu);
1da177e4 1824}
1ba76586 1825#endif
5700f743 1826
b51ef52d
LA
1827static void bsp_resume(void)
1828{
1829 if (this_cpu->c_bsp_resume)
1830 this_cpu->c_bsp_resume(&boot_cpu_data);
1831}
1832
1833static struct syscore_ops cpu_syscore_ops = {
1834 .resume = bsp_resume,
1835};
1836
1837static int __init init_cpu_syscore(void)
1838{
1839 register_syscore_ops(&cpu_syscore_ops);
1840 return 0;
1841}
1842core_initcall(init_cpu_syscore);
1008c52c
BP
1843
1844/*
1845 * The microcode loader calls this upon late microcode load to recheck features,
1846 * only when microcode has been updated. Caller holds microcode_mutex and CPU
1847 * hotplug lock.
1848 */
1849void microcode_check(void)
1850{
42ca8082
BP
1851 struct cpuinfo_x86 info;
1852
1008c52c 1853 perf_check_microcode();
42ca8082
BP
1854
1855 /* Reload CPUID max function as it might've changed. */
1856 info.cpuid_level = cpuid_eax(0);
1857
1858 /*
1859 * Copy all capability leafs to pick up the synthetic ones so that
1860 * memcmp() below doesn't fail on that. The ones coming from CPUID will
1861 * get overwritten in get_cpu_cap().
1862 */
1863 memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));
1864
1865 get_cpu_cap(&info);
1866
1867 if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
1868 return;
1869
1870 pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
1871 pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
1008c52c 1872}