]> git.ipfire.org Git - thirdparty/linux.git/blame - arch/x86/oprofile/nmi_int.c
x86: mm: ptdump: calculate effective permissions correctly
[thirdparty/linux.git] / arch / x86 / oprofile / nmi_int.c
CommitLineData
1da177e4
LT
1/**
2 * @file nmi_int.c
3 *
4d4036e0 4 * @remark Copyright 2002-2009 OProfile authors
1da177e4
LT
5 * @remark Read the file COPYING
6 *
7 * @author John Levon <levon@movementarian.org>
adf5ec0b 8 * @author Robert Richter <robert.richter@amd.com>
4d4036e0
JY
9 * @author Barry Kasindorf <barry.kasindorf@amd.com>
10 * @author Jason Yeh <jason.yeh@amd.com>
11 * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
1da177e4
LT
12 */
13
14#include <linux/init.h>
15#include <linux/notifier.h>
16#include <linux/smp.h>
17#include <linux/oprofile.h>
f3c6ea1b 18#include <linux/syscore_ops.h>
1da177e4 19#include <linux/slab.h>
1cfcea1b 20#include <linux/moduleparam.h>
1eeb66a1 21#include <linux/kdebug.h>
80a8c9ff 22#include <linux/cpu.h>
1da177e4
LT
23#include <asm/nmi.h>
24#include <asm/msr.h>
25#include <asm/apic.h>
b75f53db 26
1da177e4
LT
27#include "op_counter.h"
28#include "op_x86_model.h"
2fbe7b25 29
259a83a8 30static struct op_x86_model_spec *model;
d18d00f5
MT
31static DEFINE_PER_CPU(struct op_msrs, cpu_msrs);
32static DEFINE_PER_CPU(unsigned long, saved_lvtpc);
2fbe7b25 33
6ae56b55
RR
34/* must be protected with get_online_cpus()/put_online_cpus(): */
35static int nmi_enabled;
36static int ctr_running;
1da177e4 37
4d4036e0
JY
38struct op_counter_config counter_config[OP_MAX_COUNTER];
39
3370d358
RR
40/* common functions */
41
42u64 op_x86_get_ctrl(struct op_x86_model_spec const *model,
43 struct op_counter_config *counter_config)
44{
45 u64 val = 0;
46 u16 event = (u16)counter_config->event;
47
48 val |= ARCH_PERFMON_EVENTSEL_INT;
49 val |= counter_config->user ? ARCH_PERFMON_EVENTSEL_USR : 0;
50 val |= counter_config->kernel ? ARCH_PERFMON_EVENTSEL_OS : 0;
51 val |= (counter_config->unit_mask & 0xFF) << 8;
914a76ca
AK
52 counter_config->extra &= (ARCH_PERFMON_EVENTSEL_INV |
53 ARCH_PERFMON_EVENTSEL_EDGE |
54 ARCH_PERFMON_EVENTSEL_CMASK);
55 val |= counter_config->extra;
3370d358
RR
56 event &= model->event_mask ? model->event_mask : 0xFF;
57 val |= event & 0xFF;
44009105 58 val |= (u64)(event & 0x0F00) << 24;
3370d358
RR
59
60 return val;
61}
62
63
9c48f1c6
DZ
64static int profile_exceptions_notify(unsigned int val, struct pt_regs *regs)
65{
66 if (ctr_running)
89cbc767 67 model->check_ctrs(regs, this_cpu_ptr(&cpu_msrs));
9c48f1c6
DZ
68 else if (!nmi_enabled)
69 return NMI_DONE;
70 else
89cbc767 71 model->stop(this_cpu_ptr(&cpu_msrs));
9c48f1c6 72 return NMI_HANDLED;
1da177e4 73}
2fbe7b25 74
b75f53db 75static void nmi_cpu_save_registers(struct op_msrs *msrs)
1da177e4 76{
b75f53db
CM
77 struct op_msr *counters = msrs->counters;
78 struct op_msr *controls = msrs->controls;
1da177e4
LT
79 unsigned int i;
80
1a245c45 81 for (i = 0; i < model->num_counters; ++i) {
95e74e62
RR
82 if (counters[i].addr)
83 rdmsrl(counters[i].addr, counters[i].saved);
1da177e4 84 }
b75f53db 85
1a245c45 86 for (i = 0; i < model->num_controls; ++i) {
95e74e62
RR
87 if (controls[i].addr)
88 rdmsrl(controls[i].addr, controls[i].saved);
1da177e4
LT
89 }
90}
91
b28d1b92
RR
92static void nmi_cpu_start(void *dummy)
93{
89cbc767 94 struct op_msrs const *msrs = this_cpu_ptr(&cpu_msrs);
2623a1d5
RR
95 if (!msrs->controls)
96 WARN_ON_ONCE(1);
97 else
98 model->start(msrs);
b28d1b92
RR
99}
100
101static int nmi_start(void)
102{
6ae56b55 103 get_online_cpus();
6ae56b55 104 ctr_running = 1;
8fe7e94e
RR
105 /* make ctr_running visible to the nmi handler: */
106 smp_mb();
107 on_each_cpu(nmi_cpu_start, NULL, 1);
6ae56b55 108 put_online_cpus();
b28d1b92
RR
109 return 0;
110}
111
112static void nmi_cpu_stop(void *dummy)
113{
89cbc767 114 struct op_msrs const *msrs = this_cpu_ptr(&cpu_msrs);
2623a1d5
RR
115 if (!msrs->controls)
116 WARN_ON_ONCE(1);
117 else
118 model->stop(msrs);
b28d1b92
RR
119}
120
121static void nmi_stop(void)
122{
6ae56b55 123 get_online_cpus();
b28d1b92 124 on_each_cpu(nmi_cpu_stop, NULL, 1);
6ae56b55
RR
125 ctr_running = 0;
126 put_online_cpus();
b28d1b92
RR
127}
128
d8471ad3
RR
129#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
130
131static DEFINE_PER_CPU(int, switch_index);
132
39e97f40
RR
133static inline int has_mux(void)
134{
135 return !!model->switch_ctrl;
136}
137
d8471ad3
RR
138inline int op_x86_phys_to_virt(int phys)
139{
0a3aee0d 140 return __this_cpu_read(switch_index) + phys;
d8471ad3
RR
141}
142
61d149d5
RR
143inline int op_x86_virt_to_phys(int virt)
144{
145 return virt % model->num_counters;
146}
147
6ab82f95
RR
148static void nmi_shutdown_mux(void)
149{
150 int i;
39e97f40
RR
151
152 if (!has_mux())
153 return;
154
6ab82f95
RR
155 for_each_possible_cpu(i) {
156 kfree(per_cpu(cpu_msrs, i).multiplex);
157 per_cpu(cpu_msrs, i).multiplex = NULL;
158 per_cpu(switch_index, i) = 0;
159 }
160}
161
162static int nmi_setup_mux(void)
163{
164 size_t multiplex_size =
165 sizeof(struct op_msr) * model->num_virt_counters;
166 int i;
39e97f40
RR
167
168 if (!has_mux())
169 return 1;
170
6ab82f95
RR
171 for_each_possible_cpu(i) {
172 per_cpu(cpu_msrs, i).multiplex =
c17c8fbf 173 kzalloc(multiplex_size, GFP_KERNEL);
6ab82f95
RR
174 if (!per_cpu(cpu_msrs, i).multiplex)
175 return 0;
176 }
39e97f40 177
6ab82f95
RR
178 return 1;
179}
180
48fb4b46
RR
181static void nmi_cpu_setup_mux(int cpu, struct op_msrs const * const msrs)
182{
183 int i;
184 struct op_msr *multiplex = msrs->multiplex;
185
39e97f40
RR
186 if (!has_mux())
187 return;
188
48fb4b46
RR
189 for (i = 0; i < model->num_virt_counters; ++i) {
190 if (counter_config[i].enabled) {
191 multiplex[i].saved = -(u64)counter_config[i].count;
192 } else {
48fb4b46
RR
193 multiplex[i].saved = 0;
194 }
195 }
196
197 per_cpu(switch_index, cpu) = 0;
198}
199
d0f585dd
RR
200static void nmi_cpu_save_mpx_registers(struct op_msrs *msrs)
201{
68dc819c 202 struct op_msr *counters = msrs->counters;
d0f585dd
RR
203 struct op_msr *multiplex = msrs->multiplex;
204 int i;
205
206 for (i = 0; i < model->num_counters; ++i) {
207 int virt = op_x86_phys_to_virt(i);
68dc819c
RR
208 if (counters[i].addr)
209 rdmsrl(counters[i].addr, multiplex[virt].saved);
d0f585dd
RR
210 }
211}
212
213static void nmi_cpu_restore_mpx_registers(struct op_msrs *msrs)
214{
68dc819c 215 struct op_msr *counters = msrs->counters;
d0f585dd
RR
216 struct op_msr *multiplex = msrs->multiplex;
217 int i;
218
219 for (i = 0; i < model->num_counters; ++i) {
220 int virt = op_x86_phys_to_virt(i);
68dc819c
RR
221 if (counters[i].addr)
222 wrmsrl(counters[i].addr, multiplex[virt].saved);
d0f585dd
RR
223 }
224}
225
b28d1b92
RR
226static void nmi_cpu_switch(void *dummy)
227{
228 int cpu = smp_processor_id();
229 int si = per_cpu(switch_index, cpu);
230 struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu);
231
232 nmi_cpu_stop(NULL);
233 nmi_cpu_save_mpx_registers(msrs);
234
235 /* move to next set */
236 si += model->num_counters;
d8cc108f 237 if ((si >= model->num_virt_counters) || (counter_config[si].count == 0))
b28d1b92
RR
238 per_cpu(switch_index, cpu) = 0;
239 else
240 per_cpu(switch_index, cpu) = si;
241
242 model->switch_ctrl(model, msrs);
243 nmi_cpu_restore_mpx_registers(msrs);
244
245 nmi_cpu_start(NULL);
246}
247
248
249/*
250 * Quick check to see if multiplexing is necessary.
251 * The check should be sufficient since counters are used
252 * in ordre.
253 */
254static int nmi_multiplex_on(void)
255{
256 return counter_config[model->num_counters].count ? 0 : -EINVAL;
257}
258
259static int nmi_switch_event(void)
260{
39e97f40 261 if (!has_mux())
b28d1b92
RR
262 return -ENOSYS; /* not implemented */
263 if (nmi_multiplex_on() < 0)
264 return -EINVAL; /* not necessary */
265
6ae56b55
RR
266 get_online_cpus();
267 if (ctr_running)
268 on_each_cpu(nmi_cpu_switch, NULL, 1);
269 put_online_cpus();
b28d1b92 270
b28d1b92
RR
271 return 0;
272}
273
52805144
RR
274static inline void mux_init(struct oprofile_operations *ops)
275{
276 if (has_mux())
277 ops->switch_events = nmi_switch_event;
278}
279
4d015f79
RR
280static void mux_clone(int cpu)
281{
282 if (!has_mux())
283 return;
284
285 memcpy(per_cpu(cpu_msrs, cpu).multiplex,
286 per_cpu(cpu_msrs, 0).multiplex,
287 sizeof(struct op_msr) * model->num_virt_counters);
288}
289
d8471ad3
RR
290#else
291
292inline int op_x86_phys_to_virt(int phys) { return phys; }
61d149d5 293inline int op_x86_virt_to_phys(int virt) { return virt; }
6ab82f95
RR
294static inline void nmi_shutdown_mux(void) { }
295static inline int nmi_setup_mux(void) { return 1; }
48fb4b46
RR
296static inline void
297nmi_cpu_setup_mux(int cpu, struct op_msrs const * const msrs) { }
52805144 298static inline void mux_init(struct oprofile_operations *ops) { }
4d015f79 299static void mux_clone(int cpu) { }
d8471ad3
RR
300
301#endif
302
1da177e4
LT
303static void free_msrs(void)
304{
305 int i;
c8912599 306 for_each_possible_cpu(i) {
d18d00f5
MT
307 kfree(per_cpu(cpu_msrs, i).counters);
308 per_cpu(cpu_msrs, i).counters = NULL;
309 kfree(per_cpu(cpu_msrs, i).controls);
310 per_cpu(cpu_msrs, i).controls = NULL;
1da177e4 311 }
8f5a2dd8 312 nmi_shutdown_mux();
1da177e4
LT
313}
314
1da177e4
LT
315static int allocate_msrs(void)
316{
1da177e4
LT
317 size_t controls_size = sizeof(struct op_msr) * model->num_controls;
318 size_t counters_size = sizeof(struct op_msr) * model->num_counters;
319
4c168eaf 320 int i;
0939c17c 321 for_each_possible_cpu(i) {
c17c8fbf 322 per_cpu(cpu_msrs, i).counters = kzalloc(counters_size,
6ab82f95
RR
323 GFP_KERNEL);
324 if (!per_cpu(cpu_msrs, i).counters)
8f5a2dd8 325 goto fail;
c17c8fbf 326 per_cpu(cpu_msrs, i).controls = kzalloc(controls_size,
6ab82f95
RR
327 GFP_KERNEL);
328 if (!per_cpu(cpu_msrs, i).controls)
8f5a2dd8 329 goto fail;
1da177e4
LT
330 }
331
8f5a2dd8
RR
332 if (!nmi_setup_mux())
333 goto fail;
334
6ab82f95 335 return 1;
8f5a2dd8
RR
336
337fail:
338 free_msrs();
339 return 0;
1da177e4
LT
340}
341
89666c50 342static void nmi_cpu_setup(void)
1da177e4
LT
343{
344 int cpu = smp_processor_id();
d18d00f5 345 struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu);
89666c50 346
44ab9a6b 347 nmi_cpu_save_registers(msrs);
2d21a29f 348 raw_spin_lock(&oprofilefs_lock);
ef8828dd 349 model->setup_ctrs(model, msrs);
6bfccd09 350 nmi_cpu_setup_mux(cpu, msrs);
2d21a29f 351 raw_spin_unlock(&oprofilefs_lock);
d18d00f5 352 per_cpu(saved_lvtpc, cpu) = apic_read(APIC_LVTPC);
1da177e4
LT
353 apic_write(APIC_LVTPC, APIC_DM_NMI);
354}
355
44ab9a6b 356static void nmi_cpu_restore_registers(struct op_msrs *msrs)
1da177e4 357{
b75f53db
CM
358 struct op_msr *counters = msrs->counters;
359 struct op_msr *controls = msrs->controls;
1da177e4
LT
360 unsigned int i;
361
1a245c45 362 for (i = 0; i < model->num_controls; ++i) {
95e74e62
RR
363 if (controls[i].addr)
364 wrmsrl(controls[i].addr, controls[i].saved);
1da177e4 365 }
b75f53db 366
1a245c45 367 for (i = 0; i < model->num_counters; ++i) {
95e74e62
RR
368 if (counters[i].addr)
369 wrmsrl(counters[i].addr, counters[i].saved);
1da177e4
LT
370 }
371}
1da177e4 372
89666c50 373static void nmi_cpu_shutdown(void)
1da177e4
LT
374{
375 unsigned int v;
376 int cpu = smp_processor_id();
82a22528 377 struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu);
b75f53db 378
1da177e4
LT
379 /* restoring APIC_LVTPC can trigger an apic error because the delivery
380 * mode and vector nr combination can be illegal. That's by design: on
381 * power on apic lvt contain a zero vector nr which are legal only for
382 * NMI delivery mode. So inhibit apic err before restoring lvtpc
383 */
384 v = apic_read(APIC_LVTERR);
385 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
d18d00f5 386 apic_write(APIC_LVTPC, per_cpu(saved_lvtpc, cpu));
1da177e4 387 apic_write(APIC_LVTERR, v);
44ab9a6b 388 nmi_cpu_restore_registers(msrs);
1da177e4
LT
389}
390
89666c50 391static int nmi_cpu_online(unsigned int cpu)
6ae56b55 392{
08ed487c 393 local_irq_disable();
6ae56b55 394 if (nmi_enabled)
89666c50 395 nmi_cpu_setup();
6ae56b55 396 if (ctr_running)
08ed487c
AMG
397 nmi_cpu_start(NULL);
398 local_irq_enable();
89666c50 399 return 0;
6ae56b55
RR
400}
401
89666c50 402static int nmi_cpu_down_prep(unsigned int cpu)
6ae56b55 403{
08ed487c 404 local_irq_disable();
6ae56b55 405 if (ctr_running)
08ed487c 406 nmi_cpu_stop(NULL);
6ae56b55 407 if (nmi_enabled)
89666c50 408 nmi_cpu_shutdown();
08ed487c 409 local_irq_enable();
89666c50 410 return 0;
6ae56b55
RR
411}
412
ef7bca14 413static int nmi_create_files(struct dentry *root)
1da177e4
LT
414{
415 unsigned int i;
416
4d4036e0 417 for (i = 0; i < model->num_virt_counters; ++i) {
b75f53db 418 struct dentry *dir;
0c6856f7 419 char buf[4];
b75f53db
CM
420
421 /* quick little hack to _not_ expose a counter if it is not
cb9c448c
DZ
422 * available for use. This should protect userspace app.
423 * NOTE: assumes 1:1 mapping here (that counters are organized
424 * sequentially in their struct assignment).
425 */
11be1a7b 426 if (!avail_to_resrv_perfctr_nmi_bit(op_x86_virt_to_phys(i)))
cb9c448c
DZ
427 continue;
428
0c6856f7 429 snprintf(buf, sizeof(buf), "%d", i);
ecde2823 430 dir = oprofilefs_mkdir(root, buf);
6af4ea0b
AV
431 oprofilefs_create_ulong(dir, "enabled", &counter_config[i].enabled);
432 oprofilefs_create_ulong(dir, "event", &counter_config[i].event);
433 oprofilefs_create_ulong(dir, "count", &counter_config[i].count);
434 oprofilefs_create_ulong(dir, "unit_mask", &counter_config[i].unit_mask);
435 oprofilefs_create_ulong(dir, "kernel", &counter_config[i].kernel);
436 oprofilefs_create_ulong(dir, "user", &counter_config[i].user);
437 oprofilefs_create_ulong(dir, "extra", &counter_config[i].extra);
1da177e4
LT
438 }
439
440 return 0;
441}
b75f53db 442
89666c50 443static enum cpuhp_state cpuhp_nmi_online;
69046d43 444
d30d64c6
RR
445static int nmi_setup(void)
446{
447 int err = 0;
448 int cpu;
449
450 if (!allocate_msrs())
451 return -ENOMEM;
452
453 /* We need to serialize save and setup for HT because the subset
454 * of msrs are distinct for save and setup operations
455 */
456
457 /* Assume saved/restored counters are the same on all CPUs */
458 err = model->fill_in_addresses(&per_cpu(cpu_msrs, 0));
459 if (err)
460 goto fail;
461
462 for_each_possible_cpu(cpu) {
85c615eb 463 if (!IS_ENABLED(CONFIG_SMP) || !cpu)
d30d64c6
RR
464 continue;
465
466 memcpy(per_cpu(cpu_msrs, cpu).counters,
467 per_cpu(cpu_msrs, 0).counters,
468 sizeof(struct op_msr) * model->num_counters);
469
470 memcpy(per_cpu(cpu_msrs, cpu).controls,
471 per_cpu(cpu_msrs, 0).controls,
472 sizeof(struct op_msr) * model->num_controls);
473
474 mux_clone(cpu);
475 }
476
477 nmi_enabled = 0;
478 ctr_running = 0;
8fe7e94e
RR
479 /* make variables visible to the nmi handler: */
480 smp_mb();
9c48f1c6
DZ
481 err = register_nmi_handler(NMI_LOCAL, profile_exceptions_notify,
482 0, "oprofile");
d30d64c6
RR
483 if (err)
484 goto fail;
485
d30d64c6 486 nmi_enabled = 1;
8fe7e94e
RR
487 /* make nmi_enabled visible to the nmi handler: */
488 smp_mb();
89666c50
SAS
489 err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/oprofile:online",
490 nmi_cpu_online, nmi_cpu_down_prep);
491 if (err < 0)
492 goto fail_nmi;
493 cpuhp_nmi_online = err;
d30d64c6 494 return 0;
89666c50
SAS
495fail_nmi:
496 unregister_nmi_handler(NMI_LOCAL, "oprofile");
d30d64c6
RR
497fail:
498 free_msrs();
499 return err;
500}
501
502static void nmi_shutdown(void)
503{
504 struct op_msrs *msrs;
505
89666c50 506 cpuhp_remove_state(cpuhp_nmi_online);
d30d64c6
RR
507 nmi_enabled = 0;
508 ctr_running = 0;
76902e3d 509
8fe7e94e
RR
510 /* make variables visible to the nmi handler: */
511 smp_mb();
9c48f1c6 512 unregister_nmi_handler(NMI_LOCAL, "oprofile");
d30d64c6
RR
513 msrs = &get_cpu_var(cpu_msrs);
514 model->shutdown(msrs);
515 free_msrs();
516 put_cpu_var(cpu_msrs);
517}
518
69046d43
RR
519#ifdef CONFIG_PM
520
f3c6ea1b 521static int nmi_suspend(void)
69046d43
RR
522{
523 /* Only one CPU left, just stop that one */
524 if (nmi_enabled == 1)
525 nmi_cpu_stop(NULL);
526 return 0;
527}
528
f3c6ea1b 529static void nmi_resume(void)
69046d43
RR
530{
531 if (nmi_enabled == 1)
532 nmi_cpu_start(NULL);
69046d43
RR
533}
534
f3c6ea1b 535static struct syscore_ops oprofile_syscore_ops = {
69046d43
RR
536 .resume = nmi_resume,
537 .suspend = nmi_suspend,
538};
539
f3c6ea1b 540static void __init init_suspend_resume(void)
69046d43 541{
f3c6ea1b 542 register_syscore_ops(&oprofile_syscore_ops);
69046d43
RR
543}
544
f3c6ea1b 545static void exit_suspend_resume(void)
69046d43 546{
f3c6ea1b 547 unregister_syscore_ops(&oprofile_syscore_ops);
69046d43
RR
548}
549
550#else
269f45c2 551
f3c6ea1b
RW
552static inline void init_suspend_resume(void) { }
553static inline void exit_suspend_resume(void) { }
269f45c2 554
69046d43
RR
555#endif /* CONFIG_PM */
556
b75f53db 557static int __init p4_init(char **cpu_type)
1da177e4
LT
558{
559 __u8 cpu_model = boot_cpu_data.x86_model;
560
1f3d7b60 561 if (cpu_model > 6 || cpu_model == 5)
1da177e4
LT
562 return 0;
563
564#ifndef CONFIG_SMP
565 *cpu_type = "i386/p4";
566 model = &op_p4_spec;
567 return 1;
568#else
569 switch (smp_num_siblings) {
b75f53db
CM
570 case 1:
571 *cpu_type = "i386/p4";
572 model = &op_p4_spec;
573 return 1;
574
575 case 2:
576 *cpu_type = "i386/p4-ht";
577 model = &op_p4_ht2_spec;
578 return 1;
1da177e4
LT
579 }
580#endif
581
582 printk(KERN_INFO "oprofile: P4 HyperThreading detected with > 2 threads\n");
583 printk(KERN_INFO "oprofile: Reverting to timer mode.\n");
584 return 0;
585}
586
159a80b2
RR
587enum __force_cpu_type {
588 reserved = 0, /* do not force */
589 timer,
590 arch_perfmon,
591};
592
593static int force_cpu_type;
594
e4dca7b7 595static int set_cpu_type(const char *str, const struct kernel_param *kp)
7e4e0bd5 596{
159a80b2
RR
597 if (!strcmp(str, "timer")) {
598 force_cpu_type = timer;
599 printk(KERN_INFO "oprofile: forcing NMI timer mode\n");
600 } else if (!strcmp(str, "arch_perfmon")) {
601 force_cpu_type = arch_perfmon;
7e4e0bd5 602 printk(KERN_INFO "oprofile: forcing architectural perfmon\n");
159a80b2
RR
603 } else {
604 force_cpu_type = 0;
7e4e0bd5
RR
605 }
606
607 return 0;
608}
159a80b2 609module_param_call(cpu_type, set_cpu_type, NULL, NULL, 0);
1dcdb5a9 610
b75f53db 611static int __init ppro_init(char **cpu_type)
1da177e4
LT
612{
613 __u8 cpu_model = boot_cpu_data.x86_model;
259a83a8 614 struct op_x86_model_spec *spec = &op_ppro_spec; /* default */
1da177e4 615
7b5e74e6 616 if (force_cpu_type == arch_perfmon && boot_cpu_has(X86_FEATURE_ARCH_PERFMON))
1dcdb5a9
AK
617 return 0;
618
45c34e05
JV
619 /*
620 * Documentation on identifying Intel processors by CPU family
621 * and model can be found in the Intel Software Developer's
622 * Manuals (SDM):
623 *
624 * http://www.intel.com/products/processor/manuals/
625 *
626 * As of May 2010 the documentation for this was in the:
627 * "Intel 64 and IA-32 Architectures Software Developer's
628 * Manual Volume 3B: System Programming Guide", "Table B-1
629 * CPUID Signature Values of DisplayFamily_DisplayModel".
630 */
4b9f12a3
LT
631 switch (cpu_model) {
632 case 0 ... 2:
633 *cpu_type = "i386/ppro";
634 break;
635 case 3 ... 5:
636 *cpu_type = "i386/pii";
637 break;
638 case 6 ... 8:
3d337c65 639 case 10 ... 11:
4b9f12a3
LT
640 *cpu_type = "i386/piii";
641 break;
642 case 9:
3d337c65 643 case 13:
4b9f12a3
LT
644 *cpu_type = "i386/p6_mobile";
645 break;
4b9f12a3 646 case 14:
64471ebe 647 *cpu_type = "i386/core";
4b9f12a3 648 break;
c33f543d
PS
649 case 0x0f:
650 case 0x16:
651 case 0x17:
bb7ab785 652 case 0x1d:
4b9f12a3
LT
653 *cpu_type = "i386/core_2";
654 break;
45c34e05 655 case 0x1a:
a7c55cbe 656 case 0x1e:
e83e452b 657 case 0x2e:
802070f5 658 spec = &op_arch_perfmon_spec;
6adf406f
AK
659 *cpu_type = "i386/core_i7";
660 break;
45c34e05 661 case 0x1c:
6adf406f
AK
662 *cpu_type = "i386/atom";
663 break;
4b9f12a3
LT
664 default:
665 /* Unknown */
1da177e4 666 return 0;
1da177e4
LT
667 }
668
802070f5 669 model = spec;
1da177e4
LT
670 return 1;
671}
672
96d0821c 673int __init op_nmi_init(struct oprofile_operations *ops)
1da177e4
LT
674{
675 __u8 vendor = boot_cpu_data.x86_vendor;
676 __u8 family = boot_cpu_data.x86;
b9917028 677 char *cpu_type = NULL;
adf5ec0b 678 int ret = 0;
1da177e4 679
93984fbd 680 if (!boot_cpu_has(X86_FEATURE_APIC))
1da177e4 681 return -ENODEV;
b75f53db 682
159a80b2
RR
683 if (force_cpu_type == timer)
684 return -ENODEV;
685
1da177e4 686 switch (vendor) {
b75f53db
CM
687 case X86_VENDOR_AMD:
688 /* Needs to be at least an Athlon (or hammer in 32bit mode) */
1da177e4 689
b75f53db 690 switch (family) {
b75f53db 691 case 6:
b75f53db
CM
692 cpu_type = "i386/athlon";
693 break;
694 case 0xf:
d20f24c6
RR
695 /*
696 * Actually it could be i386/hammer too, but
697 * give user space an consistent name.
698 */
b75f53db
CM
699 cpu_type = "x86-64/hammer";
700 break;
701 case 0x10:
b75f53db
CM
702 cpu_type = "x86-64/family10";
703 break;
12f2b261 704 case 0x11:
12f2b261
BK
705 cpu_type = "x86-64/family11h";
706 break;
3acbf084
RR
707 case 0x12:
708 cpu_type = "x86-64/family12h";
709 break;
e6341474
RR
710 case 0x14:
711 cpu_type = "x86-64/family14h";
712 break;
30570bce
RR
713 case 0x15:
714 cpu_type = "x86-64/family15h";
715 break;
d20f24c6
RR
716 default:
717 return -ENODEV;
b75f53db 718 }
d20f24c6 719 model = &op_amd_spec;
b75f53db
CM
720 break;
721
722 case X86_VENDOR_INTEL:
723 switch (family) {
724 /* Pentium IV */
725 case 0xf:
b9917028 726 p4_init(&cpu_type);
1da177e4 727 break;
b75f53db
CM
728
729 /* A P6-class processor */
730 case 6:
b9917028 731 ppro_init(&cpu_type);
1da177e4
LT
732 break;
733
734 default:
b9917028 735 break;
b75f53db 736 }
b9917028 737
e419294e
RR
738 if (cpu_type)
739 break;
740
7b5e74e6 741 if (!boot_cpu_has(X86_FEATURE_ARCH_PERFMON))
b9917028 742 return -ENODEV;
e419294e
RR
743
744 /* use arch perfmon as fallback */
745 cpu_type = "i386/arch_perfmon";
746 model = &op_arch_perfmon_spec;
b75f53db
CM
747 break;
748
749 default:
750 return -ENODEV;
1da177e4
LT
751 }
752
270d3e1a 753 /* default values, can be overwritten by model */
6e63ea4b
RR
754 ops->create_files = nmi_create_files;
755 ops->setup = nmi_setup;
756 ops->shutdown = nmi_shutdown;
757 ops->start = nmi_start;
758 ops->stop = nmi_stop;
759 ops->cpu_type = cpu_type;
270d3e1a 760
adf5ec0b
RR
761 if (model->init)
762 ret = model->init(ops);
763 if (ret)
764 return ret;
765
52471c67
RR
766 if (!model->num_virt_counters)
767 model->num_virt_counters = model->num_counters;
768
52805144
RR
769 mux_init(ops);
770
f3c6ea1b 771 init_suspend_resume();
10f0412f 772
1da177e4
LT
773 printk(KERN_INFO "oprofile: using NMI interrupt.\n");
774 return 0;
775}
776
96d0821c 777void op_nmi_exit(void)
1da177e4 778{
f3c6ea1b 779 exit_suspend_resume();
1da177e4 780}