]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - arch/x86/xen/enlighten.c
x86/xen: split off enlighten_hvm.c
[thirdparty/kernel/stable.git] / arch / x86 / xen / enlighten.c
CommitLineData
5ead97c8
JF
1/*
2 * Core of Xen paravirt_ops implementation.
3 *
4 * This file contains the xen_paravirt_ops structure itself, and the
5 * implementations for:
6 * - privileged instructions
7 * - interrupt flags
8 * - segment operations
9 * - booting and setup
10 *
11 * Jeremy Fitzhardinge <jeremy@xensource.com>, XenSource Inc, 2007
12 */
13
38e20b07 14#include <linux/cpu.h>
5ead97c8
JF
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/smp.h>
18#include <linux/preempt.h>
f120f13e 19#include <linux/hardirq.h>
5ead97c8
JF
20#include <linux/percpu.h>
21#include <linux/delay.h>
22#include <linux/start_kernel.h>
23#include <linux/sched.h>
6cac5a92 24#include <linux/kprobes.h>
5ead97c8 25#include <linux/bootmem.h>
7a2463dc 26#include <linux/export.h>
f4f97b3e
JF
27#include <linux/mm.h>
28#include <linux/page-flags.h>
29#include <linux/highmem.h>
b8c2d3df 30#include <linux/console.h>
5d990b62 31#include <linux/pci.h>
5a0e3ad6 32#include <linux/gfp.h>
236260b9 33#include <linux/memblock.h>
96f28bc6 34#include <linux/edd.h>
983bb6d2 35#include <linux/frame.h>
5ead97c8 36
0b34a166 37#include <linux/kexec.h>
0b34a166 38
1ccbf534 39#include <xen/xen.h>
0ec53ecf 40#include <xen/events.h>
5ead97c8 41#include <xen/interface/xen.h>
ecbf29cd 42#include <xen/interface/version.h>
5ead97c8
JF
43#include <xen/interface/physdev.h>
44#include <xen/interface/vcpu.h>
bee6ab53 45#include <xen/interface/memory.h>
f221b04f 46#include <xen/interface/nmi.h>
cef12ee5 47#include <xen/interface/xen-mca.h>
5ead97c8
JF
48#include <xen/features.h>
49#include <xen/page.h>
084a2a4e 50#include <xen/hvc-console.h>
211063dc 51#include <xen/acpi.h>
5ead97c8
JF
52
53#include <asm/paravirt.h>
7b6aa335 54#include <asm/apic.h>
5ead97c8 55#include <asm/page.h>
b5401a96 56#include <asm/xen/pci.h>
5ead97c8
JF
57#include <asm/xen/hypercall.h>
58#include <asm/xen/hypervisor.h>
88e957d6 59#include <asm/xen/cpuid.h>
5ead97c8
JF
60#include <asm/fixmap.h>
61#include <asm/processor.h>
707ebbc8 62#include <asm/proto.h>
1153968a 63#include <asm/msr-index.h>
6cac5a92 64#include <asm/traps.h>
5ead97c8
JF
65#include <asm/setup.h>
66#include <asm/desc.h>
817a824b 67#include <asm/pgalloc.h>
5ead97c8 68#include <asm/pgtable.h>
f87e4cac 69#include <asm/tlbflush.h>
fefa629a 70#include <asm/reboot.h>
577eebea 71#include <asm/stackprotector.h>
bee6ab53 72#include <asm/hypervisor.h>
f221b04f 73#include <asm/mach_traps.h>
73c154c6 74#include <asm/mwait.h>
76a8df7b 75#include <asm/pci_x86.h>
a314e3eb 76#include <asm/cpu.h>
687d77a5 77#include <asm/e820/api.h>
73c154c6
KRW
78
79#ifdef CONFIG_ACPI
80#include <linux/acpi.h>
81#include <asm/acpi.h>
82#include <acpi/pdc_intel.h>
83#include <acpi/processor.h>
84#include <xen/interface/platform.h>
85#endif
5ead97c8
JF
86
87#include "xen-ops.h"
3b827c1b 88#include "mmu.h"
f447d56d 89#include "smp.h"
5ead97c8 90#include "multicalls.h"
65d0cf0b 91#include "pmu.h"
5ead97c8
JF
92
93EXPORT_SYMBOL_GPL(hypercall_page);
94
a520996a
KRW
95/*
96 * Pointer to the xen_vcpu_info structure or
97 * &HYPERVISOR_shared_info->vcpu_info[cpu]. See xen_hvm_init_shared_info
98 * and xen_vcpu_setup for details. By default it points to share_info->vcpu_info
99 * but if the hypervisor supports VCPUOP_register_vcpu_info then it can point
100 * to xen_vcpu_info. The pointer is used in __xen_evtchn_do_upcall to
101 * acknowledge pending events.
102 * Also more subtly it is used by the patched version of irq enable/disable
103 * e.g. xen_irq_enable_direct and xen_iret in PV mode.
104 *
105 * The desire to be able to do those mask/unmask operations as a single
106 * instruction by using the per-cpu offset held in %gs is the real reason
107 * vcpu info is in a per-cpu pointer and the original reason for this
108 * hypercall.
109 *
110 */
5ead97c8 111DEFINE_PER_CPU(struct vcpu_info *, xen_vcpu);
a520996a
KRW
112
113/*
114 * Per CPU pages used if hypervisor supports VCPUOP_register_vcpu_info
115 * hypercall. This can be used both in PV and PVHVM mode. The structure
116 * overrides the default per_cpu(xen_vcpu, cpu) value.
117 */
5ead97c8 118DEFINE_PER_CPU(struct vcpu_info, xen_vcpu_info);
9f79991d 119
88e957d6 120/* Linux <-> Xen vCPU id mapping */
55467dea 121DEFINE_PER_CPU(uint32_t, xen_vcpu_id);
88e957d6
VK
122EXPORT_PER_CPU_SYMBOL(xen_vcpu_id);
123
6e833587
JF
124enum xen_domain_type xen_domain_type = XEN_NATIVE;
125EXPORT_SYMBOL_GPL(xen_domain_type);
126
7e77506a
IC
127unsigned long *machine_to_phys_mapping = (void *)MACH2PHYS_VIRT_START;
128EXPORT_SYMBOL(machine_to_phys_mapping);
ccbcdf7c
JB
129unsigned long machine_to_phys_nr;
130EXPORT_SYMBOL(machine_to_phys_nr);
7e77506a 131
5ead97c8
JF
132struct start_info *xen_start_info;
133EXPORT_SYMBOL_GPL(xen_start_info);
134
a0d695c8 135struct shared_info xen_dummy_shared_info;
60223a32 136
38341432
JF
137void *xen_initial_gdt;
138
bee6ab53
SY
139RESERVE_BRK(shared_info_page_brk, PAGE_SIZE);
140
0991d22d 141static int xen_cpu_up_prepare_pv(unsigned int cpu);
4d737042 142static int xen_cpu_up_online(unsigned int cpu);
0991d22d 143static int xen_cpu_dead_pv(unsigned int cpu);
bee6ab53 144
60223a32
JF
145/*
146 * Point at some empty memory to start with. We map the real shared_info
147 * page as soon as fixmap is up and running.
148 */
4648da7c 149struct shared_info *HYPERVISOR_shared_info = &xen_dummy_shared_info;
60223a32
JF
150
151/*
152 * Flag to determine whether vcpu info placement is available on all
153 * VCPUs. We assume it is to start with, and then set it to zero on
154 * the first failure. This is because it can succeed on some VCPUs
155 * and not others, since it can involve hypervisor memory allocation,
156 * or because the guest failed to guarantee all the appropriate
157 * constraints on all VCPUs (ie buffer can't cross a page boundary).
158 *
159 * Note that any particular CPU may be using a placed vcpu structure,
160 * but we can only optimise if the all are.
161 *
162 * 0: not available, 1: available
163 */
52519f2a 164int xen_have_vcpu_info_placement = 1;
60223a32 165
1c32cdc6
DV
166struct tls_descs {
167 struct desc_struct desc[3];
168};
169
170/*
171 * Updating the 3 TLS descriptors in the GDT on every task switch is
172 * surprisingly expensive so we avoid updating them if they haven't
173 * changed. Since Xen writes different descriptors than the one
174 * passed in the update_descriptor hypercall we keep shadow copies to
175 * compare against.
176 */
177static DEFINE_PER_CPU(struct tls_descs, shadow_tls_desc);
178
c06ee78d
MR
179static void clamp_max_cpus(void)
180{
181#ifdef CONFIG_SMP
182 if (setup_max_cpus > MAX_VIRT_CPUS)
183 setup_max_cpus = MAX_VIRT_CPUS;
184#endif
185}
186
ee42d665 187void xen_vcpu_setup(int cpu)
5ead97c8 188{
60223a32
JF
189 struct vcpu_register_vcpu_info info;
190 int err;
191 struct vcpu_info *vcpup;
192
a0d695c8 193 BUG_ON(HYPERVISOR_shared_info == &xen_dummy_shared_info);
60223a32 194
7f1fc268
KRW
195 /*
196 * This path is called twice on PVHVM - first during bootup via
197 * smp_init -> xen_hvm_cpu_notify, and then if the VCPU is being
198 * hotplugged: cpu_up -> xen_hvm_cpu_notify.
199 * As we can only do the VCPUOP_register_vcpu_info once lets
200 * not over-write its result.
201 *
202 * For PV it is called during restore (xen_vcpu_restore) and bootup
203 * (xen_setup_vcpu_info_placement). The hotplug mechanism does not
204 * use this function.
205 */
206 if (xen_hvm_domain()) {
207 if (per_cpu(xen_vcpu, cpu) == &per_cpu(xen_vcpu_info, cpu))
208 return;
209 }
e15a8621
VK
210 if (xen_vcpu_nr(cpu) < MAX_VIRT_CPUS)
211 per_cpu(xen_vcpu, cpu) =
212 &HYPERVISOR_shared_info->vcpu_info[xen_vcpu_nr(cpu)];
60223a32 213
52519f2a 214 if (!xen_have_vcpu_info_placement) {
c06ee78d
MR
215 if (cpu >= MAX_VIRT_CPUS)
216 clamp_max_cpus();
217 return;
218 }
60223a32 219
c06ee78d 220 vcpup = &per_cpu(xen_vcpu_info, cpu);
9976b39b 221 info.mfn = arbitrary_virt_to_mfn(vcpup);
60223a32
JF
222 info.offset = offset_in_page(vcpup);
223
60223a32
JF
224 /* Check to see if the hypervisor will put the vcpu_info
225 structure where we want it, which allows direct access via
a520996a
KRW
226 a percpu-variable.
227 N.B. This hypercall can _only_ be called once per CPU. Subsequent
228 calls will error out with -EINVAL. This is due to the fact that
229 hypervisor has no unregister variant and this hypercall does not
230 allow to over-write info.mfn and info.offset.
231 */
ad5475f9
VK
232 err = HYPERVISOR_vcpu_op(VCPUOP_register_vcpu_info, xen_vcpu_nr(cpu),
233 &info);
60223a32
JF
234
235 if (err) {
236 printk(KERN_DEBUG "register_vcpu_info failed: err=%d\n", err);
52519f2a 237 xen_have_vcpu_info_placement = 0;
c06ee78d 238 clamp_max_cpus();
60223a32
JF
239 } else {
240 /* This cpu is using the registered vcpu info, even if
241 later ones fail to. */
242 per_cpu(xen_vcpu, cpu) = vcpup;
60223a32 243 }
5ead97c8
JF
244}
245
9c7a7942
JF
246/*
247 * On restore, set the vcpu placement up again.
248 * If it fails, then we're in a bad state, since
249 * we can't back out from using it...
250 */
251void xen_vcpu_restore(void)
252{
3905bb2a 253 int cpu;
9c7a7942 254
9d328a94 255 for_each_possible_cpu(cpu) {
3905bb2a 256 bool other_cpu = (cpu != smp_processor_id());
ad5475f9
VK
257 bool is_up = HYPERVISOR_vcpu_op(VCPUOP_is_up, xen_vcpu_nr(cpu),
258 NULL);
9c7a7942 259
9d328a94 260 if (other_cpu && is_up &&
ad5475f9 261 HYPERVISOR_vcpu_op(VCPUOP_down, xen_vcpu_nr(cpu), NULL))
3905bb2a 262 BUG();
9c7a7942 263
3905bb2a 264 xen_setup_runstate_info(cpu);
9c7a7942 265
52519f2a 266 if (xen_have_vcpu_info_placement)
9c7a7942 267 xen_vcpu_setup(cpu);
9c7a7942 268
9d328a94 269 if (other_cpu && is_up &&
ad5475f9 270 HYPERVISOR_vcpu_op(VCPUOP_up, xen_vcpu_nr(cpu), NULL))
3905bb2a 271 BUG();
9c7a7942
JF
272 }
273}
274
5ead97c8
JF
275static void __init xen_banner(void)
276{
95c7c23b
JF
277 unsigned version = HYPERVISOR_xen_version(XENVER_version, NULL);
278 struct xen_extraversion extra;
279 HYPERVISOR_xen_version(XENVER_extraversion, &extra);
280
d285d683
MR
281 pr_info("Booting paravirtualized kernel %son %s\n",
282 xen_feature(XENFEAT_auto_translated_physmap) ?
283 "with PVH extensions " : "", pv_info.name);
95c7c23b
JF
284 printk(KERN_INFO "Xen version: %d.%d%s%s\n",
285 version >> 16, version & 0xffff, extra.extraversion,
e57778a1 286 xen_feature(XENFEAT_mmu_pt_update_preserve_ad) ? " (preserve-AD)" : "");
5ead97c8 287}
394b40f6
KRW
288/* Check if running on Xen version (major, minor) or later */
289bool
290xen_running_on_version_or_later(unsigned int major, unsigned int minor)
291{
292 unsigned int version;
293
294 if (!xen_domain())
295 return false;
296
297 version = HYPERVISOR_xen_version(XENVER_version, NULL);
298 if ((((version >> 16) == major) && ((version & 0xffff) >= minor)) ||
299 ((version >> 16) > major))
300 return true;
301 return false;
302}
5ead97c8 303
5e626254
AP
304#define CPUID_THERM_POWER_LEAF 6
305#define APERFMPERF_PRESENT 0
306
e826fe1b
JF
307static __read_mostly unsigned int cpuid_leaf1_edx_mask = ~0;
308static __read_mostly unsigned int cpuid_leaf1_ecx_mask = ~0;
309
73c154c6
KRW
310static __read_mostly unsigned int cpuid_leaf1_ecx_set_mask;
311static __read_mostly unsigned int cpuid_leaf5_ecx_val;
312static __read_mostly unsigned int cpuid_leaf5_edx_val;
313
65ea5b03
PA
314static void xen_cpuid(unsigned int *ax, unsigned int *bx,
315 unsigned int *cx, unsigned int *dx)
5ead97c8 316{
82d64699 317 unsigned maskebx = ~0;
e826fe1b 318 unsigned maskecx = ~0;
5ead97c8 319 unsigned maskedx = ~0;
73c154c6 320 unsigned setecx = 0;
5ead97c8
JF
321 /*
322 * Mask out inconvenient features, to try and disable as many
323 * unsupported kernel subsystems as possible.
324 */
82d64699
JF
325 switch (*ax) {
326 case 1:
e826fe1b 327 maskecx = cpuid_leaf1_ecx_mask;
73c154c6 328 setecx = cpuid_leaf1_ecx_set_mask;
e826fe1b 329 maskedx = cpuid_leaf1_edx_mask;
82d64699
JF
330 break;
331
73c154c6
KRW
332 case CPUID_MWAIT_LEAF:
333 /* Synthesize the values.. */
334 *ax = 0;
335 *bx = 0;
336 *cx = cpuid_leaf5_ecx_val;
337 *dx = cpuid_leaf5_edx_val;
338 return;
339
5e626254
AP
340 case CPUID_THERM_POWER_LEAF:
341 /* Disabling APERFMPERF for kernel usage */
342 maskecx = ~(1 << APERFMPERF_PRESENT);
343 break;
344
82d64699
JF
345 case 0xb:
346 /* Suppress extended topology stuff */
347 maskebx = 0;
348 break;
e826fe1b 349 }
5ead97c8
JF
350
351 asm(XEN_EMULATE_PREFIX "cpuid"
65ea5b03
PA
352 : "=a" (*ax),
353 "=b" (*bx),
354 "=c" (*cx),
355 "=d" (*dx)
356 : "0" (*ax), "2" (*cx));
e826fe1b 357
82d64699 358 *bx &= maskebx;
e826fe1b 359 *cx &= maskecx;
73c154c6 360 *cx |= setecx;
65ea5b03 361 *dx &= maskedx;
5ead97c8 362}
983bb6d2 363STACK_FRAME_NON_STANDARD(xen_cpuid); /* XEN_EMULATE_PREFIX */
5ead97c8 364
73c154c6
KRW
365static bool __init xen_check_mwait(void)
366{
e3aa4e61 367#ifdef CONFIG_ACPI
73c154c6
KRW
368 struct xen_platform_op op = {
369 .cmd = XENPF_set_processor_pminfo,
370 .u.set_pminfo.id = -1,
371 .u.set_pminfo.type = XEN_PM_PDC,
372 };
373 uint32_t buf[3];
374 unsigned int ax, bx, cx, dx;
375 unsigned int mwait_mask;
376
377 /* We need to determine whether it is OK to expose the MWAIT
378 * capability to the kernel to harvest deeper than C3 states from ACPI
379 * _CST using the processor_harvest_xen.c module. For this to work, we
380 * need to gather the MWAIT_LEAF values (which the cstate.c code
381 * checks against). The hypervisor won't expose the MWAIT flag because
382 * it would break backwards compatibility; so we will find out directly
383 * from the hardware and hypercall.
384 */
385 if (!xen_initial_domain())
386 return false;
387
e3aa4e61
LJ
388 /*
389 * When running under platform earlier than Xen4.2, do not expose
390 * mwait, to avoid the risk of loading native acpi pad driver
391 */
392 if (!xen_running_on_version_or_later(4, 2))
393 return false;
394
73c154c6
KRW
395 ax = 1;
396 cx = 0;
397
398 native_cpuid(&ax, &bx, &cx, &dx);
399
400 mwait_mask = (1 << (X86_FEATURE_EST % 32)) |
401 (1 << (X86_FEATURE_MWAIT % 32));
402
403 if ((cx & mwait_mask) != mwait_mask)
404 return false;
405
406 /* We need to emulate the MWAIT_LEAF and for that we need both
407 * ecx and edx. The hypercall provides only partial information.
408 */
409
410 ax = CPUID_MWAIT_LEAF;
411 bx = 0;
412 cx = 0;
413 dx = 0;
414
415 native_cpuid(&ax, &bx, &cx, &dx);
416
417 /* Ask the Hypervisor whether to clear ACPI_PDC_C_C2C3_FFH. If so,
418 * don't expose MWAIT_LEAF and let ACPI pick the IOPORT version of C3.
419 */
420 buf[0] = ACPI_PDC_REVISION_ID;
421 buf[1] = 1;
422 buf[2] = (ACPI_PDC_C_CAPABILITY_SMP | ACPI_PDC_EST_CAPABILITY_SWSMP);
423
424 set_xen_guest_handle(op.u.set_pminfo.pdc, buf);
425
cfafae94 426 if ((HYPERVISOR_platform_op(&op) == 0) &&
73c154c6
KRW
427 (buf[2] & (ACPI_PDC_C_C1_FFH | ACPI_PDC_C_C2C3_FFH))) {
428 cpuid_leaf5_ecx_val = cx;
429 cpuid_leaf5_edx_val = dx;
430 }
431 return true;
432#else
433 return false;
434#endif
435}
ad3062a0 436static void __init xen_init_cpuid_mask(void)
e826fe1b
JF
437{
438 unsigned int ax, bx, cx, dx;
947ccf9c 439 unsigned int xsave_mask;
e826fe1b
JF
440
441 cpuid_leaf1_edx_mask =
cef12ee5 442 ~((1 << X86_FEATURE_MTRR) | /* disable MTRR */
e826fe1b
JF
443 (1 << X86_FEATURE_ACC)); /* thermal monitoring */
444
445 if (!xen_initial_domain())
446 cpuid_leaf1_edx_mask &=
6efa20e4 447 ~((1 << X86_FEATURE_ACPI)); /* disable ACPI */
4ea9b9ac
ZD
448
449 cpuid_leaf1_ecx_mask &= ~(1 << (X86_FEATURE_X2APIC % 32));
450
947ccf9c 451 ax = 1;
5e287830 452 cx = 0;
d285d683 453 cpuid(1, &ax, &bx, &cx, &dx);
e826fe1b 454
947ccf9c
SH
455 xsave_mask =
456 (1 << (X86_FEATURE_XSAVE % 32)) |
457 (1 << (X86_FEATURE_OSXSAVE % 32));
458
459 /* Xen will set CR4.OSXSAVE if supported and not disabled by force */
460 if ((cx & xsave_mask) != xsave_mask)
461 cpuid_leaf1_ecx_mask &= ~xsave_mask; /* disable XSAVE & OSXSAVE */
73c154c6
KRW
462 if (xen_check_mwait())
463 cpuid_leaf1_ecx_set_mask = (1 << (X86_FEATURE_MWAIT % 32));
e826fe1b
JF
464}
465
5ead97c8
JF
466static void xen_set_debugreg(int reg, unsigned long val)
467{
468 HYPERVISOR_set_debugreg(reg, val);
469}
470
471static unsigned long xen_get_debugreg(int reg)
472{
473 return HYPERVISOR_get_debugreg(reg);
474}
475
224101ed 476static void xen_end_context_switch(struct task_struct *next)
5ead97c8 477{
5ead97c8 478 xen_mc_flush();
224101ed 479 paravirt_end_context_switch(next);
5ead97c8
JF
480}
481
482static unsigned long xen_store_tr(void)
483{
484 return 0;
485}
486
a05d2eba 487/*
cef43bf6
JF
488 * Set the page permissions for a particular virtual address. If the
489 * address is a vmalloc mapping (or other non-linear mapping), then
490 * find the linear mapping of the page and also set its protections to
491 * match.
a05d2eba
JF
492 */
493static void set_aliased_prot(void *v, pgprot_t prot)
494{
495 int level;
496 pte_t *ptep;
497 pte_t pte;
498 unsigned long pfn;
499 struct page *page;
aa1acff3 500 unsigned char dummy;
a05d2eba
JF
501
502 ptep = lookup_address((unsigned long)v, &level);
503 BUG_ON(ptep == NULL);
504
505 pfn = pte_pfn(*ptep);
506 page = pfn_to_page(pfn);
507
508 pte = pfn_pte(pfn, prot);
509
aa1acff3
AL
510 /*
511 * Careful: update_va_mapping() will fail if the virtual address
512 * we're poking isn't populated in the page tables. We don't
513 * need to worry about the direct map (that's always in the page
514 * tables), but we need to be careful about vmap space. In
515 * particular, the top level page table can lazily propagate
516 * entries between processes, so if we've switched mms since we
517 * vmapped the target in the first place, we might not have the
518 * top-level page table entry populated.
519 *
520 * We disable preemption because we want the same mm active when
521 * we probe the target and when we issue the hypercall. We'll
522 * have the same nominal mm, but if we're a kernel thread, lazy
523 * mm dropping could change our pgd.
524 *
525 * Out of an abundance of caution, this uses __get_user() to fault
526 * in the target address just in case there's some obscure case
527 * in which the target address isn't readable.
528 */
529
530 preempt_disable();
531
99158f10 532 probe_kernel_read(&dummy, v, 1);
aa1acff3 533
a05d2eba
JF
534 if (HYPERVISOR_update_va_mapping((unsigned long)v, pte, 0))
535 BUG();
536
537 if (!PageHighMem(page)) {
538 void *av = __va(PFN_PHYS(pfn));
539
540 if (av != v)
541 if (HYPERVISOR_update_va_mapping((unsigned long)av, pte, 0))
542 BUG();
543 } else
544 kmap_flush_unused();
aa1acff3
AL
545
546 preempt_enable();
a05d2eba
JF
547}
548
38ffbe66
JF
549static void xen_alloc_ldt(struct desc_struct *ldt, unsigned entries)
550{
a05d2eba 551 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
38ffbe66
JF
552 int i;
553
aa1acff3
AL
554 /*
555 * We need to mark the all aliases of the LDT pages RO. We
556 * don't need to call vm_flush_aliases(), though, since that's
557 * only responsible for flushing aliases out the TLBs, not the
558 * page tables, and Xen will flush the TLB for us if needed.
559 *
560 * To avoid confusing future readers: none of this is necessary
561 * to load the LDT. The hypervisor only checks this when the
562 * LDT is faulted in due to subsequent descriptor access.
563 */
564
a05d2eba
JF
565 for(i = 0; i < entries; i += entries_per_page)
566 set_aliased_prot(ldt + i, PAGE_KERNEL_RO);
38ffbe66
JF
567}
568
569static void xen_free_ldt(struct desc_struct *ldt, unsigned entries)
570{
a05d2eba 571 const unsigned entries_per_page = PAGE_SIZE / LDT_ENTRY_SIZE;
38ffbe66
JF
572 int i;
573
a05d2eba
JF
574 for(i = 0; i < entries; i += entries_per_page)
575 set_aliased_prot(ldt + i, PAGE_KERNEL);
38ffbe66
JF
576}
577
5ead97c8
JF
578static void xen_set_ldt(const void *addr, unsigned entries)
579{
5ead97c8
JF
580 struct mmuext_op *op;
581 struct multicall_space mcs = xen_mc_entry(sizeof(*op));
582
ab78f7ad
JF
583 trace_xen_cpu_set_ldt(addr, entries);
584
5ead97c8
JF
585 op = mcs.args;
586 op->cmd = MMUEXT_SET_LDT;
4dbf7af6 587 op->arg1.linear_addr = (unsigned long)addr;
5ead97c8
JF
588 op->arg2.nr_ents = entries;
589
590 MULTI_mmuext_op(mcs.mc, op, 1, NULL, DOMID_SELF);
591
592 xen_mc_issue(PARAVIRT_LAZY_CPU);
593}
594
6b68f01b 595static void xen_load_gdt(const struct desc_ptr *dtr)
5ead97c8 596{
5ead97c8
JF
597 unsigned long va = dtr->address;
598 unsigned int size = dtr->size + 1;
585423c8 599 unsigned pages = DIV_ROUND_UP(size, PAGE_SIZE);
3ce5fa7e 600 unsigned long frames[pages];
5ead97c8 601 int f;
5ead97c8 602
577eebea
JF
603 /*
604 * A GDT can be up to 64k in size, which corresponds to 8192
605 * 8-byte entries, or 16 4k pages..
606 */
5ead97c8
JF
607
608 BUG_ON(size > 65536);
609 BUG_ON(va & ~PAGE_MASK);
610
5ead97c8 611 for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
6ed6bf42 612 int level;
577eebea 613 pte_t *ptep;
6ed6bf42
JF
614 unsigned long pfn, mfn;
615 void *virt;
616
577eebea
JF
617 /*
618 * The GDT is per-cpu and is in the percpu data area.
619 * That can be virtually mapped, so we need to do a
620 * page-walk to get the underlying MFN for the
621 * hypercall. The page can also be in the kernel's
622 * linear range, so we need to RO that mapping too.
623 */
624 ptep = lookup_address(va, &level);
6ed6bf42
JF
625 BUG_ON(ptep == NULL);
626
627 pfn = pte_pfn(*ptep);
628 mfn = pfn_to_mfn(pfn);
629 virt = __va(PFN_PHYS(pfn));
630
631 frames[f] = mfn;
9976b39b 632
5ead97c8 633 make_lowmem_page_readonly((void *)va);
6ed6bf42 634 make_lowmem_page_readonly(virt);
5ead97c8
JF
635 }
636
3ce5fa7e
JF
637 if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
638 BUG();
5ead97c8
JF
639}
640
577eebea
JF
641/*
642 * load_gdt for early boot, when the gdt is only mapped once
643 */
ad3062a0 644static void __init xen_load_gdt_boot(const struct desc_ptr *dtr)
577eebea
JF
645{
646 unsigned long va = dtr->address;
647 unsigned int size = dtr->size + 1;
585423c8 648 unsigned pages = DIV_ROUND_UP(size, PAGE_SIZE);
577eebea
JF
649 unsigned long frames[pages];
650 int f;
651
652 /*
653 * A GDT can be up to 64k in size, which corresponds to 8192
654 * 8-byte entries, or 16 4k pages..
655 */
656
657 BUG_ON(size > 65536);
658 BUG_ON(va & ~PAGE_MASK);
659
660 for (f = 0; va < dtr->address + size; va += PAGE_SIZE, f++) {
661 pte_t pte;
662 unsigned long pfn, mfn;
663
664 pfn = virt_to_pfn(va);
665 mfn = pfn_to_mfn(pfn);
666
667 pte = pfn_pte(pfn, PAGE_KERNEL_RO);
668
669 if (HYPERVISOR_update_va_mapping((unsigned long)va, pte, 0))
670 BUG();
671
672 frames[f] = mfn;
673 }
674
675 if (HYPERVISOR_set_gdt(frames, size / sizeof(struct desc_struct)))
676 BUG();
677}
678
59290362
DV
679static inline bool desc_equal(const struct desc_struct *d1,
680 const struct desc_struct *d2)
681{
682 return d1->a == d2->a && d1->b == d2->b;
683}
684
5ead97c8
JF
685static void load_TLS_descriptor(struct thread_struct *t,
686 unsigned int cpu, unsigned int i)
687{
1c32cdc6
DV
688 struct desc_struct *shadow = &per_cpu(shadow_tls_desc, cpu).desc[i];
689 struct desc_struct *gdt;
690 xmaddr_t maddr;
691 struct multicall_space mc;
692
693 if (desc_equal(shadow, &t->tls_array[i]))
694 return;
695
696 *shadow = t->tls_array[i];
697
69218e47 698 gdt = get_cpu_gdt_rw(cpu);
1c32cdc6
DV
699 maddr = arbitrary_virt_to_machine(&gdt[GDT_ENTRY_TLS_MIN+i]);
700 mc = __xen_mc_entry(0);
5ead97c8
JF
701
702 MULTI_update_descriptor(mc.mc, maddr.maddr, t->tls_array[i]);
703}
704
705static void xen_load_tls(struct thread_struct *t, unsigned int cpu)
706{
8b84ad94 707 /*
ccbeed3a
TH
708 * XXX sleazy hack: If we're being called in a lazy-cpu zone
709 * and lazy gs handling is enabled, it means we're in a
710 * context switch, and %gs has just been saved. This means we
711 * can zero it out to prevent faults on exit from the
712 * hypervisor if the next process has no %gs. Either way, it
713 * has been saved, and the new value will get loaded properly.
714 * This will go away as soon as Xen has been modified to not
715 * save/restore %gs for normal hypercalls.
8a95408e
EH
716 *
717 * On x86_64, this hack is not used for %gs, because gs points
718 * to KERNEL_GS_BASE (and uses it for PDA references), so we
719 * must not zero %gs on x86_64
720 *
721 * For x86_64, we need to zero %fs, otherwise we may get an
722 * exception between the new %fs descriptor being loaded and
723 * %fs being effectively cleared at __switch_to().
8b84ad94 724 */
8a95408e
EH
725 if (paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU) {
726#ifdef CONFIG_X86_32
ccbeed3a 727 lazy_load_gs(0);
8a95408e
EH
728#else
729 loadsegment(fs, 0);
730#endif
731 }
732
733 xen_mc_batch();
734
735 load_TLS_descriptor(t, cpu, 0);
736 load_TLS_descriptor(t, cpu, 1);
737 load_TLS_descriptor(t, cpu, 2);
738
739 xen_mc_issue(PARAVIRT_LAZY_CPU);
5ead97c8
JF
740}
741
a8fc1089
EH
742#ifdef CONFIG_X86_64
743static void xen_load_gs_index(unsigned int idx)
744{
745 if (HYPERVISOR_set_segment_base(SEGBASE_GS_USER_SEL, idx))
746 BUG();
5ead97c8 747}
a8fc1089 748#endif
5ead97c8
JF
749
750static void xen_write_ldt_entry(struct desc_struct *dt, int entrynum,
75b8bb3e 751 const void *ptr)
5ead97c8 752{
cef43bf6 753 xmaddr_t mach_lp = arbitrary_virt_to_machine(&dt[entrynum]);
75b8bb3e 754 u64 entry = *(u64 *)ptr;
5ead97c8 755
ab78f7ad
JF
756 trace_xen_cpu_write_ldt_entry(dt, entrynum, entry);
757
f120f13e
JF
758 preempt_disable();
759
5ead97c8
JF
760 xen_mc_flush();
761 if (HYPERVISOR_update_descriptor(mach_lp.maddr, entry))
762 BUG();
f120f13e
JF
763
764 preempt_enable();
5ead97c8
JF
765}
766
e176d367 767static int cvt_gate_to_trap(int vector, const gate_desc *val,
5ead97c8
JF
768 struct trap_info *info)
769{
6cac5a92
JF
770 unsigned long addr;
771
6d02c426 772 if (val->type != GATE_TRAP && val->type != GATE_INTERRUPT)
5ead97c8
JF
773 return 0;
774
775 info->vector = vector;
6cac5a92
JF
776
777 addr = gate_offset(*val);
778#ifdef CONFIG_X86_64
b80119bb
JF
779 /*
780 * Look for known traps using IST, and substitute them
781 * appropriately. The debugger ones are the only ones we care
05e36006
LJ
782 * about. Xen will handle faults like double_fault,
783 * so we should never see them. Warn if
b80119bb
JF
784 * there's an unexpected IST-using fault handler.
785 */
6cac5a92
JF
786 if (addr == (unsigned long)debug)
787 addr = (unsigned long)xen_debug;
788 else if (addr == (unsigned long)int3)
789 addr = (unsigned long)xen_int3;
790 else if (addr == (unsigned long)stack_segment)
791 addr = (unsigned long)xen_stack_segment;
6efa20e4 792 else if (addr == (unsigned long)double_fault) {
b80119bb
JF
793 /* Don't need to handle these */
794 return 0;
795#ifdef CONFIG_X86_MCE
796 } else if (addr == (unsigned long)machine_check) {
05e36006
LJ
797 /*
798 * when xen hypervisor inject vMCE to guest,
799 * use native mce handler to handle it
800 */
801 ;
b80119bb 802#endif
6efa20e4
KRW
803 } else if (addr == (unsigned long)nmi)
804 /*
805 * Use the native version as well.
806 */
807 ;
808 else {
b80119bb
JF
809 /* Some other trap using IST? */
810 if (WARN_ON(val->ist != 0))
811 return 0;
812 }
6cac5a92
JF
813#endif /* CONFIG_X86_64 */
814 info->address = addr;
815
e176d367
EH
816 info->cs = gate_segment(*val);
817 info->flags = val->dpl;
5ead97c8 818 /* interrupt gates clear IF */
6d02c426
JF
819 if (val->type == GATE_INTERRUPT)
820 info->flags |= 1 << 2;
5ead97c8
JF
821
822 return 1;
823}
824
825/* Locations of each CPU's IDT */
6b68f01b 826static DEFINE_PER_CPU(struct desc_ptr, idt_desc);
5ead97c8
JF
827
828/* Set an IDT entry. If the entry is part of the current IDT, then
829 also update Xen. */
8d947344 830static void xen_write_idt_entry(gate_desc *dt, int entrynum, const gate_desc *g)
5ead97c8 831{
5ead97c8 832 unsigned long p = (unsigned long)&dt[entrynum];
f120f13e
JF
833 unsigned long start, end;
834
ab78f7ad
JF
835 trace_xen_cpu_write_idt_entry(dt, entrynum, g);
836
f120f13e
JF
837 preempt_disable();
838
780f36d8
CL
839 start = __this_cpu_read(idt_desc.address);
840 end = start + __this_cpu_read(idt_desc.size) + 1;
5ead97c8
JF
841
842 xen_mc_flush();
843
8d947344 844 native_write_idt_entry(dt, entrynum, g);
5ead97c8
JF
845
846 if (p >= start && (p + 8) <= end) {
847 struct trap_info info[2];
848
849 info[1].address = 0;
850
e176d367 851 if (cvt_gate_to_trap(entrynum, g, &info[0]))
5ead97c8
JF
852 if (HYPERVISOR_set_trap_table(info))
853 BUG();
854 }
f120f13e
JF
855
856 preempt_enable();
5ead97c8
JF
857}
858
6b68f01b 859static void xen_convert_trap_info(const struct desc_ptr *desc,
f87e4cac 860 struct trap_info *traps)
5ead97c8 861{
5ead97c8
JF
862 unsigned in, out, count;
863
e176d367 864 count = (desc->size+1) / sizeof(gate_desc);
5ead97c8
JF
865 BUG_ON(count > 256);
866
5ead97c8 867 for (in = out = 0; in < count; in++) {
e176d367 868 gate_desc *entry = (gate_desc*)(desc->address) + in;
5ead97c8 869
e176d367 870 if (cvt_gate_to_trap(in, entry, &traps[out]))
5ead97c8
JF
871 out++;
872 }
873 traps[out].address = 0;
f87e4cac
JF
874}
875
876void xen_copy_trap_info(struct trap_info *traps)
877{
89cbc767 878 const struct desc_ptr *desc = this_cpu_ptr(&idt_desc);
f87e4cac
JF
879
880 xen_convert_trap_info(desc, traps);
f87e4cac
JF
881}
882
883/* Load a new IDT into Xen. In principle this can be per-CPU, so we
884 hold a spinlock to protect the static traps[] array (static because
885 it avoids allocation, and saves stack space). */
6b68f01b 886static void xen_load_idt(const struct desc_ptr *desc)
f87e4cac
JF
887{
888 static DEFINE_SPINLOCK(lock);
889 static struct trap_info traps[257];
f87e4cac 890
ab78f7ad
JF
891 trace_xen_cpu_load_idt(desc);
892
f87e4cac
JF
893 spin_lock(&lock);
894
89cbc767 895 memcpy(this_cpu_ptr(&idt_desc), desc, sizeof(idt_desc));
f120f13e 896
f87e4cac 897 xen_convert_trap_info(desc, traps);
5ead97c8
JF
898
899 xen_mc_flush();
900 if (HYPERVISOR_set_trap_table(traps))
901 BUG();
902
903 spin_unlock(&lock);
904}
905
906/* Write a GDT descriptor entry. Ignore LDT descriptors, since
907 they're handled differently. */
908static void xen_write_gdt_entry(struct desc_struct *dt, int entry,
014b15be 909 const void *desc, int type)
5ead97c8 910{
ab78f7ad
JF
911 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
912
f120f13e
JF
913 preempt_disable();
914
014b15be
GOC
915 switch (type) {
916 case DESC_LDT:
917 case DESC_TSS:
5ead97c8
JF
918 /* ignore */
919 break;
920
921 default: {
9976b39b 922 xmaddr_t maddr = arbitrary_virt_to_machine(&dt[entry]);
5ead97c8
JF
923
924 xen_mc_flush();
014b15be 925 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
5ead97c8
JF
926 BUG();
927 }
928
929 }
f120f13e
JF
930
931 preempt_enable();
5ead97c8
JF
932}
933
577eebea
JF
934/*
935 * Version of write_gdt_entry for use at early boot-time needed to
936 * update an entry as simply as possible.
937 */
ad3062a0 938static void __init xen_write_gdt_entry_boot(struct desc_struct *dt, int entry,
577eebea
JF
939 const void *desc, int type)
940{
ab78f7ad
JF
941 trace_xen_cpu_write_gdt_entry(dt, entry, desc, type);
942
577eebea
JF
943 switch (type) {
944 case DESC_LDT:
945 case DESC_TSS:
946 /* ignore */
947 break;
948
949 default: {
950 xmaddr_t maddr = virt_to_machine(&dt[entry]);
951
952 if (HYPERVISOR_update_descriptor(maddr.maddr, *(u64 *)desc))
953 dt[entry] = *(struct desc_struct *)desc;
954 }
955
956 }
957}
958
faca6227 959static void xen_load_sp0(struct tss_struct *tss,
a05d2eba 960 struct thread_struct *thread)
5ead97c8 961{
ab78f7ad
JF
962 struct multicall_space mcs;
963
964 mcs = xen_mc_entry(0);
faca6227 965 MULTI_stack_switch(mcs.mc, __KERNEL_DS, thread->sp0);
5ead97c8 966 xen_mc_issue(PARAVIRT_LAZY_CPU);
8ef46a67 967 tss->x86_tss.sp0 = thread->sp0;
5ead97c8
JF
968}
969
b7a58459 970void xen_set_iopl_mask(unsigned mask)
5ead97c8
JF
971{
972 struct physdev_set_iopl set_iopl;
973
974 /* Force the change at ring 0. */
975 set_iopl.iopl = (mask == 0) ? 1 : (mask >> 12) & 3;
976 HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
977}
978
979static void xen_io_delay(void)
980{
981}
982
a789ed5f
JF
983static DEFINE_PER_CPU(unsigned long, xen_cr0_value);
984
985static unsigned long xen_read_cr0(void)
986{
2113f469 987 unsigned long cr0 = this_cpu_read(xen_cr0_value);
a789ed5f
JF
988
989 if (unlikely(cr0 == 0)) {
990 cr0 = native_read_cr0();
2113f469 991 this_cpu_write(xen_cr0_value, cr0);
a789ed5f
JF
992 }
993
994 return cr0;
995}
996
7b1333aa
JF
997static void xen_write_cr0(unsigned long cr0)
998{
999 struct multicall_space mcs;
1000
2113f469 1001 this_cpu_write(xen_cr0_value, cr0);
a789ed5f 1002
7b1333aa
JF
1003 /* Only pay attention to cr0.TS; everything else is
1004 ignored. */
1005 mcs = xen_mc_entry(0);
1006
1007 MULTI_fpu_taskswitch(mcs.mc, (cr0 & X86_CR0_TS) != 0);
1008
1009 xen_mc_issue(PARAVIRT_LAZY_CPU);
1010}
1011
5ead97c8
JF
1012static void xen_write_cr4(unsigned long cr4)
1013{
3375d828 1014 cr4 &= ~(X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PCE);
2956a351
JF
1015
1016 native_write_cr4(cr4);
5ead97c8 1017}
1a7bbda5
KRW
1018#ifdef CONFIG_X86_64
1019static inline unsigned long xen_read_cr8(void)
1020{
1021 return 0;
1022}
1023static inline void xen_write_cr8(unsigned long val)
1024{
1025 BUG_ON(val);
1026}
1027#endif
31795b47
BO
1028
1029static u64 xen_read_msr_safe(unsigned int msr, int *err)
1030{
1031 u64 val;
1032
6b08cd63
BO
1033 if (pmu_msr_read(msr, &val, err))
1034 return val;
1035
31795b47
BO
1036 val = native_read_msr_safe(msr, err);
1037 switch (msr) {
1038 case MSR_IA32_APICBASE:
1039#ifdef CONFIG_X86_X2APIC
1040 if (!(cpuid_ecx(1) & (1 << (X86_FEATURE_X2APIC & 31))))
1041#endif
1042 val &= ~X2APIC_ENABLE;
1043 break;
1044 }
1045 return val;
1046}
1047
1153968a
JF
1048static int xen_write_msr_safe(unsigned int msr, unsigned low, unsigned high)
1049{
1050 int ret;
1051
1052 ret = 0;
1053
f63c2f24 1054 switch (msr) {
1153968a
JF
1055#ifdef CONFIG_X86_64
1056 unsigned which;
1057 u64 base;
1058
1059 case MSR_FS_BASE: which = SEGBASE_FS; goto set;
1060 case MSR_KERNEL_GS_BASE: which = SEGBASE_GS_USER; goto set;
1061 case MSR_GS_BASE: which = SEGBASE_GS_KERNEL; goto set;
1062
1063 set:
1064 base = ((u64)high << 32) | low;
1065 if (HYPERVISOR_set_segment_base(which, base) != 0)
0cc0213e 1066 ret = -EIO;
1153968a
JF
1067 break;
1068#endif
d89961e2
JF
1069
1070 case MSR_STAR:
1071 case MSR_CSTAR:
1072 case MSR_LSTAR:
1073 case MSR_SYSCALL_MASK:
1074 case MSR_IA32_SYSENTER_CS:
1075 case MSR_IA32_SYSENTER_ESP:
1076 case MSR_IA32_SYSENTER_EIP:
1077 /* Fast syscall setup is all done in hypercalls, so
1078 these are all ignored. Stub them out here to stop
1079 Xen console noise. */
2ecf91b6 1080 break;
41f2e477 1081
1153968a 1082 default:
6b08cd63
BO
1083 if (!pmu_msr_write(msr, low, high, &ret))
1084 ret = native_write_msr_safe(msr, low, high);
1153968a
JF
1085 }
1086
1087 return ret;
1088}
1089
dd2f4a00
AL
1090static u64 xen_read_msr(unsigned int msr)
1091{
1092 /*
1093 * This will silently swallow a #GP from RDMSR. It may be worth
1094 * changing that.
1095 */
1096 int err;
1097
1098 return xen_read_msr_safe(msr, &err);
1099}
1100
1101static void xen_write_msr(unsigned int msr, unsigned low, unsigned high)
1102{
1103 /*
1104 * This will silently swallow a #GP from WRMSR. It may be worth
1105 * changing that.
1106 */
1107 xen_write_msr_safe(msr, low, high);
1108}
1109
0e91398f 1110void xen_setup_shared_info(void)
5ead97c8
JF
1111{
1112 if (!xen_feature(XENFEAT_auto_translated_physmap)) {
15664f96
JF
1113 set_fixmap(FIX_PARAVIRT_BOOTMAP,
1114 xen_start_info->shared_info);
1115
1116 HYPERVISOR_shared_info =
1117 (struct shared_info *)fix_to_virt(FIX_PARAVIRT_BOOTMAP);
5ead97c8
JF
1118 } else
1119 HYPERVISOR_shared_info =
1120 (struct shared_info *)__va(xen_start_info->shared_info);
1121
2e8fe719
JF
1122#ifndef CONFIG_SMP
1123 /* In UP this is as good a place as any to set up shared info */
1124 xen_setup_vcpu_info_placement();
1125#endif
d5edbc1f
JF
1126
1127 xen_setup_mfn_list_list();
2e8fe719
JF
1128}
1129
5f054e31 1130/* This is called once we have the cpu_possible_mask */
0e91398f 1131void xen_setup_vcpu_info_placement(void)
60223a32
JF
1132{
1133 int cpu;
1134
88e957d6
VK
1135 for_each_possible_cpu(cpu) {
1136 /* Set up direct vCPU id mapping for PV guests. */
1137 per_cpu(xen_vcpu_id, cpu) = cpu;
60223a32 1138 xen_vcpu_setup(cpu);
88e957d6 1139 }
60223a32 1140
063334f3
BO
1141 /*
1142 * xen_vcpu_setup managed to place the vcpu_info within the
1143 * percpu area for all cpus, so make use of it.
1144 */
52519f2a 1145 if (xen_have_vcpu_info_placement) {
ecb93d1c
JF
1146 pv_irq_ops.save_fl = __PV_IS_CALLEE_SAVE(xen_save_fl_direct);
1147 pv_irq_ops.restore_fl = __PV_IS_CALLEE_SAVE(xen_restore_fl_direct);
1148 pv_irq_ops.irq_disable = __PV_IS_CALLEE_SAVE(xen_irq_disable_direct);
1149 pv_irq_ops.irq_enable = __PV_IS_CALLEE_SAVE(xen_irq_enable_direct);
93b1eab3 1150 pv_mmu_ops.read_cr2 = xen_read_cr2_direct;
60223a32 1151 }
5ead97c8
JF
1152}
1153
ab144f5e
AK
1154static unsigned xen_patch(u8 type, u16 clobbers, void *insnbuf,
1155 unsigned long addr, unsigned len)
6487673b
JF
1156{
1157 char *start, *end, *reloc;
1158 unsigned ret;
1159
1160 start = end = reloc = NULL;
1161
93b1eab3
JF
1162#define SITE(op, x) \
1163 case PARAVIRT_PATCH(op.x): \
52519f2a 1164 if (xen_have_vcpu_info_placement) { \
6487673b
JF
1165 start = (char *)xen_##x##_direct; \
1166 end = xen_##x##_direct_end; \
1167 reloc = xen_##x##_direct_reloc; \
1168 } \
1169 goto patch_site
1170
1171 switch (type) {
93b1eab3
JF
1172 SITE(pv_irq_ops, irq_enable);
1173 SITE(pv_irq_ops, irq_disable);
1174 SITE(pv_irq_ops, save_fl);
1175 SITE(pv_irq_ops, restore_fl);
6487673b
JF
1176#undef SITE
1177
1178 patch_site:
1179 if (start == NULL || (end-start) > len)
1180 goto default_patch;
1181
ab144f5e 1182 ret = paravirt_patch_insns(insnbuf, len, start, end);
6487673b
JF
1183
1184 /* Note: because reloc is assigned from something that
1185 appears to be an array, gcc assumes it's non-null,
1186 but doesn't know its relationship with start and
1187 end. */
1188 if (reloc > start && reloc < end) {
1189 int reloc_off = reloc - start;
ab144f5e
AK
1190 long *relocp = (long *)(insnbuf + reloc_off);
1191 long delta = start - (char *)addr;
6487673b
JF
1192
1193 *relocp += delta;
1194 }
1195 break;
1196
1197 default_patch:
1198 default:
ab144f5e
AK
1199 ret = paravirt_patch_default(type, clobbers, insnbuf,
1200 addr, len);
6487673b
JF
1201 break;
1202 }
1203
1204 return ret;
1205}
1206
ad3062a0 1207static const struct pv_info xen_info __initconst = {
5ead97c8
JF
1208 .shared_kernel_pmd = 0,
1209
318f5a2a
AL
1210#ifdef CONFIG_X86_64
1211 .extra_user_64bit_cs = FLAT_USER_CS64,
1212#endif
5ead97c8 1213 .name = "Xen",
93b1eab3 1214};
5ead97c8 1215
ad3062a0 1216static const struct pv_init_ops xen_init_ops __initconst = {
6487673b 1217 .patch = xen_patch,
93b1eab3 1218};
5ead97c8 1219
ad3062a0 1220static const struct pv_cpu_ops xen_cpu_ops __initconst = {
5ead97c8
JF
1221 .cpuid = xen_cpuid,
1222
1223 .set_debugreg = xen_set_debugreg,
1224 .get_debugreg = xen_get_debugreg,
1225
a789ed5f 1226 .read_cr0 = xen_read_cr0,
7b1333aa 1227 .write_cr0 = xen_write_cr0,
5ead97c8 1228
5ead97c8 1229 .read_cr4 = native_read_cr4,
5ead97c8
JF
1230 .write_cr4 = xen_write_cr4,
1231
1a7bbda5
KRW
1232#ifdef CONFIG_X86_64
1233 .read_cr8 = xen_read_cr8,
1234 .write_cr8 = xen_write_cr8,
1235#endif
1236
5ead97c8
JF
1237 .wbinvd = native_wbinvd,
1238
dd2f4a00
AL
1239 .read_msr = xen_read_msr,
1240 .write_msr = xen_write_msr,
1241
c2ee03b2
AL
1242 .read_msr_safe = xen_read_msr_safe,
1243 .write_msr_safe = xen_write_msr_safe,
1ab46fd3 1244
65d0cf0b 1245 .read_pmc = xen_read_pmc,
5ead97c8 1246
81e103f1 1247 .iret = xen_iret,
6fcac6d3 1248#ifdef CONFIG_X86_64
6fcac6d3
JF
1249 .usergs_sysret64 = xen_sysret64,
1250#endif
5ead97c8
JF
1251
1252 .load_tr_desc = paravirt_nop,
1253 .set_ldt = xen_set_ldt,
1254 .load_gdt = xen_load_gdt,
1255 .load_idt = xen_load_idt,
1256 .load_tls = xen_load_tls,
a8fc1089
EH
1257#ifdef CONFIG_X86_64
1258 .load_gs_index = xen_load_gs_index,
1259#endif
5ead97c8 1260
38ffbe66
JF
1261 .alloc_ldt = xen_alloc_ldt,
1262 .free_ldt = xen_free_ldt,
1263
5ead97c8
JF
1264 .store_idt = native_store_idt,
1265 .store_tr = xen_store_tr,
1266
1267 .write_ldt_entry = xen_write_ldt_entry,
1268 .write_gdt_entry = xen_write_gdt_entry,
1269 .write_idt_entry = xen_write_idt_entry,
faca6227 1270 .load_sp0 = xen_load_sp0,
5ead97c8
JF
1271
1272 .set_iopl_mask = xen_set_iopl_mask,
1273 .io_delay = xen_io_delay,
1274
952d1d70
JF
1275 /* Xen takes care of %gs when switching to usermode for us */
1276 .swapgs = paravirt_nop,
1277
224101ed
JF
1278 .start_context_switch = paravirt_start_context_switch,
1279 .end_context_switch = xen_end_context_switch,
93b1eab3
JF
1280};
1281
98f2a47a 1282void xen_reboot(int reason)
fefa629a 1283{
349c709f 1284 struct sched_shutdown r = { .reason = reason };
65d0cf0b
BO
1285 int cpu;
1286
1287 for_each_online_cpu(cpu)
1288 xen_pmu_finish(cpu);
349c709f 1289
349c709f 1290 if (HYPERVISOR_sched_op(SCHEDOP_shutdown, &r))
fefa629a
JF
1291 BUG();
1292}
1293
1294static void xen_restart(char *msg)
1295{
1296 xen_reboot(SHUTDOWN_reboot);
1297}
1298
98f2a47a 1299void xen_emergency_restart(void)
fefa629a
JF
1300{
1301 xen_reboot(SHUTDOWN_reboot);
1302}
1303
1304static void xen_machine_halt(void)
1305{
1306 xen_reboot(SHUTDOWN_poweroff);
1307}
1308
b2abe506
TG
1309static void xen_machine_power_off(void)
1310{
1311 if (pm_power_off)
1312 pm_power_off();
1313 xen_reboot(SHUTDOWN_poweroff);
1314}
1315
fefa629a
JF
1316static void xen_crash_shutdown(struct pt_regs *regs)
1317{
1318 xen_reboot(SHUTDOWN_crash);
1319}
1320
f09f6d19
DD
1321static int
1322xen_panic_event(struct notifier_block *this, unsigned long event, void *ptr)
1323{
c0253115
PT
1324 if (!kexec_crash_loaded())
1325 xen_reboot(SHUTDOWN_crash);
f09f6d19
DD
1326 return NOTIFY_DONE;
1327}
1328
1329static struct notifier_block xen_panic_block = {
1330 .notifier_call= xen_panic_event,
bc5eb201 1331 .priority = INT_MIN
f09f6d19
DD
1332};
1333
1334int xen_panic_handler_init(void)
1335{
1336 atomic_notifier_chain_register(&panic_notifier_list, &xen_panic_block);
1337 return 0;
1338}
1339
ad3062a0 1340static const struct machine_ops xen_machine_ops __initconst = {
fefa629a
JF
1341 .restart = xen_restart,
1342 .halt = xen_machine_halt,
b2abe506 1343 .power_off = xen_machine_power_off,
fefa629a
JF
1344 .shutdown = xen_machine_halt,
1345 .crash_shutdown = xen_crash_shutdown,
1346 .emergency_restart = xen_emergency_restart,
1347};
1348
f221b04f
JB
1349static unsigned char xen_get_nmi_reason(void)
1350{
1351 unsigned char reason = 0;
1352
1353 /* Construct a value which looks like it came from port 0x61. */
1354 if (test_bit(_XEN_NMIREASON_io_error,
1355 &HYPERVISOR_shared_info->arch.nmi_reason))
1356 reason |= NMI_REASON_IOCHK;
1357 if (test_bit(_XEN_NMIREASON_pci_serr,
1358 &HYPERVISOR_shared_info->arch.nmi_reason))
1359 reason |= NMI_REASON_SERR;
1360
1361 return reason;
1362}
1363
96f28bc6
DV
1364static void __init xen_boot_params_init_edd(void)
1365{
1366#if IS_ENABLED(CONFIG_EDD)
1367 struct xen_platform_op op;
1368 struct edd_info *edd_info;
1369 u32 *mbr_signature;
1370 unsigned nr;
1371 int ret;
1372
1373 edd_info = boot_params.eddbuf;
1374 mbr_signature = boot_params.edd_mbr_sig_buffer;
1375
1376 op.cmd = XENPF_firmware_info;
1377
1378 op.u.firmware_info.type = XEN_FW_DISK_INFO;
1379 for (nr = 0; nr < EDDMAXNR; nr++) {
1380 struct edd_info *info = edd_info + nr;
1381
1382 op.u.firmware_info.index = nr;
1383 info->params.length = sizeof(info->params);
1384 set_xen_guest_handle(op.u.firmware_info.u.disk_info.edd_params,
1385 &info->params);
cfafae94 1386 ret = HYPERVISOR_platform_op(&op);
96f28bc6
DV
1387 if (ret)
1388 break;
1389
1390#define C(x) info->x = op.u.firmware_info.u.disk_info.x
1391 C(device);
1392 C(version);
1393 C(interface_support);
1394 C(legacy_max_cylinder);
1395 C(legacy_max_head);
1396 C(legacy_sectors_per_track);
1397#undef C
1398 }
1399 boot_params.eddbuf_entries = nr;
1400
1401 op.u.firmware_info.type = XEN_FW_DISK_MBR_SIGNATURE;
1402 for (nr = 0; nr < EDD_MBR_SIG_MAX; nr++) {
1403 op.u.firmware_info.index = nr;
cfafae94 1404 ret = HYPERVISOR_platform_op(&op);
96f28bc6
DV
1405 if (ret)
1406 break;
1407 mbr_signature[nr] = op.u.firmware_info.u.disk_mbr_signature.mbr_signature;
1408 }
1409 boot_params.edd_mbr_sig_buf_entries = nr;
1410#endif
1411}
1412
577eebea
JF
1413/*
1414 * Set up the GDT and segment registers for -fstack-protector. Until
1415 * we do this, we have to be careful not to call any stack-protected
1416 * function, which is most of the kernel.
1417 */
063334f3 1418static void xen_setup_gdt(int cpu)
577eebea
JF
1419{
1420 pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry_boot;
1421 pv_cpu_ops.load_gdt = xen_load_gdt_boot;
1422
1423 setup_stack_canary_segment(0);
1424 switch_to_new_gdt(0);
1425
1426 pv_cpu_ops.write_gdt_entry = xen_write_gdt_entry;
1427 pv_cpu_ops.load_gdt = xen_load_gdt;
1428}
1429
8d152e7a
LR
1430static void __init xen_dom0_set_legacy_features(void)
1431{
1432 x86_platform.legacy.rtc = 1;
1433}
1434
98f2a47a
VK
1435int xen_cpuhp_setup(int (*cpu_up_prepare_cb)(unsigned int),
1436 int (*cpu_dead_cb)(unsigned int))
4d737042
BO
1437{
1438 int rc;
1439
1440 rc = cpuhp_setup_state_nocalls(CPUHP_XEN_PREPARE,
73c1b41e 1441 "x86/xen/hvm_guest:prepare",
0991d22d 1442 cpu_up_prepare_cb, cpu_dead_cb);
4d737042
BO
1443 if (rc >= 0) {
1444 rc = cpuhp_setup_state_nocalls(CPUHP_AP_ONLINE_DYN,
73c1b41e 1445 "x86/xen/hvm_guest:online",
4d737042
BO
1446 xen_cpu_up_online, NULL);
1447 if (rc < 0)
1448 cpuhp_remove_state_nocalls(CPUHP_XEN_PREPARE);
1449 }
1450
1451 return rc >= 0 ? 0 : rc;
1452}
1453
5ead97c8 1454/* First C function to be called on Xen boot */
2605fc21 1455asmlinkage __visible void __init xen_start_kernel(void)
5ead97c8 1456{
ec35a69c 1457 struct physdev_set_iopl set_iopl;
d1e9abd6 1458 unsigned long initrd_start = 0;
ec35a69c 1459 int rc;
5ead97c8
JF
1460
1461 if (!xen_start_info)
1462 return;
1463
6e833587
JF
1464 xen_domain_type = XEN_PV_DOMAIN;
1465
d285d683 1466 xen_setup_features();
063334f3 1467
7e77506a
IC
1468 xen_setup_machphys_mapping();
1469
5ead97c8 1470 /* Install Xen paravirt ops */
93b1eab3
JF
1471 pv_info = xen_info;
1472 pv_init_ops = xen_init_ops;
063334f3 1473 pv_cpu_ops = xen_cpu_ops;
93b1eab3 1474
063334f3 1475 x86_platform.get_nmi_reason = xen_get_nmi_reason;
f221b04f 1476
063334f3 1477 x86_init.resources.memory_setup = xen_memory_setup;
42bbdb43 1478 x86_init.oem.arch_setup = xen_arch_setup;
6f30c1ac 1479 x86_init.oem.banner = xen_banner;
845b3944 1480
409771d2 1481 xen_init_time_ops();
93b1eab3 1482
ce2eef33 1483 /*
577eebea 1484 * Set up some pagetable state before starting to set any ptes.
ce2eef33 1485 */
577eebea 1486
973df35e
JF
1487 xen_init_mmu_ops();
1488
577eebea
JF
1489 /* Prevent unwanted bits from being set in PTEs. */
1490 __supported_pte_mask &= ~_PAGE_GLOBAL;
577eebea 1491
817a824b
IC
1492 /*
1493 * Prevent page tables from being allocated in highmem, even
1494 * if CONFIG_HIGHPTE is enabled.
1495 */
1496 __userpte_alloc_gfp &= ~__GFP_HIGHMEM;
1497
b75fe4e5 1498 /* Work out if we support NX */
4763ed4d 1499 x86_configure_nx();
b75fe4e5 1500
577eebea 1501 /* Get mfn list */
696fd7c5 1502 xen_build_dynamic_phys_to_machine();
577eebea
JF
1503
1504 /*
1505 * Set up kernel GDT and segment registers, mainly so that
1506 * -fstack-protector code can be executed.
1507 */
5840c84b 1508 xen_setup_gdt(0);
0d1edf46 1509
ce2eef33 1510 xen_init_irq_ops();
e826fe1b
JF
1511 xen_init_cpuid_mask();
1512
94a8c3c2 1513#ifdef CONFIG_X86_LOCAL_APIC
ad66dd34 1514 /*
94a8c3c2 1515 * set up the basic apic ops.
ad66dd34 1516 */
feb44f1f 1517 xen_init_apic();
ad66dd34 1518#endif
93b1eab3 1519
e57778a1
JF
1520 if (xen_feature(XENFEAT_mmu_pt_update_preserve_ad)) {
1521 pv_mmu_ops.ptep_modify_prot_start = xen_ptep_modify_prot_start;
1522 pv_mmu_ops.ptep_modify_prot_commit = xen_ptep_modify_prot_commit;
1523 }
1524
fefa629a
JF
1525 machine_ops = xen_machine_ops;
1526
38341432
JF
1527 /*
1528 * The only reliable way to retain the initial address of the
1529 * percpu gdt_page is to remember it here, so we can go and
1530 * mark it RW later, when the initial percpu area is freed.
1531 */
1532 xen_initial_gdt = &per_cpu(gdt_page, 0);
795f99b6 1533
a9e7062d 1534 xen_smp_init();
5ead97c8 1535
c1f5db1a
IC
1536#ifdef CONFIG_ACPI_NUMA
1537 /*
1538 * The pages we from Xen are not related to machine pages, so
1539 * any NUMA information the kernel tries to get from ACPI will
1540 * be meaningless. Prevent it from trying.
1541 */
1542 acpi_numa = -1;
c79c4982 1543#endif
60223a32 1544 /* Don't do the full vcpu_info placement stuff until we have a
2e8fe719 1545 possible map and a non-dummy shared_info. */
60223a32 1546 per_cpu(xen_vcpu, 0) = &HYPERVISOR_shared_info->vcpu_info[0];
5ead97c8 1547
0991d22d 1548 WARN_ON(xen_cpuhp_setup(xen_cpu_up_prepare_pv, xen_cpu_dead_pv));
565fdc6a 1549
55d80856 1550 local_irq_disable();
2ce802f6 1551 early_boot_irqs_disabled = true;
55d80856 1552
084a2a4e 1553 xen_raw_console_write("mapping kernel into physical memory\n");
6c2681c8
JG
1554 xen_setup_kernel_pagetable((pgd_t *)xen_start_info->pt_base,
1555 xen_start_info->nr_pages);
1556 xen_reserve_special_pages();
5ead97c8 1557
5ead97c8
JF
1558 /* keep using Xen gdt for now; no urgent need to change it */
1559
e68266b7 1560#ifdef CONFIG_X86_32
93b1eab3 1561 pv_info.kernel_rpl = 1;
5ead97c8 1562 if (xen_feature(XENFEAT_supervisor_mode_kernel))
93b1eab3 1563 pv_info.kernel_rpl = 0;
e68266b7
IC
1564#else
1565 pv_info.kernel_rpl = 0;
1566#endif
5ead97c8 1567 /* set the limit of our address space */
fb1d8404 1568 xen_reserve_top();
5ead97c8 1569
063334f3
BO
1570 /*
1571 * We used to do this in xen_arch_setup, but that is too late
1572 * on AMD were early_cpu_init (run before ->arch_setup()) calls
1573 * early_amd_init which pokes 0xcf8 port.
1574 */
1575 set_iopl.iopl = 1;
1576 rc = HYPERVISOR_physdev_op(PHYSDEVOP_set_iopl, &set_iopl);
1577 if (rc != 0)
1578 xen_raw_printk("physdev_op failed %d\n", rc);
ec35a69c 1579
7d087b68 1580#ifdef CONFIG_X86_32
5ead97c8
JF
1581 /* set up basic CPUID stuff */
1582 cpu_detect(&new_cpu_data);
60e019eb 1583 set_cpu_cap(&new_cpu_data, X86_FEATURE_FPU);
16aaa537 1584 new_cpu_data.x86_capability[CPUID_1_EDX] = cpuid_edx(1);
7d087b68 1585#endif
5ead97c8 1586
d1e9abd6
JG
1587 if (xen_start_info->mod_start) {
1588 if (xen_start_info->flags & SIF_MOD_START_PFN)
1589 initrd_start = PFN_PHYS(xen_start_info->mod_start);
1590 else
1591 initrd_start = __pa(xen_start_info->mod_start);
1592 }
1593
5ead97c8 1594 /* Poke various useful things into boot_params */
30c82645 1595 boot_params.hdr.type_of_loader = (9 << 4) | 0;
d1e9abd6 1596 boot_params.hdr.ramdisk_image = initrd_start;
30c82645 1597 boot_params.hdr.ramdisk_size = xen_start_info->mod_len;
b7c3c5c1 1598 boot_params.hdr.cmd_line_ptr = __pa(xen_start_info->cmd_line);
ea179481 1599 boot_params.hdr.hardware_subarch = X86_SUBARCH_XEN;
5ead97c8 1600
6e833587 1601 if (!xen_initial_domain()) {
83abc70a 1602 add_preferred_console("xenboot", 0, NULL);
9e124fe1 1603 add_preferred_console("tty", 0, NULL);
b8c2d3df 1604 add_preferred_console("hvc", 0, NULL);
b5401a96
AN
1605 if (pci_xen)
1606 x86_init.pci.arch_init = pci_xen_init;
5d990b62 1607 } else {
c2419b4a
JF
1608 const struct dom0_vga_console_info *info =
1609 (void *)((char *)xen_start_info +
1610 xen_start_info->console.dom0.info_off);
ffb8b233
KRW
1611 struct xen_platform_op op = {
1612 .cmd = XENPF_firmware_info,
1613 .interface_version = XENPF_INTERFACE_VERSION,
1614 .u.firmware_info.type = XEN_FW_KBD_SHIFT_FLAGS,
1615 };
c2419b4a 1616
8d152e7a
LR
1617 x86_platform.set_legacy_features =
1618 xen_dom0_set_legacy_features;
c2419b4a
JF
1619 xen_init_vga(info, xen_start_info->console.dom0.info_size);
1620 xen_start_info->console.domU.mfn = 0;
1621 xen_start_info->console.domU.evtchn = 0;
1622
cfafae94 1623 if (HYPERVISOR_platform_op(&op) == 0)
ffb8b233
KRW
1624 boot_params.kbd_status = op.u.firmware_info.u.kbd_shift_flags;
1625
5d990b62
CW
1626 /* Make sure ACS will be enabled */
1627 pci_request_acs();
211063dc
KRW
1628
1629 xen_acpi_sleep_register();
bd49940a
KRW
1630
1631 /* Avoid searching for BIOS MP tables */
1632 x86_init.mpparse.find_smp_config = x86_init_noop;
1633 x86_init.mpparse.get_smp_config = x86_init_uint_noop;
96f28bc6
DV
1634
1635 xen_boot_params_init_edd();
9e124fe1 1636 }
76a8df7b
DV
1637#ifdef CONFIG_PCI
1638 /* PCI BIOS service won't work from a PV guest. */
1639 pci_probe &= ~PCI_PROBE_BIOS;
1640#endif
084a2a4e
JF
1641 xen_raw_console_write("about to get started...\n");
1642
88e957d6
VK
1643 /* Let's presume PV guests always boot on vCPU with id 0. */
1644 per_cpu(xen_vcpu_id, 0) = 0;
1645
499d19b8
JF
1646 xen_setup_runstate_info(0);
1647
c7341d6a 1648 xen_efi_init();
be81c8a1 1649
5ead97c8 1650 /* Start the world */
f5d36de0 1651#ifdef CONFIG_X86_32
f0d43100 1652 i386_start_kernel();
f5d36de0 1653#else
5054daa2 1654 cr4_init_shadow(); /* 32b kernel does this in i386_start_kernel() */
084a2a4e 1655 x86_64_start_reservations((char *)__pa_symbol(&boot_params));
f5d36de0 1656#endif
5ead97c8 1657}
bee6ab53 1658
0991d22d 1659static int xen_cpu_up_prepare_pv(unsigned int cpu)
38e20b07 1660{
5fc509bc
BO
1661 int rc;
1662
0991d22d 1663 xen_setup_timer(cpu);
5fc509bc 1664
0991d22d
VK
1665 rc = xen_smp_intr_init(cpu);
1666 if (rc) {
1667 WARN(1, "xen_smp_intr_init() for CPU %d failed: %d\n",
1668 cpu, rc);
1669 return rc;
1670 }
1671 return 0;
1672}
1673
0991d22d 1674static int xen_cpu_dead_pv(unsigned int cpu)
4d737042
BO
1675{
1676 xen_smp_intr_free(cpu);
1677
0991d22d 1678 xen_teardown_timer(cpu);
4d737042
BO
1679
1680 return 0;
1681}
1682
1683static int xen_cpu_up_online(unsigned int cpu)
1684{
1685 xen_init_lock_cpu(cpu);
1686 return 0;
1687}
38e20b07 1688
0991d22d 1689static uint32_t __init xen_platform_pv(void)
bee6ab53 1690{
0991d22d
VK
1691 if (xen_pv_domain())
1692 return xen_cpuid_base();
1693
1694 return 0;
1695}
1696
a71dbdaa
BO
1697static void xen_set_cpu_features(struct cpuinfo_x86 *c)
1698{
0991d22d
VK
1699 clear_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
1700 set_cpu_cap(c, X86_FEATURE_XENPV);
a71dbdaa
BO
1701}
1702
98f2a47a 1703void xen_pin_vcpu(int cpu)
99bc6753
JG
1704{
1705 static bool disable_pinning;
1706 struct sched_pin_override pin_override;
1707 int ret;
1708
1709 if (disable_pinning)
1710 return;
1711
1712 pin_override.pcpu = cpu;
1713 ret = HYPERVISOR_sched_op(SCHEDOP_pin_override, &pin_override);
1714
1715 /* Ignore errors when removing override. */
1716 if (cpu < 0)
1717 return;
1718
1719 switch (ret) {
1720 case -ENOSYS:
1721 pr_warn("Unable to pin on physical cpu %d. In case of problems consider vcpu pinning.\n",
1722 cpu);
1723 disable_pinning = true;
1724 break;
1725 case -EPERM:
1726 WARN(1, "Trying to pin vcpu without having privilege to do so\n");
1727 disable_pinning = true;
1728 break;
1729 case -EINVAL:
1730 case -EBUSY:
1731 pr_warn("Physical cpu %d not available for pinning. Check Xen cpu configuration.\n",
1732 cpu);
1733 break;
1734 case 0:
1735 break;
1736 default:
1737 WARN(1, "rc %d while trying to pin vcpu\n", ret);
1738 disable_pinning = true;
1739 }
1740}
1741
0991d22d
VK
1742const struct hypervisor_x86 x86_hyper_xen_pv = {
1743 .name = "Xen PV",
1744 .detect = xen_platform_pv,
a71dbdaa 1745 .set_cpu_features = xen_set_cpu_features,
99bc6753 1746 .pin_vcpu = xen_pin_vcpu,
bee6ab53 1747};
0991d22d
VK
1748EXPORT_SYMBOL(x86_hyper_xen_pv);
1749
a314e3eb
SS
1750#ifdef CONFIG_HOTPLUG_CPU
1751void xen_arch_register_cpu(int num)
1752{
1753 arch_register_cpu(num);
1754}
1755EXPORT_SYMBOL(xen_arch_register_cpu);
1756
1757void xen_arch_unregister_cpu(int num)
1758{
1759 arch_unregister_cpu(num);
1760}
1761EXPORT_SYMBOL(xen_arch_unregister_cpu);
1762#endif