]> git.ipfire.org Git - people/ms/u-boot.git/blame - board/amcc/ebony/ebony.c
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / board / amcc / ebony / ebony.c
CommitLineData
c609719b
WD
1/*
2 * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
c609719b 23#include <common.h>
c609719b 24#include <asm/processor.h>
db2f721f 25#include <spd_sdram.h>
c609719b
WD
26
27#define BOOT_SMALL_FLASH 32 /* 00100000 */
28#define FLASH_ONBD_N 2 /* 00000010 */
29#define FLASH_SRAM_SEL 1 /* 00000001 */
30
d87080b7
WD
31DECLARE_GLOBAL_DATA_PTR;
32
8a316c9b 33long int fixed_sdram(void);
c609719b 34
8a316c9b 35int board_early_init_f(void)
c609719b
WD
36{
37 uint reg;
6d0f6bcf 38 unsigned char *fpga_base = (unsigned char *)CONFIG_SYS_FPGA_BASE;
c609719b
WD
39 unsigned char status;
40
c609719b
WD
41 /*--------------------------------------------------------------------
42 * Setup the external bus controller/chip selects
43 *-------------------------------------------------------------------*/
8a316c9b
SR
44 mtdcr(ebccfga, xbcfg);
45 reg = mfdcr(ebccfgd);
46 mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
c609719b 47
8a316c9b
SR
48 mtebc(pb1ap, 0x02815480); /* NVRAM/RTC */
49 mtebc(pb1cr, 0x48018000); /* BA=0x480 1MB R/W 8-bit */
50 mtebc(pb7ap, 0x01015280); /* FPGA registers */
51 mtebc(pb7cr, 0x48318000); /* BA=0x483 1MB R/W 8-bit */
c609719b
WD
52
53 /* read FPGA_REG0 and set the bus controller */
54 status = *fpga_base;
55 if ((status & BOOT_SMALL_FLASH) && !(status & FLASH_ONBD_N)) {
8a316c9b
SR
56 mtebc(pb0ap, 0x9b015480); /* FLASH/SRAM */
57 mtebc(pb0cr, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */
58 mtebc(pb2ap, 0x9b015480); /* 4MB FLASH */
59 mtebc(pb2cr, 0xff858000); /* BAS=0xff8 4MB R/W 8-bit */
c609719b 60 } else {
8a316c9b
SR
61 mtebc(pb0ap, 0x9b015480); /* 4MB FLASH */
62 mtebc(pb0cr, 0xffc58000); /* BAS=0xffc 4MB R/W 8-bit */
c609719b
WD
63
64 /* set CS2 if FLASH_ONBD_N == 0 */
65 if (!(status & FLASH_ONBD_N)) {
8a316c9b
SR
66 mtebc(pb2ap, 0x9b015480); /* FLASH/SRAM */
67 mtebc(pb2cr, 0xff818000); /* BAS=0xff8 4MB R/W 8-bit */
c609719b
WD
68 }
69 }
70
71 /*--------------------------------------------------------------------
72 * Setup the interrupt controller polarities, triggers, etc.
73 *-------------------------------------------------------------------*/
8a316c9b
SR
74 mtdcr(uic0sr, 0xffffffff); /* clear all */
75 mtdcr(uic0er, 0x00000000); /* disable all */
76 mtdcr(uic0cr, 0x00000009); /* SMI & UIC1 crit are critical */
77 mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
78 mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
79 mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
80 mtdcr(uic0sr, 0xffffffff); /* clear all */
81
82 mtdcr(uic1sr, 0xffffffff); /* clear all */
83 mtdcr(uic1er, 0x00000000); /* disable all */
84 mtdcr(uic1cr, 0x00000000); /* all non-critical */
85 mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
86 mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
87 mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
88 mtdcr(uic1sr, 0xffffffff); /* clear all */
c609719b
WD
89
90 return 0;
91}
92
8a316c9b 93int checkboard(void)
c609719b 94{
77ddac94 95 char *s = getenv("serial#");
c609719b 96
8a316c9b
SR
97 printf("Board: Ebony - AMCC PPC440GP Evaluation Board");
98 if (s != NULL) {
99 puts(", serial# ");
100 puts(s);
101 }
102 putc('\n');
103
c609719b
WD
104 return (0);
105}
106
9973e3c6 107phys_size_t initdram(int board_type)
c609719b
WD
108{
109 long dram_size = 0;
c609719b
WD
110
111#if defined(CONFIG_SPD_EEPROM)
d87080b7 112 dram_size = spd_sdram();
c609719b 113#else
8a316c9b 114 dram_size = fixed_sdram();
c609719b
WD
115#endif
116 return dram_size;
117}
118
c609719b
WD
119#if !defined(CONFIG_SPD_EEPROM)
120/*************************************************************************
121 * fixed sdram init -- doesn't use serial presence detect.
122 *
123 * Assumes: 128 MB, non-ECC, non-registered
124 * PLB @ 133 MHz
125 *
126 ************************************************************************/
8a316c9b 127long int fixed_sdram(void)
c609719b
WD
128{
129 uint reg;
130
131 /*--------------------------------------------------------------------
132 * Setup some default
133 *------------------------------------------------------------------*/
8a316c9b
SR
134 mtsdram(mem_uabba, 0x00000000); /* ubba=0 (default) */
135 mtsdram(mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
136 mtsdram(mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
137 mtsdram(mem_wddctr, 0x00000000); /* wrcp=0 dcd=0 */
138 mtsdram(mem_clktr, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
c609719b
WD
139
140 /*--------------------------------------------------------------------
141 * Setup for board-specific specific mem
142 *------------------------------------------------------------------*/
143 /*
144 * Following for CAS Latency = 2.5 @ 133 MHz PLB
145 */
8a316c9b
SR
146 mtsdram(mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
147 mtsdram(mem_tr0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
c609719b 148 /* RA=10 RD=3 */
8a316c9b
SR
149 mtsdram(mem_tr1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
150 mtsdram(mem_rtr, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
151 mtsdram(mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
152 udelay(400); /* Delay 200 usecs (min) */
c609719b
WD
153
154 /*--------------------------------------------------------------------
155 * Enable the controller, then wait for DCEN to complete
156 *------------------------------------------------------------------*/
8a316c9b 157 mtsdram(mem_cfg0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
c609719b 158 for (;;) {
8a316c9b 159 mfsdram(mem_mcsts, reg);
c609719b
WD
160 if (reg & 0x80000000)
161 break;
162 }
163
164 return (128 * 1024 * 1024); /* 128 MB */
165}
8a316c9b 166#endif /* !defined(CONFIG_SPD_EEPROM) */
c609719b
WD
167
168/*************************************************************************
169 * pci_pre_init
170 *
171 * This routine is called just prior to registering the hose and gives
172 * the board the opportunity to check things. Returning a value of zero
173 * indicates that things are bad & PCI initialization should be aborted.
174 *
175 * Different boards may wish to customize the pci controller structure
176 * (add regions, override default access routines, etc) or perform
177 * certain pre-initialization actions.
178 *
179 ************************************************************************/
466fff1a 180#if defined(CONFIG_PCI)
8a316c9b 181int pci_pre_init(struct pci_controller *hose)
c609719b 182{
8a316c9b 183 unsigned long strap;
c609719b
WD
184
185 /*--------------------------------------------------------------------------+
466fff1a
SR
186 * The ebony board is always configured as the host & requires the
187 * PCI arbiter to be enabled.
c609719b 188 *--------------------------------------------------------------------------*/
8a316c9b
SR
189 strap = mfdcr(cpc0_strp1);
190 if ((strap & 0x00100000) == 0) {
191 printf("PCI: CPC0_STRP1[PAE] not set.\n");
192 return 0;
193 }
c609719b 194
8a316c9b 195 return 1;
c609719b 196}
466fff1a 197#endif /* defined(CONFIG_PCI) */
c609719b
WD
198
199/*************************************************************************
200 * pci_target_init
201 *
202 * The bootstrap configuration provides default settings for the pci
203 * inbound map (PIM). But the bootstrap config choices are limited and
204 * may not be sufficient for a given board.
205 *
206 ************************************************************************/
6d0f6bcf 207#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
8a316c9b 208void pci_target_init(struct pci_controller *hose)
c609719b 209{
c609719b
WD
210 /*--------------------------------------------------------------------------+
211 * Disable everything
212 *--------------------------------------------------------------------------*/
8a316c9b
SR
213 out32r(PCIX0_PIM0SA, 0); /* disable */
214 out32r(PCIX0_PIM1SA, 0); /* disable */
215 out32r(PCIX0_PIM2SA, 0); /* disable */
216 out32r(PCIX0_EROMBA, 0); /* disable expansion rom */
c609719b
WD
217
218 /*--------------------------------------------------------------------------+
219 * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
220 * options to not support sizes such as 128/256 MB.
221 *--------------------------------------------------------------------------*/
6d0f6bcf 222 out32r(PCIX0_PIM0LAL, CONFIG_SYS_SDRAM_BASE);
8a316c9b
SR
223 out32r(PCIX0_PIM0LAH, 0);
224 out32r(PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1);
c609719b 225
8a316c9b 226 out32r(PCIX0_BAR0, 0);
c609719b
WD
227
228 /*--------------------------------------------------------------------------+
229 * Program the board's subsystem id/vendor id
230 *--------------------------------------------------------------------------*/
6d0f6bcf
JCPV
231 out16r(PCIX0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID);
232 out16r(PCIX0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID);
c609719b 233
8a316c9b 234 out16r(PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY);
c609719b 235}
6d0f6bcf 236#endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
c609719b
WD
237
238/*************************************************************************
239 * is_pci_host
240 *
241 * This routine is called to determine if a pci scan should be
242 * performed. With various hardware environments (especially cPCI and
243 * PPMC) it's insufficient to depend on the state of the arbiter enable
244 * bit in the strap register, or generic host/adapter assumptions.
245 *
246 * Rather than hard-code a bad assumption in the general 440 code, the
247 * 440 pci code requires the board to decide at runtime.
248 *
249 * Return 0 for adapter mode, non-zero for host (monarch) mode.
250 *
251 *
252 ************************************************************************/
253#if defined(CONFIG_PCI)
254int is_pci_host(struct pci_controller *hose)
255{
8a316c9b
SR
256 /* The ebony board is always configured as host. */
257 return (1);
c609719b 258}
8a316c9b 259#endif /* defined(CONFIG_PCI) */