]> git.ipfire.org Git - people/ms/u-boot.git/blame - board/engicam/geam6ul/geam6ul.c
i.MX6: engicam: Move set_fdt_file to common
[people/ms/u-boot.git] / board / engicam / geam6ul / geam6ul.c
CommitLineData
a5b9f8c8
JT
1/*
2 * Copyright (C) 2016 Amarula Solutions B.V.
3 * Copyright (C) 2016 Engicam S.r.l.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <common.h>
08273bc2 10#include <mmc.h>
a5b9f8c8
JT
11
12#include <asm/io.h>
13#include <asm/gpio.h>
14#include <linux/sizes.h>
15
16#include <asm/arch/clock.h>
084cbb60 17#include <asm/arch/crm_regs.h>
a5b9f8c8
JT
18#include <asm/arch/iomux.h>
19#include <asm/arch/mx6-pins.h>
20#include <asm/arch/sys_proto.h>
552a848e 21#include <asm/mach-imx/iomux-v3.h>
a5b9f8c8 22
ac880e77
JT
23#include "../common/board.h"
24
a5b9f8c8
JT
25DECLARE_GLOBAL_DATA_PTR;
26
084cbb60
JT
27#ifdef CONFIG_NAND_MXS
28
29#define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
30#define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
31 PAD_CTL_SRE_FAST)
32#define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
33
34static iomux_v3_cfg_t const nand_pads[] = {
671f458a
JT
35 IOMUX_PADS(PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
36 IOMUX_PADS(PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
37 IOMUX_PADS(PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
38 IOMUX_PADS(PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
39 IOMUX_PADS(PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
40 IOMUX_PADS(PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
41 IOMUX_PADS(PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
42 IOMUX_PADS(PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
43 IOMUX_PADS(PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
44 IOMUX_PADS(PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
45 IOMUX_PADS(PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
46 IOMUX_PADS(PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
47 IOMUX_PADS(PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
48 IOMUX_PADS(PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
49 IOMUX_PADS(PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
084cbb60
JT
50};
51
ac880e77 52void setup_gpmi_nand(void)
084cbb60
JT
53{
54 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
55
56 /* config gpmi nand iomux */
671f458a 57 SETUP_IOMUX_PADS(nand_pads);
084cbb60
JT
58
59 clrbits_le32(&mxc_ccm->CCGR4,
60 MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
61 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
62 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
63 MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
64 MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
65
66 /*
67 * config gpmi and bch clock to 100 MHz
68 * bch/gpmi select PLL2 PFD2 400M
69 * 100M = 400M / 4
70 */
71 clrbits_le32(&mxc_ccm->cscmr1,
72 MXC_CCM_CSCMR1_BCH_CLK_SEL |
73 MXC_CCM_CSCMR1_GPMI_CLK_SEL);
74 clrsetbits_le32(&mxc_ccm->cscdr1,
75 MXC_CCM_CSCDR1_BCH_PODF_MASK |
76 MXC_CCM_CSCDR1_GPMI_PODF_MASK,
77 (3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
78 (3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
79
80 /* enable gpmi and bch clock gating */
81 setbits_le32(&mxc_ccm->CCGR4,
82 MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
83 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
84 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
85 MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
86 MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
87
88 /* enable apbh clock gating */
89 setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
90}
91#endif /* CONFIG_NAND_MXS */
92
a5b9f8c8 93#ifdef CONFIG_SPL_BUILD
a5b9f8c8
JT
94/* MMC board initialization is needed till adding DM support in SPL */
95#if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
96#include <mmc.h>
97#include <fsl_esdhc.h>
98
99#define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
100 PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
101 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
102
103static iomux_v3_cfg_t const usdhc1_pads[] = {
671f458a
JT
104 IOMUX_PADS(PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
105 IOMUX_PADS(PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
106 IOMUX_PADS(PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
107 IOMUX_PADS(PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
108 IOMUX_PADS(PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
109 IOMUX_PADS(PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
a5b9f8c8
JT
110
111 /* VSELECT */
671f458a 112 IOMUX_PADS(PAD_GPIO1_IO05__USDHC1_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
a5b9f8c8 113 /* CD */
671f458a 114 IOMUX_PADS(PAD_UART1_RTS_B__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL)),
a5b9f8c8 115 /* RST_B */
671f458a 116 IOMUX_PADS(PAD_GPIO1_IO09__GPIO1_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
a5b9f8c8
JT
117};
118
119#define USDHC1_CD_GPIO IMX_GPIO_NR(1, 1)
120
121struct fsl_esdhc_cfg usdhc_cfg[1] = {
122 {USDHC1_BASE_ADDR, 0, 4},
123};
124
125int board_mmc_getcd(struct mmc *mmc)
126{
127 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
128 int ret = 0;
129
130 switch (cfg->esdhc_base) {
131 case USDHC1_BASE_ADDR:
132 ret = !gpio_get_value(USDHC1_CD_GPIO);
133 break;
134 }
135
136 return ret;
137}
138
139int board_mmc_init(bd_t *bis)
140{
141 int i, ret;
142
143 /*
144 * According to the board_mmc_init() the following map is done:
145 * (U-boot device node) (Physical Port)
146 * mmc0 USDHC1
147 */
148 for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
149 switch (i) {
150 case 0:
671f458a 151 SETUP_IOMUX_PADS(usdhc1_pads);
a5b9f8c8
JT
152 gpio_direction_input(USDHC1_CD_GPIO);
153 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
154 break;
155 default:
156 printf("Warning - USDHC%d controller not supporting\n",
157 i + 1);
158 return 0;
159 }
160
161 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
162 if (ret) {
163 printf("Warning: failed to initialize mmc dev %d\n", i);
164 return ret;
165 }
166 }
167
168 return 0;
169}
170#endif /* CONFIG_FSL_ESDHC */
a5b9f8c8 171#endif /* CONFIG_SPL_BUILD */