]> git.ipfire.org Git - people/ms/u-boot.git/blame - board/freescale/mpc8641hpcn/mpc8641hpcn.c
Merge branch 'next' of git://git.denx.de/u-boot-mpc83xx
[people/ms/u-boot.git] / board / freescale / mpc8641hpcn / mpc8641hpcn.c
CommitLineData
debb7354 1/*
561e710a 2 * Copyright 2006, 2007, 2010-2011 Freescale Semiconductor.
debb7354 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
debb7354
JL
5 */
6
7#include <common.h>
8#include <pci.h>
9#include <asm/processor.h>
10#include <asm/immap_86xx.h>
c8514622 11#include <asm/fsl_pci.h>
6a8e5692 12#include <asm/fsl_ddr_sdram.h>
5d27e02c 13#include <asm/fsl_serdes.h>
3d98b858 14#include <asm/io.h>
ea9f7395
JL
15#include <libfdt.h>
16#include <fdt_support.h>
0b252f50 17#include <netdev.h>
debb7354 18
4c77de3f 19phys_size_t fixed_sdram(void);
debb7354 20
80e955c7 21int checkboard(void)
debb7354 22{
9af9c6bd
KG
23 u8 vboot;
24 u8 *pixis_base = (u8 *)PIXIS_BASE;
25
26 printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, "
27 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
28 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
29 in_8(pixis_base + PIXIS_PVER));
30
31 vboot = in_8(pixis_base + PIXIS_VBOOT);
32 if (vboot & PIXIS_VBOOT_FMAP)
33 printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
34 else
35 puts ("Promjet\n");
36
debb7354
JL
37 return 0;
38}
39
9973e3c6 40phys_size_t
debb7354
JL
41initdram(int board_type)
42{
4c77de3f 43 phys_size_t dram_size = 0;
debb7354
JL
44
45#if defined(CONFIG_SPD_EEPROM)
6a8e5692 46 dram_size = fsl_ddr_sdram();
debb7354 47#else
80e955c7 48 dram_size = fixed_sdram();
debb7354
JL
49#endif
50
9ff32d8c
TT
51 setup_ddr_bat(dram_size);
52
21cd5815 53 debug(" DDR: ");
debb7354
JL
54 return dram_size;
55}
56
57
debb7354 58#if !defined(CONFIG_SPD_EEPROM)
5c9efb36
JL
59/*
60 * Fixed sdram init -- doesn't use serial presence detect.
61 */
4c77de3f 62phys_size_t
80e955c7 63fixed_sdram(void)
debb7354 64{
6d0f6bcf
JCPV
65#if !defined(CONFIG_SYS_RAMBOOT)
66 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
80e955c7 67 volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
debb7354 68
6d0f6bcf
JCPV
69 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
70 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
71 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
72 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
73 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
74 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
e7ee23ec 75 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
6d0f6bcf
JCPV
76 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
77 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
78 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
79 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
80 ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
81 ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
debb7354
JL
82
83#if defined (CONFIG_DDR_ECC)
84 ddr->err_disable = 0x0000008D;
85 ddr->err_sbe = 0x00ff0000;
86#endif
87 asm("sync;isync");
cb5965fb 88
debb7354
JL
89 udelay(500);
90
91#if defined (CONFIG_DDR_ECC)
92 /* Enable ECC checking */
e7ee23ec 93 ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
debb7354 94#else
e7ee23ec 95 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
6d0f6bcf 96 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
debb7354
JL
97#endif
98 asm("sync; isync");
cb5965fb 99
debb7354
JL
100 udelay(500);
101#endif
6d0f6bcf 102 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
debb7354
JL
103}
104#endif /* !defined(CONFIG_SPD_EEPROM) */
105
80e955c7 106void pci_init_board(void)
debb7354 107{
64e55d5e 108 fsl_pcie_init_board(0);
9a268e4b 109
46f3e385 110#ifdef CONFIG_PCIE1
63cec581
ES
111 /*
112 * Activate ULI1575 legacy chip by performing a fake
113 * memory access. Needed to make ULI RTC work.
114 */
46f3e385
KG
115 in_be32((unsigned *) ((char *)(CONFIG_SYS_PCIE1_MEM_VIRT
116 + CONFIG_SYS_PCIE1_MEM_SIZE - 0x1000000)));
46f3e385 117#endif /* CONFIG_PCIE1 */
debb7354
JL
118}
119
13f5433f 120
ea9f7395 121#if defined(CONFIG_OF_BOARD_SETUP)
debb7354
JL
122void
123ft_board_setup(void *blob, bd_t *bd)
124{
d52082b1
BB
125 int off;
126 u64 *tmp;
127 u32 *addrcells;
128
13f5433f 129 ft_cpu_setup(blob, bd);
ea9f7395 130
6525d51f 131 FT_FSL_PCI_SETUP;
d52082b1
BB
132
133 /*
134 * Warn if it looks like the device tree doesn't match u-boot.
135 * This is just an estimation, based on the location of CCSR,
136 * which is defined by the "reg" property in the soc node.
137 */
138 off = fdt_path_offset(blob, "/soc8641");
139 addrcells = (u32 *)fdt_getprop(blob, 0, "#address-cells", NULL);
140 tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
141
142 if (tmp) {
143 u64 addr;
3f510db5 144 if (addrcells && (*addrcells == 1))
d52082b1 145 addr = *(u32 *)tmp;
3f510db5
BB
146 else
147 addr = *tmp;
d52082b1
BB
148
149 if (addr != CONFIG_SYS_CCSRBAR_PHYS)
150 printf("WARNING: The CCSRBAR address in your .dts "
151 "does not match the address of the CCSR "
152 "in u-boot. This means your .dts might "
153 "be old.\n");
154 }
debb7354
JL
155}
156#endif
157
debb7354 158
239db37c
HW
159/*
160 * get_board_sys_clk
161 * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
162 */
163
80e955c7
JL
164unsigned long
165get_board_sys_clk(ulong dummy)
239db37c
HW
166{
167 u8 i, go_bit, rd_clks;
168 ulong val = 0;
048e7efe 169 u8 *pixis_base = (u8 *)PIXIS_BASE;
239db37c 170
048e7efe 171 go_bit = in_8(pixis_base + PIXIS_VCTL);
239db37c
HW
172 go_bit &= 0x01;
173
048e7efe 174 rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
239db37c
HW
175 rd_clks &= 0x1C;
176
177 /*
178 * Only if both go bit and the SCLK bit in VCFGEN0 are set
179 * should we be using the AUX register. Remember, we also set the
180 * GO bit to boot from the alternate bank on the on-board flash
181 */
182
183 if (go_bit) {
184 if (rd_clks == 0x1c)
048e7efe 185 i = in_8(pixis_base + PIXIS_AUX);
239db37c 186 else
048e7efe 187 i = in_8(pixis_base + PIXIS_SPD);
239db37c 188 } else {
048e7efe 189 i = in_8(pixis_base + PIXIS_SPD);
239db37c
HW
190 }
191
192 i &= 0x07;
193
194 switch (i) {
195 case 0:
196 val = 33000000;
197 break;
198 case 1:
199 val = 40000000;
200 break;
201 case 2:
202 val = 50000000;
203 break;
204 case 3:
205 val = 66000000;
206 break;
207 case 4:
208 val = 83000000;
209 break;
210 case 5:
211 val = 100000000;
212 break;
213 case 6:
214 val = 134000000;
215 break;
216 case 7:
217 val = 166000000;
218 break;
219 }
220
221 return val;
222}
0b252f50
BW
223
224int board_eth_init(bd_t *bis)
225{
226 /* Initialize TSECs */
227 cpu_eth_init(bis);
228 return pci_eth_init(bis);
229}
4ef630df
PT
230
231void board_reset(void)
232{
048e7efe
KG
233 u8 *pixis_base = (u8 *)PIXIS_BASE;
234
235 out_8(pixis_base + PIXIS_RST, 0);
4ef630df
PT
236
237 while (1)
238 ;
239}