]> git.ipfire.org Git - people/ms/u-boot.git/blame - board/mpl/vcma9/memsetup.S
* Patches by David Müller, 12 Jun 2003:
[people/ms/u-boot.git] / board / mpl / vcma9 / memsetup.S
CommitLineData
1cb8e980
WD
1/*
2 * Memory Setup stuff - taken from blob memsetup.S
3 *
4 * Copyright (C) 1999 2000 2001 Erik Mouw (J.A.K.Mouw@its.tudelft.nl) and
5 * Jan-Derk Bakker (J.D.Bakker@its.tudelft.nl)
6 *
7 * Modified for the Samsung SMDK2410 by
8 * (C) Copyright 2002
9 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30
31
32#include <config.h>
33#include <version.h>
34
35
36/* some parameters for the board */
37
38#define BWSCON 0x48000000
39
40/* BWSCON */
41#define DW8 (0x0)
42#define DW16 (0x1)
43#define DW32 (0x2)
44#define WAIT (0x1<<2)
45#define UBLB (0x1<<3)
46
47#define B1_BWSCON (DW16)
48#define B2_BWSCON (DW32)
49#define B3_BWSCON (DW32)
50#define B4_BWSCON (DW16 + WAIT + UBLB)
51#define B5_BWSCON (DW8 + UBLB)
52#define B6_BWSCON (DW32)
53#define B7_BWSCON (DW32)
54
55/* BANK0CON */
56#define B0_Tacs 0x0 /* 0clk */
48b42616
WD
57#define B0_Tcos 0x1 /* 1clk */
58/*#define B0_Tcos 0x0 0clk */
59#define B0_Tacc 0x7 /* 14clk */
60/*#define B0_Tacc 0x5 8clk */
1cb8e980
WD
61#define B0_Tcoh 0x0 /* 0clk */
62#define B0_Tah 0x0 /* 0clk */
63#define B0_Tacp 0x0 /* page mode is not used */
64#define B0_PMC 0x0 /* page mode disabled */
65
66/* BANK1CON */
67#define B1_Tacs 0x0 /* 0clk */
48b42616
WD
68#define B1_Tcos 0x1 /* 1clk */
69/*#define B1_Tcos 0x0 0clk */
70#define B1_Tacc 0x7 /* 14clk */
71/*#define B1_Tacc 0x5 8clk */
1cb8e980
WD
72#define B1_Tcoh 0x0 /* 0clk */
73#define B1_Tah 0x0 /* 0clk */
74#define B1_Tacp 0x0 /* page mode is not used */
75#define B1_PMC 0x0 /* page mode disabled */
76
77#define B2_Tacs 0x3 /* 4clk */
78#define B2_Tcos 0x3 /* 4clk */
79#define B2_Tacc 0x7 /* 14clk */
80#define B2_Tcoh 0x3 /* 4clk */
81#define B2_Tah 0x3 /* 4clk */
82#define B2_Tacp 0x0 /* page mode is not used */
83#define B2_PMC 0x0 /* page mode disabled */
84
85#define B3_Tacs 0x3 /* 4clk */
86#define B3_Tcos 0x3 /* 4clk */
87#define B3_Tacc 0x7 /* 14clk */
88#define B3_Tcoh 0x3 /* 4clk */
89#define B3_Tah 0x3 /* 4clk */
90#define B3_Tacp 0x0 /* page mode is not used */
91#define B3_PMC 0x0 /* page mode disabled */
92
93#define B4_Tacs 0x3 /* 4clk */
94#define B4_Tcos 0x1 /* 1clk */
95#define B4_Tacc 0x7 /* 14clk */
96#define B4_Tcoh 0x1 /* 1clk */
97#define B4_Tah 0x0 /* 0clk */
98#define B4_Tacp 0x0 /* page mode is not used */
99#define B4_PMC 0x0 /* page mode disabled */
100
101#define B5_Tacs 0x0 /* 0clk */
102#define B5_Tcos 0x3 /* 4clk */
103#define B5_Tacc 0x5 /* 8clk */
104#define B5_Tcoh 0x2 /* 2clk */
105#define B5_Tah 0x1 /* 1clk */
106#define B5_Tacp 0x0 /* page mode is not used */
107#define B5_PMC 0x0 /* page mode disabled */
108
109#define B6_MT 0x3 /* SDRAM */
110#define B6_Trcd 0x1 /* 3clk */
111#define B6_SCAN 0x2 /* 10bit */
112
113#define B7_MT 0x3 /* SDRAM */
114#define B7_Trcd 0x1 /* 3clk */
115#define B7_SCAN 0x2 /* 10bit */
116
117/* REFRESH parameter */
118#define REFEN 0x1 /* Refresh enable */
119#define TREFMD 0x0 /* CBR(CAS before RAS)/Auto refresh */
120#define Trp 0x0 /* 2clk */
121#define Trc 0x3 /* 7clk */
122#define Tchr 0x2 /* 3clk */
123#define REFCNT 1113 /* period=15.6us, HCLK=60Mhz, (2048+1-15.6*60) */
124/**************************************/
125
126_TEXT_BASE:
127 .word TEXT_BASE
128
129.globl memsetup
130memsetup:
131 /* memory control configuration */
132 /* make r0 relative the current location so that it */
133 /* reads SMRDATA out of FLASH rather than memory ! */
134 ldr r0, =SMRDATA
135 ldr r1, _TEXT_BASE
136 sub r0, r0, r1
137 ldr r1, =BWSCON /* Bus Width Status Controller */
138 add r2, r0, #13*4
1390:
140 ldr r3, [r0], #4
141 str r3, [r1], #4
142 cmp r2, r0
143 bne 0b
144
145 /* everything is fine now */
146 mov pc, lr
147
148 .ltorg
149/* the literal pools origin */
150
151SMRDATA:
152 .word (0+(B1_BWSCON<<4)+(B2_BWSCON<<8)+(B3_BWSCON<<12)+(B4_BWSCON<<16)+(B5_BWSCON<<20)+(B6_BWSCON<<24)+(B7_BWSCON<<28))
153 .word ((B0_Tacs<<13)+(B0_Tcos<<11)+(B0_Tacc<<8)+(B0_Tcoh<<6)+(B0_Tah<<4)+(B0_Tacp<<2)+(B0_PMC))
154 .word ((B1_Tacs<<13)+(B1_Tcos<<11)+(B1_Tacc<<8)+(B1_Tcoh<<6)+(B1_Tah<<4)+(B1_Tacp<<2)+(B1_PMC))
155 .word ((B2_Tacs<<13)+(B2_Tcos<<11)+(B2_Tacc<<8)+(B2_Tcoh<<6)+(B2_Tah<<4)+(B2_Tacp<<2)+(B2_PMC))
156 .word ((B3_Tacs<<13)+(B3_Tcos<<11)+(B3_Tacc<<8)+(B3_Tcoh<<6)+(B3_Tah<<4)+(B3_Tacp<<2)+(B3_PMC))
157 .word ((B4_Tacs<<13)+(B4_Tcos<<11)+(B4_Tacc<<8)+(B4_Tcoh<<6)+(B4_Tah<<4)+(B4_Tacp<<2)+(B4_PMC))
158 .word ((B5_Tacs<<13)+(B5_Tcos<<11)+(B5_Tacc<<8)+(B5_Tcoh<<6)+(B5_Tah<<4)+(B5_Tacp<<2)+(B5_PMC))
159 .word ((B6_MT<<15)+(B6_Trcd<<2)+(B6_SCAN))
160 .word ((B7_MT<<15)+(B7_Trcd<<2)+(B7_SCAN))
161 .word ((REFEN<<23)+(TREFMD<<22)+(Trp<<20)+(Trc<<18)+(Tchr<<16)+REFCNT)
162 .word 0x32
163 .word 0x30
164 .word 0x30