]> git.ipfire.org Git - people/ms/u-boot.git/blame - common/miiphyutil.c
* Patch by Pierre Aubert, 18 Mar 2004:
[people/ms/u-boot.git] / common / miiphyutil.c
CommitLineData
c609719b
WD
1/*
2 * (C) Copyright 2001
3 * Gerald Van Baren, Custom IDEAS, vanbaren@cideas.com.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * This provides a bit-banged interface to the ethernet MII management
26 * channel.
27 */
28
29#include <common.h>
30#include <miiphy.h>
31
32#if defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII)
33
34/*****************************************************************************
35 *
36 * Read the OUI, manufacture's model number, and revision number.
37 *
38 * OUI: 22 bits (unsigned int)
39 * Model: 6 bits (unsigned char)
40 * Revision: 4 bits (unsigned char)
41 *
42 * Returns:
43 * 0 on success
44 */
45int miiphy_info (unsigned char addr,
46 unsigned int *oui,
47 unsigned char *model, unsigned char *rev)
48{
49 unsigned int reg = 0;
8bf3b005 50 unsigned short tmp;
c609719b 51
8bf3b005 52 if (miiphy_read (addr, PHY_PHYIDR2, &tmp) != 0) {
c609719b 53#ifdef DEBUG
4b9206ed 54 puts ("PHY ID register 2 read failed\n");
c609719b
WD
55#endif
56 return (-1);
57 }
8bf3b005 58 reg = tmp;
c609719b
WD
59
60#ifdef DEBUG
61 printf ("PHY_PHYIDR2 @ 0x%x = 0x%04x\n", addr, reg);
62#endif
63 if (reg == 0xFFFF) {
64 /* No physical device present at this address */
65 return (-1);
66 }
67
8bf3b005 68 if (miiphy_read (addr, PHY_PHYIDR1, &tmp) != 0) {
c609719b 69#ifdef DEBUG
4b9206ed 70 puts ("PHY ID register 1 read failed\n");
c609719b
WD
71#endif
72 return (-1);
73 }
8bf3b005 74 reg |= tmp << 16;
c609719b
WD
75#ifdef DEBUG
76 printf ("PHY_PHYIDR[1,2] @ 0x%x = 0x%08x\n", addr, reg);
77#endif
78 *oui = ( reg >> 10);
79 *model = (unsigned char) ((reg >> 4) & 0x0000003F);
80 *rev = (unsigned char) ( reg & 0x0000000F);
81 return (0);
82}
83
84
85/*****************************************************************************
86 *
87 * Reset the PHY.
88 * Returns:
89 * 0 on success
90 */
91int miiphy_reset (unsigned char addr)
92{
93 unsigned short reg;
94 int loop_cnt;
95
96 if (miiphy_write (addr, PHY_BMCR, 0x8000) != 0) {
97#ifdef DEBUG
4b9206ed 98 puts ("PHY reset failed\n");
c609719b
WD
99#endif
100 return (-1);
101 }
5653fc33
WD
102#ifdef CONFIG_PHY_RESET_DELAY
103 udelay (CONFIG_PHY_RESET_DELAY); /* Intel LXT971A needs this */
104#endif
c609719b
WD
105 /*
106 * Poll the control register for the reset bit to go to 0 (it is
107 * auto-clearing). This should happen within 0.5 seconds per the
108 * IEEE spec.
109 */
110 loop_cnt = 0;
111 reg = 0x8000;
112 while (((reg & 0x8000) != 0) && (loop_cnt++ < 1000000)) {
113 if (miiphy_read (addr, PHY_BMCR, &reg) != 0) {
114# ifdef DEBUG
4b9206ed 115 puts ("PHY status read failed\n");
c609719b
WD
116# endif
117 return (-1);
118 }
119 }
120 if ((reg & 0x8000) == 0) {
121 return (0);
122 } else {
4b9206ed 123 puts ("PHY reset timed out\n");
c609719b
WD
124 return (-1);
125 }
126 return (0);
127}
128
129
130/*****************************************************************************
131 *
132 * Determine the ethernet speed (10/100).
133 */
134int miiphy_speed (unsigned char addr)
135{
136 unsigned short reg;
137
855a496f
WD
138 if (miiphy_read (addr, PHY_1000BTSR, &reg)) {
139 printf ("PHY 1000BT Status read failed\n");
140 } else {
141 if (reg != 0xFFFF) {
142 if ((reg & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) !=0) {
143 return (_1000BASET);
144 }
145 }
146 }
147
c609719b 148 if (miiphy_read (addr, PHY_ANLPAR, &reg)) {
4b9206ed 149 puts ("PHY speed1 read failed, assuming 10bT\n");
c609719b
WD
150 return (_10BASET);
151 }
c609719b
WD
152 if ((reg & PHY_ANLPAR_100) != 0) {
153 return (_100BASET);
154 } else {
155 return (_10BASET);
156 }
157}
158
159
160/*****************************************************************************
161 *
162 * Determine full/half duplex.
163 */
164int miiphy_duplex (unsigned char addr)
165{
166 unsigned short reg;
167
855a496f
WD
168
169 if (miiphy_read (addr, PHY_1000BTSR, &reg)) {
170 printf ("PHY 1000BT Status read failed\n");
171 } else {
172 if ( (reg != 0xFFFF) &&
173 (reg & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) ) {
174 if ((reg & PHY_1000BTSR_1000FD) !=0) {
175 return (FULL);
176 } else {
177 return (HALF);
178 }
179 }
180 }
181
c609719b 182 if (miiphy_read (addr, PHY_ANLPAR, &reg)) {
4b9206ed 183 puts ("PHY duplex read failed, assuming half duplex\n");
c609719b
WD
184 return (HALF);
185 }
186
187 if ((reg & (PHY_ANLPAR_10FD | PHY_ANLPAR_TXFD)) != 0) {
188 return (FULL);
189 } else {
190 return (HALF);
191 }
192}
193
fc3e2165
WD
194#ifdef CFG_FAULT_ECHO_LINK_DOWN
195/*****************************************************************************
196 *
197 * Determine link status
198 */
199int miiphy_link (unsigned char addr)
200{
201 unsigned short reg;
202
203 if (miiphy_read (addr, PHY_BMSR, &reg)) {
4b9206ed 204 puts ("PHY_BMSR read failed, assuming no link\n");
fc3e2165
WD
205 return (0);
206 }
207
208 /* Determine if a link is active */
209 if ((reg & PHY_BMSR_LS) != 0) {
210 return (1);
211 } else {
212 return (0);
213 }
214}
215#endif
216
c609719b 217#endif /* CONFIG_MII || (CONFIG_COMMANDS & CFG_CMD_MII) */