]> git.ipfire.org Git - thirdparty/u-boot.git/blame - doc/README.x86
Merge git://git.denx.de/u-boot-dm
[thirdparty/u-boot.git] / doc / README.x86
CommitLineData
83d290c5 1# SPDX-License-Identifier: GPL-2.0+
5dad97ed
BM
2#
3# Copyright (C) 2014, Simon Glass <sjg@chromium.org>
4# Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
5dad97ed
BM
5
6U-Boot on x86
7=============
8
9This document describes the information about U-Boot running on x86 targets,
10including supported boards, build instructions, todo list, etc.
11
12Status
13------
14U-Boot supports running as a coreboot [1] payload on x86. So far only Link
1ae5b78c
BM
15(Chromebook Pixel) and QEMU [2] x86 targets have been tested, but it should
16work with minimal adjustments on other x86 boards since coreboot deals with
17most of the low-level details.
5dad97ed 18
495f3774
AS
19U-Boot is a main bootloader on Intel Edison board.
20
28a85365
SI
21U-Boot also supports booting directly from x86 reset vector, without coreboot.
22In this case, known as bare mode, from the fact that it runs on the
f21069ff
SG
23'bare metal', U-Boot acts like a BIOS replacement. The following platforms
24are supported:
25
eda995a8 26 - Bayley Bay CRB
eb45787b 27 - Cherry Hill CRB
eda995a8 28 - Congatec QEVAL 2.0 & conga-QA3/E3845
f21069ff
SG
29 - Cougar Canyon 2 CRB
30 - Crown Bay CRB
31 - Galileo
32 - Link (Chromebook Pixel)
33 - Minnowboard MAX
34 - Samus (Chromebook Pixel 2015)
35 - QEMU x86
5dad97ed 36
3a1a18ff
SG
37As for loading an OS, U-Boot supports directly booting a 32-bit or 64-bit
38Linux kernel as part of a FIT image. It also supports a compressed zImage.
3619e94a
BM
39U-Boot supports loading an x86 VxWorks kernel. Please check README.vxworks
40for more details.
5dad97ed 41
28a85365
SI
42Build Instructions for U-Boot as coreboot payload
43-------------------------------------------------
5dad97ed
BM
44Building U-Boot as a coreboot payload is just like building U-Boot for targets
45on other architectures, like below:
46
d5032392 47$ make coreboot_defconfig
5dad97ed
BM
48$ make all
49
495f3774
AS
50Build Instructions for U-Boot as main bootloader
51------------------------------------------------
52
53Intel Edison instructions:
54
55Simple you can build U-Boot and obtain u-boot.bin
56
57$ make edison_defconfig
58$ make all
59
28a85365
SI
60Build Instructions for U-Boot as BIOS replacement (bare mode)
61-------------------------------------------------------------
3a1a18ff 62Building a ROM version of U-Boot (hereafter referred to as u-boot.rom) is a
5dad97ed
BM
63little bit tricky, as generally it requires several binary blobs which are not
64shipped in the U-Boot source tree. Due to this reason, the u-boot.rom build is
65not turned on by default in the U-Boot source tree. Firstly, you need turn it
871aa41d 66on by enabling the ROM build either via an environment variable
5dad97ed 67
871aa41d 68 $ export BUILD_ROM=y
eea0f112 69
871aa41d
HS
70or via configuration
71
72 CONFIG_BUILD_ROM=y
73
74Both tell the Makefile to build u-boot.rom as a target.
5dad97ed 75
28a85365
SI
76---
77
78Chromebook Link specific instructions for bare mode:
5dad97ed
BM
79
80First, you need the following binary blobs:
81
82* descriptor.bin - Intel flash descriptor
83* me.bin - Intel Management Engine
84* mrc.bin - Memory Reference Code, which sets up SDRAM
85* video ROM - sets up the display
86
87You can get these binary blobs by:
88
89$ git clone http://review.coreboot.org/p/blobs.git
90$ cd blobs
91
92Find the following files:
93
94* ./mainboard/google/link/descriptor.bin
95* ./mainboard/google/link/me.bin
8712af97 96* ./northbridge/intel/sandybridge/systemagent-r6.bin
5dad97ed
BM
97
98The 3rd one should be renamed to mrc.bin.
786a08e0 99As for the video ROM, you can get it here [3] and rename it to vga.bin.
5dad97ed
BM
100Make sure all these binary blobs are put in the board directory.
101
102Now you can build U-Boot and obtain u-boot.rom:
103
104$ make chromebook_link_defconfig
105$ make all
106
28a85365
SI
107---
108
374e78ef
SG
109Chromebook Samus (2015 Pixel) instructions for bare mode:
110
111First, you need the following binary blobs:
112
113* descriptor.bin - Intel flash descriptor
114* me.bin - Intel Management Engine
115* mrc.bin - Memory Reference Code, which sets up SDRAM
116* refcode.elf - Additional Reference code
117* vga.bin - video ROM, which sets up the display
118
119If you have a samus you can obtain them from your flash, for example, in
120developer mode on the Chromebook (use Ctrl-Alt-F2 to obtain a terminal and
121log in as 'root'):
122
123 cd /tmp
124 flashrom -w samus.bin
125 scp samus.bin username@ip_address:/path/to/somewhere
126
127If not see the coreboot tree [4] where you can use:
128
129 bash crosfirmware.sh samus
130
131to get the image. There is also an 'extract_blobs.sh' scripts that you can use
132on the 'coreboot-Google_Samus.*' file to short-circuit some of the below.
133
134Then 'ifdtool -x samus.bin' on your development machine will produce:
135
136 flashregion_0_flashdescriptor.bin
137 flashregion_1_bios.bin
138 flashregion_2_intel_me.bin
139
140Rename flashregion_0_flashdescriptor.bin to descriptor.bin
141Rename flashregion_2_intel_me.bin to me.bin
142You can ignore flashregion_1_bios.bin - it is not used.
143
144To get the rest, use 'cbfstool samus.bin print':
145
146samus.bin: 8192 kB, bootblocksize 2864, romsize 8388608, offset 0x700000
147alignment: 64 bytes, architecture: x86
148
149Name Offset Type Size
150cmos_layout.bin 0x700000 cmos_layout 1164
151pci8086,0406.rom 0x7004c0 optionrom 65536
152spd.bin 0x710500 (unknown) 4096
153cpu_microcode_blob.bin 0x711540 microcode 70720
154fallback/romstage 0x722a00 stage 54210
155fallback/ramstage 0x72fe00 stage 96382
156config 0x7476c0 raw 6075
157fallback/vboot 0x748ec0 stage 15980
158fallback/refcode 0x74cd80 stage 75578
159fallback/payload 0x75f500 payload 62878
160u-boot.dtb 0x76eb00 (unknown) 5318
161(empty) 0x770000 null 196504
162mrc.bin 0x79ffc0 (unknown) 222876
163(empty) 0x7d66c0 null 167320
164
165You can extract what you need:
166
167 cbfstool samus.bin extract -n pci8086,0406.rom -f vga.bin
168 cbfstool samus.bin extract -n fallback/refcode -f refcode.rmod
169 cbfstool samus.bin extract -n mrc.bin -f mrc.bin
170 cbfstool samus.bin extract -n fallback/refcode -f refcode.bin -U
171
172Note that the -U flag is only supported by the latest cbfstool. It unpacks
173and decompresses the stage to produce a coreboot rmodule. This is a simple
174representation of an ELF file. You need the patch "Support decoding a stage
175with compression".
176
177Put all 5 files into board/google/chromebook_samus.
178
179Now you can build U-Boot and obtain u-boot.rom:
180
181$ make chromebook_link_defconfig
182$ make all
183
184If you are using em100, then this command will flash write -Boot:
185
186 em100 -s -d filename.rom -c W25Q64CV -r
187
188---
189
28a85365 190Intel Crown Bay specific instructions for bare mode:
5dad97ed 191
1ae5b78c
BM
192U-Boot support of Intel Crown Bay board [4] relies on a binary blob called
193Firmware Support Package [5] to perform all the necessary initialization steps
5dad97ed
BM
194as documented in the BIOS Writer Guide, including initialization of the CPU,
195memory controller, chipset and certain bus interfaces.
196
197Download the Intel FSP for Atom E6xx series and Platform Controller Hub EG20T,
198install it on your host and locate the FSP binary blob. Note this platform
199also requires a Chipset Micro Code (CMC) state machine binary to be present in
200the SPI flash where u-boot.rom resides, and this CMC binary blob can be found
201in this FSP package too.
202
203* ./FSP/QUEENSBAY_FSP_GOLD_001_20-DECEMBER-2013.fd
204* ./Microcode/C0_22211.BIN
205
206Rename the first one to fsp.bin and second one to cmc.bin and put them in the
207board directory.
208
83d9712e
BM
209Note the FSP release version 001 has a bug which could cause random endless
210loop during the FspInit call. This bug was published by Intel although Intel
211did not describe any details. We need manually apply the patch to the FSP
212binary using any hex editor (eg: bvi). Go to the offset 0x1fcd8 of the FSP
213binary, change the following five bytes values from orginally E8 42 FF FF FF
214to B8 00 80 0B 00.
215
7aaff9bf
BM
216As for the video ROM, you need manually extract it from the Intel provided
217BIOS for Crown Bay here [6], using the AMI MMTool [7]. Check PCI option ROM
218ID 8086:4108, extract and save it as vga.bin in the board directory.
219
617b867f 220Now you can build U-Boot and obtain u-boot.rom
5dad97ed
BM
221
222$ make crownbay_defconfig
223$ make all
224
28a85365
SI
225---
226
a2e3b05e
BM
227Intel Cougar Canyon 2 specific instructions for bare mode:
228
229This uses Intel FSP for 3rd generation Intel Core and Intel Celeron processors
230with mobile Intel HM76 and QM77 chipsets platform. Download it from Intel FSP
231website and put the .fd file (CHIEFRIVER_FSP_GOLD_001_09-OCTOBER-2013.fd at the
232time of writing) in the board directory and rename it to fsp.bin.
233
234Now build U-Boot and obtain u-boot.rom
235
236$ make cougarcanyon2_defconfig
237$ make all
238
239The board has two 8MB SPI flashes mounted, which are called SPI-0 and SPI-1 in
240the board manual. The SPI-0 flash should have flash descriptor plus ME firmware
241and SPI-1 flash is used to store U-Boot. For convenience, the complete 8MB SPI-0
242flash image is included in the FSP package (named Rom00_8M_MB_PPT.bin). Program
243this image to the SPI-0 flash according to the board manual just once and we are
fb05f0b0
BM
244all set. For programming U-Boot we just need to program SPI-1 flash. Since the
245default u-boot.rom image for this board is set to 2MB, it should be programmed
246to the last 2MB of the 8MB chip, address range [600000, 7FFFFF].
a2e3b05e
BM
247
248---
249
03bfc783 250Intel Bay Trail based board instructions for bare mode:
3a1a18ff
SG
251
252This uses as FSP as with Crown Bay, except it is for the Atom E3800 series.
03bfc783 253Two boards that use this configuration are Bayley Bay and Minnowboard MAX.
3a1a18ff 254Download this and get the .fd file (BAYTRAIL_FSP_GOLD_003_16-SEP-2014.fd at
03bfc783
BM
255the time of writing). Put it in the corresponding board directory and rename
256it to fsp.bin.
3a1a18ff
SG
257
258Obtain the VGA RAM (Vga.dat at the time of writing) and put it into the same
03bfc783 259board directory as vga.bin.
3a1a18ff 260
03bfc783
BM
261You still need two more binary blobs. For Bayley Bay, they can be extracted
262from the sample SPI image provided in the FSP (SPI.bin at the time of writing).
263
264 $ ./tools/ifdtool -x BayleyBay/SPI.bin
265 $ cp flashregion_0_flashdescriptor.bin board/intel/bayleybay/descriptor.bin
266 $ cp flashregion_2_intel_me.bin board/intel/bayleybay/me.bin
267
268For Minnowboard MAX, we can reuse the same ME firmware above, but for flash
269descriptor, we need get that somewhere else, as the one above does not seem to
270work, probably because it is not designed for the Minnowboard MAX. Now download
271the original firmware image for this board from:
68522481
SG
272
273http://firmware.intel.com/sites/default/files/2014-WW42.4-MinnowBoardMax.73-64-bit.bin_Release.zip
274
275Unzip it:
276
277 $ unzip 2014-WW42.4-MinnowBoardMax.73-64-bit.bin_Release.zip
3a1a18ff
SG
278
279Use ifdtool in the U-Boot tools directory to extract the images from that
280file, for example:
281
68522481
SG
282 $ ./tools/ifdtool -x MNW2MAX1.X64.0073.R02.1409160934.bin
283
284This will provide the descriptor file - copy this into the correct place:
285
286 $ cp flashregion_0_flashdescriptor.bin board/intel/minnowmax/descriptor.bin
287
3a1a18ff 288Now you can build U-Boot and obtain u-boot.rom
03bfc783 289Note: below are examples/information for Minnowboard MAX.
3a1a18ff
SG
290
291$ make minnowmax_defconfig
292$ make all
293
df898678
SG
294Checksums are as follows (but note that newer versions will invalidate this):
295
296$ md5sum -b board/intel/minnowmax/*.bin
297ffda9a3b94df5b74323afb328d51e6b4 board/intel/minnowmax/descriptor.bin
29869f65b9a580246291d20d08cbef9d7c5 board/intel/minnowmax/fsp.bin
299894a97d371544ec21de9c3e8e1716c4b board/intel/minnowmax/me.bin
300a2588537da387da592a27219d56e9962 board/intel/minnowmax/vga.bin
301
537ccba2
SG
302The ROM image is broken up into these parts:
303
304Offset Description Controlling config
305------------------------------------------------------------
306000000 descriptor.bin Hard-coded to 0 in ifdtool
307001000 me.bin Set by the descriptor
308500000 <spare>
91fc5bf6 3096ef000 Environment CONFIG_ENV_OFFSET
638a0589 3106f0000 MRC cache CONFIG_ENABLE_MRC_CACHE
537ccba2 311700000 u-boot-dtb.bin CONFIG_SYS_TEXT_BASE
917d3565 3127b0000 vga.bin CONFIG_VGA_BIOS_ADDR
537ccba2
SG
3137c0000 fsp.bin CONFIG_FSP_ADDR
3147f8000 <spare> (depends on size of fsp.bin)
537ccba2
SG
3157ff800 U-Boot 16-bit boot CONFIG_SYS_X86_START16
316
317Overall ROM image size is controlled by CONFIG_ROM_SIZE.
318
5d98c5ec
SR
319Note that the debug version of the FSP is bigger in size. If this version
320is used, CONFIG_FSP_ADDR needs to be configured to 0xfffb0000 instead of
321the default value 0xfffc0000.
322
28a85365 323---
537ccba2 324
eb45787b
BM
325Intel Cherry Hill specific instructions for bare mode:
326
327This uses Intel FSP for Braswell platform. Download it from Intel FSP website,
328put the .fd file to the board directory and rename it to fsp.bin.
329
330Extract descriptor.bin and me.bin from the original BIOS on the board using
331ifdtool and put them to the board directory as well.
332
333Note the FSP package for Braswell does not ship a traditional legacy VGA BIOS
334image for the integrated graphics device. Instead a new binary called Video
335BIOS Table (VBT) is shipped. Put it to the board directory and rename it to
336vbt.bin if you want graphics support in U-Boot.
337
338Now you can build U-Boot and obtain u-boot.rom
339
340$ make cherryhill_defconfig
341$ make all
342
343An important note for programming u-boot.rom to the on-board SPI flash is that
344you need make sure the SPI flash's 'quad enable' bit in its status register
345matches the settings in the descriptor.bin, otherwise the board won't boot.
346
347For the on-board SPI flash MX25U6435F, this can be done by writing 0x40 to the
348status register by DediProg in: Config > Modify Status Register > Write Status
349Register(s) > Register1 Value(Hex). This is is a one-time change. Once set, it
350persists in SPI flash part regardless of the u-boot.rom image burned.
351
352---
353
28a85365 354Intel Galileo instructions for bare mode:
67582c00
BM
355
356Only one binary blob is needed for Remote Management Unit (RMU) within Intel
357Quark SoC. Not like FSP, U-Boot does not call into the binary. The binary is
358needed by the Quark SoC itself.
359
360You can get the binary blob from Quark Board Support Package from Intel website:
361
362* ./QuarkSocPkg/QuarkNorthCluster/Binary/QuarkMicrocode/RMU.bin
363
364Rename the file and put it to the board directory by:
365
366 $ cp RMU.bin board/intel/galileo/rmu.bin
367
368Now you can build U-Boot and obtain u-boot.rom
369
370$ make galileo_defconfig
371$ make all
3a1a18ff 372
03bfc783
BM
373---
374
375QEMU x86 target instructions for bare mode:
1ae5b78c
BM
376
377To build u-boot.rom for QEMU x86 targets, just simply run
378
379$ make qemu-x86_defconfig
380$ make all
381
683b09d7
BM
382Note this default configuration will build a U-Boot for the QEMU x86 i440FX
383board. To build a U-Boot against QEMU x86 Q35 board, you can change the build
384configuration during the 'make menuconfig' process like below:
385
386Device Tree Control --->
387 ...
388 (qemu-x86_q35) Default Device Tree for DT control
389
617b867f
BM
390Test with coreboot
391------------------
392For testing U-Boot as the coreboot payload, there are things that need be paid
393attention to. coreboot supports loading an ELF executable and a 32-bit plain
394binary, as well as other supported payloads. With the default configuration,
395U-Boot is set up to use a separate Device Tree Blob (dtb). As of today, the
396generated u-boot-dtb.bin needs to be packaged by the cbfstool utility (a tool
397provided by coreboot) manually as coreboot's 'make menuconfig' does not provide
398this capability yet. The command is as follows:
399
400# in the coreboot root directory
401$ ./build/util/cbfstool/cbfstool build/coreboot.rom add-flat-binary \
330728d7 402 -f u-boot-dtb.bin -n fallback/payload -c lzma -l 0x1110000 -e 0x1110000
617b867f 403
330728d7
BM
404Make sure 0x1110000 matches CONFIG_SYS_TEXT_BASE, which is the symbol address
405of _x86boot_start (in arch/x86/cpu/start.S).
617b867f
BM
406
407If you want to use ELF as the coreboot payload, change U-Boot configuration to
eea0f112 408use CONFIG_OF_EMBED instead of CONFIG_OF_SEPARATE.
617b867f 409
3a1a18ff
SG
410To enable video you must enable these options in coreboot:
411
412 - Set framebuffer graphics resolution (1280x1024 32k-color (1:5:5))
413 - Keep VESA framebuffer
414
415At present it seems that for Minnowboard Max, coreboot does not pass through
416the video information correctly (it always says the resolution is 0x0). This
417works correctly for link though.
418
28a85365
SI
419Test with QEMU for bare mode
420----------------------------
1ae5b78c 421QEMU is a fancy emulator that can enable us to test U-Boot without access to
9c4f5412
BM
422a real x86 board. Please make sure your QEMU version is 2.3.0 or above test
423U-Boot. To launch QEMU with u-boot.rom, call QEMU as follows:
1ae5b78c
BM
424
425$ qemu-system-i386 -nographic -bios path/to/u-boot.rom
426
427This will instantiate an emulated x86 board with i440FX and PIIX chipset. QEMU
428also supports emulating an x86 board with Q35 and ICH9 based chipset, which is
429also supported by U-Boot. To instantiate such a machine, call QEMU with:
430
431$ qemu-system-i386 -nographic -bios path/to/u-boot.rom -M q35
432
433Note by default QEMU instantiated boards only have 128 MiB system memory. But
434it is enough to have U-Boot boot and function correctly. You can increase the
435system memory by pass '-m' parameter to QEMU if you want more memory:
436
437$ qemu-system-i386 -nographic -bios path/to/u-boot.rom -m 1024
438
439This creates a board with 1 GiB system memory. Currently U-Boot for QEMU only
440supports 3 GiB maximum system memory and reserves the last 1 GiB address space
441for PCI device memory-mapped I/O and other stuff, so the maximum value of '-m'
442would be 3072.
3a1a18ff 443
9c4f5412
BM
444QEMU emulates a graphic card which U-Boot supports. Removing '-nographic' will
445show QEMU's VGA console window. Note this will disable QEMU's serial output.
446If you want to check both consoles, use '-serial stdio'.
447
a2eb65fc 448Multicore is also supported by QEMU via '-smp n' where n is the number of cores
5c2ed61c
MY
449to instantiate. Note, the maximum supported CPU number in QEMU is 255.
450
eda995a8
BM
451The fw_cfg interface in QEMU also provides information about kernel data,
452initrd, command-line arguments and more. U-Boot supports directly accessing
453these informtion from fw_cfg interface, which saves the time of loading them
454from hard disk or network again, through emulated devices. To use it , simply
455providing them in QEMU command line:
5c2ed61c
MY
456
457$ qemu-system-i386 -nographic -bios path/to/u-boot.rom -m 1024 -kernel /path/to/bzImage
458 -append 'root=/dev/ram console=ttyS0' -initrd /path/to/initrd -smp 8
459
460Note: -initrd and -smp are both optional
461
eda995a8
BM
462Then start QEMU, in U-Boot command line use the following U-Boot command to
463setup kernel:
5c2ed61c
MY
464
465 => qfw
466qfw - QEMU firmware interface
467
468Usage:
469qfw <command>
470 - list : print firmware(s) currently loaded
471 - cpus : print online cpu number
472 - load <kernel addr> <initrd addr> : load kernel and initrd (if any) and setup for zboot
473
474=> qfw load
475loading kernel to address 01000000 size 5d9d30 initrd 04000000 size 1b1ab50
476
eda995a8
BM
477Here the kernel (bzImage) is loaded to 01000000 and initrd is to 04000000. Then,
478'zboot' can be used to boot the kernel:
5c2ed61c 479
10491c83 480=> zboot 01000000 - 04000000 1b1ab50
a2eb65fc 481
495f3774
AS
482Updating U-Boot on Edison
483-------------------------
484By default Intel Edison boards are shipped with preinstalled heavily
485patched U-Boot v2014.04. Though it supports DFU which we may be able to
486use.
487
4881. Prepare u-boot.bin as described in chapter above. You still need one
489more step (if and only if you have original U-Boot), i.e. run the
490following command:
491
492$ truncate -s %4096 u-boot.bin
493
4942. Run your board and interrupt booting to U-Boot console. In the console
495call:
496
497 => run do_force_flash_os
498
4993. Wait for few seconds, it will prepare environment variable and runs
500DFU. Run DFU command from the host system:
501
502$ dfu-util -v -d 8087:0a99 --alt u-boot0 -D u-boot.bin
503
5044. Return to U-Boot console and following hint. i.e. push Ctrl+C, and
505reset the board:
506
507 => reset
508
5dad97ed
BM
509CPU Microcode
510-------------
7aaff9bf 511Modern CPUs usually require a special bit stream called microcode [8] to be
5dad97ed
BM
512loaded on the processor after power up in order to function properly. U-Boot
513has already integrated these as hex dumps in the source tree.
514
1281a1fc
BM
515SMP Support
516-----------
517On a multicore system, U-Boot is executed on the bootstrap processor (BSP).
518Additional application processors (AP) can be brought up by U-Boot. In order to
519have an SMP kernel to discover all of the available processors, U-Boot needs to
520prepare configuration tables which contain the multi-CPUs information before
521loading the OS kernel. Currently U-Boot supports generating two types of tables
7aaff9bf
BM
522for SMP, called Simple Firmware Interface (SFI) [9] and Multi-Processor (MP)
523[10] tables. The writing of these two tables are controlled by two Kconfig
524options GENERATE_SFI_TABLE and GENERATE_MP_TABLE.
1281a1fc 525
5dad97ed
BM
526Driver Model
527------------
f21069ff
SG
528x86 has been converted to use driver model for serial, GPIO, SPI, SPI flash,
529keyboard, real-time clock, USB. Video is in progress.
5dad97ed
BM
530
531Device Tree
532-----------
533x86 uses device tree to configure the board thus requires CONFIG_OF_CONTROL to
617b867f 534be turned on. Not every device on the board is configured via device tree, but
5dad97ed
BM
535more and more devices will be added as time goes by. Check out the directory
536arch/x86/dts/ for these device tree source files.
537
cb3b2e62
SG
538Useful Commands
539---------------
cb3b2e62
SG
540In keeping with the U-Boot philosophy of providing functions to check and
541adjust internal settings, there are several x86-specific commands that may be
542useful:
543
62716ebb
BM
544fsp - Display information about Intel Firmware Support Package (FSP).
545 This is only available on platforms which use FSP, mostly Atom.
cb3b2e62
SG
546iod - Display I/O memory
547iow - Write I/O memory
548mtrr - List and set the Memory Type Range Registers (MTRR). These are used to
549 tell the CPU whether memory is cacheable and if so the cache write
550 mode to use. U-Boot sets up some reasonable values but you can
551 adjust then with this command.
552
7bea5271
SG
553Booting Ubuntu
554--------------
555As an example of how to set up your boot flow with U-Boot, here are
556instructions for starting Ubuntu from U-Boot. These instructions have been
eda995a8
BM
557tested on Minnowboard MAX with a SATA drive but are equally applicable on
558other platforms and other media. There are really only four steps and it's a
7bea5271
SG
559very simple script, but a more detailed explanation is provided here for
560completeness.
561
562Note: It is possible to set up U-Boot to boot automatically using syslinux.
563It could also use the grub.cfg file (/efi/ubuntu/grub.cfg) to obtain the
564GUID. If you figure these out, please post patches to this README.
565
eda995a8 566Firstly, you will need Ubuntu installed on an available disk. It should be
7bea5271
SG
567possible to make U-Boot start a USB start-up disk but for now let's assume
568that you used another boot loader to install Ubuntu.
569
570Use the U-Boot command line to find the UUID of the partition you want to
571boot. For example our disk is SCSI device 0:
572
573=> part list scsi 0
574
575Partition Map for SCSI device 0 -- Partition Type: EFI
576
577 Part Start LBA End LBA Name
578 Attributes
579 Type GUID
580 Partition GUID
581 1 0x00000800 0x001007ff ""
582 attrs: 0x0000000000000000
583 type: c12a7328-f81f-11d2-ba4b-00a0c93ec93b
584 guid: 9d02e8e4-4d59-408f-a9b0-fd497bc9291c
585 2 0x00100800 0x037d8fff ""
586 attrs: 0x0000000000000000
587 type: 0fc63daf-8483-4772-8e79-3d69d8477de4
588 guid: 965c59ee-1822-4326-90d2-b02446050059
589 3 0x037d9000 0x03ba27ff ""
590 attrs: 0x0000000000000000
591 type: 0657fd6d-a4ab-43c4-84e5-0933c84b4f4f
592 guid: 2c4282bd-1e82-4bcf-a5ff-51dedbf39f17
593 =>
594
595This shows that your SCSI disk has three partitions. The really long hex
596strings are called Globally Unique Identifiers (GUIDs). You can look up the
597'type' ones here [11]. On this disk the first partition is for EFI and is in
598VFAT format (DOS/Windows):
599
600 => fatls scsi 0:1
601 efi/
602
603 0 file(s), 1 dir(s)
604
605
606Partition 2 is 'Linux filesystem data' so that will be our root disk. It is
607in ext2 format:
608
609 => ext2ls scsi 0:2
610 <DIR> 4096 .
611 <DIR> 4096 ..
612 <DIR> 16384 lost+found
613 <DIR> 4096 boot
614 <DIR> 12288 etc
615 <DIR> 4096 media
616 <DIR> 4096 bin
617 <DIR> 4096 dev
618 <DIR> 4096 home
619 <DIR> 4096 lib
620 <DIR> 4096 lib64
621 <DIR> 4096 mnt
622 <DIR> 4096 opt
623 <DIR> 4096 proc
624 <DIR> 4096 root
625 <DIR> 4096 run
626 <DIR> 12288 sbin
627 <DIR> 4096 srv
628 <DIR> 4096 sys
629 <DIR> 4096 tmp
630 <DIR> 4096 usr
631 <DIR> 4096 var
632 <SYM> 33 initrd.img
633 <SYM> 30 vmlinuz
634 <DIR> 4096 cdrom
635 <SYM> 33 initrd.img.old
636 =>
637
638and if you look in the /boot directory you will see the kernel:
639
640 => ext2ls scsi 0:2 /boot
641 <DIR> 4096 .
642 <DIR> 4096 ..
643 <DIR> 4096 efi
644 <DIR> 4096 grub
645 3381262 System.map-3.13.0-32-generic
646 1162712 abi-3.13.0-32-generic
647 165611 config-3.13.0-32-generic
648 176500 memtest86+.bin
649 178176 memtest86+.elf
650 178680 memtest86+_multiboot.bin
651 5798112 vmlinuz-3.13.0-32-generic
652 165762 config-3.13.0-58-generic
653 1165129 abi-3.13.0-58-generic
654 5823136 vmlinuz-3.13.0-58-generic
655 19215259 initrd.img-3.13.0-58-generic
656 3391763 System.map-3.13.0-58-generic
657 5825048 vmlinuz-3.13.0-58-generic.efi.signed
658 28304443 initrd.img-3.13.0-32-generic
659 =>
660
661The 'vmlinuz' files contain a packaged Linux kernel. The format is a kind of
662self-extracting compressed file mixed with some 'setup' configuration data.
663Despite its size (uncompressed it is >10MB) this only includes a basic set of
664device drivers, enough to boot on most hardware types.
665
666The 'initrd' files contain a RAM disk. This is something that can be loaded
667into RAM and will appear to Linux like a disk. Ubuntu uses this to hold lots
668of drivers for whatever hardware you might have. It is loaded before the
669real root disk is accessed.
670
671The numbers after the end of each file are the version. Here it is Linux
672version 3.13. You can find the source code for this in the Linux tree with
673the tag v3.13. The '.0' allows for additional Linux releases to fix problems,
674but normally this is not needed. The '-58' is used by Ubuntu. Each time they
675release a new kernel they increment this number. New Ubuntu versions might
676include kernel patches to fix reported bugs. Stable kernels can exist for
677some years so this number can get quite high.
678
679The '.efi.signed' kernel is signed for EFI's secure boot. U-Boot has its own
680secure boot mechanism - see [12] [13] and cannot read .efi files at present.
681
682To boot Ubuntu from U-Boot the steps are as follows:
683
6841. Set up the boot arguments. Use the GUID for the partition you want to
685boot:
686
687 => setenv bootargs root=/dev/disk/by-partuuid/965c59ee-1822-4326-90d2-b02446050059 ro
688
689Here root= tells Linux the location of its root disk. The disk is specified
690by its GUID, using '/dev/disk/by-partuuid/', a Linux path to a 'directory'
691containing all the GUIDs Linux has found. When it starts up, there will be a
692file in that directory with this name in it. It is also possible to use a
693device name here, see later.
694
6952. Load the kernel. Since it is an ext2/4 filesystem we can do:
696
697 => ext2load scsi 0:2 03000000 /boot/vmlinuz-3.13.0-58-generic
698
699The address 30000000 is arbitrary, but there seem to be problems with using
700small addresses (sometimes Linux cannot find the ramdisk). This is 48MB into
701the start of RAM (which is at 0 on x86).
702
7033. Load the ramdisk (to 64MB):
704
705 => ext2load scsi 0:2 04000000 /boot/initrd.img-3.13.0-58-generic
706
7074. Start up the kernel. We need to know the size of the ramdisk, but can use
708a variable for that. U-Boot sets 'filesize' to the size of the last file it
709loaded.
710
711 => zboot 03000000 0 04000000 ${filesize}
712
713Type 'help zboot' if you want to see what the arguments are. U-Boot on x86 is
714quite verbose when it boots a kernel. You should see these messages from
715U-Boot:
716
717 Valid Boot Flag
718 Setup Size = 0x00004400
719 Magic signature found
720 Using boot protocol version 2.0c
721 Linux kernel version 3.13.0-58-generic (buildd@allspice) #97-Ubuntu SMP Wed Jul 8 02:56:15 UTC 2015
722 Building boot_params at 0x00090000
723 Loading bzImage at address 100000 (5805728 bytes)
724 Magic signature found
725 Initial RAM disk at linear address 0x04000000, size 19215259 bytes
eda995a8 726 Kernel command line: "root=/dev/disk/by-partuuid/965c59ee-1822-4326-90d2-b02446050059 ro"
7bea5271
SG
727
728 Starting kernel ...
729
730U-Boot prints out some bootstage timing. This is more useful if you put the
731above commands into a script since then it will be faster.
732
733 Timer summary in microseconds:
734 Mark Elapsed Stage
735 0 0 reset
736 241,535 241,535 board_init_r
737 2,421,611 2,180,076 id=64
738 2,421,790 179 id=65
739 2,428,215 6,425 main_loop
740 48,860,584 46,432,369 start_kernel
741
742 Accumulated time:
743 240,329 ahci
744 1,422,704 vesa display
745
eda995a8
BM
746Now the kernel actually starts: (if you want to examine kernel boot up message
747on the serial console, append "console=ttyS0,115200" to the kernel command line)
7bea5271
SG
748
749 [ 0.000000] Initializing cgroup subsys cpuset
750 [ 0.000000] Initializing cgroup subsys cpu
751 [ 0.000000] Initializing cgroup subsys cpuacct
752 [ 0.000000] Linux version 3.13.0-58-generic (buildd@allspice) (gcc version 4.8.2 (Ubuntu 4.8.2-19ubuntu1) ) #97-Ubuntu SMP Wed Jul 8 02:56:15 UTC 2015 (Ubuntu 3.13.0-58.97-generic 3.13.11-ckt22)
eda995a8 753 [ 0.000000] Command line: root=/dev/disk/by-partuuid/965c59ee-1822-4326-90d2-b02446050059 ro console=ttyS0,115200
7bea5271
SG
754
755It continues for a long time. Along the way you will see it pick up your
756ramdisk:
757
758 [ 0.000000] RAMDISK: [mem 0x04000000-0x05253fff]
759...
760 [ 0.788540] Trying to unpack rootfs image as initramfs...
761 [ 1.540111] Freeing initrd memory: 18768K (ffff880004000000 - ffff880005254000)
762...
763
764Later it actually starts using it:
765
766 Begin: Running /scripts/local-premount ... done.
767
768You should also see your boot disk turn up:
769
770 [ 4.357243] scsi 1:0:0:0: Direct-Access ATA ADATA SP310 5.2 PQ: 0 ANSI: 5
771 [ 4.366860] sd 1:0:0:0: [sda] 62533296 512-byte logical blocks: (32.0 GB/29.8 GiB)
772 [ 4.375677] sd 1:0:0:0: Attached scsi generic sg0 type 0
773 [ 4.381859] sd 1:0:0:0: [sda] Write Protect is off
774 [ 4.387452] sd 1:0:0:0: [sda] Write cache: enabled, read cache: enabled, doesn't support DPO or FUA
775 [ 4.399535] sda: sda1 sda2 sda3
776
777Linux has found the three partitions (sda1-3). Mercifully it doesn't print out
778the GUIDs. In step 1 above we could have used:
779
780 setenv bootargs root=/dev/sda2 ro
781
782instead of the GUID. However if you add another drive to your board the
783numbering may change whereas the GUIDs will not. So if your boot partition
784becomes sdb2, it will still boot. For embedded systems where you just want to
785boot the first disk, you have that option.
786
787The last thing you will see on the console is mention of plymouth (which
788displays the Ubuntu start-up screen) and a lot of 'Starting' messages:
789
790 * Starting Mount filesystems on boot [ OK ]
791
792After a pause you should see a login screen on your display and you are done.
793
794If you want to put this in a script you can use something like this:
795
796 setenv bootargs root=UUID=b2aaf743-0418-4d90-94cc-3e6108d7d968 ro
797 setenv boot zboot 03000000 0 04000000 \${filesize}
798 setenv bootcmd "ext2load scsi 0:2 03000000 /boot/vmlinuz-3.13.0-58-generic; ext2load scsi 0:2 04000000 /boot/initrd.img-3.13.0-58-generic; run boot"
799 saveenv
800
801The \ is to tell the shell not to evaluate ${filesize} as part of the setenv
802command.
803
7bea5271
SG
804You can also bake this behaviour into your build by hard-coding the
805environment variables if you add this to minnowmax.h:
806
7bea5271 807#undef CONFIG_BOOTCOMMAND
7bea5271
SG
808#define CONFIG_BOOTCOMMAND \
809 "ext2load scsi 0:2 03000000 /boot/vmlinuz-3.13.0-58-generic; " \
810 "ext2load scsi 0:2 04000000 /boot/initrd.img-3.13.0-58-generic; " \
811 "run boot"
812
813#undef CONFIG_EXTRA_ENV_SETTINGS
814#define CONFIG_EXTRA_ENV_SETTINGS "boot=zboot 03000000 0 04000000 ${filesize}"
815
5abc1a45
SP
816and change CONFIG_BOOTARGS value in configs/minnowmax_defconfig to:
817
818CONFIG_BOOTARGS="root=/dev/sda2 ro"
819
2e9ae222
BM
820Test with SeaBIOS
821-----------------
822SeaBIOS [14] is an open source implementation of a 16-bit x86 BIOS. It can run
823in an emulator or natively on x86 hardware with the use of U-Boot. With its
824help, we can boot some OSes that require 16-bit BIOS services like Windows/DOS.
825
826As U-Boot, we have to manually create a table where SeaBIOS gets various system
827information (eg: E820) from. The table unfortunately has to follow the coreboot
828table format as SeaBIOS currently supports booting as a coreboot payload.
829
830To support loading SeaBIOS, U-Boot should be built with CONFIG_SEABIOS on.
831Booting SeaBIOS is done via U-Boot's bootelf command, like below:
832
833 => tftp bios.bin.elf;bootelf
834 Using e1000#0 device
835 TFTP from server 10.10.0.100; our IP address is 10.10.0.108
836 ...
837 Bytes transferred = 122124 (1dd0c hex)
838 ## Starting application at 0x000ff06e ...
839 SeaBIOS (version rel-1.9.0)
840 ...
841
842bios.bin.elf is the SeaBIOS image built from SeaBIOS source tree.
843Make sure it is built as follows:
844
845 $ make menuconfig
846
847Inside the "General Features" menu, select "Build for coreboot" as the
848"Build Target". Inside the "Debugging" menu, turn on "Serial port debugging"
849so that we can see something as soon as SeaBIOS boots. Leave other options
850as in their default state. Then,
851
852 $ make
853 ...
854 Total size: 121888 Fixed: 66496 Free: 9184 (used 93.0% of 128KiB rom)
855 Creating out/bios.bin.elf
856
857Currently this is tested on QEMU x86 target with U-Boot chain-loading SeaBIOS
858to install/boot a Windows XP OS (below for example command to install Windows).
859
860 # Create a 10G disk.img as the virtual hard disk
861 $ qemu-img create -f qcow2 disk.img 10G
862
863 # Install a Windows XP OS from an ISO image 'winxp.iso'
864 $ qemu-system-i386 -serial stdio -bios u-boot.rom -hda disk.img -cdrom winxp.iso -smp 2 -m 512
865
866 # Boot a Windows XP OS installed on the virutal hard disk
867 $ qemu-system-i386 -serial stdio -bios u-boot.rom -hda disk.img -smp 2 -m 512
868
869This is also tested on Intel Crown Bay board with a PCIe graphics card, booting
870SeaBIOS then chain-loading a GRUB on a USB drive, then Linux kernel finally.
871
5a6a2c71
BM
872If you are using Intel Integrated Graphics Device (IGD) as the primary display
873device on your board, SeaBIOS needs to be patched manually to get its VGA ROM
874loaded and run by SeaBIOS. SeaBIOS locates VGA ROM via the PCI expansion ROM
875register, but IGD device does not have its VGA ROM mapped by this register.
876Its VGA ROM is packaged as part of u-boot.rom at a configurable flash address
877which is unknown to SeaBIOS. An example patch is needed for SeaBIOS below:
878
879diff --git a/src/optionroms.c b/src/optionroms.c
880index 65f7fe0..c7b6f5e 100644
881--- a/src/optionroms.c
882+++ b/src/optionroms.c
883@@ -324,6 +324,8 @@ init_pcirom(struct pci_device *pci, int isvga, u64 *sources)
884 rom = deploy_romfile(file);
885 else if (RunPCIroms > 1 || (RunPCIroms == 1 && isvga))
886 rom = map_pcirom(pci);
887+ if (pci->bdf == pci_to_bdf(0, 2, 0))
888+ rom = (struct rom_header *)0xfff90000;
889 if (! rom)
890 // No ROM present.
891 return;
892
893Note: the patch above expects IGD device is at PCI b.d.f 0.2.0 and its VGA ROM
894is at 0xfff90000 which corresponds to CONFIG_VGA_BIOS_ADDR on Minnowboard MAX.
895Change these two accordingly if this is not the case on your board.
7bea5271 896
00bdd952
SG
897Development Flow
898----------------
00bdd952
SG
899These notes are for those who want to port U-Boot to a new x86 platform.
900
901Since x86 CPUs boot from SPI flash, a SPI flash emulator is a good investment.
902The Dediprog em100 can be used on Linux. The em100 tool is available here:
903
904 http://review.coreboot.org/p/em100.git
905
906On Minnowboard Max the following command line can be used:
907
908 sudo em100 -s -p LOW -d u-boot.rom -c W25Q64DW -r
909
910A suitable clip for connecting over the SPI flash chip is here:
911
912 http://www.dediprog.com/pd/programmer-accessories/EM-TC-8
913
914This allows you to override the SPI flash contents for development purposes.
915Typically you can write to the em100 in around 1200ms, considerably faster
916than programming the real flash device each time. The only important
917limitation of the em100 is that it only supports SPI bus speeds up to 20MHz.
918This means that images must be set to boot with that speed. This is an
919Intel-specific feature - e.g. tools/ifttool has an option to set the SPI
920speed in the SPI descriptor region.
921
922If your chip/board uses an Intel Firmware Support Package (FSP) it is fairly
923easy to fit it in. You can follow the Minnowboard Max implementation, for
924example. Hopefully you will just need to create new files similar to those
925in arch/x86/cpu/baytrail which provide Bay Trail support.
926
927If you are not using an FSP you have more freedom and more responsibility.
928The ivybridge support works this way, although it still uses a ROM for
929graphics and still has binary blobs containing Intel code. You should aim to
930support all important peripherals on your platform including video and storage.
931Use the device tree for configuration where possible.
932
933For the microcode you can create a suitable device tree file using the
934microcode tool:
935
03e3c316 936 ./tools/microcode-tool -d microcode.dat -m <model> create
00bdd952
SG
937
938or if you only have header files and not the full Intel microcode.dat database:
939
940 ./tools/microcode-tool -H BAY_TRAIL_FSP_KIT/Microcode/M0130673322.h \
941 -H BAY_TRAIL_FSP_KIT/Microcode/M0130679901.h \
03e3c316 942 -m all create
00bdd952
SG
943
944These are written to arch/x86/dts/microcode/ by default.
945
946Note that it is possible to just add the micrcode for your CPU if you know its
947model. U-Boot prints this information when it starts
948
949 CPU: x86_64, vendor Intel, device 30673h
950
951so here we can use the M0130673322 file.
952
953If you platform can display POST codes on two little 7-segment displays on
954the board, then you can use post_code() calls from C or assembler to monitor
955boot progress. This can be good for debugging.
956
957If not, you can try to get serial working as early as possible. The early
d521197d 958debug serial port may be useful here. See setup_internal_uart() for an example.
00bdd952 959
12c7510f
BM
960During the U-Boot porting, one of the important steps is to write correct PIRQ
961routing information in the board device tree. Without it, device drivers in the
962Linux kernel won't function correctly due to interrupt is not working. Please
2e9ae222 963refer to U-Boot doc [15] for the device tree bindings of Intel interrupt router.
12c7510f
BM
964Here we have more details on the intel,pirq-routing property below.
965
966 intel,pirq-routing = <
967 PCI_BDF(0, 2, 0) INTA PIRQA
968 ...
969 >;
970
971As you see each entry has 3 cells. For the first one, we need describe all pci
972devices mounted on the board. For SoC devices, normally there is a chapter on
973the chipset datasheet which lists all the available PCI devices. For example on
974Bay Trail, this is chapter 4.3 (PCI configuration space). For the second one, we
975can get the interrupt pin either from datasheet or hardware via U-Boot shell.
976The reliable source is the hardware as sometimes chipset datasheet is not 100%
977up-to-date. Type 'pci header' plus the device's pci bus/device/function number
978from U-Boot shell below.
979
980 => pci header 0.1e.1
981 vendor ID = 0x8086
982 device ID = 0x0f08
983 ...
984 interrupt line = 0x09
985 interrupt pin = 0x04
986 ...
987
988It shows this PCI device is using INTD pin as it reports 4 in the interrupt pin
989register. Repeat this until you get interrupt pins for all the devices. The last
990cell is the PIRQ line which a particular interrupt pin is mapped to. On Intel
991chipset, the power-up default mapping is INTA/B/C/D maps to PIRQA/B/C/D. This
992can be changed by registers in LPC bridge. So far Intel FSP does not touch those
993registers so we can write down the PIRQ according to the default mapping rule.
994
995Once we get the PIRQ routing information in the device tree, the interrupt
996allocation and assignment will be done by U-Boot automatically. Now you can
997enable CONFIG_GENERATE_PIRQ_TABLE for testing Linux kernel using i8259 PIC and
998CONFIG_GENERATE_MP_TABLE for testing Linux kernel using local APIC and I/O APIC.
999
590870e7
SG
1000This script might be useful. If you feed it the output of 'pci long' from
1001U-Boot then it will generate a device tree fragment with the interrupt
1002configuration for each device (note it needs gawk 4.0.0):
1003
1004 $ cat console_output |awk '/PCI/ {device=$4} /interrupt line/ {line=$4} \
1005 /interrupt pin/ {pin = $4; if (pin != "0x00" && pin != "0xff") \
1006 {patsplit(device, bdf, "[0-9a-f]+"); \
1007 printf "PCI_BDF(%d, %d, %d) INT%c PIRQ%c\n", strtonum("0x" bdf[1]), \
1008 strtonum("0x" bdf[2]), bdf[3], strtonum(pin) + 64, 64 + strtonum(pin)}}'
1009
1010Example output:
1011 PCI_BDF(0, 2, 0) INTA PIRQA
1012 PCI_BDF(0, 3, 0) INTA PIRQA
1013...
1014
448719c5
BM
1015Porting Hints
1016-------------
1017
1018Quark-specific considerations:
1019
1020To port U-Boot to other boards based on the Intel Quark SoC, a few things need
1021to be taken care of. The first important part is the Memory Reference Code (MRC)
1022parameters. Quark MRC supports memory-down configuration only. All these MRC
1023parameters are supplied via the board device tree. To get started, first copy
1024the MRC section of arch/x86/dts/galileo.dts to your board's device tree, then
1025change these values by consulting board manuals or your hardware vendor.
1026Available MRC parameter values are listed in include/dt-bindings/mrc/quark.h.
1027The other tricky part is with PCIe. Quark SoC integrates two PCIe root ports,
1028but by default they are held in reset after power on. In U-Boot, PCIe
1029initialization is properly handled as per Quark's firmware writer guide.
1030In your board support codes, you need provide two routines to aid PCIe
1031initialization, which are board_assert_perst() and board_deassert_perst().
1032The two routines need implement a board-specific mechanism to assert/deassert
1033PCIe PERST# pin. Care must be taken that in those routines that any APIs that
1034may trigger PCI enumeration process are strictly forbidden, as any access to
1035PCIe root port's configuration registers will cause system hang while it is
1036held in reset. For more details, check how they are implemented by the Intel
1037Galileo board support codes in board/intel/galileo/galileo.c.
1038
e28fcb22
SG
1039coreboot:
1040
1041See scripts/coreboot.sed which can assist with porting coreboot code into
1042U-Boot drivers. It will not resolve all build errors, but will perform common
1043transformations. Remember to add attribution to coreboot for new files added
1044to U-Boot. This should go at the top of each file and list the coreboot
1045filename where the code originated.
1046
efd4be4c
BM
1047Debugging ACPI issues with Windows:
1048
1049Windows might cache system information and only detect ACPI changes if you
1050modify the ACPI table versions. So tweak them liberally when debugging ACPI
1051issues with Windows.
1052
49d929bb
BM
1053ACPI Support Status
1054-------------------
1055Advanced Configuration and Power Interface (ACPI) [16] aims to establish
1056industry-standard interfaces enabling OS-directed configuration, power
1057management, and thermal management of mobile, desktop, and server platforms.
1058
1059Linux can boot without ACPI with "acpi=off" command line parameter, but
1060with ACPI the kernel gains the capabilities to handle power management.
1061For Windows, ACPI is a must-have firmware feature since Windows Vista.
1062CONFIG_GENERATE_ACPI_TABLE is the config option to turn on ACPI support in
1063U-Boot. This requires Intel ACPI compiler to be installed on your host to
1064compile ACPI DSDT table written in ASL format to AML format. You can get
1065the compiler via "apt-get install iasl" if you are on Ubuntu or download
1066the source from [17] to compile one by yourself.
1067
13c9d848
BM
1068Current ACPI support in U-Boot is basically complete. More optional features
1069can be added in the future. The status as of today is:
49d929bb
BM
1070
1071 * Support generating RSDT, XSDT, FACS, FADT, MADT, MCFG tables.
1072 * Support one static DSDT table only, compiled by Intel ACPI compiler.
13c9d848 1073 * Support S0/S3/S4/S5, reboot and shutdown from OS.
49d929bb 1074 * Support booting a pre-installed Ubuntu distribution via 'zboot' command.
206a3a42
BM
1075 * Support installing and booting Ubuntu 14.04 (or above) from U-Boot with
1076 the help of SeaBIOS using legacy interface (non-UEFI mode).
1077 * Support installing and booting Windows 8.1/10 from U-Boot with the help
1078 of SeaBIOS using legacy interface (non-UEFI mode).
49d929bb
BM
1079 * Support ACPI interrupts with SCI only.
1080
49d929bb 1081Features that are optional:
49d929bb
BM
1082 * Dynamic AML bytecodes insertion at run-time. We may need this to support
1083 SSDT table generation and DSDT fix up.
1084 * SMI support. Since U-Boot is a modern bootloader, we don't want to bring
1085 those legacy stuff into U-Boot. ACPI spec allows a system that does not
1086 support SMI (a legacy-free system).
1087
e6ddb6b0 1088ACPI was initially enabled on BayTrail based boards. Testing was done by booting
206a3a42
BM
1089a pre-installed Ubuntu 14.04 from a SATA drive. Installing Ubuntu 14.04 and
1090Windows 8.1/10 to a SATA drive and booting from there is also tested. Most
1091devices seem to work correctly and the board can respond a reboot/shutdown
1092command from the OS.
e28fcb22 1093
e6ddb6b0
BM
1094For other platform boards, ACPI support status can be checked by examining their
1095board defconfig files to see if CONFIG_GENERATE_ACPI_TABLE is set to y.
1096
13c9d848
BM
1097The S3 sleeping state is a low wake latency sleeping state defined by ACPI
1098spec where all system context is lost except system memory. To test S3 resume
1099with a Linux kernel, simply run "echo mem > /sys/power/state" and kernel will
1100put the board to S3 state where the power is off. So when the power button is
1101pressed again, U-Boot runs as it does in cold boot and detects the sleeping
1102state via ACPI register to see if it is S3, if yes it means we are waking up.
1103U-Boot is responsible for restoring the machine state as it is before sleep.
1104When everything is done, U-Boot finds out the wakeup vector provided by OSes
1105and jump there. To determine whether ACPI S3 resume is supported, check to
1106see if CONFIG_HAVE_ACPI_RESUME is set for that specific board.
1107
1108Note for testing S3 resume with Windows, correct graphics driver must be
1109installed for your platform, otherwise you won't find "Sleep" option in
1110the "Power" submenu from the Windows start menu.
1111
007adbc2
SG
1112EFI Support
1113-----------
1114U-Boot supports booting as a 32-bit or 64-bit EFI payload, e.g. with UEFI.
9efeb3f4
BM
1115This is enabled with CONFIG_EFI_STUB to boot from both 32-bit and 64-bit
1116UEFI BIOS. U-Boot can also run as an EFI application, with CONFIG_EFI_APP.
73149164 1117The CONFIG_EFI_LOADER option, where U-Boot provides an EFI environment to
9efeb3f4 1118the kernel (i.e. replaces UEFI completely but provides the same EFI run-time
73149164
BM
1119services) is supported too. For example, we can even use 'bootefi' command
1120to load a 'u-boot-payload.efi', see below test logs on QEMU.
1121
1122 => load ide 0 3000000 u-boot-payload.efi
1123 489787 bytes read in 138 ms (3.4 MiB/s)
1124 => bootefi 3000000
1125 Scanning disk ide.blk#0...
1126 Found 2 disks
1127 WARNING: booting without device tree
1128 ## Starting EFI application at 03000000 ...
1129 U-Boot EFI Payload
1130
1131
1132 U-Boot 2018.07-rc2 (Jun 23 2018 - 17:12:58 +0800)
1133
1134 CPU: x86_64, vendor AMD, device 663h
1135 DRAM: 2 GiB
1136 MMC:
1137 Video: 1024x768x32
1138 Model: EFI x86 Payload
1139 Net: e1000: 52:54:00:12:34:56
1140
1141 Warning: e1000#0 using MAC address from ROM
1142 eth0: e1000#0
1143 No controllers found
1144 Hit any key to stop autoboot: 0
007adbc2 1145
9efeb3f4 1146See README.u-boot_on_efi and README.uefi for details of EFI support in U-Boot.
007adbc2 1147
37b4a909
SG
114864-bit Support
1149--------------
1150U-Boot supports booting a 64-bit kernel directly and is able to change to
9efeb3f4 115164-bit mode to do so. However, U-Boot itself is currently always built
37b4a909
SG
1152in 32-bit mode. Some access to the full memory range is provided with
1153arch_phys_memset().
1154
1155The development work to make U-Boot itself run in 64-bit mode has not yet
1156been attempted. The best approach would likely be to build a 32-bit SPL
1157image for U-Boot, with CONFIG_SPL_BUILD. This could then handle the early CPU
1158init in 16-bit and 32-bit mode, running the FSP and any other binaries that
1159are needed. Then it could change to 64-bit model and jump to U-Boot proper.
1160
1161Given U-Boot's extensive 64-bit support this has not been a high priority,
1162but it would be a nice addition.
1163
5dad97ed
BM
1164TODO List
1165---------
5dad97ed
BM
1166- Audio
1167- Chrome OS verified boot
37b4a909 1168- Building U-Boot to run in 64-bit mode
5dad97ed
BM
1169
1170References
1171----------
1172[1] http://www.coreboot.org
1ae5b78c
BM
1173[2] http://www.qemu.org
1174[3] http://www.coreboot.org/~stepan/pci8086,0166.rom
1175[4] http://www.intel.com/content/www/us/en/embedded/design-tools/evaluation-platforms/atom-e660-eg20t-development-kit.html
1176[5] http://www.intel.com/fsp
7aaff9bf
BM
1177[6] http://www.intel.com/content/www/us/en/secure/intelligent-systems/privileged/e6xx-35-b1-cmc22211.html
1178[7] http://www.ami.com/products/bios-uefi-tools-and-utilities/bios-uefi-utilities/
1179[8] http://en.wikipedia.org/wiki/Microcode
1180[9] http://simplefirmware.org
1181[10] http://www.intel.com/design/archives/processors/pro/docs/242016.htm
7bea5271
SG
1182[11] https://en.wikipedia.org/wiki/GUID_Partition_Table
1183[12] http://events.linuxfoundation.org/sites/events/files/slides/chromeos_and_diy_vboot_0.pdf
1184[13] http://events.linuxfoundation.org/sites/events/files/slides/elce-2014.pdf
2e9ae222
BM
1185[14] http://www.seabios.org/SeaBIOS
1186[15] doc/device-tree-bindings/misc/intel,irq-router.txt
49d929bb
BM
1187[16] http://www.acpi.info
1188[17] https://www.acpica.org/downloads