]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/ata/pata_hpt3x2n.c
libata: kill port_info->sht and ->irq_handler
[people/ms/linux.git] / drivers / ata / pata_hpt3x2n.c
CommitLineData
669a5db4
JG
1/*
2 * Libata driver for the highpoint 372N and 302N UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
80b8987c 11 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
669a5db4
JG
12 *
13 *
14 * TODO
669a5db4
JG
15 * Work out best PLL policy
16 */
17
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <scsi/scsi_host.h>
25#include <linux/libata.h>
26
27#define DRV_NAME "pata_hpt3x2n"
80b8987c 28#define DRV_VERSION "0.3.4"
669a5db4
JG
29
30enum {
31 HPT_PCI_FAST = (1 << 31),
32 PCI66 = (1 << 1),
33 USE_DPLL = (1 << 0)
34};
35
36struct hpt_clock {
37 u8 xfer_speed;
38 u32 timing;
39};
40
41struct hpt_chip {
42 const char *name;
43 struct hpt_clock *clocks[3];
44};
45
46/* key for bus clock timings
47 * bit
48 * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
49 * DMA. cycles = value + 1
50 * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
51 * DMA. cycles = value + 1
52 * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
53 * register access.
54 * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
55 * register access.
56 * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
57 * during task file register access.
58 * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
59 * xfer.
60 * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
61 * register access.
62 * 28 UDMA enable
63 * 29 DMA enable
64 * 30 PIO_MST enable. if set, the chip is in bus master mode during
65 * PIO.
66 * 31 FIFO enable.
67 */
85cd7251 68
669a5db4
JG
69/* 66MHz DPLL clocks */
70
71static struct hpt_clock hpt3x2n_clocks[] = {
72 { XFER_UDMA_7, 0x1c869c62 },
73 { XFER_UDMA_6, 0x1c869c62 },
74 { XFER_UDMA_5, 0x1c8a9c62 },
75 { XFER_UDMA_4, 0x1c8a9c62 },
76 { XFER_UDMA_3, 0x1c8e9c62 },
77 { XFER_UDMA_2, 0x1c929c62 },
78 { XFER_UDMA_1, 0x1c9a9c62 },
79 { XFER_UDMA_0, 0x1c829c62 },
80
81 { XFER_MW_DMA_2, 0x2c829c62 },
82 { XFER_MW_DMA_1, 0x2c829c66 },
83 { XFER_MW_DMA_0, 0x2c829d2c },
84
85 { XFER_PIO_4, 0x0c829c62 },
86 { XFER_PIO_3, 0x0c829c84 },
87 { XFER_PIO_2, 0x0c829ca6 },
88 { XFER_PIO_1, 0x0d029d26 },
89 { XFER_PIO_0, 0x0d029d5e },
90 { 0, 0x0d029d5e }
91};
92
93/**
94 * hpt3x2n_find_mode - reset the hpt3x2n bus
95 * @ap: ATA port
96 * @speed: transfer mode
97 *
98 * Return the 32bit register programming information for this channel
99 * that matches the speed provided. For the moment the clocks table
100 * is hard coded but easy to change. This will be needed if we use
101 * different DPLLs
102 */
85cd7251 103
669a5db4
JG
104static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
105{
106 struct hpt_clock *clocks = hpt3x2n_clocks;
85cd7251 107
669a5db4
JG
108 while(clocks->xfer_speed) {
109 if (clocks->xfer_speed == speed)
110 return clocks->timing;
111 clocks++;
112 }
113 BUG();
114 return 0xffffffffU; /* silence compiler warning */
115}
116
117/**
a0fcdc02
JG
118 * hpt3x2n_cable_detect - Detect the cable type
119 * @ap: ATA port to detect on
669a5db4 120 *
a0fcdc02 121 * Return the cable type attached to this port
669a5db4 122 */
85cd7251 123
a0fcdc02 124static int hpt3x2n_cable_detect(struct ata_port *ap)
669a5db4
JG
125{
126 u8 scr2, ata66;
127 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
85cd7251 128
669a5db4
JG
129 pci_read_config_byte(pdev, 0x5B, &scr2);
130 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
131 /* Cable register now active */
132 pci_read_config_byte(pdev, 0x5A, &ata66);
133 /* Restore state */
134 pci_write_config_byte(pdev, 0x5B, scr2);
85cd7251 135
669a5db4 136 if (ata66 & (1 << ap->port_no))
a0fcdc02 137 return ATA_CBL_PATA40;
669a5db4 138 else
a0fcdc02
JG
139 return ATA_CBL_PATA80;
140}
141
142/**
143 * hpt3x2n_pre_reset - reset the hpt3x2n bus
cc0680a5 144 * @link: ATA link to reset
28e21c8c 145 * @deadline: deadline jiffies for the operation
a0fcdc02
JG
146 *
147 * Perform the initial reset handling for the 3x2n series controllers.
148 * Reset the hardware and state machine,
149 */
669a5db4 150
cc0680a5 151static int hpt3xn_pre_reset(struct ata_link *link, unsigned long deadline)
a0fcdc02 152{
cc0680a5 153 struct ata_port *ap = link->ap;
a0fcdc02 154 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
669a5db4 155 /* Reset the state machine */
28e21c8c 156 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
669a5db4 157 udelay(100);
d4b2bab4 158
cc0680a5 159 return ata_std_prereset(link, deadline);
669a5db4 160}
85cd7251 161
669a5db4
JG
162/**
163 * hpt3x2n_error_handler - probe the hpt3x2n bus
164 * @ap: ATA port to reset
165 *
166 * Perform the probe reset handling for the 3x2N
167 */
85cd7251 168
669a5db4
JG
169static void hpt3x2n_error_handler(struct ata_port *ap)
170{
171 ata_bmdma_drive_eh(ap, hpt3xn_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
172}
85cd7251 173
669a5db4
JG
174/**
175 * hpt3x2n_set_piomode - PIO setup
176 * @ap: ATA interface
177 * @adev: device on the interface
178 *
85cd7251 179 * Perform PIO mode setup.
669a5db4 180 */
85cd7251 181
669a5db4
JG
182static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
183{
184 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
185 u32 addr1, addr2;
186 u32 reg;
187 u32 mode;
188 u8 fast;
189
190 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
191 addr2 = 0x51 + 4 * ap->port_no;
85cd7251 192
669a5db4
JG
193 /* Fast interrupt prediction disable, hold off interrupt disable */
194 pci_read_config_byte(pdev, addr2, &fast);
195 fast &= ~0x07;
196 pci_write_config_byte(pdev, addr2, fast);
85cd7251 197
669a5db4
JG
198 pci_read_config_dword(pdev, addr1, &reg);
199 mode = hpt3x2n_find_mode(ap, adev->pio_mode);
200 mode &= ~0x8000000; /* No FIFO in PIO */
201 mode &= ~0x30070000; /* Leave config bits alone */
202 reg &= 0x30070000; /* Strip timing bits */
203 pci_write_config_dword(pdev, addr1, reg | mode);
204}
205
206/**
207 * hpt3x2n_set_dmamode - DMA timing setup
208 * @ap: ATA interface
209 * @adev: Device being configured
210 *
211 * Set up the channel for MWDMA or UDMA modes. Much the same as with
212 * PIO, load the mode number and then set MWDMA or UDMA flag.
213 */
85cd7251 214
669a5db4
JG
215static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
216{
217 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
218 u32 addr1, addr2;
219 u32 reg;
220 u32 mode;
221 u8 fast;
222
223 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
224 addr2 = 0x51 + 4 * ap->port_no;
85cd7251 225
669a5db4
JG
226 /* Fast interrupt prediction disable, hold off interrupt disable */
227 pci_read_config_byte(pdev, addr2, &fast);
228 fast &= ~0x07;
229 pci_write_config_byte(pdev, addr2, fast);
85cd7251 230
669a5db4
JG
231 pci_read_config_dword(pdev, addr1, &reg);
232 mode = hpt3x2n_find_mode(ap, adev->dma_mode);
233 mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
234 mode &= ~0xC0000000; /* Leave config bits alone */
235 reg &= 0xC0000000; /* Strip timing bits */
236 pci_write_config_dword(pdev, addr1, reg | mode);
237}
238
239/**
240 * hpt3x2n_bmdma_end - DMA engine stop
241 * @qc: ATA command
242 *
243 * Clean up after the HPT3x2n and later DMA engine
244 */
85cd7251 245
669a5db4
JG
246static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
247{
248 struct ata_port *ap = qc->ap;
249 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
250 int mscreg = 0x50 + 2 * ap->port_no;
251 u8 bwsr_stat, msc_stat;
85cd7251 252
669a5db4
JG
253 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
254 pci_read_config_byte(pdev, mscreg, &msc_stat);
255 if (bwsr_stat & (1 << ap->port_no))
256 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
257 ata_bmdma_stop(qc);
258}
259
260/**
261 * hpt3x2n_set_clock - clock control
262 * @ap: ATA port
263 * @source: 0x21 or 0x23 for PLL or PCI sourced clock
264 *
265 * Switch the ATA bus clock between the PLL and PCI clock sources
266 * while correctly isolating the bus and resetting internal logic
267 *
268 * We must use the DPLL for
269 * - writing
270 * - second channel UDMA7 (SATA ports) or higher
271 * - 66MHz PCI
85cd7251 272 *
669a5db4
JG
273 * or we will underclock the device and get reduced performance.
274 */
85cd7251 275
669a5db4
JG
276static void hpt3x2n_set_clock(struct ata_port *ap, int source)
277{
0d5ff566 278 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
85cd7251 279
669a5db4 280 /* Tristate the bus */
0d5ff566
TH
281 iowrite8(0x80, bmdma+0x73);
282 iowrite8(0x80, bmdma+0x77);
85cd7251 283
669a5db4 284 /* Switch clock and reset channels */
0d5ff566
TH
285 iowrite8(source, bmdma+0x7B);
286 iowrite8(0xC0, bmdma+0x79);
85cd7251 287
669a5db4 288 /* Reset state machines */
0d5ff566
TH
289 iowrite8(0x37, bmdma+0x70);
290 iowrite8(0x37, bmdma+0x74);
85cd7251 291
669a5db4 292 /* Complete reset */
0d5ff566 293 iowrite8(0x00, bmdma+0x79);
85cd7251 294
669a5db4 295 /* Reconnect channels to bus */
0d5ff566
TH
296 iowrite8(0x00, bmdma+0x73);
297 iowrite8(0x00, bmdma+0x77);
669a5db4
JG
298}
299
300/* Check if our partner interface is busy */
301
302static int hpt3x2n_pair_idle(struct ata_port *ap)
303{
304 struct ata_host *host = ap->host;
305 struct ata_port *pair = host->ports[ap->port_no ^ 1];
85cd7251 306
669a5db4
JG
307 if (pair->hsm_task_state == HSM_ST_IDLE)
308 return 1;
309 return 0;
310}
311
a52865c2 312static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
669a5db4
JG
313{
314 long flags = (long)ap->host->private_data;
315 /* See if we should use the DPLL */
a52865c2 316 if (writing)
669a5db4
JG
317 return USE_DPLL; /* Needed for write */
318 if (flags & PCI66)
319 return USE_DPLL; /* Needed at 66Mhz */
85cd7251 320 return 0;
669a5db4
JG
321}
322
323static unsigned int hpt3x2n_qc_issue_prot(struct ata_queued_cmd *qc)
324{
325 struct ata_taskfile *tf = &qc->tf;
326 struct ata_port *ap = qc->ap;
327 int flags = (long)ap->host->private_data;
85cd7251 328
669a5db4
JG
329 if (hpt3x2n_pair_idle(ap)) {
330 int dpll = hpt3x2n_use_dpll(ap, (tf->flags & ATA_TFLAG_WRITE));
331 if ((flags & USE_DPLL) != dpll) {
332 if (dpll == 1)
333 hpt3x2n_set_clock(ap, 0x21);
334 else
335 hpt3x2n_set_clock(ap, 0x23);
336 }
337 }
338 return ata_qc_issue_prot(qc);
339}
340
341static struct scsi_host_template hpt3x2n_sht = {
68d1d07b 342 ATA_BMDMA_SHT(DRV_NAME),
669a5db4
JG
343};
344
345/*
346 * Configuration for HPT3x2n.
347 */
85cd7251 348
669a5db4 349static struct ata_port_operations hpt3x2n_port_ops = {
029cfd6b 350 .inherits = &ata_bmdma_port_ops,
85cd7251 351
669a5db4 352 .bmdma_stop = hpt3x2n_bmdma_stop,
669a5db4 353 .qc_issue = hpt3x2n_qc_issue_prot,
bda30288 354
029cfd6b
TH
355 .cable_detect = hpt3x2n_cable_detect,
356 .set_piomode = hpt3x2n_set_piomode,
357 .set_dmamode = hpt3x2n_set_dmamode,
358 .error_handler = hpt3x2n_error_handler,
85cd7251 359};
669a5db4
JG
360
361/**
362 * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
85cd7251 363 * @dev: PCI device
669a5db4
JG
364 *
365 * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
366 * succeeds
367 */
368
369static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
370{
371 u8 reg5b;
372 u32 reg5c;
373 int tries;
85cd7251 374
669a5db4
JG
375 for(tries = 0; tries < 0x5000; tries++) {
376 udelay(50);
377 pci_read_config_byte(dev, 0x5b, &reg5b);
378 if (reg5b & 0x80) {
379 /* See if it stays set */
380 for(tries = 0; tries < 0x1000; tries ++) {
381 pci_read_config_byte(dev, 0x5b, &reg5b);
382 /* Failed ? */
383 if ((reg5b & 0x80) == 0)
384 return 0;
385 }
386 /* Turn off tuning, we have the DPLL set */
387 pci_read_config_dword(dev, 0x5c, &reg5c);
388 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
389 return 1;
390 }
391 }
392 /* Never went stable */
393 return 0;
394}
395
396static int hpt3x2n_pci_clock(struct pci_dev *pdev)
397{
398 unsigned long freq;
399 u32 fcnt;
28e21c8c 400 unsigned long iobase = pci_resource_start(pdev, 4);
85cd7251 401
28e21c8c 402 fcnt = inl(iobase + 0x90); /* Not PCI readable for some chips */
669a5db4
JG
403 if ((fcnt >> 12) != 0xABCDE) {
404 printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
405 return 33; /* Not BIOS set */
406 }
407 fcnt &= 0x1FF;
85cd7251 408
669a5db4 409 freq = (fcnt * 77) / 192;
85cd7251 410
669a5db4
JG
411 /* Clamp to bands */
412 if (freq < 40)
413 return 33;
414 if (freq < 45)
415 return 40;
416 if (freq < 55)
417 return 50;
418 return 66;
419}
420
421/**
422 * hpt3x2n_init_one - Initialise an HPT37X/302
423 * @dev: PCI device
424 * @id: Entry in match table
425 *
426 * Initialise an HPT3x2n device. There are some interesting complications
427 * here. Firstly the chip may report 366 and be one of several variants.
428 * Secondly all the timings depend on the clock for the chip which we must
429 * detect and look up
430 *
431 * This is the known chip mappings. It may be missing a couple of later
432 * releases.
433 *
434 * Chip version PCI Rev Notes
435 * HPT372 4 (HPT366) 5 Other driver
436 * HPT372N 4 (HPT366) 6 UDMA133
437 * HPT372 5 (HPT372) 1 Other driver
438 * HPT372N 5 (HPT372) 2 UDMA133
439 * HPT302 6 (HPT302) * Other driver
440 * HPT302N 6 (HPT302) > 1 UDMA133
441 * HPT371 7 (HPT371) * Other driver
442 * HPT371N 7 (HPT371) > 1 UDMA133
443 * HPT374 8 (HPT374) * Other driver
444 * HPT372N 9 (HPT372N) * UDMA133
445 *
446 * (1) UDMA133 support depends on the bus clock
447 *
448 * To pin down HPT371N
449 */
85cd7251 450
669a5db4
JG
451static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
452{
453 /* HPT372N and friends - UDMA133 */
1626aeb8 454 static const struct ata_port_info info = {
1d2808fd 455 .flags = ATA_FLAG_SLAVE_POSS,
669a5db4
JG
456 .pio_mask = 0x1f,
457 .mwdma_mask = 0x07,
bf6263a8 458 .udma_mask = ATA_UDMA6,
669a5db4
JG
459 .port_ops = &hpt3x2n_port_ops
460 };
887125e3 461 const struct ata_port_info *ppi[] = { &info, NULL };
669a5db4
JG
462
463 u8 irqmask;
464 u32 class_rev;
85cd7251 465
669a5db4
JG
466 unsigned int pci_mhz;
467 unsigned int f_low, f_high;
468 int adjust;
28e21c8c 469 unsigned long iobase = pci_resource_start(dev, 4);
887125e3 470 void *hpriv = NULL;
f08048e9
TH
471 int rc;
472
473 rc = pcim_enable_device(dev);
474 if (rc)
475 return rc;
85cd7251 476
669a5db4
JG
477 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
478 class_rev &= 0xFF;
85cd7251 479
669a5db4
JG
480 switch(dev->device) {
481 case PCI_DEVICE_ID_TTI_HPT366:
482 if (class_rev < 6)
483 return -ENODEV;
484 break;
28e21c8c
AC
485 case PCI_DEVICE_ID_TTI_HPT371:
486 if (class_rev < 2)
487 return -ENODEV;
488 /* 371N if rev > 1 */
489 break;
669a5db4 490 case PCI_DEVICE_ID_TTI_HPT372:
824cf333
AC
491 /* 372N if rev >= 2*/
492 if (class_rev < 2)
669a5db4
JG
493 return -ENODEV;
494 break;
495 case PCI_DEVICE_ID_TTI_HPT302:
496 if (class_rev < 2)
497 return -ENODEV;
498 break;
499 case PCI_DEVICE_ID_TTI_HPT372N:
500 break;
501 default:
502 printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
503 return -ENODEV;
504 }
505
506 /* Ok so this is a chip we support */
507
508 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
509 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
510 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
511 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
512
513 pci_read_config_byte(dev, 0x5A, &irqmask);
514 irqmask &= ~0x10;
515 pci_write_config_byte(dev, 0x5a, irqmask);
516
28e21c8c
AC
517 /*
518 * HPT371 chips physically have only one channel, the secondary one,
519 * but the primary channel registers do exist! Go figure...
520 * So, we manually disable the non-existing channel here
521 * (if the BIOS hasn't done this already).
522 */
523 if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
524 u8 mcr1;
525 pci_read_config_byte(dev, 0x50, &mcr1);
526 mcr1 &= ~0x04;
527 pci_write_config_byte(dev, 0x50, mcr1);
528 }
529
669a5db4
JG
530 /* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
531 50 for UDMA100. Right now we always use 66 */
85cd7251 532
669a5db4 533 pci_mhz = hpt3x2n_pci_clock(dev);
85cd7251 534
669a5db4
JG
535 f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
536 f_high = f_low + 2; /* Tolerance */
85cd7251 537
669a5db4
JG
538 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
539 /* PLL clock */
540 pci_write_config_byte(dev, 0x5B, 0x21);
85cd7251 541
669a5db4
JG
542 /* Unlike the 37x we don't try jiggling the frequency */
543 for(adjust = 0; adjust < 8; adjust++) {
544 if (hpt3xn_calibrate_dpll(dev))
545 break;
546 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
547 }
28e21c8c 548 if (adjust == 8) {
80b8987c 549 printk(KERN_ERR "pata_hpt3x2n: DPLL did not stabilize!\n");
28e21c8c
AC
550 return -ENODEV;
551 }
669a5db4 552
80b8987c
SS
553 printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using 66MHz DPLL.\n",
554 pci_mhz);
669a5db4
JG
555 /* Set our private data up. We only need a few flags so we use
556 it directly */
28e21c8c 557 if (pci_mhz > 60) {
887125e3 558 hpriv = (void *)PCI66;
28e21c8c
AC
559 /*
560 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
561 * the MISC. register to stretch the UltraDMA Tss timing.
562 * NOTE: This register is only writeable via I/O space.
563 */
564 if (dev->device == PCI_DEVICE_ID_TTI_HPT371)
565 outb(inb(iobase + 0x9c) | 0x04, iobase + 0x9c);
566 }
85cd7251 567
669a5db4 568 /* Now kick off ATA set up */
887125e3 569 return ata_pci_init_one(dev, ppi, &hpt3x2n_sht, hpriv);
669a5db4
JG
570}
571
2d2744fc
JG
572static const struct pci_device_id hpt3x2n[] = {
573 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
28e21c8c 574 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
2d2744fc
JG
575 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
576 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
577 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
578
579 { },
669a5db4
JG
580};
581
582static struct pci_driver hpt3x2n_pci_driver = {
2d2744fc 583 .name = DRV_NAME,
669a5db4
JG
584 .id_table = hpt3x2n,
585 .probe = hpt3x2n_init_one,
586 .remove = ata_pci_remove_one
587};
588
589static int __init hpt3x2n_init(void)
590{
591 return pci_register_driver(&hpt3x2n_pci_driver);
592}
593
669a5db4
JG
594static void __exit hpt3x2n_exit(void)
595{
596 pci_unregister_driver(&hpt3x2n_pci_driver);
597}
598
669a5db4
JG
599MODULE_AUTHOR("Alan Cox");
600MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3x2n/30x");
601MODULE_LICENSE("GPL");
602MODULE_DEVICE_TABLE(pci, hpt3x2n);
603MODULE_VERSION(DRV_VERSION);
604
605module_init(hpt3x2n_init);
606module_exit(hpt3x2n_exit);