]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/ata/sata_svw.c
ata: Convert ata_<foo>_printk(KERN_<LEVEL> to ata_<foo>_<level>
[people/ms/linux.git] / drivers / ata / sata_svw.c
CommitLineData
1da177e4
LT
1/*
2 * sata_svw.c - ServerWorks / Apple K2 SATA
3 *
4 * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
5 * Jeff Garzik <jgarzik@pobox.com>
6 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
10 *
11 * Bits from Jeff Garzik, Copyright RedHat, Inc.
12 *
13 * This driver probably works with non-Apple versions of the
14 * Broadcom chipset...
15 *
af36d7f0
JG
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License as published by
19 * the Free Software Foundation; either version 2, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; see the file COPYING. If not, write to
29 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
30 *
31 *
32 * libata documentation is available via 'make {ps|pdf}docs',
33 * as Documentation/DocBook/libata.*
34 *
35 * Hardware documentation available under NDA.
1da177e4
LT
36 *
37 */
38
1da177e4
LT
39#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
a9524a76 46#include <linux/device.h>
1da177e4 47#include <scsi/scsi_host.h>
931506d3
AS
48#include <scsi/scsi_cmnd.h>
49#include <scsi/scsi.h>
1da177e4
LT
50#include <linux/libata.h>
51
52#ifdef CONFIG_PPC_OF
53#include <asm/prom.h>
54#include <asm/pci-bridge.h>
55#endif /* CONFIG_PPC_OF */
56
57#define DRV_NAME "sata_svw"
2a3103ce 58#define DRV_VERSION "2.3"
1da177e4 59
55cca65e 60enum {
4447d351
TH
61 /* ap->flags bits */
62 K2_FLAG_SATA_8_PORTS = (1 << 24),
63 K2_FLAG_NO_ATAPI_DMA = (1 << 25),
931506d3 64 K2_FLAG_BAR_POS_3 = (1 << 26),
c10340ac 65
55cca65e
JG
66 /* Taskfile registers offsets */
67 K2_SATA_TF_CMD_OFFSET = 0x00,
68 K2_SATA_TF_DATA_OFFSET = 0x00,
69 K2_SATA_TF_ERROR_OFFSET = 0x04,
70 K2_SATA_TF_NSECT_OFFSET = 0x08,
71 K2_SATA_TF_LBAL_OFFSET = 0x0c,
72 K2_SATA_TF_LBAM_OFFSET = 0x10,
73 K2_SATA_TF_LBAH_OFFSET = 0x14,
74 K2_SATA_TF_DEVICE_OFFSET = 0x18,
75 K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
76 K2_SATA_TF_CTL_OFFSET = 0x20,
1da177e4 77
55cca65e
JG
78 /* DMA base */
79 K2_SATA_DMA_CMD_OFFSET = 0x30,
1da177e4 80
55cca65e
JG
81 /* SCRs base */
82 K2_SATA_SCR_STATUS_OFFSET = 0x40,
83 K2_SATA_SCR_ERROR_OFFSET = 0x44,
84 K2_SATA_SCR_CONTROL_OFFSET = 0x48,
1da177e4 85
55cca65e
JG
86 /* Others */
87 K2_SATA_SICR1_OFFSET = 0x80,
88 K2_SATA_SICR2_OFFSET = 0x84,
89 K2_SATA_SIM_OFFSET = 0x88,
1da177e4 90
55cca65e
JG
91 /* Port stride */
92 K2_SATA_PORT_OFFSET = 0x100,
c10340ac 93
931506d3
AS
94 chip_svw4 = 0,
95 chip_svw8 = 1,
96 chip_svw42 = 2, /* bar 3 */
97 chip_svw43 = 3, /* bar 5 */
c10340ac
JG
98};
99
ac19bff2
JG
100static u8 k2_stat_check_status(struct ata_port *ap);
101
1da177e4 102
c10340ac
JG
103static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
104{
931506d3
AS
105 u8 cmnd = qc->scsicmd->cmnd[0];
106
c10340ac
JG
107 if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
108 return -1; /* ATAPI DMA not supported */
931506d3
AS
109 else {
110 switch (cmnd) {
111 case READ_10:
112 case READ_12:
113 case READ_16:
114 case WRITE_10:
115 case WRITE_12:
116 case WRITE_16:
117 return 0;
118
119 default:
120 return -1;
121 }
c10340ac 122
931506d3 123 }
c10340ac
JG
124}
125
82ef04fb
TH
126static int k2_sata_scr_read(struct ata_link *link,
127 unsigned int sc_reg, u32 *val)
1da177e4
LT
128{
129 if (sc_reg > SCR_CONTROL)
da3dbb17 130 return -EINVAL;
82ef04fb 131 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
da3dbb17 132 return 0;
1da177e4
LT
133}
134
135
82ef04fb
TH
136static int k2_sata_scr_write(struct ata_link *link,
137 unsigned int sc_reg, u32 val)
1da177e4
LT
138{
139 if (sc_reg > SCR_CONTROL)
da3dbb17 140 return -EINVAL;
82ef04fb 141 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
da3dbb17 142 return 0;
1da177e4
LT
143}
144
145
057ace5e 146static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
1da177e4
LT
147{
148 struct ata_ioports *ioaddr = &ap->ioaddr;
149 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
150
151 if (tf->ctl != ap->last_ctl) {
0d5ff566 152 writeb(tf->ctl, ioaddr->ctl_addr);
1da177e4
LT
153 ap->last_ctl = tf->ctl;
154 ata_wait_idle(ap);
155 }
156 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
850a9d8a 157 writew(tf->feature | (((u16)tf->hob_feature) << 8),
0d5ff566 158 ioaddr->feature_addr);
850a9d8a 159 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
0d5ff566 160 ioaddr->nsect_addr);
850a9d8a 161 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
0d5ff566 162 ioaddr->lbal_addr);
850a9d8a 163 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
0d5ff566 164 ioaddr->lbam_addr);
850a9d8a 165 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
0d5ff566 166 ioaddr->lbah_addr);
1da177e4 167 } else if (is_addr) {
0d5ff566
TH
168 writew(tf->feature, ioaddr->feature_addr);
169 writew(tf->nsect, ioaddr->nsect_addr);
170 writew(tf->lbal, ioaddr->lbal_addr);
171 writew(tf->lbam, ioaddr->lbam_addr);
172 writew(tf->lbah, ioaddr->lbah_addr);
1da177e4
LT
173 }
174
175 if (tf->flags & ATA_TFLAG_DEVICE)
0d5ff566 176 writeb(tf->device, ioaddr->device_addr);
1da177e4
LT
177
178 ata_wait_idle(ap);
179}
180
181
182static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
183{
184 struct ata_ioports *ioaddr = &ap->ioaddr;
ac19bff2 185 u16 nsect, lbal, lbam, lbah, feature;
1da177e4 186
ac19bff2 187 tf->command = k2_stat_check_status(ap);
0d5ff566
TH
188 tf->device = readw(ioaddr->device_addr);
189 feature = readw(ioaddr->error_addr);
190 nsect = readw(ioaddr->nsect_addr);
191 lbal = readw(ioaddr->lbal_addr);
192 lbam = readw(ioaddr->lbam_addr);
193 lbah = readw(ioaddr->lbah_addr);
ac19bff2
JG
194
195 tf->feature = feature;
196 tf->nsect = nsect;
197 tf->lbal = lbal;
198 tf->lbam = lbam;
199 tf->lbah = lbah;
1da177e4
LT
200
201 if (tf->flags & ATA_TFLAG_LBA48) {
ac19bff2 202 tf->hob_feature = feature >> 8;
1da177e4
LT
203 tf->hob_nsect = nsect >> 8;
204 tf->hob_lbal = lbal >> 8;
205 tf->hob_lbam = lbam >> 8;
206 tf->hob_lbah = lbah >> 8;
5796d1c4 207 }
1da177e4
LT
208}
209
210/**
211 * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
212 * @qc: Info associated with this ATA transaction.
213 *
214 * LOCKING:
cca3974e 215 * spin_lock_irqsave(host lock)
1da177e4
LT
216 */
217
5796d1c4 218static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc)
1da177e4
LT
219{
220 struct ata_port *ap = qc->ap;
221 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
222 u8 dmactl;
59f99880
JG
223 void __iomem *mmio = ap->ioaddr.bmdma_addr;
224
1da177e4
LT
225 /* load PRD table addr. */
226 mb(); /* make sure PRD table writes are visible to controller */
f60d7011 227 writel(ap->bmdma_prd_dma, mmio + ATA_DMA_TABLE_OFS);
1da177e4
LT
228
229 /* specify data direction, triple-check start bit is clear */
230 dmactl = readb(mmio + ATA_DMA_CMD);
231 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
232 if (!rw)
233 dmactl |= ATA_DMA_WR;
234 writeb(dmactl, mmio + ATA_DMA_CMD);
235
236 /* issue r/w command if this is not a ATA DMA command*/
237 if (qc->tf.protocol != ATA_PROT_DMA)
5682ed33 238 ap->ops->sff_exec_command(ap, &qc->tf);
1da177e4
LT
239}
240
241/**
242 * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
243 * @qc: Info associated with this ATA transaction.
244 *
245 * LOCKING:
cca3974e 246 * spin_lock_irqsave(host lock)
1da177e4
LT
247 */
248
5796d1c4 249static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc)
1da177e4
LT
250{
251 struct ata_port *ap = qc->ap;
59f99880 252 void __iomem *mmio = ap->ioaddr.bmdma_addr;
1da177e4
LT
253 u8 dmactl;
254
255 /* start host DMA transaction */
256 dmactl = readb(mmio + ATA_DMA_CMD);
257 writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
ec6add99
PM
258 /* This works around possible data corruption.
259
260 On certain SATA controllers that can be seen when the r/w
261 command is given to the controller before the host DMA is
262 started.
263
264 On a Read command, the controller would initiate the
265 command to the drive even before it sees the DMA
266 start. When there are very fast drives connected to the
267 controller, or when the data request hits in the drive
268 cache, there is the possibility that the drive returns a
269 part or all of the requested data to the controller before
270 the DMA start is issued. In this case, the controller
271 would become confused as to what to do with the data. In
272 the worst case when all the data is returned back to the
273 controller, the controller could hang. In other cases it
274 could return partial data returning in data
275 corruption. This problem has been seen in PPC systems and
276 can also appear on an system with very fast disks, where
277 the SATA controller is sitting behind a number of bridges,
278 and hence there is significant latency between the r/w
279 command and the start command. */
280 /* issue r/w command if the access is to ATA */
1da177e4 281 if (qc->tf.protocol == ATA_PROT_DMA)
5682ed33 282 ap->ops->sff_exec_command(ap, &qc->tf);
1da177e4
LT
283}
284
8a60a071 285
1da177e4
LT
286static u8 k2_stat_check_status(struct ata_port *ap)
287{
5796d1c4 288 return readl(ap->ioaddr.status_addr);
1da177e4
LT
289}
290
291#ifdef CONFIG_PPC_OF
292/*
293 * k2_sata_proc_info
294 * inout : decides on the direction of the dataflow and the meaning of the
295 * variables
296 * buffer: If inout==FALSE data is being written to it else read from it
297 * *start: If inout==FALSE start of the valid data in the buffer
298 * offset: If inout==FALSE offset from the beginning of the imaginary file
299 * from which we start writing into the buffer
300 * length: If inout==FALSE max number of bytes to be written into the buffer
301 * else number of bytes in the buffer
302 */
303static int k2_sata_proc_info(struct Scsi_Host *shost, char *page, char **start,
304 off_t offset, int count, int inout)
305{
306 struct ata_port *ap;
307 struct device_node *np;
308 int len, index;
309
310 /* Find the ata_port */
35bb94b1 311 ap = ata_shost_to_port(shost);
1da177e4
LT
312 if (ap == NULL)
313 return 0;
314
315 /* Find the OF node for the PCI device proper */
cca3974e 316 np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
1da177e4
LT
317 if (np == NULL)
318 return 0;
319
320 /* Match it to a port node */
cca3974e 321 index = (ap == ap->host->ports[0]) ? 0 : 1;
1da177e4 322 for (np = np->child; np != NULL; np = np->sibling) {
40cd3a45 323 const u32 *reg = of_get_property(np, "reg", NULL);
1da177e4
LT
324 if (!reg)
325 continue;
326 if (index == *reg)
327 break;
328 }
329 if (np == NULL)
330 return 0;
331
332 len = sprintf(page, "devspec: %s\n", np->full_name);
333
334 return len;
335}
336#endif /* CONFIG_PPC_OF */
337
338
193515d5 339static struct scsi_host_template k2_sata_sht = {
68d1d07b 340 ATA_BMDMA_SHT(DRV_NAME),
1da177e4
LT
341#ifdef CONFIG_PPC_OF
342 .proc_info = k2_sata_proc_info,
343#endif
1da177e4
LT
344};
345
346
029cfd6b
TH
347static struct ata_port_operations k2_sata_ops = {
348 .inherits = &ata_bmdma_port_ops,
5682ed33
TH
349 .sff_tf_load = k2_sata_tf_load,
350 .sff_tf_read = k2_sata_tf_read,
351 .sff_check_status = k2_stat_check_status,
c10340ac 352 .check_atapi_dma = k2_sata_check_atapi_dma,
1da177e4
LT
353 .bmdma_setup = k2_bmdma_setup_mmio,
354 .bmdma_start = k2_bmdma_start_mmio,
1da177e4
LT
355 .scr_read = k2_sata_scr_read,
356 .scr_write = k2_sata_scr_write,
1da177e4
LT
357};
358
4447d351 359static const struct ata_port_info k2_port_info[] = {
931506d3 360 /* chip_svw4 */
4447d351 361 {
9cbe056f 362 .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA,
14bdef98
EIB
363 .pio_mask = ATA_PIO4,
364 .mwdma_mask = ATA_MWDMA2,
bf6263a8 365 .udma_mask = ATA_UDMA6,
4447d351
TH
366 .port_ops = &k2_sata_ops,
367 },
931506d3 368 /* chip_svw8 */
4447d351 369 {
9cbe056f
SS
370 .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA |
371 K2_FLAG_SATA_8_PORTS,
14bdef98
EIB
372 .pio_mask = ATA_PIO4,
373 .mwdma_mask = ATA_MWDMA2,
bf6263a8 374 .udma_mask = ATA_UDMA6,
4447d351
TH
375 .port_ops = &k2_sata_ops,
376 },
931506d3
AS
377 /* chip_svw42 */
378 {
9cbe056f 379 .flags = ATA_FLAG_SATA | K2_FLAG_BAR_POS_3,
14bdef98
EIB
380 .pio_mask = ATA_PIO4,
381 .mwdma_mask = ATA_MWDMA2,
931506d3
AS
382 .udma_mask = ATA_UDMA6,
383 .port_ops = &k2_sata_ops,
384 },
385 /* chip_svw43 */
386 {
9cbe056f 387 .flags = ATA_FLAG_SATA,
14bdef98
EIB
388 .pio_mask = ATA_PIO4,
389 .mwdma_mask = ATA_MWDMA2,
931506d3
AS
390 .udma_mask = ATA_UDMA6,
391 .port_ops = &k2_sata_ops,
392 },
4447d351
TH
393};
394
0d5ff566 395static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
1da177e4
LT
396{
397 port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
398 port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
399 port->feature_addr =
400 port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
401 port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
402 port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
403 port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
404 port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
405 port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
406 port->command_addr =
407 port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
408 port->altstatus_addr =
409 port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
410 port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
411 port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
412}
413
414
5796d1c4 415static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1da177e4
LT
416{
417 static int printed_version;
4447d351
TH
418 const struct ata_port_info *ppi[] =
419 { &k2_port_info[ent->driver_data], NULL };
420 struct ata_host *host;
ea6ba10b 421 void __iomem *mmio_base;
931506d3 422 int n_ports, i, rc, bar_pos;
1da177e4
LT
423
424 if (!printed_version++)
a9524a76 425 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 426
4447d351
TH
427 /* allocate host */
428 n_ports = 4;
429 if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
430 n_ports = 8;
431
432 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
433 if (!host)
434 return -ENOMEM;
435
931506d3
AS
436 bar_pos = 5;
437 if (ppi[0]->flags & K2_FLAG_BAR_POS_3)
438 bar_pos = 3;
1da177e4
LT
439 /*
440 * If this driver happens to only be useful on Apple's K2, then
441 * we should check that here as it has a normal Serverworks ID
442 */
24dc5f33 443 rc = pcim_enable_device(pdev);
1da177e4
LT
444 if (rc)
445 return rc;
4447d351 446
1da177e4
LT
447 /*
448 * Check if we have resources mapped at all (second function may
449 * have been disabled by firmware)
450 */
931506d3
AS
451 if (pci_resource_len(pdev, bar_pos) == 0) {
452 /* In IDE mode we need to pin the device to ensure that
453 pcim_release does not clear the busmaster bit in config
454 space, clearing causes busmaster DMA to fail on
455 ports 3 & 4 */
456 pcim_pin_device(pdev);
1da177e4 457 return -ENODEV;
931506d3 458 }
1da177e4 459
0d5ff566 460 /* Request and iomap PCI regions */
931506d3 461 rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME);
0d5ff566 462 if (rc == -EBUSY)
24dc5f33 463 pcim_pin_device(pdev);
0d5ff566 464 if (rc)
24dc5f33 465 return rc;
4447d351 466 host->iomap = pcim_iomap_table(pdev);
931506d3 467 mmio_base = host->iomap[bar_pos];
4447d351
TH
468
469 /* different controllers have different number of ports - currently 4 or 8 */
470 /* All ports are on the same function. Multi-function device is no
471 * longer available. This should not be seen in any system. */
cbcdd875
TH
472 for (i = 0; i < host->n_ports; i++) {
473 struct ata_port *ap = host->ports[i];
474 unsigned int offset = i * K2_SATA_PORT_OFFSET;
475
476 k2_sata_setup_port(&ap->ioaddr, mmio_base + offset);
477
478 ata_port_pbar_desc(ap, 5, -1, "mmio");
479 ata_port_pbar_desc(ap, 5, offset, "port");
480 }
1da177e4
LT
481
482 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
483 if (rc)
24dc5f33 484 return rc;
1da177e4
LT
485 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
486 if (rc)
24dc5f33 487 return rc;
1da177e4 488
0d5ff566
TH
489 /* Clear a magic bit in SCR1 according to Darwin, those help
490 * some funky seagate drives (though so far, those were already
491 * set by the firmware on the machines I had access to)
492 */
493 writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
494 mmio_base + K2_SATA_SICR1_OFFSET);
495
496 /* Clear SATA error & interrupts we don't use */
497 writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
498 writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
1da177e4
LT
499
500 pci_set_master(pdev);
c3b28894 501 return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
9363c382 502 IRQF_SHARED, &k2_sata_sht);
1da177e4
LT
503}
504
60bf09a3
NS
505/* 0x240 is device ID for Apple K2 device
506 * 0x241 is device ID for Serverworks Frodo4
507 * 0x242 is device ID for Serverworks Frodo8
508 * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
509 * controller
510 * */
3b7d697d 511static const struct pci_device_id k2_sata_pci_tbl[] = {
931506d3 512 { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 },
aeb74914
JG
513 { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 },
514 { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 },
931506d3
AS
515 { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 },
516 { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 },
517 { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 },
518 { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 },
2d2744fc 519
1da177e4
LT
520 { }
521};
522
1da177e4
LT
523static struct pci_driver k2_sata_pci_driver = {
524 .name = DRV_NAME,
525 .id_table = k2_sata_pci_tbl,
526 .probe = k2_sata_init_one,
527 .remove = ata_pci_remove_one,
528};
529
1da177e4
LT
530static int __init k2_sata_init(void)
531{
b7887196 532 return pci_register_driver(&k2_sata_pci_driver);
1da177e4
LT
533}
534
1da177e4
LT
535static void __exit k2_sata_exit(void)
536{
537 pci_unregister_driver(&k2_sata_pci_driver);
538}
539
1da177e4
LT
540MODULE_AUTHOR("Benjamin Herrenschmidt");
541MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
542MODULE_LICENSE("GPL");
543MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
544MODULE_VERSION(DRV_VERSION);
545
546module_init(k2_sata_init);
547module_exit(k2_sata_exit);