]> git.ipfire.org Git - people/arne_f/kernel.git/blame - drivers/edac/amd64_edac.h
mmc: dw_mmc: Fix the DTO timeout calculation
[people/arne_f/kernel.git] / drivers / edac / amd64_edac.h
CommitLineData
cfe40fdb
DT
1/*
2 * AMD64 class Memory Controller kernel module
3 *
4 * Copyright (c) 2009 SoftwareBitMaker.
1a8bc770 5 * Copyright (c) 2009-15 Advanced Micro Devices, Inc.
cfe40fdb
DT
6 *
7 * This file may be distributed under the terms of the
8 * GNU General Public License.
cfe40fdb
DT
9 */
10
11#include <linux/module.h>
12#include <linux/ctype.h>
13#include <linux/init.h>
14#include <linux/pci.h>
15#include <linux/pci_ids.h>
16#include <linux/slab.h>
17#include <linux/mmzone.h>
18#include <linux/edac.h>
1bd9900b 19#include <asm/cpu_device_id.h>
f9431992 20#include <asm/msr.h>
78d88e8a 21#include "edac_module.h"
47ca08a4 22#include "mce_amd.h"
cfe40fdb 23
24f9a7fe
BP
24#define amd64_info(fmt, arg...) \
25 edac_printk(KERN_INFO, "amd64", fmt, ##arg)
26
24f9a7fe 27#define amd64_warn(fmt, arg...) \
5246c540 28 edac_printk(KERN_WARNING, "amd64", "Warning: " fmt, ##arg)
24f9a7fe
BP
29
30#define amd64_err(fmt, arg...) \
5246c540 31 edac_printk(KERN_ERR, "amd64", "Error: " fmt, ##arg)
24f9a7fe
BP
32
33#define amd64_mc_warn(mci, fmt, arg...) \
34 edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
35
36#define amd64_mc_err(mci, fmt, arg...) \
37 edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
cfe40fdb
DT
38
39/*
40 * Throughout the comments in this code, the following terms are used:
41 *
42 * SysAddr, DramAddr, and InputAddr
43 *
44 * These terms come directly from the amd64 documentation
45 * (AMD publication #26094). They are defined as follows:
46 *
47 * SysAddr:
48 * This is a physical address generated by a CPU core or a device
49 * doing DMA. If generated by a CPU core, a SysAddr is the result of
50 * a virtual to physical address translation by the CPU core's address
51 * translation mechanism (MMU).
52 *
53 * DramAddr:
54 * A DramAddr is derived from a SysAddr by subtracting an offset that
55 * depends on which node the SysAddr maps to and whether the SysAddr
56 * is within a range affected by memory hoisting. The DRAM Base
57 * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
58 * determine which node a SysAddr maps to.
59 *
60 * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
61 * is within the range of addresses specified by this register, then
62 * a value x from the DHAR is subtracted from the SysAddr to produce a
63 * DramAddr. Here, x represents the base address for the node that
64 * the SysAddr maps to plus an offset due to memory hoisting. See
65 * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
66 * sys_addr_to_dram_addr() below for more information.
67 *
68 * If the SysAddr is not affected by the DHAR then a value y is
69 * subtracted from the SysAddr to produce a DramAddr. Here, y is the
70 * base address for the node that the SysAddr maps to. See section
71 * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
72 * information.
73 *
74 * InputAddr:
75 * A DramAddr is translated to an InputAddr before being passed to the
76 * memory controller for the node that the DramAddr is associated
77 * with. The memory controller then maps the InputAddr to a csrow.
78 * If node interleaving is not in use, then the InputAddr has the same
79 * value as the DramAddr. Otherwise, the InputAddr is produced by
80 * discarding the bits used for node interleaving from the DramAddr.
81 * See section 3.4.4 for more information.
82 *
83 * The memory controller for a given node uses its DRAM CS Base and
84 * DRAM CS Mask registers to map an InputAddr to a csrow. See
85 * sections 3.5.4 and 3.5.5 for more information.
86 */
87
e62d2ca9 88#define EDAC_AMD64_VERSION "3.5.0"
cfe40fdb
DT
89#define EDAC_MOD_STR "amd64_edac"
90
91/* Extended Model from CPUID, for CPU Revision numbers */
1433eb99
BP
92#define K8_REV_D 1
93#define K8_REV_E 2
94#define K8_REV_F 4
cfe40fdb
DT
95
96/* Hardware limit on ChipSelect rows per MC and processors per system */
7f19bf75
BP
97#define NUM_CHIPSELECTS 8
98#define DRAM_RANGES 8
cfe40fdb 99
f6d6ae96
BP
100#define ON true
101#define OFF false
cfe40fdb
DT
102
103/*
104 * PCI-defined configuration space registers
105 */
df71a053
BP
106#define PCI_DEVICE_ID_AMD_15H_NB_F1 0x1601
107#define PCI_DEVICE_ID_AMD_15H_NB_F2 0x1602
a597d2a5
AG
108#define PCI_DEVICE_ID_AMD_15H_M30H_NB_F1 0x141b
109#define PCI_DEVICE_ID_AMD_15H_M30H_NB_F2 0x141c
110#define PCI_DEVICE_ID_AMD_15H_M60H_NB_F1 0x1571
111#define PCI_DEVICE_ID_AMD_15H_M60H_NB_F2 0x1572
94c1acf2
AG
112#define PCI_DEVICE_ID_AMD_16H_NB_F1 0x1531
113#define PCI_DEVICE_ID_AMD_16H_NB_F2 0x1532
85a8885b
AG
114#define PCI_DEVICE_ID_AMD_16H_M30H_NB_F1 0x1581
115#define PCI_DEVICE_ID_AMD_16H_M30H_NB_F2 0x1582
f1cbbec9
YG
116#define PCI_DEVICE_ID_AMD_17H_DF_F0 0x1460
117#define PCI_DEVICE_ID_AMD_17H_DF_F6 0x1466
cfe40fdb
DT
118
119/*
120 * Function 1 - Address Map
121 */
7f19bf75
BP
122#define DRAM_BASE_LO 0x40
123#define DRAM_LIMIT_LO 0x44
124
18b94f66
AG
125/*
126 * F15 M30h D18F1x2[1C:00]
127 */
128#define DRAM_CONT_BASE 0x200
129#define DRAM_CONT_LIMIT 0x204
130
131/*
132 * F15 M30h D18F1x2[4C:40]
133 */
134#define DRAM_CONT_HIGH_OFF 0x240
135
151fa71c
BP
136#define dram_rw(pvt, i) ((u8)(pvt->ranges[i].base.lo & 0x3))
137#define dram_intlv_sel(pvt, i) ((u8)((pvt->ranges[i].lim.lo >> 8) & 0x7))
138#define dram_dst_node(pvt, i) ((u8)(pvt->ranges[i].lim.lo & 0x7))
7f19bf75 139
bc21fa57 140#define DHAR 0xf0
c8e518d5
BP
141#define dhar_mem_hoist_valid(pvt) ((pvt)->dhar & BIT(1))
142#define dhar_base(pvt) ((pvt)->dhar & 0xff000000)
143#define k8_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff00) << 16)
cfe40fdb 144
cfe40fdb 145 /* NOTE: Extra mask bit vs K8 */
c8e518d5 146#define f10_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff80) << 16)
cfe40fdb 147
b2b0c605 148#define DCT_CFG_SEL 0x10C
cfe40fdb 149
c1ae6830 150#define DRAM_LOCAL_NODE_BASE 0x120
f08e457c
BP
151#define DRAM_LOCAL_NODE_LIM 0x124
152
7f19bf75
BP
153#define DRAM_BASE_HI 0x140
154#define DRAM_LIMIT_HI 0x144
cfe40fdb
DT
155
156
157/*
158 * Function 2 - DRAM controller
159 */
11c75ead
BP
160#define DCSB0 0x40
161#define DCSB1 0x140
162#define DCSB_CS_ENABLE BIT(0)
cfe40fdb 163
11c75ead
BP
164#define DCSM0 0x60
165#define DCSM1 0x160
cfe40fdb 166
11c75ead 167#define csrow_enabled(i, dct, pvt) ((pvt)->csels[(dct)].csbases[(i)] & DCSB_CS_ENABLE)
cfe40fdb 168
a597d2a5
AG
169#define DRAM_CONTROL 0x78
170
cfe40fdb
DT
171#define DBAM0 0x80
172#define DBAM1 0x180
173
174/* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
0a5dfc31 175#define DBAM_DIMM(i, reg) ((((reg) >> (4*(i)))) & 0xF)
cfe40fdb
DT
176
177#define DBAM_MAX_VALUE 11
178
cb328507
BP
179#define DCLR0 0x90
180#define DCLR1 0x190
cfe40fdb 181#define REVE_WIDTH_128 BIT(16)
41d8bfab 182#define WIDTH_128 BIT(11)
cfe40fdb 183
cb328507
BP
184#define DCHR0 0x94
185#define DCHR1 0x194
1433eb99 186#define DDR3_MODE BIT(8)
cfe40fdb 187
78da121e 188#define DCT_SEL_LO 0x110
78da121e
BP
189#define dct_high_range_enabled(pvt) ((pvt)->dct_sel_lo & BIT(0))
190#define dct_interleave_enabled(pvt) ((pvt)->dct_sel_lo & BIT(2))
cb328507 191
78da121e 192#define dct_ganging_enabled(pvt) ((boot_cpu_data.x86 == 0x10) && ((pvt)->dct_sel_lo & BIT(4)))
cb328507 193
78da121e 194#define dct_data_intlv_enabled(pvt) ((pvt)->dct_sel_lo & BIT(5))
78da121e 195#define dct_memory_cleared(pvt) ((pvt)->dct_sel_lo & BIT(10))
cfe40fdb 196
95b0ef55
BP
197#define SWAP_INTLV_REG 0x10c
198
78da121e 199#define DCT_SEL_HI 0x114
cfe40fdb 200
da92110d 201#define F15H_M60H_SCRCTRL 0x1C8
8051c0af
YG
202#define F17H_SCR_BASE_ADDR 0x48
203#define F17H_SCR_LIMIT_ADDR 0x4C
da92110d 204
cfe40fdb
DT
205/*
206 * Function 3 - Misc Control
207 */
c9f4f26e 208#define NBCTL 0x40
cfe40fdb 209
a97fa68e
BP
210#define NBCFG 0x44
211#define NBCFG_CHIPKILL BIT(23)
212#define NBCFG_ECC_ENABLE BIT(22)
cfe40fdb 213
5980bb9c 214/* F3x48: NBSL */
cfe40fdb 215#define F10_NBSL_EXT_ERR_ECC 0x8
5980bb9c 216#define NBSL_PP_OBS 0x2
cfe40fdb 217
5980bb9c 218#define SCRCTRL 0x58
cfe40fdb
DT
219
220#define F10_ONLINE_SPARE 0xB0
614ec9d8
BP
221#define online_spare_swap_done(pvt, c) (((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
222#define online_spare_bad_dramcs(pvt, c) (((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
cfe40fdb
DT
223
224#define F10_NB_ARRAY_ADDR 0xB8
6e71a870 225#define F10_NB_ARRAY_DRAM BIT(31)
cfe40fdb
DT
226
227/* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
6e71a870 228#define SET_NB_ARRAY_ADDR(section) (((section) & 0x3) << 1)
cfe40fdb
DT
229
230#define F10_NB_ARRAY_DATA 0xBC
66fed2d4 231#define F10_NB_ARR_ECC_WR_REQ BIT(17)
6e71a870
BP
232#define SET_NB_DRAM_INJECTION_WRITE(inj) \
233 (BIT(((inj.word) & 0xF) + 20) | \
66fed2d4 234 F10_NB_ARR_ECC_WR_REQ | inj.bit_map)
6e71a870
BP
235#define SET_NB_DRAM_INJECTION_READ(inj) \
236 (BIT(((inj.word) & 0xF) + 20) | \
237 BIT(16) | inj.bit_map)
238
cfe40fdb 239
5980bb9c
BP
240#define NBCAP 0xE8
241#define NBCAP_CHIPKILL BIT(4)
242#define NBCAP_SECDED BIT(3)
243#define NBCAP_DCT_DUAL BIT(0)
cfe40fdb 244
ad6a32e9
BP
245#define EXT_NB_MCA_CFG 0x180
246
f6d6ae96 247/* MSRs */
5980bb9c 248#define MSR_MCGCTL_NBE BIT(4)
cfe40fdb 249
b64ce7cd
YG
250/* F17h */
251
252/* F0: */
253#define DF_DHAR 0x104
254
196b79fc 255/* UMC CH register offsets */
b64ce7cd
YG
256#define UMCCH_BASE_ADDR 0x0
257#define UMCCH_ADDR_MASK 0x20
07ed82ef 258#define UMCCH_ADDR_CFG 0x30
b64ce7cd 259#define UMCCH_DIMM_CFG 0x80
07ed82ef 260#define UMCCH_UMC_CFG 0x100
196b79fc 261#define UMCCH_SDP_CTRL 0x104
b64ce7cd 262#define UMCCH_ECC_CTRL 0x14C
07ed82ef
YG
263#define UMCCH_ECC_BAD_SYMBOL 0xD90
264#define UMCCH_UMC_CAP 0xDF0
196b79fc
YG
265#define UMCCH_UMC_CAP_HI 0xDF4
266
267/* UMC CH bitfields */
b64ce7cd 268#define UMC_ECC_CHIPKILL_CAP BIT(31)
196b79fc 269#define UMC_ECC_ENABLED BIT(30)
b64ce7cd 270
196b79fc
YG
271#define UMC_SDP_INIT BIT(31)
272
273#define NUM_UMCS 2
274
b2b0c605 275enum amd_families {
cfe40fdb
DT
276 K8_CPUS = 0,
277 F10_CPUS,
b2b0c605 278 F15_CPUS,
18b94f66 279 F15_M30H_CPUS,
a597d2a5 280 F15_M60H_CPUS,
94c1acf2 281 F16_CPUS,
85a8885b 282 F16_M30H_CPUS,
f1cbbec9 283 F17_CPUS,
b2b0c605 284 NUM_FAMILIES,
cfe40fdb
DT
285};
286
cfe40fdb
DT
287/* Error injection control structure */
288struct error_injection {
66fed2d4
BP
289 u32 section;
290 u32 word;
291 u32 bit_map;
cfe40fdb
DT
292};
293
7f19bf75
BP
294/* low and high part of PCI config space regs */
295struct reg_pair {
296 u32 lo, hi;
297};
298
299/*
300 * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
301 */
302struct dram_range {
303 struct reg_pair base;
304 struct reg_pair lim;
305};
306
11c75ead
BP
307/* A DCT chip selects collection */
308struct chip_select {
309 u32 csbases[NUM_CHIPSELECTS];
310 u8 b_cnt;
311
312 u32 csmasks[NUM_CHIPSELECTS];
313 u8 m_cnt;
314};
315
f1cbbec9 316struct amd64_umc {
b64ce7cd 317 u32 dimm_cfg; /* DIMM Configuration reg */
07ed82ef 318 u32 umc_cfg; /* Configuration reg */
f1cbbec9 319 u32 sdp_ctrl; /* SDP Control reg */
b64ce7cd 320 u32 ecc_ctrl; /* DRAM ECC Control reg */
07ed82ef 321 u32 umc_cap_hi; /* Capabilities High reg */
f1cbbec9
YG
322};
323
cfe40fdb 324struct amd64_pvt {
b8cfa02f
BP
325 struct low_ops *ops;
326
cfe40fdb 327 /* pci_device handles which we utilize */
936fc3af 328 struct pci_dev *F0, *F1, *F2, *F3, *F6;
cfe40fdb 329
c7e5301a 330 u16 mc_node_id; /* MC index of this MC node */
18b94f66 331 u8 fam; /* CPU family */
a4b4bedc
BP
332 u8 model; /* ... model */
333 u8 stepping; /* ... stepping */
334
cfe40fdb 335 int ext_model; /* extended model value of this node */
cfe40fdb
DT
336 int channel_count;
337
338 /* Raw registers */
339 u32 dclr0; /* DRAM Configuration Low DCT0 reg */
340 u32 dclr1; /* DRAM Configuration Low DCT1 reg */
341 u32 dchr0; /* DRAM Configuration High DCT0 reg */
342 u32 dchr1; /* DRAM Configuration High DCT1 reg */
343 u32 nbcap; /* North Bridge Capabilities */
344 u32 nbcfg; /* F10 North Bridge Configuration */
345 u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
346 u32 dhar; /* DRAM Hoist reg */
347 u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
348 u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
349
11c75ead
BP
350 /* one for each DCT */
351 struct chip_select csels[2];
cfe40fdb 352
7f19bf75
BP
353 /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
354 struct dram_range ranges[DRAM_RANGES];
cfe40fdb 355
cfe40fdb
DT
356 u64 top_mem; /* top of memory below 4GB */
357 u64 top_mem2; /* top of memory above 4GB */
358
78da121e
BP
359 u32 dct_sel_lo; /* DRAM Controller Select Low */
360 u32 dct_sel_hi; /* DRAM Controller Select High */
b2b0c605 361 u32 online_spare; /* On-Line spare Reg */
cfe40fdb 362
ad6a32e9 363 /* x4 or x8 syndromes in use */
a3b7db09 364 u8 ecc_sym_sz;
ad6a32e9 365
cfe40fdb
DT
366 /* place to store error injection parameters prior to issue */
367 struct error_injection injection;
a597d2a5
AG
368
369 /* cache the dram_type */
370 enum mem_type dram_type;
f1cbbec9
YG
371
372 struct amd64_umc *umc; /* UMC registers */
ae7bb7c6
BP
373};
374
33ca0643
BP
375enum err_codes {
376 DECODE_OK = 0,
377 ERR_NODE = -1,
378 ERR_CSROW = -2,
379 ERR_CHANNEL = -3,
713ad546
YG
380 ERR_SYND = -4,
381 ERR_NORM_ADDR = -5,
33ca0643
BP
382};
383
384struct err_info {
385 int err_code;
386 struct mem_ctl_info *src_mci;
387 int csrow;
388 int channel;
389 u16 syndrome;
390 u32 page;
391 u32 offset;
392};
393
196b79fc
YG
394static inline u32 get_umc_base(u8 channel)
395{
396 /* ch0: 0x50000, ch1: 0x150000 */
397 return 0x50000 + (!!channel << 20);
398}
399
c7e5301a 400static inline u64 get_dram_base(struct amd64_pvt *pvt, u8 i)
7f19bf75
BP
401{
402 u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
403
404 if (boot_cpu_data.x86 == 0xf)
405 return addr;
406
407 return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
408}
409
c7e5301a 410static inline u64 get_dram_limit(struct amd64_pvt *pvt, u8 i)
7f19bf75
BP
411{
412 u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
413
414 if (boot_cpu_data.x86 == 0xf)
415 return lim;
416
417 return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
418}
419
f192c7b1
BP
420static inline u16 extract_syndrome(u64 status)
421{
422 return ((status >> 47) & 0xff) | ((status >> 16) & 0xff00);
423}
424
18b94f66
AG
425static inline u8 dct_sel_interleave_addr(struct amd64_pvt *pvt)
426{
427 if (pvt->fam == 0x15 && pvt->model >= 0x30)
428 return (((pvt->dct_sel_hi >> 9) & 0x1) << 2) |
429 ((pvt->dct_sel_lo >> 6) & 0x3);
430
431 return ((pvt)->dct_sel_lo >> 6) & 0x3;
432}
ae7bb7c6
BP
433/*
434 * per-node ECC settings descriptor
435 */
436struct ecc_settings {
437 u32 old_nbctl;
438 bool nbctl_valid;
439
cfe40fdb 440 struct flags {
d95cf4de
BP
441 unsigned long nb_mce_enable:1;
442 unsigned long nb_ecc_prev:1;
cfe40fdb
DT
443 } flags;
444};
445
7d6034d3 446#ifdef CONFIG_EDAC_DEBUG
e339f1ec 447extern const struct attribute_group amd64_edac_dbg_group;
7d6034d3
DT
448#endif
449
450#ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
e339f1ec 451extern const struct attribute_group amd64_edac_inj_group;
7d6034d3
DT
452#endif
453
cfe40fdb
DT
454/*
455 * Each of the PCI Device IDs types have their own set of hardware accessor
456 * functions and per device encoding/decoding logic.
457 */
458struct low_ops {
1433eb99 459 int (*early_channel_count) (struct amd64_pvt *pvt);
f192c7b1 460 void (*map_sysaddr_to_csrow) (struct mem_ctl_info *mci, u64 sys_addr,
33ca0643 461 struct err_info *);
a597d2a5
AG
462 int (*dbam_to_cs) (struct amd64_pvt *pvt, u8 dct,
463 unsigned cs_mode, int cs_mask_nr);
cfe40fdb
DT
464};
465
466struct amd64_family_type {
467 const char *ctl_name;
f1cbbec9 468 u16 f0_id, f1_id, f2_id, f6_id;
cfe40fdb
DT
469 struct low_ops ops;
470};
471
66fed2d4
BP
472int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
473 u32 *val, const char *func);
b2b0c605
BP
474int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
475 u32 val, const char *func);
6ba5dcdc 476
b2b0c605
BP
477#define amd64_read_pci_cfg(pdev, offset, val) \
478 __amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
6ba5dcdc 479
b2b0c605
BP
480#define amd64_write_pci_cfg(pdev, offset, val) \
481 __amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
6ba5dcdc 482
cfe40fdb
DT
483int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
484 u64 *hole_offset, u64 *hole_size);
c5608759
MCC
485
486#define to_mci(k) container_of(k, struct mem_ctl_info, dev)
66fed2d4
BP
487
488/* Injection helpers */
489static inline void disable_caches(void *dummy)
490{
491 write_cr0(read_cr0() | X86_CR0_CD);
492 wbinvd();
493}
494
495static inline void enable_caches(void *dummy)
496{
497 write_cr0(read_cr0() & ~X86_CR0_CD);
498}
18b94f66
AG
499
500static inline u8 dram_intlv_en(struct amd64_pvt *pvt, unsigned int i)
501{
502 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
503 u32 tmp;
504 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &tmp);
505 return (u8) tmp & 0xF;
506 }
507 return (u8) (pvt->ranges[i].base.lo >> 8) & 0x7;
508}
509
510static inline u8 dhar_valid(struct amd64_pvt *pvt)
511{
512 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
513 u32 tmp;
514 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
515 return (tmp >> 1) & BIT(0);
516 }
517 return (pvt)->dhar & BIT(0);
518}
519
520static inline u32 dct_sel_baseaddr(struct amd64_pvt *pvt)
521{
522 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
523 u32 tmp;
524 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
525 return (tmp >> 11) & 0x1FFF;
526 }
527 return (pvt)->dct_sel_lo & 0xFFFFF800;
528}