]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/gpio/gpio-omap.c
gpio/gpio-pl061: Covert to use devm_* functions
[people/ms/linux.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
384ebe1c
BC
25#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/irqdomain.h>
4b25408f
TL
28#include <linux/gpio.h>
29#include <linux/platform_data/gpio-omap.h>
5e1c5ff4 30
5e1c5ff4
TL
31#include <asm/mach/irq.h>
32
2dc983c5
TKD
33#define OFF_MODE 1
34
03e128ca
C
35static LIST_HEAD(omap_gpio_list);
36
6d62e216
C
37struct gpio_regs {
38 u32 irqenable1;
39 u32 irqenable2;
40 u32 wake_en;
41 u32 ctrl;
42 u32 oe;
43 u32 leveldetect0;
44 u32 leveldetect1;
45 u32 risingdetect;
46 u32 fallingdetect;
47 u32 dataout;
ae547354
NM
48 u32 debounce;
49 u32 debounce_en;
6d62e216
C
50};
51
5e1c5ff4 52struct gpio_bank {
03e128ca 53 struct list_head node;
92105bb7 54 void __iomem *base;
5e1c5ff4 55 u16 irq;
384ebe1c
BC
56 int irq_base;
57 struct irq_domain *domain;
3ac4fa99
JY
58 u32 non_wakeup_gpios;
59 u32 enabled_non_wakeup_gpios;
6d62e216 60 struct gpio_regs context;
3ac4fa99 61 u32 saved_datain;
b144ff6f 62 u32 level_mask;
4318f36b 63 u32 toggle_mask;
5e1c5ff4 64 spinlock_t lock;
52e31344 65 struct gpio_chip chip;
89db9482 66 struct clk *dbck;
058af1ea 67 u32 mod_usage;
8865b9b6 68 u32 dbck_enable_mask;
72f83af9 69 bool dbck_enabled;
77640aab 70 struct device *dev;
d0d665a8 71 bool is_mpuio;
77640aab 72 bool dbck_flag;
0cde8d03 73 bool loses_context;
5de62b86 74 int stride;
d5f46247 75 u32 width;
60a3437d 76 int context_loss_count;
2dc983c5
TKD
77 int power_mode;
78 bool workaround_enabled;
fa87931a
KH
79
80 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
60a3437d 81 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
82
83 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
84};
85
129fd223
KH
86#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
87#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
c8eef65a 88#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 89
25db711d
BC
90static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
91{
92 return gpio_irq - bank->irq_base + bank->chip.base;
93}
94
5e1c5ff4
TL
95static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
96{
92105bb7 97 void __iomem *reg = bank->base;
5e1c5ff4
TL
98 u32 l;
99
fa87931a 100 reg += bank->regs->direction;
5e1c5ff4
TL
101 l = __raw_readl(reg);
102 if (is_input)
103 l |= 1 << gpio;
104 else
105 l &= ~(1 << gpio);
106 __raw_writel(l, reg);
41d87cbd 107 bank->context.oe = l;
5e1c5ff4
TL
108}
109
fa87931a
KH
110
111/* set data out value using dedicate set/clear register */
112static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
5e1c5ff4 113{
92105bb7 114 void __iomem *reg = bank->base;
fa87931a 115 u32 l = GPIO_BIT(bank, gpio);
5e1c5ff4 116
2c836f7e 117 if (enable) {
fa87931a 118 reg += bank->regs->set_dataout;
2c836f7e
TKD
119 bank->context.dataout |= l;
120 } else {
fa87931a 121 reg += bank->regs->clr_dataout;
2c836f7e
TKD
122 bank->context.dataout &= ~l;
123 }
5e1c5ff4 124
5e1c5ff4
TL
125 __raw_writel(l, reg);
126}
127
fa87931a
KH
128/* set data out value using mask register */
129static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
5e1c5ff4 130{
fa87931a
KH
131 void __iomem *reg = bank->base + bank->regs->dataout;
132 u32 gpio_bit = GPIO_BIT(bank, gpio);
133 u32 l;
5e1c5ff4 134
fa87931a
KH
135 l = __raw_readl(reg);
136 if (enable)
137 l |= gpio_bit;
138 else
139 l &= ~gpio_bit;
5e1c5ff4 140 __raw_writel(l, reg);
41d87cbd 141 bank->context.dataout = l;
5e1c5ff4
TL
142}
143
7fcca715 144static int _get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 145{
fa87931a 146 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 147
7fcca715 148 return (__raw_readl(reg) & (1 << offset)) != 0;
5e1c5ff4 149}
b37c45b8 150
7fcca715 151static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 152{
fa87931a 153 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 154
7fcca715 155 return (__raw_readl(reg) & (1 << offset)) != 0;
b37c45b8
RQ
156}
157
ece9528e
KH
158static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
159{
160 int l = __raw_readl(base + reg);
161
862ff640 162 if (set)
ece9528e
KH
163 l |= mask;
164 else
165 l &= ~mask;
166
167 __raw_writel(l, base + reg);
168}
92105bb7 169
72f83af9
TKD
170static inline void _gpio_dbck_enable(struct gpio_bank *bank)
171{
172 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
173 clk_enable(bank->dbck);
174 bank->dbck_enabled = true;
9e303f22
GI
175
176 __raw_writel(bank->dbck_enable_mask,
177 bank->base + bank->regs->debounce_en);
72f83af9
TKD
178 }
179}
180
181static inline void _gpio_dbck_disable(struct gpio_bank *bank)
182{
183 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
184 /*
185 * Disable debounce before cutting it's clock. If debounce is
186 * enabled but the clock is not, GPIO module seems to be unable
187 * to detect events and generate interrupts at least on OMAP3.
188 */
189 __raw_writel(0, bank->base + bank->regs->debounce_en);
190
72f83af9
TKD
191 clk_disable(bank->dbck);
192 bank->dbck_enabled = false;
193 }
194}
195
168ef3d9
FB
196/**
197 * _set_gpio_debounce - low level gpio debounce time
198 * @bank: the gpio bank we're acting upon
199 * @gpio: the gpio number on this @gpio
200 * @debounce: debounce time to use
201 *
202 * OMAP's debounce time is in 31us steps so we need
203 * to convert and round up to the closest unit.
204 */
205static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
206 unsigned debounce)
207{
9942da0e 208 void __iomem *reg;
168ef3d9
FB
209 u32 val;
210 u32 l;
211
77640aab
VC
212 if (!bank->dbck_flag)
213 return;
214
168ef3d9
FB
215 if (debounce < 32)
216 debounce = 0x01;
217 else if (debounce > 7936)
218 debounce = 0xff;
219 else
220 debounce = (debounce / 0x1f) - 1;
221
129fd223 222 l = GPIO_BIT(bank, gpio);
168ef3d9 223
6fd9c421 224 clk_enable(bank->dbck);
9942da0e 225 reg = bank->base + bank->regs->debounce;
168ef3d9
FB
226 __raw_writel(debounce, reg);
227
9942da0e 228 reg = bank->base + bank->regs->debounce_en;
168ef3d9
FB
229 val = __raw_readl(reg);
230
6fd9c421 231 if (debounce)
168ef3d9 232 val |= l;
6fd9c421 233 else
168ef3d9 234 val &= ~l;
f7ec0b0b 235 bank->dbck_enable_mask = val;
168ef3d9
FB
236
237 __raw_writel(val, reg);
6fd9c421
TKD
238 clk_disable(bank->dbck);
239 /*
240 * Enable debounce clock per module.
241 * This call is mandatory because in omap_gpio_request() when
242 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
243 * runtime callbck fails to turn on dbck because dbck_enable_mask
244 * used within _gpio_dbck_enable() is still not initialized at
245 * that point. Therefore we have to enable dbck here.
246 */
247 _gpio_dbck_enable(bank);
ae547354
NM
248 if (bank->dbck_enable_mask) {
249 bank->context.debounce = debounce;
250 bank->context.debounce_en = val;
251 }
168ef3d9
FB
252}
253
5e571f38 254static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 255 unsigned trigger)
5e1c5ff4 256{
3ac4fa99 257 void __iomem *base = bank->base;
92105bb7
TL
258 u32 gpio_bit = 1 << gpio;
259
5e571f38
TKD
260 _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
261 trigger & IRQ_TYPE_LEVEL_LOW);
262 _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
263 trigger & IRQ_TYPE_LEVEL_HIGH);
264 _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
265 trigger & IRQ_TYPE_EDGE_RISING);
266 _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
267 trigger & IRQ_TYPE_EDGE_FALLING);
268
41d87cbd
TKD
269 bank->context.leveldetect0 =
270 __raw_readl(bank->base + bank->regs->leveldetect0);
271 bank->context.leveldetect1 =
272 __raw_readl(bank->base + bank->regs->leveldetect1);
273 bank->context.risingdetect =
274 __raw_readl(bank->base + bank->regs->risingdetect);
275 bank->context.fallingdetect =
276 __raw_readl(bank->base + bank->regs->fallingdetect);
277
278 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
5e571f38 279 _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd
TKD
280 bank->context.wake_en =
281 __raw_readl(bank->base + bank->regs->wkup_en);
282 }
5e571f38 283
55b220ca 284 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
285 if (!bank->regs->irqctrl) {
286 /* On omap24xx proceed only when valid GPIO bit is set */
287 if (bank->non_wakeup_gpios) {
288 if (!(bank->non_wakeup_gpios & gpio_bit))
289 goto exit;
290 }
291
699117a6
CW
292 /*
293 * Log the edge gpio and manually trigger the IRQ
294 * after resume if the input level changes
295 * to avoid irq lost during PER RET/OFF mode
296 * Applies for omap2 non-wakeup gpio and all omap3 gpios
297 */
298 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
299 bank->enabled_non_wakeup_gpios |= gpio_bit;
300 else
301 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
302 }
5eb3bb9c 303
5e571f38 304exit:
9ea14d8c
TKD
305 bank->level_mask =
306 __raw_readl(bank->base + bank->regs->leveldetect0) |
307 __raw_readl(bank->base + bank->regs->leveldetect1);
92105bb7
TL
308}
309
9198bcd3 310#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
311/*
312 * This only applies to chips that can't do both rising and falling edge
313 * detection at once. For all other chips, this function is a noop.
314 */
315static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
316{
317 void __iomem *reg = bank->base;
318 u32 l = 0;
319
5e571f38 320 if (!bank->regs->irqctrl)
4318f36b 321 return;
5e571f38
TKD
322
323 reg += bank->regs->irqctrl;
4318f36b
CM
324
325 l = __raw_readl(reg);
326 if ((l >> gpio) & 1)
327 l &= ~(1 << gpio);
328 else
329 l |= 1 << gpio;
330
331 __raw_writel(l, reg);
332}
5e571f38
TKD
333#else
334static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 335#endif
4318f36b 336
00ece7e4
TKD
337static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
338 unsigned trigger)
92105bb7
TL
339{
340 void __iomem *reg = bank->base;
5e571f38 341 void __iomem *base = bank->base;
92105bb7 342 u32 l = 0;
5e1c5ff4 343
5e571f38
TKD
344 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
345 set_gpio_trigger(bank, gpio, trigger);
346 } else if (bank->regs->irqctrl) {
347 reg += bank->regs->irqctrl;
348
5e1c5ff4 349 l = __raw_readl(reg);
29501577 350 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 351 bank->toggle_mask |= 1 << gpio;
6cab4860 352 if (trigger & IRQ_TYPE_EDGE_RISING)
5e1c5ff4 353 l |= 1 << gpio;
6cab4860 354 else if (trigger & IRQ_TYPE_EDGE_FALLING)
5e1c5ff4 355 l &= ~(1 << gpio);
92105bb7 356 else
5e571f38
TKD
357 return -EINVAL;
358
359 __raw_writel(l, reg);
360 } else if (bank->regs->edgectrl1) {
5e1c5ff4 361 if (gpio & 0x08)
5e571f38 362 reg += bank->regs->edgectrl2;
5e1c5ff4 363 else
5e571f38
TKD
364 reg += bank->regs->edgectrl1;
365
5e1c5ff4
TL
366 gpio &= 0x07;
367 l = __raw_readl(reg);
368 l &= ~(3 << (gpio << 1));
6cab4860 369 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 370 l |= 2 << (gpio << 1);
6cab4860 371 if (trigger & IRQ_TYPE_EDGE_FALLING)
6e60e79a 372 l |= 1 << (gpio << 1);
5e571f38
TKD
373
374 /* Enable wake-up during idle for dynamic tick */
375 _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
41d87cbd
TKD
376 bank->context.wake_en =
377 __raw_readl(bank->base + bank->regs->wkup_en);
5e571f38 378 __raw_writel(l, reg);
5e1c5ff4 379 }
92105bb7 380 return 0;
5e1c5ff4
TL
381}
382
e9191028 383static int gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 384{
25db711d 385 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
4b25408f 386 unsigned gpio = 0;
92105bb7 387 int retval;
a6472533 388 unsigned long flags;
92105bb7 389
4b25408f
TL
390#ifdef CONFIG_ARCH_OMAP1
391 if (d->irq > IH_MPUIO_BASE)
e9191028 392 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
4b25408f
TL
393#endif
394
395 if (!gpio)
25db711d 396 gpio = irq_to_gpio(bank, d->irq);
5e1c5ff4 397
e5c56ed3 398 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 399 return -EINVAL;
e5c56ed3 400
9ea14d8c
TKD
401 if (!bank->regs->leveldetect0 &&
402 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
403 return -EINVAL;
404
a6472533 405 spin_lock_irqsave(&bank->lock, flags);
129fd223 406 retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
a6472533 407 spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
408
409 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
6845664a 410 __irq_set_handler_locked(d->irq, handle_level_irq);
672e302e 411 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
6845664a 412 __irq_set_handler_locked(d->irq, handle_edge_irq);
672e302e 413
92105bb7 414 return retval;
5e1c5ff4
TL
415}
416
417static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
418{
92105bb7 419 void __iomem *reg = bank->base;
5e1c5ff4 420
eef4bec7 421 reg += bank->regs->irqstatus;
5e1c5ff4 422 __raw_writel(gpio_mask, reg);
bee7930f
HD
423
424 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
425 if (bank->regs->irqstatus2) {
426 reg = bank->base + bank->regs->irqstatus2;
bedfd154 427 __raw_writel(gpio_mask, reg);
eef4bec7 428 }
bedfd154
RQ
429
430 /* Flush posted write for the irq status to avoid spurious interrupts */
431 __raw_readl(reg);
5e1c5ff4
TL
432}
433
434static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
435{
129fd223 436 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
437}
438
ea6dedd7
ID
439static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
440{
441 void __iomem *reg = bank->base;
99c47707 442 u32 l;
c390aad0 443 u32 mask = (1 << bank->width) - 1;
ea6dedd7 444
28f3b5a0 445 reg += bank->regs->irqenable;
99c47707 446 l = __raw_readl(reg);
28f3b5a0 447 if (bank->regs->irqenable_inv)
99c47707
ID
448 l = ~l;
449 l &= mask;
450 return l;
ea6dedd7
ID
451}
452
28f3b5a0 453static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 454{
92105bb7 455 void __iomem *reg = bank->base;
5e1c5ff4
TL
456 u32 l;
457
28f3b5a0
KH
458 if (bank->regs->set_irqenable) {
459 reg += bank->regs->set_irqenable;
460 l = gpio_mask;
2a900eb7 461 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
462 } else {
463 reg += bank->regs->irqenable;
5e1c5ff4 464 l = __raw_readl(reg);
28f3b5a0
KH
465 if (bank->regs->irqenable_inv)
466 l &= ~gpio_mask;
5e1c5ff4
TL
467 else
468 l |= gpio_mask;
2a900eb7 469 bank->context.irqenable1 = l;
28f3b5a0
KH
470 }
471
472 __raw_writel(l, reg);
473}
474
475static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
476{
477 void __iomem *reg = bank->base;
478 u32 l;
479
480 if (bank->regs->clr_irqenable) {
481 reg += bank->regs->clr_irqenable;
5e1c5ff4 482 l = gpio_mask;
2a900eb7 483 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
484 } else {
485 reg += bank->regs->irqenable;
56739a69 486 l = __raw_readl(reg);
28f3b5a0 487 if (bank->regs->irqenable_inv)
56739a69 488 l |= gpio_mask;
92105bb7 489 else
28f3b5a0 490 l &= ~gpio_mask;
2a900eb7 491 bank->context.irqenable1 = l;
5e1c5ff4 492 }
28f3b5a0 493
5e1c5ff4
TL
494 __raw_writel(l, reg);
495}
496
497static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
498{
8276536c
TKD
499 if (enable)
500 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
501 else
502 _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
503}
504
92105bb7
TL
505/*
506 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
507 * 1510 does not seem to have a wake-up register. If JTAG is connected
508 * to the target, system will wake up always on GPIO events. While
509 * system is running all registered GPIO interrupts need to have wake-up
510 * enabled. When system is suspended, only selected GPIO interrupts need
511 * to have wake-up enabled.
512 */
513static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
514{
f64ad1a0
KH
515 u32 gpio_bit = GPIO_BIT(bank, gpio);
516 unsigned long flags;
a6472533 517
f64ad1a0 518 if (bank->non_wakeup_gpios & gpio_bit) {
862ff640 519 dev_err(bank->dev,
f64ad1a0 520 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
92105bb7
TL
521 return -EINVAL;
522 }
f64ad1a0
KH
523
524 spin_lock_irqsave(&bank->lock, flags);
525 if (enable)
0aa27273 526 bank->context.wake_en |= gpio_bit;
f64ad1a0 527 else
0aa27273 528 bank->context.wake_en &= ~gpio_bit;
f64ad1a0 529
0aa27273 530 __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
f64ad1a0
KH
531 spin_unlock_irqrestore(&bank->lock, flags);
532
533 return 0;
92105bb7
TL
534}
535
4196dd6b
TL
536static void _reset_gpio(struct gpio_bank *bank, int gpio)
537{
129fd223 538 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
4196dd6b
TL
539 _set_gpio_irqenable(bank, gpio, 0);
540 _clear_gpio_irqstatus(bank, gpio);
129fd223 541 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
4196dd6b
TL
542}
543
92105bb7 544/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
e9191028 545static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 546{
25db711d
BC
547 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
548 unsigned int gpio = irq_to_gpio(bank, d->irq);
92105bb7 549
25db711d 550 return _set_gpio_wakeup(bank, gpio, enable);
92105bb7
TL
551}
552
3ff164e1 553static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 554{
3ff164e1 555 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 556 unsigned long flags;
52e31344 557
55b93c32
TKD
558 /*
559 * If this is the first gpio_request for the bank,
560 * enable the bank module.
561 */
562 if (!bank->mod_usage)
563 pm_runtime_get_sync(bank->dev);
92105bb7 564
55b93c32 565 spin_lock_irqsave(&bank->lock, flags);
4196dd6b
TL
566 /* Set trigger to none. You need to enable the desired trigger with
567 * request_irq() or set_irq_type().
568 */
3ff164e1 569 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
92105bb7 570
fad96ea8
C
571 if (bank->regs->pinctrl) {
572 void __iomem *reg = bank->base + bank->regs->pinctrl;
5e1c5ff4 573
92105bb7 574 /* Claim the pin for MPU */
3ff164e1 575 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
5e1c5ff4 576 }
fad96ea8 577
c8eef65a
C
578 if (bank->regs->ctrl && !bank->mod_usage) {
579 void __iomem *reg = bank->base + bank->regs->ctrl;
580 u32 ctrl;
581
582 ctrl = __raw_readl(reg);
583 /* Module is enabled, clocks are not gated */
584 ctrl &= ~GPIO_MOD_CTRL_BIT;
585 __raw_writel(ctrl, reg);
41d87cbd 586 bank->context.ctrl = ctrl;
058af1ea 587 }
c8eef65a
C
588
589 bank->mod_usage |= 1 << offset;
590
a6472533 591 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
592
593 return 0;
594}
595
3ff164e1 596static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 597{
3ff164e1 598 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
6ed87c5b 599 void __iomem *base = bank->base;
a6472533 600 unsigned long flags;
5e1c5ff4 601
a6472533 602 spin_lock_irqsave(&bank->lock, flags);
6ed87c5b 603
41d87cbd 604 if (bank->regs->wkup_en) {
9f096868 605 /* Disable wake-up during idle for dynamic tick */
6ed87c5b 606 _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
41d87cbd
TKD
607 bank->context.wake_en =
608 __raw_readl(bank->base + bank->regs->wkup_en);
609 }
6ed87c5b 610
c8eef65a
C
611 bank->mod_usage &= ~(1 << offset);
612
613 if (bank->regs->ctrl && !bank->mod_usage) {
614 void __iomem *reg = bank->base + bank->regs->ctrl;
615 u32 ctrl;
616
617 ctrl = __raw_readl(reg);
618 /* Module is disabled, clocks are gated */
619 ctrl |= GPIO_MOD_CTRL_BIT;
620 __raw_writel(ctrl, reg);
41d87cbd 621 bank->context.ctrl = ctrl;
058af1ea 622 }
c8eef65a 623
3ff164e1 624 _reset_gpio(bank, bank->chip.base + offset);
a6472533 625 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
626
627 /*
628 * If this is the last gpio to be freed in the bank,
629 * disable the bank module.
630 */
631 if (!bank->mod_usage)
632 pm_runtime_put(bank->dev);
5e1c5ff4
TL
633}
634
635/*
636 * We need to unmask the GPIO bank interrupt as soon as possible to
637 * avoid missing GPIO interrupts for other lines in the bank.
638 * Then we need to mask-read-clear-unmask the triggered GPIO lines
639 * in the bank to avoid missing nested interrupts for a GPIO line.
640 * If we wait to unmask individual GPIO lines in the bank after the
641 * line's interrupt handler has been run, we may miss some nested
642 * interrupts.
643 */
10dd5ce2 644static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 645{
92105bb7 646 void __iomem *isr_reg = NULL;
5e1c5ff4 647 u32 isr;
4318f36b 648 unsigned int gpio_irq, gpio_index;
5e1c5ff4 649 struct gpio_bank *bank;
ea6dedd7 650 int unmasked = 0;
ee144182 651 struct irq_chip *chip = irq_desc_get_chip(desc);
5e1c5ff4 652
ee144182 653 chained_irq_enter(chip, desc);
5e1c5ff4 654
6845664a 655 bank = irq_get_handler_data(irq);
eef4bec7 656 isr_reg = bank->base + bank->regs->irqstatus;
55b93c32 657 pm_runtime_get_sync(bank->dev);
b1cc4c55
EK
658
659 if (WARN_ON(!isr_reg))
660 goto exit;
661
92105bb7 662 while(1) {
6e60e79a 663 u32 isr_saved, level_mask = 0;
ea6dedd7 664 u32 enabled;
6e60e79a 665
ea6dedd7
ID
666 enabled = _get_gpio_irqbank_mask(bank);
667 isr_saved = isr = __raw_readl(isr_reg) & enabled;
6e60e79a 668
9ea14d8c 669 if (bank->level_mask)
b144ff6f 670 level_mask = bank->level_mask & enabled;
6e60e79a
TL
671
672 /* clear edge sensitive interrupts before handler(s) are
673 called so that we don't miss any interrupt occurred while
674 executing them */
28f3b5a0 675 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a 676 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
28f3b5a0 677 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a
TL
678
679 /* if there is only edge sensitive GPIO pin interrupts
680 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
681 if (!level_mask && !unmasked) {
682 unmasked = 1;
ee144182 683 chained_irq_exit(chip, desc);
ea6dedd7 684 }
92105bb7
TL
685
686 if (!isr)
687 break;
688
384ebe1c 689 gpio_irq = bank->irq_base;
92105bb7 690 for (; isr != 0; isr >>= 1, gpio_irq++) {
25db711d 691 int gpio = irq_to_gpio(bank, gpio_irq);
4318f36b 692
92105bb7
TL
693 if (!(isr & 1))
694 continue;
29454dde 695
25db711d
BC
696 gpio_index = GPIO_INDEX(bank, gpio);
697
4318f36b
CM
698 /*
699 * Some chips can't respond to both rising and falling
700 * at the same time. If this irq was requested with
701 * both flags, we need to flip the ICR data for the IRQ
702 * to respond to the IRQ for the opposite direction.
703 * This will be indicated in the bank toggle_mask.
704 */
705 if (bank->toggle_mask & (1 << gpio_index))
706 _toggle_gpio_edge_triggering(bank, gpio_index);
4318f36b 707
d8aa0251 708 generic_handle_irq(gpio_irq);
92105bb7 709 }
1a8bfa1e 710 }
ea6dedd7
ID
711 /* if bank has any level sensitive GPIO pin interrupt
712 configured, we must unmask the bank interrupt only after
713 handler(s) are executed in order to avoid spurious bank
714 interrupt */
b1cc4c55 715exit:
ea6dedd7 716 if (!unmasked)
ee144182 717 chained_irq_exit(chip, desc);
55b93c32 718 pm_runtime_put(bank->dev);
5e1c5ff4
TL
719}
720
e9191028 721static void gpio_irq_shutdown(struct irq_data *d)
4196dd6b 722{
e9191028 723 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
25db711d 724 unsigned int gpio = irq_to_gpio(bank, d->irq);
85ec7b97 725 unsigned long flags;
4196dd6b 726
85ec7b97 727 spin_lock_irqsave(&bank->lock, flags);
4196dd6b 728 _reset_gpio(bank, gpio);
85ec7b97 729 spin_unlock_irqrestore(&bank->lock, flags);
4196dd6b
TL
730}
731
e9191028 732static void gpio_ack_irq(struct irq_data *d)
5e1c5ff4 733{
e9191028 734 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
25db711d 735 unsigned int gpio = irq_to_gpio(bank, d->irq);
5e1c5ff4
TL
736
737 _clear_gpio_irqstatus(bank, gpio);
738}
739
e9191028 740static void gpio_mask_irq(struct irq_data *d)
5e1c5ff4 741{
e9191028 742 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
25db711d 743 unsigned int gpio = irq_to_gpio(bank, d->irq);
85ec7b97 744 unsigned long flags;
5e1c5ff4 745
85ec7b97 746 spin_lock_irqsave(&bank->lock, flags);
5e1c5ff4 747 _set_gpio_irqenable(bank, gpio, 0);
129fd223 748 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
85ec7b97 749 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
750}
751
e9191028 752static void gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 753{
e9191028 754 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
25db711d 755 unsigned int gpio = irq_to_gpio(bank, d->irq);
129fd223 756 unsigned int irq_mask = GPIO_BIT(bank, gpio);
8c04a176 757 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 758 unsigned long flags;
55b6019a 759
85ec7b97 760 spin_lock_irqsave(&bank->lock, flags);
55b6019a 761 if (trigger)
129fd223 762 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
b144ff6f
KH
763
764 /* For level-triggered GPIOs, the clearing must be done after
765 * the HW source is cleared, thus after the handler has run */
766 if (bank->level_mask & irq_mask) {
767 _set_gpio_irqenable(bank, gpio, 0);
768 _clear_gpio_irqstatus(bank, gpio);
769 }
5e1c5ff4 770
4de8c75b 771 _set_gpio_irqenable(bank, gpio, 1);
85ec7b97 772 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
773}
774
e5c56ed3
DB
775static struct irq_chip gpio_irq_chip = {
776 .name = "GPIO",
e9191028
LB
777 .irq_shutdown = gpio_irq_shutdown,
778 .irq_ack = gpio_ack_irq,
779 .irq_mask = gpio_mask_irq,
780 .irq_unmask = gpio_unmask_irq,
781 .irq_set_type = gpio_irq_type,
782 .irq_set_wake = gpio_wake_enable,
e5c56ed3
DB
783};
784
785/*---------------------------------------------------------------------*/
786
79ee031f 787static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 788{
79ee031f 789 struct platform_device *pdev = to_platform_device(dev);
11a78b79 790 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
791 void __iomem *mask_reg = bank->base +
792 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 793 unsigned long flags;
11a78b79 794
a6472533 795 spin_lock_irqsave(&bank->lock, flags);
0aa27273 796 __raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
a6472533 797 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
798
799 return 0;
800}
801
79ee031f 802static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 803{
79ee031f 804 struct platform_device *pdev = to_platform_device(dev);
11a78b79 805 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
806 void __iomem *mask_reg = bank->base +
807 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 808 unsigned long flags;
11a78b79 809
a6472533 810 spin_lock_irqsave(&bank->lock, flags);
499fa287 811 __raw_writel(bank->context.wake_en, mask_reg);
a6472533 812 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
813
814 return 0;
815}
816
47145210 817static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
818 .suspend_noirq = omap_mpuio_suspend_noirq,
819 .resume_noirq = omap_mpuio_resume_noirq,
820};
821
3c437ffd 822/* use platform_driver for this. */
11a78b79 823static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
824 .driver = {
825 .name = "mpuio",
79ee031f 826 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
827 },
828};
829
830static struct platform_device omap_mpuio_device = {
831 .name = "mpuio",
832 .id = -1,
833 .dev = {
834 .driver = &omap_mpuio_driver.driver,
835 }
836 /* could list the /proc/iomem resources */
837};
838
03e128ca 839static inline void mpuio_init(struct gpio_bank *bank)
11a78b79 840{
77640aab 841 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 842
11a78b79
DB
843 if (platform_driver_register(&omap_mpuio_driver) == 0)
844 (void) platform_device_register(&omap_mpuio_device);
845}
846
e5c56ed3 847/*---------------------------------------------------------------------*/
5e1c5ff4 848
52e31344
DB
849static int gpio_input(struct gpio_chip *chip, unsigned offset)
850{
851 struct gpio_bank *bank;
852 unsigned long flags;
853
854 bank = container_of(chip, struct gpio_bank, chip);
855 spin_lock_irqsave(&bank->lock, flags);
856 _set_gpio_direction(bank, offset, 1);
857 spin_unlock_irqrestore(&bank->lock, flags);
858 return 0;
859}
860
b37c45b8
RQ
861static int gpio_is_input(struct gpio_bank *bank, int mask)
862{
fa87931a 863 void __iomem *reg = bank->base + bank->regs->direction;
b37c45b8 864
b37c45b8
RQ
865 return __raw_readl(reg) & mask;
866}
867
52e31344
DB
868static int gpio_get(struct gpio_chip *chip, unsigned offset)
869{
b37c45b8 870 struct gpio_bank *bank;
b37c45b8
RQ
871 u32 mask;
872
a8be8daf 873 bank = container_of(chip, struct gpio_bank, chip);
7fcca715 874 mask = (1 << offset);
b37c45b8
RQ
875
876 if (gpio_is_input(bank, mask))
7fcca715 877 return _get_gpio_datain(bank, offset);
b37c45b8 878 else
7fcca715 879 return _get_gpio_dataout(bank, offset);
52e31344
DB
880}
881
882static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
883{
884 struct gpio_bank *bank;
885 unsigned long flags;
886
887 bank = container_of(chip, struct gpio_bank, chip);
888 spin_lock_irqsave(&bank->lock, flags);
fa87931a 889 bank->set_dataout(bank, offset, value);
52e31344
DB
890 _set_gpio_direction(bank, offset, 0);
891 spin_unlock_irqrestore(&bank->lock, flags);
892 return 0;
893}
894
168ef3d9
FB
895static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
896 unsigned debounce)
897{
898 struct gpio_bank *bank;
899 unsigned long flags;
900
901 bank = container_of(chip, struct gpio_bank, chip);
77640aab 902
168ef3d9
FB
903 spin_lock_irqsave(&bank->lock, flags);
904 _set_gpio_debounce(bank, offset, debounce);
905 spin_unlock_irqrestore(&bank->lock, flags);
906
907 return 0;
908}
909
52e31344
DB
910static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
911{
912 struct gpio_bank *bank;
913 unsigned long flags;
914
915 bank = container_of(chip, struct gpio_bank, chip);
916 spin_lock_irqsave(&bank->lock, flags);
fa87931a 917 bank->set_dataout(bank, offset, value);
52e31344
DB
918 spin_unlock_irqrestore(&bank->lock, flags);
919}
920
a007b709
DB
921static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
922{
923 struct gpio_bank *bank;
924
925 bank = container_of(chip, struct gpio_bank, chip);
384ebe1c 926 return bank->irq_base + offset;
a007b709
DB
927}
928
52e31344
DB
929/*---------------------------------------------------------------------*/
930
9a748053 931static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 932{
e5ff4440 933 static bool called;
9f7065da
TL
934 u32 rev;
935
e5ff4440 936 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
937 return;
938
e5ff4440
KH
939 rev = __raw_readw(bank->base + bank->regs->revision);
940 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 941 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
942
943 called = true;
9f7065da
TL
944}
945
8ba55c5c
DB
946/* This lock class tells lockdep that GPIO irqs are in a different
947 * category than their parents, so it won't report false recursion.
948 */
949static struct lock_class_key gpio_lock_class;
950
03e128ca 951static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 952{
ab985f0f
TKD
953 void __iomem *base = bank->base;
954 u32 l = 0xffffffff;
2fae7fbe 955
ab985f0f
TKD
956 if (bank->width == 16)
957 l = 0xffff;
958
d0d665a8 959 if (bank->is_mpuio) {
ab985f0f
TKD
960 __raw_writel(l, bank->base + bank->regs->irqenable);
961 return;
2fae7fbe 962 }
ab985f0f
TKD
963
964 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
6edd94db 965 _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
ab985f0f 966 if (bank->regs->debounce_en)
6edd94db 967 __raw_writel(0, base + bank->regs->debounce_en);
ab985f0f 968
2dc983c5
TKD
969 /* Save OE default value (0xffffffff) in the context */
970 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
ab985f0f
TKD
971 /* Initialize interface clk ungated, module enabled */
972 if (bank->regs->ctrl)
6edd94db 973 __raw_writel(0, base + bank->regs->ctrl);
34672013
TKD
974
975 bank->dbck = clk_get(bank->dev, "dbclk");
976 if (IS_ERR(bank->dbck))
977 dev_err(bank->dev, "Could not get gpio dbck\n");
2fae7fbe
VC
978}
979
8805f410 980static __devinit void
f8b46b58
KH
981omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
982 unsigned int num)
983{
984 struct irq_chip_generic *gc;
985 struct irq_chip_type *ct;
986
987 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
988 handle_simple_irq);
83233749
TP
989 if (!gc) {
990 dev_err(bank->dev, "Memory alloc failed for gc\n");
991 return;
992 }
993
f8b46b58
KH
994 ct = gc->chip_types;
995
996 /* NOTE: No ack required, reading IRQ status clears it. */
997 ct->chip.irq_mask = irq_gc_mask_set_bit;
998 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
999 ct->chip.irq_set_type = gpio_irq_type;
6ed87c5b
TKD
1000
1001 if (bank->regs->wkup_en)
f8b46b58
KH
1002 ct->chip.irq_set_wake = gpio_wake_enable,
1003
1004 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
1005 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
1006 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
1007}
1008
d52b31de 1009static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
2fae7fbe 1010{
77640aab 1011 int j;
2fae7fbe
VC
1012 static int gpio;
1013
2fae7fbe
VC
1014 /*
1015 * REVISIT eventually switch from OMAP-specific gpio structs
1016 * over to the generic ones
1017 */
1018 bank->chip.request = omap_gpio_request;
1019 bank->chip.free = omap_gpio_free;
1020 bank->chip.direction_input = gpio_input;
1021 bank->chip.get = gpio_get;
1022 bank->chip.direction_output = gpio_output;
1023 bank->chip.set_debounce = gpio_debounce;
1024 bank->chip.set = gpio_set;
1025 bank->chip.to_irq = gpio_2irq;
d0d665a8 1026 if (bank->is_mpuio) {
2fae7fbe 1027 bank->chip.label = "mpuio";
6ed87c5b
TKD
1028 if (bank->regs->wkup_en)
1029 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1030 bank->chip.base = OMAP_MPUIO(0);
1031 } else {
1032 bank->chip.label = "gpio";
1033 bank->chip.base = gpio;
d5f46247 1034 gpio += bank->width;
2fae7fbe 1035 }
d5f46247 1036 bank->chip.ngpio = bank->width;
2fae7fbe
VC
1037
1038 gpiochip_add(&bank->chip);
1039
384ebe1c 1040 for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
1475b85d 1041 irq_set_lockdep_class(j, &gpio_lock_class);
6845664a 1042 irq_set_chip_data(j, bank);
d0d665a8 1043 if (bank->is_mpuio) {
f8b46b58
KH
1044 omap_mpuio_alloc_gc(bank, j, bank->width);
1045 } else {
6845664a 1046 irq_set_chip(j, &gpio_irq_chip);
f8b46b58
KH
1047 irq_set_handler(j, handle_simple_irq);
1048 set_irq_flags(j, IRQF_VALID);
1049 }
2fae7fbe 1050 }
6845664a
TG
1051 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1052 irq_set_handler_data(bank->irq, bank);
2fae7fbe
VC
1053}
1054
384ebe1c
BC
1055static const struct of_device_id omap_gpio_match[];
1056
77640aab 1057static int __devinit omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1058{
862ff640 1059 struct device *dev = &pdev->dev;
384ebe1c
BC
1060 struct device_node *node = dev->of_node;
1061 const struct of_device_id *match;
f6817a2c 1062 const struct omap_gpio_platform_data *pdata;
77640aab 1063 struct resource *res;
5e1c5ff4 1064 struct gpio_bank *bank;
03e128ca 1065 int ret = 0;
5e1c5ff4 1066
384ebe1c
BC
1067 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1068
1069 pdata = match ? match->data : dev->platform_data;
1070 if (!pdata)
96751fcb 1071 return -EINVAL;
5492fb1a 1072
96751fcb 1073 bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1074 if (!bank) {
862ff640 1075 dev_err(dev, "Memory alloc failed\n");
96751fcb 1076 return -ENOMEM;
03e128ca 1077 }
92105bb7 1078
77640aab
VC
1079 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1080 if (unlikely(!res)) {
862ff640 1081 dev_err(dev, "Invalid IRQ resource\n");
96751fcb 1082 return -ENODEV;
44169075 1083 }
5e1c5ff4 1084
77640aab 1085 bank->irq = res->start;
862ff640 1086 bank->dev = dev;
77640aab 1087 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1088 bank->stride = pdata->bank_stride;
d5f46247 1089 bank->width = pdata->bank_width;
d0d665a8 1090 bank->is_mpuio = pdata->is_mpuio;
803a2434 1091 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
0cde8d03 1092 bank->loses_context = pdata->loses_context;
fa87931a 1093 bank->regs = pdata->regs;
384ebe1c
BC
1094#ifdef CONFIG_OF_GPIO
1095 bank->chip.of_node = of_node_get(node);
1096#endif
1097
1098 bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1099 if (bank->irq_base < 0) {
1100 dev_err(dev, "Couldn't allocate IRQ numbers\n");
1101 return -ENODEV;
1102 }
1103
1104 bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
1105 0, &irq_domain_simple_ops, NULL);
fa87931a
KH
1106
1107 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1108 bank->set_dataout = _set_gpio_dataout_reg;
1109 else
1110 bank->set_dataout = _set_gpio_dataout_mask;
9f7065da 1111
77640aab 1112 spin_lock_init(&bank->lock);
9f7065da 1113
77640aab
VC
1114 /* Static mapping, never released */
1115 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1116 if (unlikely(!res)) {
862ff640 1117 dev_err(dev, "Invalid mem resource\n");
96751fcb
BC
1118 return -ENODEV;
1119 }
1120
1121 if (!devm_request_mem_region(dev, res->start, resource_size(res),
1122 pdev->name)) {
1123 dev_err(dev, "Region already claimed\n");
1124 return -EBUSY;
77640aab 1125 }
89db9482 1126
96751fcb 1127 bank->base = devm_ioremap(dev, res->start, resource_size(res));
77640aab 1128 if (!bank->base) {
862ff640 1129 dev_err(dev, "Could not ioremap\n");
96751fcb 1130 return -ENOMEM;
5e1c5ff4
TL
1131 }
1132
065cd795
TKD
1133 platform_set_drvdata(pdev, bank);
1134
77640aab 1135 pm_runtime_enable(bank->dev);
55b93c32 1136 pm_runtime_irq_safe(bank->dev);
77640aab
VC
1137 pm_runtime_get_sync(bank->dev);
1138
d0d665a8 1139 if (bank->is_mpuio)
ab985f0f
TKD
1140 mpuio_init(bank);
1141
03e128ca 1142 omap_gpio_mod_init(bank);
77640aab 1143 omap_gpio_chip_init(bank);
9a748053 1144 omap_gpio_show_rev(bank);
9f7065da 1145
7b86cef3
JH
1146 if (bank->loses_context)
1147 bank->get_context_loss_count = pdata->get_context_loss_count;
1148
55b93c32
TKD
1149 pm_runtime_put(bank->dev);
1150
03e128ca 1151 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1152
03e128ca 1153 return ret;
5e1c5ff4
TL
1154}
1155
55b93c32
TKD
1156#ifdef CONFIG_ARCH_OMAP2PLUS
1157
2dc983c5 1158#if defined(CONFIG_PM_RUNTIME)
60a3437d 1159static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1160
2dc983c5 1161static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1162{
2dc983c5
TKD
1163 struct platform_device *pdev = to_platform_device(dev);
1164 struct gpio_bank *bank = platform_get_drvdata(pdev);
1165 u32 l1 = 0, l2 = 0;
1166 unsigned long flags;
68942edb 1167 u32 wake_low, wake_hi;
8865b9b6 1168
2dc983c5 1169 spin_lock_irqsave(&bank->lock, flags);
68942edb
KH
1170
1171 /*
1172 * Only edges can generate a wakeup event to the PRCM.
1173 *
1174 * Therefore, ensure any wake-up capable GPIOs have
1175 * edge-detection enabled before going idle to ensure a wakeup
1176 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1177 * NDA TRM 25.5.3.1)
1178 *
1179 * The normal values will be restored upon ->runtime_resume()
1180 * by writing back the values saved in bank->context.
1181 */
1182 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1183 if (wake_low)
1184 __raw_writel(wake_low | bank->context.fallingdetect,
1185 bank->base + bank->regs->fallingdetect);
1186 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1187 if (wake_hi)
1188 __raw_writel(wake_hi | bank->context.risingdetect,
1189 bank->base + bank->regs->risingdetect);
1190
b3c64bc3
KH
1191 if (!bank->enabled_non_wakeup_gpios)
1192 goto update_gpio_context_count;
1193
2dc983c5
TKD
1194 if (bank->power_mode != OFF_MODE) {
1195 bank->power_mode = 0;
41d87cbd 1196 goto update_gpio_context_count;
2dc983c5
TKD
1197 }
1198 /*
1199 * If going to OFF, remove triggering for all
1200 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1201 * generated. See OMAP2420 Errata item 1.101.
1202 */
2dc983c5
TKD
1203 bank->saved_datain = __raw_readl(bank->base +
1204 bank->regs->datain);
c6f31c9e
TKD
1205 l1 = bank->context.fallingdetect;
1206 l2 = bank->context.risingdetect;
3f1686a9 1207
2dc983c5
TKD
1208 l1 &= ~bank->enabled_non_wakeup_gpios;
1209 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1210
2dc983c5
TKD
1211 __raw_writel(l1, bank->base + bank->regs->fallingdetect);
1212 __raw_writel(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1213
2dc983c5 1214 bank->workaround_enabled = true;
3f1686a9 1215
41d87cbd 1216update_gpio_context_count:
2dc983c5
TKD
1217 if (bank->get_context_loss_count)
1218 bank->context_loss_count =
60a3437d
TKD
1219 bank->get_context_loss_count(bank->dev);
1220
72f83af9 1221 _gpio_dbck_disable(bank);
2dc983c5 1222 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1223
2dc983c5 1224 return 0;
3ac4fa99
JY
1225}
1226
2dc983c5 1227static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1228{
2dc983c5
TKD
1229 struct platform_device *pdev = to_platform_device(dev);
1230 struct gpio_bank *bank = platform_get_drvdata(pdev);
1231 int context_lost_cnt_after;
1232 u32 l = 0, gen, gen0, gen1;
1233 unsigned long flags;
8865b9b6 1234
2dc983c5 1235 spin_lock_irqsave(&bank->lock, flags);
72f83af9 1236 _gpio_dbck_enable(bank);
68942edb
KH
1237
1238 /*
1239 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1240 * GPIOs were set to edge trigger also in order to be able to
1241 * generate a PRCM wakeup. Here we restore the
1242 * pre-runtime_suspend() values for edge triggering.
1243 */
1244 __raw_writel(bank->context.fallingdetect,
1245 bank->base + bank->regs->fallingdetect);
1246 __raw_writel(bank->context.risingdetect,
1247 bank->base + bank->regs->risingdetect);
1248
2dc983c5
TKD
1249 if (bank->get_context_loss_count) {
1250 context_lost_cnt_after =
1251 bank->get_context_loss_count(bank->dev);
22770de1 1252 if (context_lost_cnt_after != bank->context_loss_count) {
2dc983c5
TKD
1253 omap_gpio_restore_context(bank);
1254 } else {
1255 spin_unlock_irqrestore(&bank->lock, flags);
1256 return 0;
60a3437d 1257 }
2dc983c5 1258 }
43ffcd9a 1259
1b128703
TKD
1260 if (!bank->workaround_enabled) {
1261 spin_unlock_irqrestore(&bank->lock, flags);
1262 return 0;
1263 }
1264
c6f31c9e 1265 __raw_writel(bank->context.fallingdetect,
2dc983c5 1266 bank->base + bank->regs->fallingdetect);
c6f31c9e 1267 __raw_writel(bank->context.risingdetect,
2dc983c5
TKD
1268 bank->base + bank->regs->risingdetect);
1269 l = __raw_readl(bank->base + bank->regs->datain);
3f1686a9 1270
2dc983c5
TKD
1271 /*
1272 * Check if any of the non-wakeup interrupt GPIOs have changed
1273 * state. If so, generate an IRQ by software. This is
1274 * horribly racy, but it's the best we can do to work around
1275 * this silicon bug.
1276 */
1277 l ^= bank->saved_datain;
1278 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1279
2dc983c5
TKD
1280 /*
1281 * No need to generate IRQs for the rising edge for gpio IRQs
1282 * configured with falling edge only; and vice versa.
1283 */
c6f31c9e 1284 gen0 = l & bank->context.fallingdetect;
2dc983c5 1285 gen0 &= bank->saved_datain;
82dbb9d3 1286
c6f31c9e 1287 gen1 = l & bank->context.risingdetect;
2dc983c5 1288 gen1 &= ~(bank->saved_datain);
82dbb9d3 1289
2dc983c5 1290 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1291 gen = l & (~(bank->context.fallingdetect) &
1292 ~(bank->context.risingdetect));
2dc983c5
TKD
1293 /* Consider all GPIO IRQs needed to be updated */
1294 gen |= gen0 | gen1;
82dbb9d3 1295
2dc983c5
TKD
1296 if (gen) {
1297 u32 old0, old1;
82dbb9d3 1298
2dc983c5
TKD
1299 old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
1300 old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
3f1686a9 1301
4e962e89 1302 if (!bank->regs->irqstatus_raw0) {
2dc983c5 1303 __raw_writel(old0 | gen, bank->base +
9ea14d8c 1304 bank->regs->leveldetect0);
2dc983c5 1305 __raw_writel(old1 | gen, bank->base +
9ea14d8c 1306 bank->regs->leveldetect1);
2dc983c5 1307 }
9ea14d8c 1308
4e962e89 1309 if (bank->regs->irqstatus_raw0) {
2dc983c5 1310 __raw_writel(old0 | l, bank->base +
9ea14d8c 1311 bank->regs->leveldetect0);
2dc983c5 1312 __raw_writel(old1 | l, bank->base +
9ea14d8c 1313 bank->regs->leveldetect1);
3ac4fa99 1314 }
2dc983c5
TKD
1315 __raw_writel(old0, bank->base + bank->regs->leveldetect0);
1316 __raw_writel(old1, bank->base + bank->regs->leveldetect1);
1317 }
1318
1319 bank->workaround_enabled = false;
1320 spin_unlock_irqrestore(&bank->lock, flags);
1321
1322 return 0;
1323}
1324#endif /* CONFIG_PM_RUNTIME */
1325
1326void omap2_gpio_prepare_for_idle(int pwr_mode)
1327{
1328 struct gpio_bank *bank;
1329
1330 list_for_each_entry(bank, &omap_gpio_list, node) {
2dc983c5
TKD
1331 if (!bank->mod_usage || !bank->loses_context)
1332 continue;
1333
1334 bank->power_mode = pwr_mode;
1335
2dc983c5
TKD
1336 pm_runtime_put_sync_suspend(bank->dev);
1337 }
1338}
1339
1340void omap2_gpio_resume_after_idle(void)
1341{
1342 struct gpio_bank *bank;
1343
1344 list_for_each_entry(bank, &omap_gpio_list, node) {
2dc983c5
TKD
1345 if (!bank->mod_usage || !bank->loses_context)
1346 continue;
1347
2dc983c5 1348 pm_runtime_get_sync(bank->dev);
3ac4fa99 1349 }
3ac4fa99
JY
1350}
1351
2dc983c5 1352#if defined(CONFIG_PM_RUNTIME)
60a3437d 1353static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1354{
60a3437d 1355 __raw_writel(bank->context.wake_en,
ae10f233
TKD
1356 bank->base + bank->regs->wkup_en);
1357 __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
60a3437d 1358 __raw_writel(bank->context.leveldetect0,
ae10f233 1359 bank->base + bank->regs->leveldetect0);
60a3437d 1360 __raw_writel(bank->context.leveldetect1,
ae10f233 1361 bank->base + bank->regs->leveldetect1);
60a3437d 1362 __raw_writel(bank->context.risingdetect,
ae10f233 1363 bank->base + bank->regs->risingdetect);
60a3437d 1364 __raw_writel(bank->context.fallingdetect,
ae10f233 1365 bank->base + bank->regs->fallingdetect);
f86bcc30
NM
1366 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1367 __raw_writel(bank->context.dataout,
1368 bank->base + bank->regs->set_dataout);
1369 else
1370 __raw_writel(bank->context.dataout,
1371 bank->base + bank->regs->dataout);
6d13eaaf
NM
1372 __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
1373
ae547354
NM
1374 if (bank->dbck_enable_mask) {
1375 __raw_writel(bank->context.debounce, bank->base +
1376 bank->regs->debounce);
1377 __raw_writel(bank->context.debounce_en,
1378 bank->base + bank->regs->debounce_en);
1379 }
ba805be5
NM
1380
1381 __raw_writel(bank->context.irqenable1,
1382 bank->base + bank->regs->irqenable);
1383 __raw_writel(bank->context.irqenable2,
1384 bank->base + bank->regs->irqenable2);
40c670f0 1385}
2dc983c5 1386#endif /* CONFIG_PM_RUNTIME */
55b93c32 1387#else
2dc983c5
TKD
1388#define omap_gpio_runtime_suspend NULL
1389#define omap_gpio_runtime_resume NULL
40c670f0
RN
1390#endif
1391
55b93c32 1392static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1393 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1394 NULL)
55b93c32
TKD
1395};
1396
384ebe1c
BC
1397#if defined(CONFIG_OF)
1398static struct omap_gpio_reg_offs omap2_gpio_regs = {
1399 .revision = OMAP24XX_GPIO_REVISION,
1400 .direction = OMAP24XX_GPIO_OE,
1401 .datain = OMAP24XX_GPIO_DATAIN,
1402 .dataout = OMAP24XX_GPIO_DATAOUT,
1403 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1404 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1405 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1406 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1407 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1408 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1409 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1410 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1411 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1412 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1413 .ctrl = OMAP24XX_GPIO_CTRL,
1414 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1415 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1416 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1417 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1418 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1419};
1420
1421static struct omap_gpio_reg_offs omap4_gpio_regs = {
1422 .revision = OMAP4_GPIO_REVISION,
1423 .direction = OMAP4_GPIO_OE,
1424 .datain = OMAP4_GPIO_DATAIN,
1425 .dataout = OMAP4_GPIO_DATAOUT,
1426 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1427 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1428 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1429 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1430 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1431 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1432 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1433 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1434 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1435 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1436 .ctrl = OMAP4_GPIO_CTRL,
1437 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1438 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1439 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1440 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1441 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1442};
1443
c06e6769 1444const static struct omap_gpio_platform_data omap2_pdata = {
384ebe1c
BC
1445 .regs = &omap2_gpio_regs,
1446 .bank_width = 32,
1447 .dbck_flag = false,
1448};
1449
c06e6769 1450const static struct omap_gpio_platform_data omap3_pdata = {
384ebe1c
BC
1451 .regs = &omap2_gpio_regs,
1452 .bank_width = 32,
1453 .dbck_flag = true,
1454};
1455
c06e6769 1456const static struct omap_gpio_platform_data omap4_pdata = {
384ebe1c
BC
1457 .regs = &omap4_gpio_regs,
1458 .bank_width = 32,
1459 .dbck_flag = true,
1460};
1461
1462static const struct of_device_id omap_gpio_match[] = {
1463 {
1464 .compatible = "ti,omap4-gpio",
1465 .data = &omap4_pdata,
1466 },
1467 {
1468 .compatible = "ti,omap3-gpio",
1469 .data = &omap3_pdata,
1470 },
1471 {
1472 .compatible = "ti,omap2-gpio",
1473 .data = &omap2_pdata,
1474 },
1475 { },
1476};
1477MODULE_DEVICE_TABLE(of, omap_gpio_match);
1478#endif
1479
77640aab
VC
1480static struct platform_driver omap_gpio_driver = {
1481 .probe = omap_gpio_probe,
1482 .driver = {
1483 .name = "omap_gpio",
55b93c32 1484 .pm = &gpio_pm_ops,
384ebe1c 1485 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1486 },
1487};
1488
5e1c5ff4 1489/*
77640aab
VC
1490 * gpio driver register needs to be done before
1491 * machine_init functions access gpio APIs.
1492 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1493 */
77640aab 1494static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1495{
77640aab 1496 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1497}
77640aab 1498postcore_initcall(omap_gpio_drv_reg);