]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/gpio/gpio-omap.c
gpio/omap: remove hardcoded offsets in context save/restore
[people/ms/linux.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
77640aab
VC
22#include <linux/slab.h>
23#include <linux/pm_runtime.h>
5e1c5ff4 24
a09e64fb 25#include <mach/hardware.h>
5e1c5ff4 26#include <asm/irq.h>
a09e64fb 27#include <mach/irqs.h>
1bc857f7 28#include <asm/gpio.h>
5e1c5ff4
TL
29#include <asm/mach/irq.h>
30
03e128ca
C
31static LIST_HEAD(omap_gpio_list);
32
6d62e216
C
33struct gpio_regs {
34 u32 irqenable1;
35 u32 irqenable2;
36 u32 wake_en;
37 u32 ctrl;
38 u32 oe;
39 u32 leveldetect0;
40 u32 leveldetect1;
41 u32 risingdetect;
42 u32 fallingdetect;
43 u32 dataout;
44};
45
5e1c5ff4 46struct gpio_bank {
03e128ca 47 struct list_head node;
9f7065da 48 unsigned long pbase;
92105bb7 49 void __iomem *base;
5e1c5ff4
TL
50 u16 irq;
51 u16 virtual_irq_start;
92105bb7 52 int method;
92105bb7
TL
53 u32 suspend_wakeup;
54 u32 saved_wakeup;
3ac4fa99
JY
55 u32 non_wakeup_gpios;
56 u32 enabled_non_wakeup_gpios;
6d62e216 57 struct gpio_regs context;
3ac4fa99
JY
58 u32 saved_datain;
59 u32 saved_fallingdetect;
60 u32 saved_risingdetect;
b144ff6f 61 u32 level_mask;
4318f36b 62 u32 toggle_mask;
5e1c5ff4 63 spinlock_t lock;
52e31344 64 struct gpio_chip chip;
89db9482 65 struct clk *dbck;
058af1ea 66 u32 mod_usage;
8865b9b6 67 u32 dbck_enable_mask;
77640aab
VC
68 struct device *dev;
69 bool dbck_flag;
0cde8d03 70 bool loses_context;
5de62b86 71 int stride;
d5f46247 72 u32 width;
60a3437d 73 int context_loss_count;
03e128ca 74 u16 id;
fa87931a
KH
75
76 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
60a3437d 77 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
78
79 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
80};
81
129fd223
KH
82#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
83#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
c8eef65a 84#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4
TL
85
86static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
87{
92105bb7 88 void __iomem *reg = bank->base;
5e1c5ff4
TL
89 u32 l;
90
fa87931a 91 reg += bank->regs->direction;
5e1c5ff4
TL
92 l = __raw_readl(reg);
93 if (is_input)
94 l |= 1 << gpio;
95 else
96 l &= ~(1 << gpio);
97 __raw_writel(l, reg);
98}
99
fa87931a
KH
100
101/* set data out value using dedicate set/clear register */
102static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
5e1c5ff4 103{
92105bb7 104 void __iomem *reg = bank->base;
fa87931a 105 u32 l = GPIO_BIT(bank, gpio);
5e1c5ff4 106
fa87931a
KH
107 if (enable)
108 reg += bank->regs->set_dataout;
109 else
110 reg += bank->regs->clr_dataout;
5e1c5ff4 111
5e1c5ff4
TL
112 __raw_writel(l, reg);
113}
114
fa87931a
KH
115/* set data out value using mask register */
116static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
5e1c5ff4 117{
fa87931a
KH
118 void __iomem *reg = bank->base + bank->regs->dataout;
119 u32 gpio_bit = GPIO_BIT(bank, gpio);
120 u32 l;
5e1c5ff4 121
fa87931a
KH
122 l = __raw_readl(reg);
123 if (enable)
124 l |= gpio_bit;
125 else
126 l &= ~gpio_bit;
5e1c5ff4 127 __raw_writel(l, reg);
5e1c5ff4
TL
128}
129
b37c45b8 130static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
b37c45b8 131{
fa87931a 132 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 133
fa87931a 134 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
5e1c5ff4 135}
b37c45b8 136
b37c45b8
RQ
137static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
138{
fa87931a 139 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 140
129fd223 141 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
b37c45b8
RQ
142}
143
ece9528e
KH
144static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
145{
146 int l = __raw_readl(base + reg);
147
148 if (set)
149 l |= mask;
150 else
151 l &= ~mask;
152
153 __raw_writel(l, base + reg);
154}
92105bb7 155
168ef3d9
FB
156/**
157 * _set_gpio_debounce - low level gpio debounce time
158 * @bank: the gpio bank we're acting upon
159 * @gpio: the gpio number on this @gpio
160 * @debounce: debounce time to use
161 *
162 * OMAP's debounce time is in 31us steps so we need
163 * to convert and round up to the closest unit.
164 */
165static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
166 unsigned debounce)
167{
9942da0e 168 void __iomem *reg;
168ef3d9
FB
169 u32 val;
170 u32 l;
171
77640aab
VC
172 if (!bank->dbck_flag)
173 return;
174
168ef3d9
FB
175 if (debounce < 32)
176 debounce = 0x01;
177 else if (debounce > 7936)
178 debounce = 0xff;
179 else
180 debounce = (debounce / 0x1f) - 1;
181
129fd223 182 l = GPIO_BIT(bank, gpio);
168ef3d9 183
9942da0e 184 reg = bank->base + bank->regs->debounce;
168ef3d9
FB
185 __raw_writel(debounce, reg);
186
9942da0e 187 reg = bank->base + bank->regs->debounce_en;
168ef3d9
FB
188 val = __raw_readl(reg);
189
190 if (debounce) {
191 val |= l;
77640aab 192 clk_enable(bank->dbck);
168ef3d9
FB
193 } else {
194 val &= ~l;
77640aab 195 clk_disable(bank->dbck);
168ef3d9 196 }
f7ec0b0b 197 bank->dbck_enable_mask = val;
168ef3d9
FB
198
199 __raw_writel(val, reg);
200}
201
140455fa 202#ifdef CONFIG_ARCH_OMAP2PLUS
5eb3bb9c
KH
203static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
204 int trigger)
5e1c5ff4 205{
3ac4fa99 206 void __iomem *base = bank->base;
92105bb7
TL
207 u32 gpio_bit = 1 << gpio;
208
78a1a6d3 209 if (cpu_is_omap44xx()) {
ece9528e
KH
210 _gpio_rmw(base, OMAP4_GPIO_LEVELDETECT0, gpio_bit,
211 trigger & IRQ_TYPE_LEVEL_LOW);
212 _gpio_rmw(base, OMAP4_GPIO_LEVELDETECT1, gpio_bit,
213 trigger & IRQ_TYPE_LEVEL_HIGH);
214 _gpio_rmw(base, OMAP4_GPIO_RISINGDETECT, gpio_bit,
215 trigger & IRQ_TYPE_EDGE_RISING);
216 _gpio_rmw(base, OMAP4_GPIO_FALLINGDETECT, gpio_bit,
217 trigger & IRQ_TYPE_EDGE_FALLING);
78a1a6d3 218 } else {
ece9528e
KH
219 _gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
220 trigger & IRQ_TYPE_LEVEL_LOW);
221 _gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
222 trigger & IRQ_TYPE_LEVEL_HIGH);
223 _gpio_rmw(base, OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
224 trigger & IRQ_TYPE_EDGE_RISING);
225 _gpio_rmw(base, OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
226 trigger & IRQ_TYPE_EDGE_FALLING);
78a1a6d3 227 }
3ac4fa99 228 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
78a1a6d3 229 if (cpu_is_omap44xx()) {
ece9528e
KH
230 _gpio_rmw(base, OMAP4_GPIO_IRQWAKEN0, gpio_bit,
231 trigger != 0);
78a1a6d3 232 } else {
699117a6
CW
233 /*
234 * GPIO wakeup request can only be generated on edge
235 * transitions
236 */
237 if (trigger & IRQ_TYPE_EDGE_BOTH)
78a1a6d3 238 __raw_writel(1 << gpio, bank->base
5eb3bb9c 239 + OMAP24XX_GPIO_SETWKUENA);
78a1a6d3
SR
240 else
241 __raw_writel(1 << gpio, bank->base
5eb3bb9c 242 + OMAP24XX_GPIO_CLEARWKUENA);
78a1a6d3 243 }
a118b5f3 244 }
55b220ca
A
245 /* This part needs to be executed always for OMAP{34xx, 44xx} */
246 if (cpu_is_omap34xx() || cpu_is_omap44xx() ||
247 (bank->non_wakeup_gpios & gpio_bit)) {
699117a6
CW
248 /*
249 * Log the edge gpio and manually trigger the IRQ
250 * after resume if the input level changes
251 * to avoid irq lost during PER RET/OFF mode
252 * Applies for omap2 non-wakeup gpio and all omap3 gpios
253 */
254 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
255 bank->enabled_non_wakeup_gpios |= gpio_bit;
256 else
257 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
258 }
5eb3bb9c 259
9ea14d8c
TKD
260 bank->level_mask =
261 __raw_readl(bank->base + bank->regs->leveldetect0) |
262 __raw_readl(bank->base + bank->regs->leveldetect1);
92105bb7 263}
3ac4fa99 264#endif
92105bb7 265
9198bcd3 266#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
267/*
268 * This only applies to chips that can't do both rising and falling edge
269 * detection at once. For all other chips, this function is a noop.
270 */
271static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
272{
273 void __iomem *reg = bank->base;
274 u32 l = 0;
275
276 switch (bank->method) {
4318f36b 277 case METHOD_MPUIO:
5de62b86 278 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
4318f36b 279 break;
4318f36b
CM
280#ifdef CONFIG_ARCH_OMAP15XX
281 case METHOD_GPIO_1510:
282 reg += OMAP1510_GPIO_INT_CONTROL;
283 break;
284#endif
285#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
286 case METHOD_GPIO_7XX:
287 reg += OMAP7XX_GPIO_INT_CONTROL;
288 break;
289#endif
290 default:
291 return;
292 }
293
294 l = __raw_readl(reg);
295 if ((l >> gpio) & 1)
296 l &= ~(1 << gpio);
297 else
298 l |= 1 << gpio;
299
300 __raw_writel(l, reg);
301}
9198bcd3 302#endif
4318f36b 303
92105bb7
TL
304static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
305{
306 void __iomem *reg = bank->base;
307 u32 l = 0;
5e1c5ff4
TL
308
309 switch (bank->method) {
e5c56ed3 310#ifdef CONFIG_ARCH_OMAP1
5e1c5ff4 311 case METHOD_MPUIO:
5de62b86 312 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
5e1c5ff4 313 l = __raw_readl(reg);
29501577 314 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 315 bank->toggle_mask |= 1 << gpio;
6cab4860 316 if (trigger & IRQ_TYPE_EDGE_RISING)
5e1c5ff4 317 l |= 1 << gpio;
6cab4860 318 else if (trigger & IRQ_TYPE_EDGE_FALLING)
5e1c5ff4 319 l &= ~(1 << gpio);
92105bb7
TL
320 else
321 goto bad;
5e1c5ff4 322 break;
e5c56ed3
DB
323#endif
324#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4
TL
325 case METHOD_GPIO_1510:
326 reg += OMAP1510_GPIO_INT_CONTROL;
327 l = __raw_readl(reg);
29501577 328 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 329 bank->toggle_mask |= 1 << gpio;
6cab4860 330 if (trigger & IRQ_TYPE_EDGE_RISING)
5e1c5ff4 331 l |= 1 << gpio;
6cab4860 332 else if (trigger & IRQ_TYPE_EDGE_FALLING)
5e1c5ff4 333 l &= ~(1 << gpio);
92105bb7
TL
334 else
335 goto bad;
5e1c5ff4 336 break;
e5c56ed3 337#endif
3ac4fa99 338#ifdef CONFIG_ARCH_OMAP16XX
5e1c5ff4 339 case METHOD_GPIO_1610:
5e1c5ff4
TL
340 if (gpio & 0x08)
341 reg += OMAP1610_GPIO_EDGE_CTRL2;
342 else
343 reg += OMAP1610_GPIO_EDGE_CTRL1;
344 gpio &= 0x07;
345 l = __raw_readl(reg);
346 l &= ~(3 << (gpio << 1));
6cab4860 347 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 348 l |= 2 << (gpio << 1);
6cab4860 349 if (trigger & IRQ_TYPE_EDGE_FALLING)
6e60e79a 350 l |= 1 << (gpio << 1);
3ac4fa99
JY
351 if (trigger)
352 /* Enable wake-up during idle for dynamic tick */
353 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
354 else
355 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
5e1c5ff4 356 break;
3ac4fa99 357#endif
b718aa81 358#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
7c006926
AB
359 case METHOD_GPIO_7XX:
360 reg += OMAP7XX_GPIO_INT_CONTROL;
56739a69 361 l = __raw_readl(reg);
29501577 362 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 363 bank->toggle_mask |= 1 << gpio;
56739a69
ZM
364 if (trigger & IRQ_TYPE_EDGE_RISING)
365 l |= 1 << gpio;
366 else if (trigger & IRQ_TYPE_EDGE_FALLING)
367 l &= ~(1 << gpio);
368 else
369 goto bad;
370 break;
371#endif
140455fa 372#ifdef CONFIG_ARCH_OMAP2PLUS
92105bb7 373 case METHOD_GPIO_24XX:
3f1686a9 374 case METHOD_GPIO_44XX:
3ac4fa99 375 set_24xx_gpio_triggering(bank, gpio, trigger);
f7c5cc45 376 return 0;
3ac4fa99 377#endif
5e1c5ff4 378 default:
92105bb7 379 goto bad;
5e1c5ff4 380 }
92105bb7
TL
381 __raw_writel(l, reg);
382 return 0;
383bad:
384 return -EINVAL;
5e1c5ff4
TL
385}
386
e9191028 387static int gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4
TL
388{
389 struct gpio_bank *bank;
92105bb7
TL
390 unsigned gpio;
391 int retval;
a6472533 392 unsigned long flags;
92105bb7 393
e9191028
LB
394 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
395 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
92105bb7 396 else
e9191028 397 gpio = d->irq - IH_GPIO_BASE;
5e1c5ff4 398
e5c56ed3 399 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 400 return -EINVAL;
e5c56ed3 401
9ea14d8c
TKD
402 bank = irq_data_get_irq_chip_data(d);
403
404 if (!bank->regs->leveldetect0 &&
405 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
406 return -EINVAL;
407
a6472533 408 spin_lock_irqsave(&bank->lock, flags);
129fd223 409 retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
a6472533 410 spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
411
412 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
6845664a 413 __irq_set_handler_locked(d->irq, handle_level_irq);
672e302e 414 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
6845664a 415 __irq_set_handler_locked(d->irq, handle_edge_irq);
672e302e 416
92105bb7 417 return retval;
5e1c5ff4
TL
418}
419
420static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
421{
92105bb7 422 void __iomem *reg = bank->base;
5e1c5ff4 423
eef4bec7 424 reg += bank->regs->irqstatus;
5e1c5ff4 425 __raw_writel(gpio_mask, reg);
bee7930f
HD
426
427 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
428 if (bank->regs->irqstatus2) {
429 reg = bank->base + bank->regs->irqstatus2;
bedfd154 430 __raw_writel(gpio_mask, reg);
eef4bec7 431 }
bedfd154
RQ
432
433 /* Flush posted write for the irq status to avoid spurious interrupts */
434 __raw_readl(reg);
5e1c5ff4
TL
435}
436
437static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
438{
129fd223 439 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
440}
441
ea6dedd7
ID
442static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
443{
444 void __iomem *reg = bank->base;
99c47707 445 u32 l;
c390aad0 446 u32 mask = (1 << bank->width) - 1;
ea6dedd7 447
28f3b5a0 448 reg += bank->regs->irqenable;
99c47707 449 l = __raw_readl(reg);
28f3b5a0 450 if (bank->regs->irqenable_inv)
99c47707
ID
451 l = ~l;
452 l &= mask;
453 return l;
ea6dedd7
ID
454}
455
28f3b5a0 456static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 457{
92105bb7 458 void __iomem *reg = bank->base;
5e1c5ff4
TL
459 u32 l;
460
28f3b5a0
KH
461 if (bank->regs->set_irqenable) {
462 reg += bank->regs->set_irqenable;
463 l = gpio_mask;
464 } else {
465 reg += bank->regs->irqenable;
5e1c5ff4 466 l = __raw_readl(reg);
28f3b5a0
KH
467 if (bank->regs->irqenable_inv)
468 l &= ~gpio_mask;
5e1c5ff4
TL
469 else
470 l |= gpio_mask;
28f3b5a0
KH
471 }
472
473 __raw_writel(l, reg);
474}
475
476static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
477{
478 void __iomem *reg = bank->base;
479 u32 l;
480
481 if (bank->regs->clr_irqenable) {
482 reg += bank->regs->clr_irqenable;
5e1c5ff4 483 l = gpio_mask;
28f3b5a0
KH
484 } else {
485 reg += bank->regs->irqenable;
56739a69 486 l = __raw_readl(reg);
28f3b5a0 487 if (bank->regs->irqenable_inv)
56739a69 488 l |= gpio_mask;
92105bb7 489 else
28f3b5a0 490 l &= ~gpio_mask;
5e1c5ff4 491 }
28f3b5a0 492
5e1c5ff4
TL
493 __raw_writel(l, reg);
494}
495
496static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
497{
28f3b5a0 498 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
499}
500
92105bb7
TL
501/*
502 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
503 * 1510 does not seem to have a wake-up register. If JTAG is connected
504 * to the target, system will wake up always on GPIO events. While
505 * system is running all registered GPIO interrupts need to have wake-up
506 * enabled. When system is suspended, only selected GPIO interrupts need
507 * to have wake-up enabled.
508 */
509static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
510{
f64ad1a0
KH
511 u32 gpio_bit = GPIO_BIT(bank, gpio);
512 unsigned long flags;
a6472533 513
f64ad1a0
KH
514 if (bank->non_wakeup_gpios & gpio_bit) {
515 dev_err(bank->dev,
516 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
92105bb7
TL
517 return -EINVAL;
518 }
f64ad1a0
KH
519
520 spin_lock_irqsave(&bank->lock, flags);
521 if (enable)
522 bank->suspend_wakeup |= gpio_bit;
523 else
524 bank->suspend_wakeup &= ~gpio_bit;
525
526 spin_unlock_irqrestore(&bank->lock, flags);
527
528 return 0;
92105bb7
TL
529}
530
4196dd6b
TL
531static void _reset_gpio(struct gpio_bank *bank, int gpio)
532{
129fd223 533 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
4196dd6b
TL
534 _set_gpio_irqenable(bank, gpio, 0);
535 _clear_gpio_irqstatus(bank, gpio);
129fd223 536 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
4196dd6b
TL
537}
538
92105bb7 539/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
e9191028 540static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 541{
e9191028 542 unsigned int gpio = d->irq - IH_GPIO_BASE;
92105bb7
TL
543 struct gpio_bank *bank;
544 int retval;
545
e9191028 546 bank = irq_data_get_irq_chip_data(d);
f64ad1a0 547 retval = _set_gpio_wakeup(bank, gpio, enable);
92105bb7
TL
548
549 return retval;
550}
551
3ff164e1 552static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 553{
3ff164e1 554 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 555 unsigned long flags;
52e31344 556
a6472533 557 spin_lock_irqsave(&bank->lock, flags);
92105bb7 558
4196dd6b
TL
559 /* Set trigger to none. You need to enable the desired trigger with
560 * request_irq() or set_irq_type().
561 */
3ff164e1 562 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
92105bb7 563
1a8bfa1e 564#ifdef CONFIG_ARCH_OMAP15XX
5e1c5ff4 565 if (bank->method == METHOD_GPIO_1510) {
92105bb7 566 void __iomem *reg;
5e1c5ff4 567
92105bb7 568 /* Claim the pin for MPU */
5e1c5ff4 569 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
3ff164e1 570 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
5e1c5ff4
TL
571 }
572#endif
c8eef65a
C
573 if (bank->regs->ctrl && !bank->mod_usage) {
574 void __iomem *reg = bank->base + bank->regs->ctrl;
575 u32 ctrl;
576
577 ctrl = __raw_readl(reg);
578 /* Module is enabled, clocks are not gated */
579 ctrl &= ~GPIO_MOD_CTRL_BIT;
580 __raw_writel(ctrl, reg);
058af1ea 581 }
c8eef65a
C
582
583 bank->mod_usage |= 1 << offset;
584
a6472533 585 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
586
587 return 0;
588}
589
3ff164e1 590static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 591{
3ff164e1 592 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
6ed87c5b 593 void __iomem *base = bank->base;
a6472533 594 unsigned long flags;
5e1c5ff4 595
a6472533 596 spin_lock_irqsave(&bank->lock, flags);
6ed87c5b
TKD
597
598 if (bank->regs->wkup_en)
9f096868 599 /* Disable wake-up during idle for dynamic tick */
6ed87c5b
TKD
600 _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
601
c8eef65a
C
602 bank->mod_usage &= ~(1 << offset);
603
604 if (bank->regs->ctrl && !bank->mod_usage) {
605 void __iomem *reg = bank->base + bank->regs->ctrl;
606 u32 ctrl;
607
608 ctrl = __raw_readl(reg);
609 /* Module is disabled, clocks are gated */
610 ctrl |= GPIO_MOD_CTRL_BIT;
611 __raw_writel(ctrl, reg);
058af1ea 612 }
c8eef65a 613
3ff164e1 614 _reset_gpio(bank, bank->chip.base + offset);
a6472533 615 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
616}
617
618/*
619 * We need to unmask the GPIO bank interrupt as soon as possible to
620 * avoid missing GPIO interrupts for other lines in the bank.
621 * Then we need to mask-read-clear-unmask the triggered GPIO lines
622 * in the bank to avoid missing nested interrupts for a GPIO line.
623 * If we wait to unmask individual GPIO lines in the bank after the
624 * line's interrupt handler has been run, we may miss some nested
625 * interrupts.
626 */
10dd5ce2 627static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 628{
92105bb7 629 void __iomem *isr_reg = NULL;
5e1c5ff4 630 u32 isr;
4318f36b 631 unsigned int gpio_irq, gpio_index;
5e1c5ff4 632 struct gpio_bank *bank;
ea6dedd7
ID
633 u32 retrigger = 0;
634 int unmasked = 0;
ee144182 635 struct irq_chip *chip = irq_desc_get_chip(desc);
5e1c5ff4 636
ee144182 637 chained_irq_enter(chip, desc);
5e1c5ff4 638
6845664a 639 bank = irq_get_handler_data(irq);
eef4bec7 640 isr_reg = bank->base + bank->regs->irqstatus;
b1cc4c55
EK
641
642 if (WARN_ON(!isr_reg))
643 goto exit;
644
92105bb7 645 while(1) {
6e60e79a 646 u32 isr_saved, level_mask = 0;
ea6dedd7 647 u32 enabled;
6e60e79a 648
ea6dedd7
ID
649 enabled = _get_gpio_irqbank_mask(bank);
650 isr_saved = isr = __raw_readl(isr_reg) & enabled;
6e60e79a
TL
651
652 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
653 isr &= 0x0000ffff;
654
9ea14d8c 655 if (bank->level_mask)
b144ff6f 656 level_mask = bank->level_mask & enabled;
6e60e79a
TL
657
658 /* clear edge sensitive interrupts before handler(s) are
659 called so that we don't miss any interrupt occurred while
660 executing them */
28f3b5a0 661 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a 662 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
28f3b5a0 663 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a
TL
664
665 /* if there is only edge sensitive GPIO pin interrupts
666 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
667 if (!level_mask && !unmasked) {
668 unmasked = 1;
ee144182 669 chained_irq_exit(chip, desc);
ea6dedd7 670 }
92105bb7 671
ea6dedd7
ID
672 isr |= retrigger;
673 retrigger = 0;
92105bb7
TL
674 if (!isr)
675 break;
676
677 gpio_irq = bank->virtual_irq_start;
678 for (; isr != 0; isr >>= 1, gpio_irq++) {
129fd223 679 gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
4318f36b 680
92105bb7
TL
681 if (!(isr & 1))
682 continue;
29454dde 683
4318f36b
CM
684#ifdef CONFIG_ARCH_OMAP1
685 /*
686 * Some chips can't respond to both rising and falling
687 * at the same time. If this irq was requested with
688 * both flags, we need to flip the ICR data for the IRQ
689 * to respond to the IRQ for the opposite direction.
690 * This will be indicated in the bank toggle_mask.
691 */
692 if (bank->toggle_mask & (1 << gpio_index))
693 _toggle_gpio_edge_triggering(bank, gpio_index);
694#endif
695
d8aa0251 696 generic_handle_irq(gpio_irq);
92105bb7 697 }
1a8bfa1e 698 }
ea6dedd7
ID
699 /* if bank has any level sensitive GPIO pin interrupt
700 configured, we must unmask the bank interrupt only after
701 handler(s) are executed in order to avoid spurious bank
702 interrupt */
b1cc4c55 703exit:
ea6dedd7 704 if (!unmasked)
ee144182 705 chained_irq_exit(chip, desc);
5e1c5ff4
TL
706}
707
e9191028 708static void gpio_irq_shutdown(struct irq_data *d)
4196dd6b 709{
e9191028
LB
710 unsigned int gpio = d->irq - IH_GPIO_BASE;
711 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
85ec7b97 712 unsigned long flags;
4196dd6b 713
85ec7b97 714 spin_lock_irqsave(&bank->lock, flags);
4196dd6b 715 _reset_gpio(bank, gpio);
85ec7b97 716 spin_unlock_irqrestore(&bank->lock, flags);
4196dd6b
TL
717}
718
e9191028 719static void gpio_ack_irq(struct irq_data *d)
5e1c5ff4 720{
e9191028
LB
721 unsigned int gpio = d->irq - IH_GPIO_BASE;
722 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
5e1c5ff4
TL
723
724 _clear_gpio_irqstatus(bank, gpio);
725}
726
e9191028 727static void gpio_mask_irq(struct irq_data *d)
5e1c5ff4 728{
e9191028
LB
729 unsigned int gpio = d->irq - IH_GPIO_BASE;
730 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
85ec7b97 731 unsigned long flags;
5e1c5ff4 732
85ec7b97 733 spin_lock_irqsave(&bank->lock, flags);
5e1c5ff4 734 _set_gpio_irqenable(bank, gpio, 0);
129fd223 735 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
85ec7b97 736 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
737}
738
e9191028 739static void gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 740{
e9191028
LB
741 unsigned int gpio = d->irq - IH_GPIO_BASE;
742 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
129fd223 743 unsigned int irq_mask = GPIO_BIT(bank, gpio);
8c04a176 744 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 745 unsigned long flags;
55b6019a 746
85ec7b97 747 spin_lock_irqsave(&bank->lock, flags);
55b6019a 748 if (trigger)
129fd223 749 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
b144ff6f
KH
750
751 /* For level-triggered GPIOs, the clearing must be done after
752 * the HW source is cleared, thus after the handler has run */
753 if (bank->level_mask & irq_mask) {
754 _set_gpio_irqenable(bank, gpio, 0);
755 _clear_gpio_irqstatus(bank, gpio);
756 }
5e1c5ff4 757
4de8c75b 758 _set_gpio_irqenable(bank, gpio, 1);
85ec7b97 759 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
760}
761
e5c56ed3
DB
762static struct irq_chip gpio_irq_chip = {
763 .name = "GPIO",
e9191028
LB
764 .irq_shutdown = gpio_irq_shutdown,
765 .irq_ack = gpio_ack_irq,
766 .irq_mask = gpio_mask_irq,
767 .irq_unmask = gpio_unmask_irq,
768 .irq_set_type = gpio_irq_type,
769 .irq_set_wake = gpio_wake_enable,
e5c56ed3
DB
770};
771
772/*---------------------------------------------------------------------*/
773
774#ifdef CONFIG_ARCH_OMAP1
775
e5c56ed3
DB
776#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
777
11a78b79
DB
778#ifdef CONFIG_ARCH_OMAP16XX
779
780#include <linux/platform_device.h>
781
79ee031f 782static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 783{
79ee031f 784 struct platform_device *pdev = to_platform_device(dev);
11a78b79 785 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
786 void __iomem *mask_reg = bank->base +
787 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 788 unsigned long flags;
11a78b79 789
a6472533 790 spin_lock_irqsave(&bank->lock, flags);
11a78b79
DB
791 bank->saved_wakeup = __raw_readl(mask_reg);
792 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
a6472533 793 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
794
795 return 0;
796}
797
79ee031f 798static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 799{
79ee031f 800 struct platform_device *pdev = to_platform_device(dev);
11a78b79 801 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
802 void __iomem *mask_reg = bank->base +
803 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 804 unsigned long flags;
11a78b79 805
a6472533 806 spin_lock_irqsave(&bank->lock, flags);
11a78b79 807 __raw_writel(bank->saved_wakeup, mask_reg);
a6472533 808 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
809
810 return 0;
811}
812
47145210 813static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
814 .suspend_noirq = omap_mpuio_suspend_noirq,
815 .resume_noirq = omap_mpuio_resume_noirq,
816};
817
3c437ffd 818/* use platform_driver for this. */
11a78b79 819static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
820 .driver = {
821 .name = "mpuio",
79ee031f 822 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
823 },
824};
825
826static struct platform_device omap_mpuio_device = {
827 .name = "mpuio",
828 .id = -1,
829 .dev = {
830 .driver = &omap_mpuio_driver.driver,
831 }
832 /* could list the /proc/iomem resources */
833};
834
03e128ca 835static inline void mpuio_init(struct gpio_bank *bank)
11a78b79 836{
77640aab 837 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 838
11a78b79
DB
839 if (platform_driver_register(&omap_mpuio_driver) == 0)
840 (void) platform_device_register(&omap_mpuio_device);
841}
842
843#else
03e128ca 844static inline void mpuio_init(struct gpio_bank *bank) {}
11a78b79
DB
845#endif /* 16xx */
846
e5c56ed3
DB
847#else
848
e5c56ed3 849#define bank_is_mpuio(bank) 0
03e128ca 850static inline void mpuio_init(struct gpio_bank *bank) {}
e5c56ed3
DB
851
852#endif
853
854/*---------------------------------------------------------------------*/
5e1c5ff4 855
52e31344
DB
856/* REVISIT these are stupid implementations! replace by ones that
857 * don't switch on METHOD_* and which mostly avoid spinlocks
858 */
859
860static int gpio_input(struct gpio_chip *chip, unsigned offset)
861{
862 struct gpio_bank *bank;
863 unsigned long flags;
864
865 bank = container_of(chip, struct gpio_bank, chip);
866 spin_lock_irqsave(&bank->lock, flags);
867 _set_gpio_direction(bank, offset, 1);
868 spin_unlock_irqrestore(&bank->lock, flags);
869 return 0;
870}
871
b37c45b8
RQ
872static int gpio_is_input(struct gpio_bank *bank, int mask)
873{
fa87931a 874 void __iomem *reg = bank->base + bank->regs->direction;
b37c45b8 875
b37c45b8
RQ
876 return __raw_readl(reg) & mask;
877}
878
52e31344
DB
879static int gpio_get(struct gpio_chip *chip, unsigned offset)
880{
b37c45b8
RQ
881 struct gpio_bank *bank;
882 void __iomem *reg;
883 int gpio;
884 u32 mask;
885
886 gpio = chip->base + offset;
a8be8daf 887 bank = container_of(chip, struct gpio_bank, chip);
b37c45b8 888 reg = bank->base;
129fd223 889 mask = GPIO_BIT(bank, gpio);
b37c45b8
RQ
890
891 if (gpio_is_input(bank, mask))
892 return _get_gpio_datain(bank, gpio);
893 else
894 return _get_gpio_dataout(bank, gpio);
52e31344
DB
895}
896
897static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
898{
899 struct gpio_bank *bank;
900 unsigned long flags;
901
902 bank = container_of(chip, struct gpio_bank, chip);
903 spin_lock_irqsave(&bank->lock, flags);
fa87931a 904 bank->set_dataout(bank, offset, value);
52e31344
DB
905 _set_gpio_direction(bank, offset, 0);
906 spin_unlock_irqrestore(&bank->lock, flags);
907 return 0;
908}
909
168ef3d9
FB
910static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
911 unsigned debounce)
912{
913 struct gpio_bank *bank;
914 unsigned long flags;
915
916 bank = container_of(chip, struct gpio_bank, chip);
77640aab
VC
917
918 if (!bank->dbck) {
919 bank->dbck = clk_get(bank->dev, "dbclk");
920 if (IS_ERR(bank->dbck))
921 dev_err(bank->dev, "Could not get gpio dbck\n");
922 }
923
168ef3d9
FB
924 spin_lock_irqsave(&bank->lock, flags);
925 _set_gpio_debounce(bank, offset, debounce);
926 spin_unlock_irqrestore(&bank->lock, flags);
927
928 return 0;
929}
930
52e31344
DB
931static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
932{
933 struct gpio_bank *bank;
934 unsigned long flags;
935
936 bank = container_of(chip, struct gpio_bank, chip);
937 spin_lock_irqsave(&bank->lock, flags);
fa87931a 938 bank->set_dataout(bank, offset, value);
52e31344
DB
939 spin_unlock_irqrestore(&bank->lock, flags);
940}
941
a007b709
DB
942static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
943{
944 struct gpio_bank *bank;
945
946 bank = container_of(chip, struct gpio_bank, chip);
947 return bank->virtual_irq_start + offset;
948}
949
52e31344
DB
950/*---------------------------------------------------------------------*/
951
9a748053 952static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 953{
e5ff4440 954 static bool called;
9f7065da
TL
955 u32 rev;
956
e5ff4440 957 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
958 return;
959
e5ff4440
KH
960 rev = __raw_readw(bank->base + bank->regs->revision);
961 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 962 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
963
964 called = true;
9f7065da
TL
965}
966
8ba55c5c
DB
967/* This lock class tells lockdep that GPIO irqs are in a different
968 * category than their parents, so it won't report false recursion.
969 */
970static struct lock_class_key gpio_lock_class;
971
77640aab 972/* TODO: Cleanup cpu_is_* checks */
03e128ca 973static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe
VC
974{
975 if (cpu_class_is_omap2()) {
976 if (cpu_is_omap44xx()) {
977 __raw_writel(0xffffffff, bank->base +
978 OMAP4_GPIO_IRQSTATUSCLR0);
979 __raw_writel(0x00000000, bank->base +
980 OMAP4_GPIO_DEBOUNCENABLE);
981 /* Initialize interface clk ungated, module enabled */
982 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
983 } else if (cpu_is_omap34xx()) {
984 __raw_writel(0x00000000, bank->base +
985 OMAP24XX_GPIO_IRQENABLE1);
986 __raw_writel(0xffffffff, bank->base +
987 OMAP24XX_GPIO_IRQSTATUS1);
988 __raw_writel(0x00000000, bank->base +
989 OMAP24XX_GPIO_DEBOUNCE_EN);
990
991 /* Initialize interface clk ungated, module enabled */
992 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
2fae7fbe
VC
993 }
994 } else if (cpu_class_is_omap1()) {
03e128ca 995 if (bank_is_mpuio(bank)) {
5de62b86
TL
996 __raw_writew(0xffff, bank->base +
997 OMAP_MPUIO_GPIO_MASKIT / bank->stride);
03e128ca
C
998 mpuio_init(bank);
999 }
2fae7fbe
VC
1000 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1001 __raw_writew(0xffff, bank->base
1002 + OMAP1510_GPIO_INT_MASK);
1003 __raw_writew(0x0000, bank->base
1004 + OMAP1510_GPIO_INT_STATUS);
1005 }
1006 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1007 __raw_writew(0x0000, bank->base
1008 + OMAP1610_GPIO_IRQENABLE1);
1009 __raw_writew(0xffff, bank->base
1010 + OMAP1610_GPIO_IRQSTATUS1);
1011 __raw_writew(0x0014, bank->base
1012 + OMAP1610_GPIO_SYSCONFIG);
1013
1014 /*
1015 * Enable system clock for GPIO module.
1016 * The CAM_CLK_CTRL *is* really the right place.
1017 */
1018 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
1019 ULPD_CAM_CLK_CTRL);
1020 }
1021 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1022 __raw_writel(0xffffffff, bank->base
1023 + OMAP7XX_GPIO_INT_MASK);
1024 __raw_writel(0x00000000, bank->base
1025 + OMAP7XX_GPIO_INT_STATUS);
1026 }
1027 }
1028}
1029
f8b46b58
KH
1030static __init void
1031omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
1032 unsigned int num)
1033{
1034 struct irq_chip_generic *gc;
1035 struct irq_chip_type *ct;
1036
1037 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
1038 handle_simple_irq);
83233749
TP
1039 if (!gc) {
1040 dev_err(bank->dev, "Memory alloc failed for gc\n");
1041 return;
1042 }
1043
f8b46b58
KH
1044 ct = gc->chip_types;
1045
1046 /* NOTE: No ack required, reading IRQ status clears it. */
1047 ct->chip.irq_mask = irq_gc_mask_set_bit;
1048 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
1049 ct->chip.irq_set_type = gpio_irq_type;
6ed87c5b
TKD
1050
1051 if (bank->regs->wkup_en)
f8b46b58
KH
1052 ct->chip.irq_set_wake = gpio_wake_enable,
1053
1054 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
1055 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
1056 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
1057}
1058
d52b31de 1059static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
2fae7fbe 1060{
77640aab 1061 int j;
2fae7fbe
VC
1062 static int gpio;
1063
2fae7fbe
VC
1064 bank->mod_usage = 0;
1065 /*
1066 * REVISIT eventually switch from OMAP-specific gpio structs
1067 * over to the generic ones
1068 */
1069 bank->chip.request = omap_gpio_request;
1070 bank->chip.free = omap_gpio_free;
1071 bank->chip.direction_input = gpio_input;
1072 bank->chip.get = gpio_get;
1073 bank->chip.direction_output = gpio_output;
1074 bank->chip.set_debounce = gpio_debounce;
1075 bank->chip.set = gpio_set;
1076 bank->chip.to_irq = gpio_2irq;
1077 if (bank_is_mpuio(bank)) {
1078 bank->chip.label = "mpuio";
1079#ifdef CONFIG_ARCH_OMAP16XX
6ed87c5b
TKD
1080 if (bank->regs->wkup_en)
1081 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1082#endif
1083 bank->chip.base = OMAP_MPUIO(0);
1084 } else {
1085 bank->chip.label = "gpio";
1086 bank->chip.base = gpio;
d5f46247 1087 gpio += bank->width;
2fae7fbe 1088 }
d5f46247 1089 bank->chip.ngpio = bank->width;
2fae7fbe
VC
1090
1091 gpiochip_add(&bank->chip);
1092
1093 for (j = bank->virtual_irq_start;
d5f46247 1094 j < bank->virtual_irq_start + bank->width; j++) {
1475b85d 1095 irq_set_lockdep_class(j, &gpio_lock_class);
6845664a 1096 irq_set_chip_data(j, bank);
f8b46b58
KH
1097 if (bank_is_mpuio(bank)) {
1098 omap_mpuio_alloc_gc(bank, j, bank->width);
1099 } else {
6845664a 1100 irq_set_chip(j, &gpio_irq_chip);
f8b46b58
KH
1101 irq_set_handler(j, handle_simple_irq);
1102 set_irq_flags(j, IRQF_VALID);
1103 }
2fae7fbe 1104 }
6845664a
TG
1105 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1106 irq_set_handler_data(bank->irq, bank);
2fae7fbe
VC
1107}
1108
77640aab 1109static int __devinit omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1110{
77640aab
VC
1111 struct omap_gpio_platform_data *pdata;
1112 struct resource *res;
5e1c5ff4 1113 struct gpio_bank *bank;
03e128ca 1114 int ret = 0;
5e1c5ff4 1115
03e128ca
C
1116 if (!pdev->dev.platform_data) {
1117 ret = -EINVAL;
1118 goto err_exit;
5492fb1a 1119 }
5492fb1a 1120
03e128ca
C
1121 bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
1122 if (!bank) {
1123 dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
1124 ret = -ENOMEM;
1125 goto err_exit;
1126 }
92105bb7 1127
77640aab
VC
1128 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1129 if (unlikely(!res)) {
03e128ca
C
1130 dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
1131 pdev->id);
1132 ret = -ENODEV;
1133 goto err_free;
44169075 1134 }
5e1c5ff4 1135
77640aab 1136 bank->irq = res->start;
03e128ca
C
1137 bank->id = pdev->id;
1138
1139 pdata = pdev->dev.platform_data;
77640aab
VC
1140 bank->virtual_irq_start = pdata->virtual_irq_start;
1141 bank->method = pdata->bank_type;
1142 bank->dev = &pdev->dev;
1143 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1144 bank->stride = pdata->bank_stride;
d5f46247 1145 bank->width = pdata->bank_width;
803a2434 1146 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
0cde8d03 1147 bank->loses_context = pdata->loses_context;
60a3437d 1148 bank->get_context_loss_count = pdata->get_context_loss_count;
fa87931a
KH
1149 bank->regs = pdata->regs;
1150
1151 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1152 bank->set_dataout = _set_gpio_dataout_reg;
1153 else
1154 bank->set_dataout = _set_gpio_dataout_mask;
9f7065da 1155
77640aab 1156 spin_lock_init(&bank->lock);
9f7065da 1157
77640aab
VC
1158 /* Static mapping, never released */
1159 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1160 if (unlikely(!res)) {
03e128ca
C
1161 dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
1162 pdev->id);
1163 ret = -ENODEV;
1164 goto err_free;
77640aab 1165 }
89db9482 1166
77640aab
VC
1167 bank->base = ioremap(res->start, resource_size(res));
1168 if (!bank->base) {
03e128ca
C
1169 dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
1170 pdev->id);
1171 ret = -ENOMEM;
1172 goto err_free;
5e1c5ff4
TL
1173 }
1174
77640aab
VC
1175 pm_runtime_enable(bank->dev);
1176 pm_runtime_get_sync(bank->dev);
1177
03e128ca 1178 omap_gpio_mod_init(bank);
77640aab 1179 omap_gpio_chip_init(bank);
9a748053 1180 omap_gpio_show_rev(bank);
9f7065da 1181
03e128ca 1182 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1183
03e128ca
C
1184 return ret;
1185
1186err_free:
1187 kfree(bank);
1188err_exit:
1189 return ret;
5e1c5ff4
TL
1190}
1191
3c437ffd 1192static int omap_gpio_suspend(void)
92105bb7 1193{
03e128ca 1194 struct gpio_bank *bank;
92105bb7 1195
03e128ca 1196 list_for_each_entry(bank, &omap_gpio_list, node) {
6ed87c5b 1197 void __iomem *base = bank->base;
92105bb7 1198 void __iomem *wake_status;
a6472533 1199 unsigned long flags;
92105bb7 1200
6ed87c5b
TKD
1201 if (!bank->regs->wkup_en)
1202 return 0;
1203
1204 wake_status = bank->base + bank->regs->wkup_en;
92105bb7 1205
a6472533 1206 spin_lock_irqsave(&bank->lock, flags);
92105bb7 1207 bank->saved_wakeup = __raw_readl(wake_status);
6ed87c5b
TKD
1208 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1209 _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
a6472533 1210 spin_unlock_irqrestore(&bank->lock, flags);
92105bb7
TL
1211 }
1212
1213 return 0;
1214}
1215
3c437ffd 1216static void omap_gpio_resume(void)
92105bb7 1217{
03e128ca 1218 struct gpio_bank *bank;
92105bb7 1219
03e128ca 1220 list_for_each_entry(bank, &omap_gpio_list, node) {
6ed87c5b 1221 void __iomem *base = bank->base;
a6472533 1222 unsigned long flags;
92105bb7 1223
6ed87c5b
TKD
1224 if (!bank->regs->wkup_en)
1225 return;
92105bb7 1226
a6472533 1227 spin_lock_irqsave(&bank->lock, flags);
6ed87c5b
TKD
1228 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1229 _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
a6472533 1230 spin_unlock_irqrestore(&bank->lock, flags);
92105bb7 1231 }
92105bb7
TL
1232}
1233
3c437ffd 1234static struct syscore_ops omap_gpio_syscore_ops = {
92105bb7
TL
1235 .suspend = omap_gpio_suspend,
1236 .resume = omap_gpio_resume,
1237};
1238
140455fa 1239#ifdef CONFIG_ARCH_OMAP2PLUS
3ac4fa99 1240
60a3437d
TKD
1241static void omap_gpio_save_context(struct gpio_bank *bank);
1242static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1243
72e06d08 1244void omap2_gpio_prepare_for_idle(int off_mode)
3ac4fa99 1245{
03e128ca 1246 struct gpio_bank *bank;
43ffcd9a 1247
03e128ca 1248 list_for_each_entry(bank, &omap_gpio_list, node) {
ca828760 1249 u32 l1 = 0, l2 = 0;
0aed0435 1250 int j;
3ac4fa99 1251
0cde8d03 1252 if (!bank->loses_context)
03e128ca
C
1253 continue;
1254
0aed0435 1255 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
8865b9b6
KH
1256 clk_disable(bank->dbck);
1257
72e06d08 1258 if (!off_mode)
43ffcd9a
KH
1259 continue;
1260
1261 /* If going to OFF, remove triggering for all
1262 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1263 * generated. See OMAP2420 Errata item 1.101. */
3ac4fa99 1264 if (!(bank->enabled_non_wakeup_gpios))
60a3437d 1265 goto save_gpio_context;
3f1686a9 1266
9ea14d8c
TKD
1267 bank->saved_datain = __raw_readl(bank->base +
1268 bank->regs->datain);
1269 l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
1270 l2 = __raw_readl(bank->base + bank->regs->risingdetect);
3f1686a9 1271
3ac4fa99
JY
1272 bank->saved_fallingdetect = l1;
1273 bank->saved_risingdetect = l2;
1274 l1 &= ~bank->enabled_non_wakeup_gpios;
1275 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1276
9ea14d8c
TKD
1277 __raw_writel(l1, bank->base + bank->regs->fallingdetect);
1278 __raw_writel(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1279
60a3437d
TKD
1280save_gpio_context:
1281 if (bank->get_context_loss_count)
1282 bank->context_loss_count =
1283 bank->get_context_loss_count(bank->dev);
1284
1285 omap_gpio_save_context(bank);
3ac4fa99 1286 }
3ac4fa99
JY
1287}
1288
43ffcd9a 1289void omap2_gpio_resume_after_idle(void)
3ac4fa99 1290{
03e128ca 1291 struct gpio_bank *bank;
3ac4fa99 1292
03e128ca 1293 list_for_each_entry(bank, &omap_gpio_list, node) {
60a3437d 1294 int context_lost_cnt_after;
ca828760 1295 u32 l = 0, gen, gen0, gen1;
0aed0435 1296 int j;
3ac4fa99 1297
0cde8d03 1298 if (!bank->loses_context)
03e128ca
C
1299 continue;
1300
0aed0435 1301 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
8865b9b6
KH
1302 clk_enable(bank->dbck);
1303
60a3437d
TKD
1304 if (bank->get_context_loss_count) {
1305 context_lost_cnt_after =
1306 bank->get_context_loss_count(bank->dev);
1307 if (context_lost_cnt_after != bank->context_loss_count
1308 || !context_lost_cnt_after)
1309 omap_gpio_restore_context(bank);
1310 }
43ffcd9a 1311
3ac4fa99
JY
1312 if (!(bank->enabled_non_wakeup_gpios))
1313 continue;
3f1686a9 1314
9ea14d8c
TKD
1315 __raw_writel(bank->saved_fallingdetect,
1316 bank->base + bank->regs->fallingdetect);
1317 __raw_writel(bank->saved_risingdetect,
1318 bank->base + bank->regs->risingdetect);
1319 l = __raw_readl(bank->base + bank->regs->datain);
3f1686a9 1320
3ac4fa99
JY
1321 /* Check if any of the non-wakeup interrupt GPIOs have changed
1322 * state. If so, generate an IRQ by software. This is
1323 * horribly racy, but it's the best we can do to work around
1324 * this silicon bug. */
3ac4fa99 1325 l ^= bank->saved_datain;
a118b5f3 1326 l &= bank->enabled_non_wakeup_gpios;
82dbb9d3
EN
1327
1328 /*
1329 * No need to generate IRQs for the rising edge for gpio IRQs
1330 * configured with falling edge only; and vice versa.
1331 */
1332 gen0 = l & bank->saved_fallingdetect;
1333 gen0 &= bank->saved_datain;
1334
1335 gen1 = l & bank->saved_risingdetect;
1336 gen1 &= ~(bank->saved_datain);
1337
1338 /* FIXME: Consider GPIO IRQs with level detections properly! */
1339 gen = l & (~(bank->saved_fallingdetect) &
1340 ~(bank->saved_risingdetect));
1341 /* Consider all GPIO IRQs needed to be updated */
1342 gen |= gen0 | gen1;
1343
1344 if (gen) {
3ac4fa99 1345 u32 old0, old1;
3f1686a9 1346
9ea14d8c
TKD
1347 old0 = __raw_readl(bank->base +
1348 bank->regs->leveldetect0);
1349 old1 = __raw_readl(bank->base +
1350 bank->regs->leveldetect1);
1351
f00d6497 1352 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
9ea14d8c
TKD
1353 old0 |= gen;
1354 old1 |= gen;
3f1686a9
TL
1355 }
1356
1357 if (cpu_is_omap44xx()) {
9ea14d8c
TKD
1358 old0 |= l;
1359 old1 |= l;
3f1686a9 1360 }
9ea14d8c
TKD
1361 __raw_writel(old0, bank->base +
1362 bank->regs->leveldetect0);
1363 __raw_writel(old1, bank->base +
1364 bank->regs->leveldetect1);
3ac4fa99
JY
1365 }
1366 }
3ac4fa99
JY
1367}
1368
60a3437d 1369static void omap_gpio_save_context(struct gpio_bank *bank)
40c670f0 1370{
60a3437d 1371 bank->context.irqenable1 =
ae10f233 1372 __raw_readl(bank->base + bank->regs->irqenable);
60a3437d 1373 bank->context.irqenable2 =
ae10f233 1374 __raw_readl(bank->base + bank->regs->irqenable2);
60a3437d 1375 bank->context.wake_en =
ae10f233
TKD
1376 __raw_readl(bank->base + bank->regs->wkup_en);
1377 bank->context.ctrl = __raw_readl(bank->base + bank->regs->ctrl);
1378 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
60a3437d 1379 bank->context.leveldetect0 =
ae10f233 1380 __raw_readl(bank->base + bank->regs->leveldetect0);
60a3437d 1381 bank->context.leveldetect1 =
ae10f233 1382 __raw_readl(bank->base + bank->regs->leveldetect1);
60a3437d 1383 bank->context.risingdetect =
ae10f233 1384 __raw_readl(bank->base + bank->regs->risingdetect);
60a3437d 1385 bank->context.fallingdetect =
ae10f233
TKD
1386 __raw_readl(bank->base + bank->regs->fallingdetect);
1387 bank->context.dataout = __raw_readl(bank->base + bank->regs->dataout);
40c670f0
RN
1388}
1389
60a3437d 1390static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1391{
60a3437d 1392 __raw_writel(bank->context.irqenable1,
ae10f233 1393 bank->base + bank->regs->irqenable);
60a3437d 1394 __raw_writel(bank->context.irqenable2,
ae10f233 1395 bank->base + bank->regs->irqenable2);
60a3437d 1396 __raw_writel(bank->context.wake_en,
ae10f233
TKD
1397 bank->base + bank->regs->wkup_en);
1398 __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
1399 __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
60a3437d 1400 __raw_writel(bank->context.leveldetect0,
ae10f233 1401 bank->base + bank->regs->leveldetect0);
60a3437d 1402 __raw_writel(bank->context.leveldetect1,
ae10f233 1403 bank->base + bank->regs->leveldetect1);
60a3437d 1404 __raw_writel(bank->context.risingdetect,
ae10f233 1405 bank->base + bank->regs->risingdetect);
60a3437d 1406 __raw_writel(bank->context.fallingdetect,
ae10f233
TKD
1407 bank->base + bank->regs->fallingdetect);
1408 __raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
40c670f0
RN
1409}
1410#endif
1411
77640aab
VC
1412static struct platform_driver omap_gpio_driver = {
1413 .probe = omap_gpio_probe,
1414 .driver = {
1415 .name = "omap_gpio",
1416 },
1417};
1418
5e1c5ff4 1419/*
77640aab
VC
1420 * gpio driver register needs to be done before
1421 * machine_init functions access gpio APIs.
1422 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1423 */
77640aab 1424static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1425{
77640aab 1426 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1427}
77640aab 1428postcore_initcall(omap_gpio_drv_reg);
5e1c5ff4 1429
92105bb7
TL
1430static int __init omap_gpio_sysinit(void)
1431{
11a78b79 1432
140455fa 1433#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
3c437ffd
RW
1434 if (cpu_is_omap16xx() || cpu_class_is_omap2())
1435 register_syscore_ops(&omap_gpio_syscore_ops);
92105bb7
TL
1436#endif
1437
3c437ffd 1438 return 0;
92105bb7
TL
1439}
1440
92105bb7 1441arch_initcall(omap_gpio_sysinit);