]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/dsi: update some of the platform based checks
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
e67005e5
JN
142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
ce64645d
JN
155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
e67005e5
JN
157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
f0f59a00 161#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
e67005e5 162#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
f0f59a00 163#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
e67005e5 164#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
f0f59a00 165#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
e67005e5 166#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
f0f59a00 167#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
168#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
e67005e5 170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
a927c927 171#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
ce64645d 172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 173#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 174
5ee4a7a6 175#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
176#define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
5ee4a7a6 184 __MASKED_FIELD(mask, value); })
98533251
DL
185#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
187
237ae7c7 188/* Engine ID */
98533251 189
237ae7c7
MW
190#define RCS_HW 0
191#define VCS_HW 1
192#define BCS_HW 2
193#define VECS_HW 3
194#define VCS2_HW 4
022d3093
TU
195#define VCS3_HW 6
196#define VCS4_HW 7
197#define VECS2_HW 12
6b26c86d 198
0908180b
DCS
199/* Engine class */
200
201#define RENDER_CLASS 0
202#define VIDEO_DECODE_CLASS 1
203#define VIDEO_ENHANCEMENT_CLASS 2
204#define COPY_ENGINE_CLASS 3
205#define OTHER_CLASS 4
b46a33e2
TU
206#define MAX_ENGINE_CLASS 4
207
d02b98b8 208#define OTHER_GTPM_INSTANCE 1
022d3093 209#define MAX_ENGINE_INSTANCE 3
0908180b 210
585fb111
JB
211/* PCI config space */
212
e10fa551
JL
213#define MCHBAR_I915 0x44
214#define MCHBAR_I965 0x48
215#define MCHBAR_SIZE (4 * 4096)
216
217#define DEVEN 0x54
218#define DEVEN_MCHBAR_EN (1 << 28)
219
40006c43 220/* BSM in include/drm/i915_drm.h */
e10fa551 221
1b1d2716
VS
222#define HPLLCC 0xc0 /* 85x only */
223#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
224#define GC_CLOCK_133_200 (0 << 0)
225#define GC_CLOCK_100_200 (1 << 0)
226#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
227#define GC_CLOCK_133_266 (3 << 0)
228#define GC_CLOCK_133_200_2 (4 << 0)
229#define GC_CLOCK_133_266_2 (5 << 0)
230#define GC_CLOCK_166_266 (6 << 0)
231#define GC_CLOCK_166_250 (7 << 0)
232
e10fa551
JL
233#define I915_GDRST 0xc0 /* PCI config register */
234#define GRDOM_FULL (0 << 2)
235#define GRDOM_RENDER (1 << 2)
236#define GRDOM_MEDIA (3 << 2)
237#define GRDOM_MASK (3 << 2)
238#define GRDOM_RESET_STATUS (1 << 1)
239#define GRDOM_RESET_ENABLE (1 << 0)
240
8fdded82
VS
241/* BSpec only has register offset, PCI device and bit found empirically */
242#define I830_CLOCK_GATE 0xc8 /* device 0 */
243#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
244
e10fa551
JL
245#define GCDGMBUS 0xcc
246
f97108d1 247#define GCFGC2 0xda
585fb111
JB
248#define GCFGC 0xf0 /* 915+ only */
249#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 251#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
252#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 258#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
259#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 278
e10fa551
JL
279#define ASLE 0xe4
280#define ASLS 0xfc
281
282#define SWSCI 0xe8
283#define SWSCI_SCISEL (1 << 15)
284#define SWSCI_GSSCIE (1 << 0)
285
286#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 287
585fb111 288
f0f59a00 289#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
290#define ILK_GRDOM_FULL (0 << 1)
291#define ILK_GRDOM_RENDER (1 << 1)
292#define ILK_GRDOM_MEDIA (3 << 1)
293#define ILK_GRDOM_MASK (3 << 1)
294#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 295
f0f59a00 296#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 297#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
298#define GEN6_MBC_SNPCR_MASK (3 << 21)
299#define GEN6_MBC_SNPCR_MAX (0 << 21)
300#define GEN6_MBC_SNPCR_MED (1 << 21)
301#define GEN6_MBC_SNPCR_LOW (2 << 21)
302#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 303
f0f59a00
VS
304#define VLV_G3DCTL _MMIO(0x9024)
305#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 306
f0f59a00 307#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
308#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
313
f0f59a00 314#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
315#define GEN6_GRDOM_FULL (1 << 0)
316#define GEN6_GRDOM_RENDER (1 << 1)
317#define GEN6_GRDOM_MEDIA (1 << 2)
318#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 319#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 320#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 321#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
322/* GEN11 changed all bit defs except for FULL & RENDER */
323#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325#define GEN11_GRDOM_BLT (1 << 2)
326#define GEN11_GRDOM_GUC (1 << 3)
327#define GEN11_GRDOM_MEDIA (1 << 5)
328#define GEN11_GRDOM_MEDIA2 (1 << 6)
329#define GEN11_GRDOM_MEDIA3 (1 << 7)
330#define GEN11_GRDOM_MEDIA4 (1 << 8)
331#define GEN11_GRDOM_VECS (1 << 13)
332#define GEN11_GRDOM_VECS2 (1 << 14)
cff458c2 333
5ee8ee86
PZ
334#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
337#define PP_DIR_DCLV_2G 0xffffffff
338
5ee8ee86
PZ
339#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 341
f0f59a00 342#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
343#define GEN8_RPCS_ENABLE (1 << 31)
344#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345#define GEN8_RPCS_S_CNT_SHIFT 15
346#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
347#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
348#define GEN8_RPCS_SS_CNT_SHIFT 8
349#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
350#define GEN8_RPCS_EU_MAX_SHIFT 4
351#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
352#define GEN8_RPCS_EU_MIN_SHIFT 0
353#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
354
f89823c2
LL
355#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
356/* HSW only */
357#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
358#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
359#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
360#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
361/* HSW+ */
362#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
363#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
364#define HSW_RCS_INHIBIT (1 << 8)
365/* Gen8 */
366#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
367#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
368#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
371#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
372#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
373#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
374#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
375#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
376
f0f59a00 377#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
378#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
379#define ECOCHK_SNB_BIT (1 << 10)
380#define ECOCHK_DIS_TLB (1 << 8)
381#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
382#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
383#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
384#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
385#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
386#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
387#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
388#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 389
f0f59a00 390#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
391#define ECOBITS_SNB_BIT (1 << 13)
392#define ECOBITS_PPGTT_CACHE64B (3 << 8)
393#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 394
f0f59a00 395#define GAB_CTL _MMIO(0x24000)
5ee8ee86 396#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 397
f0f59a00 398#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
399#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
400#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
401#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
402#define GEN6_STOLEN_RESERVED_1M (0 << 4)
403#define GEN6_STOLEN_RESERVED_512K (1 << 4)
404#define GEN6_STOLEN_RESERVED_256K (2 << 4)
405#define GEN6_STOLEN_RESERVED_128K (3 << 4)
406#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
407#define GEN7_STOLEN_RESERVED_1M (0 << 5)
408#define GEN7_STOLEN_RESERVED_256K (1 << 5)
409#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
410#define GEN8_STOLEN_RESERVED_1M (0 << 7)
411#define GEN8_STOLEN_RESERVED_2M (1 << 7)
412#define GEN8_STOLEN_RESERVED_4M (2 << 7)
413#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 414#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
40bae736 415
585fb111
JB
416/* VGA stuff */
417
418#define VGA_ST01_MDA 0x3ba
419#define VGA_ST01_CGA 0x3da
420
f0f59a00 421#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
422#define VGA_MSR_WRITE 0x3c2
423#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
424#define VGA_MSR_MEM_EN (1 << 1)
425#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 426
5434fd92 427#define VGA_SR_INDEX 0x3c4
f930ddd0 428#define SR01 1
5434fd92 429#define VGA_SR_DATA 0x3c5
585fb111
JB
430
431#define VGA_AR_INDEX 0x3c0
5ee8ee86 432#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
433#define VGA_AR_DATA_WRITE 0x3c0
434#define VGA_AR_DATA_READ 0x3c1
435
436#define VGA_GR_INDEX 0x3ce
437#define VGA_GR_DATA 0x3cf
438/* GR05 */
439#define VGA_GR_MEM_READ_MODE_SHIFT 3
440#define VGA_GR_MEM_READ_MODE_PLANE 1
441/* GR06 */
442#define VGA_GR_MEM_MODE_MASK 0xc
443#define VGA_GR_MEM_MODE_SHIFT 2
444#define VGA_GR_MEM_A0000_AFFFF 0
445#define VGA_GR_MEM_A0000_BFFFF 1
446#define VGA_GR_MEM_B0000_B7FFF 2
447#define VGA_GR_MEM_B0000_BFFFF 3
448
449#define VGA_DACMASK 0x3c6
450#define VGA_DACRX 0x3c7
451#define VGA_DACWX 0x3c8
452#define VGA_DACDATA 0x3c9
453
454#define VGA_CR_INDEX_MDA 0x3b4
455#define VGA_CR_DATA_MDA 0x3b5
456#define VGA_CR_INDEX_CGA 0x3d4
457#define VGA_CR_DATA_CGA 0x3d5
458
f0f59a00
VS
459#define MI_PREDICATE_SRC0 _MMIO(0x2400)
460#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
461#define MI_PREDICATE_SRC1 _MMIO(0x2408)
462#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 463
f0f59a00 464#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
465#define LOWER_SLICE_ENABLED (1 << 0)
466#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 467
5947de9b
BV
468/*
469 * Registers used only by the command parser
470 */
f0f59a00
VS
471#define BCS_SWCTRL _MMIO(0x22200)
472
473#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
474#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
475#define HS_INVOCATION_COUNT _MMIO(0x2300)
476#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
477#define DS_INVOCATION_COUNT _MMIO(0x2308)
478#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
479#define IA_VERTICES_COUNT _MMIO(0x2310)
480#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
481#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
482#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
483#define VS_INVOCATION_COUNT _MMIO(0x2320)
484#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
485#define GS_INVOCATION_COUNT _MMIO(0x2328)
486#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
487#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
488#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
489#define CL_INVOCATION_COUNT _MMIO(0x2338)
490#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
491#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
492#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
493#define PS_INVOCATION_COUNT _MMIO(0x2348)
494#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
495#define PS_DEPTH_COUNT _MMIO(0x2350)
496#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
497
498/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
499#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
500#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 501
f0f59a00
VS
502#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
503#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 504
f0f59a00
VS
505#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
506#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
507#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
508#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
509#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
510#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 511
f0f59a00
VS
512#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
513#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
514#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 515
1b85066b
JJ
516/* There are the 16 64-bit CS General Purpose Registers */
517#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
518#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
519
a941795a 520#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
521#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
522#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
523#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
524#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
525#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
526#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
527#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
528#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
529#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
530#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
531#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
532#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 533#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
534#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
535#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
536
537#define GEN8_OACTXID _MMIO(0x2364)
538
19f81df2 539#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
540#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
541#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
542#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
543#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 544
d7965152 545#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
546#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
547#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
548#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
549#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 550#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
551#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
552#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
553
554#define GEN8_OACTXCONTROL _MMIO(0x2360)
555#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
556#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
557#define GEN8_OA_TIMER_ENABLE (1 << 1)
558#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
559
560#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
561#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
562#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
563#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
564#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 565
19f81df2 566#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 567#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 568#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
569
570#define GEN7_OASTATUS1 _MMIO(0x2364)
571#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
572#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
573#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
574#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
575
576#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
577#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
578#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
579
580#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
581#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
582#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
583#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
584#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
585
586#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 587#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 588#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 589#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 590
5ee8ee86
PZ
591#define OABUFFER_SIZE_128K (0 << 3)
592#define OABUFFER_SIZE_256K (1 << 3)
593#define OABUFFER_SIZE_512K (2 << 3)
594#define OABUFFER_SIZE_1M (3 << 3)
595#define OABUFFER_SIZE_2M (4 << 3)
596#define OABUFFER_SIZE_4M (5 << 3)
597#define OABUFFER_SIZE_8M (6 << 3)
598#define OABUFFER_SIZE_16M (7 << 3)
d7965152 599
19f81df2
RB
600/*
601 * Flexible, Aggregate EU Counter Registers.
602 * Note: these aren't contiguous
603 */
d7965152 604#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
605#define EU_PERF_CNTL1 _MMIO(0xe558)
606#define EU_PERF_CNTL2 _MMIO(0xe658)
607#define EU_PERF_CNTL3 _MMIO(0xe758)
608#define EU_PERF_CNTL4 _MMIO(0xe45c)
609#define EU_PERF_CNTL5 _MMIO(0xe55c)
610#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 611
d7965152
RB
612/*
613 * OA Boolean state
614 */
615
d7965152
RB
616#define OASTARTTRIG1 _MMIO(0x2710)
617#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
618#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
619
620#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
621#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
622#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
623#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
624#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
625#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
626#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
627#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
628#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
629#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
630#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
631#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
632#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
633#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
634#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
635#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
636#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
637#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
638#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
639#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
640#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
641#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
642#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
643#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
644#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
645#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
646#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
647#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
648#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
649#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
650
651#define OASTARTTRIG3 _MMIO(0x2718)
652#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
653#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
654#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
655#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
656#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
657#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
658#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
659#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
660#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
661
662#define OASTARTTRIG4 _MMIO(0x271c)
663#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
664#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
665#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
666#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
667#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
668#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
669#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
670#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
671#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
672
673#define OASTARTTRIG5 _MMIO(0x2720)
674#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
675#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
676
677#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
678#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
679#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
680#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
681#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
682#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
683#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
684#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
685#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
686#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
687#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
688#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
689#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
690#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
691#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
692#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
693#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
694#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
695#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
696#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
697#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
698#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
699#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
700#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
701#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
702#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
703#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
704#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
705#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
706#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
707
708#define OASTARTTRIG7 _MMIO(0x2728)
709#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
710#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
711#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
712#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
713#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
714#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
715#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
716#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
717#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
718
719#define OASTARTTRIG8 _MMIO(0x272c)
720#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
721#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
722#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
723#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
724#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
725#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
726#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
727#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
728#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
729
7853d92e
LL
730#define OAREPORTTRIG1 _MMIO(0x2740)
731#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
732#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
733
734#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
735#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
736#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
737#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
738#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
739#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
740#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
741#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
742#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
743#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
744#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
745#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
746#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
747#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
748#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
749#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
750#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
751#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
752#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
753#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
754#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
755#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
756#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
757#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
758#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
759#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
760
761#define OAREPORTTRIG3 _MMIO(0x2748)
762#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
763#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
764#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
765#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
766#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
767#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
768#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
769#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
770#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
771
772#define OAREPORTTRIG4 _MMIO(0x274c)
773#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
774#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
775#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
776#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
777#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
778#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
779#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
780#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
781#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
782
783#define OAREPORTTRIG5 _MMIO(0x2750)
784#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
785#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
786
787#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
788#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
789#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
790#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
791#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
792#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
793#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
794#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
795#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
796#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
797#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
798#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
799#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
800#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
801#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
802#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
803#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
804#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
805#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
806#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
807#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
808#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
809#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
810#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
811#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
812#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
813
814#define OAREPORTTRIG7 _MMIO(0x2758)
815#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
816#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
817#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
818#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
819#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
820#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
821#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
822#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
823#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
824
825#define OAREPORTTRIG8 _MMIO(0x275c)
826#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
827#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
828#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
829#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
830#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
831#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
832#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
833#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
834#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
835
d7965152
RB
836/* CECX_0 */
837#define OACEC_COMPARE_LESS_OR_EQUAL 6
838#define OACEC_COMPARE_NOT_EQUAL 5
839#define OACEC_COMPARE_LESS_THAN 4
840#define OACEC_COMPARE_GREATER_OR_EQUAL 3
841#define OACEC_COMPARE_EQUAL 2
842#define OACEC_COMPARE_GREATER_THAN 1
843#define OACEC_COMPARE_ANY_EQUAL 0
844
845#define OACEC_COMPARE_VALUE_MASK 0xffff
846#define OACEC_COMPARE_VALUE_SHIFT 3
847
5ee8ee86
PZ
848#define OACEC_SELECT_NOA (0 << 19)
849#define OACEC_SELECT_PREV (1 << 19)
850#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
851
852/* CECX_1 */
853#define OACEC_MASK_MASK 0xffff
854#define OACEC_CONSIDERATIONS_MASK 0xffff
855#define OACEC_CONSIDERATIONS_SHIFT 16
856
857#define OACEC0_0 _MMIO(0x2770)
858#define OACEC0_1 _MMIO(0x2774)
859#define OACEC1_0 _MMIO(0x2778)
860#define OACEC1_1 _MMIO(0x277c)
861#define OACEC2_0 _MMIO(0x2780)
862#define OACEC2_1 _MMIO(0x2784)
863#define OACEC3_0 _MMIO(0x2788)
864#define OACEC3_1 _MMIO(0x278c)
865#define OACEC4_0 _MMIO(0x2790)
866#define OACEC4_1 _MMIO(0x2794)
867#define OACEC5_0 _MMIO(0x2798)
868#define OACEC5_1 _MMIO(0x279c)
869#define OACEC6_0 _MMIO(0x27a0)
870#define OACEC6_1 _MMIO(0x27a4)
871#define OACEC7_0 _MMIO(0x27a8)
872#define OACEC7_1 _MMIO(0x27ac)
873
f89823c2
LL
874/* OA perf counters */
875#define OA_PERFCNT1_LO _MMIO(0x91B8)
876#define OA_PERFCNT1_HI _MMIO(0x91BC)
877#define OA_PERFCNT2_LO _MMIO(0x91C0)
878#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
879#define OA_PERFCNT3_LO _MMIO(0x91C8)
880#define OA_PERFCNT3_HI _MMIO(0x91CC)
881#define OA_PERFCNT4_LO _MMIO(0x91D8)
882#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
883
884#define OA_PERFMATRIX_LO _MMIO(0x91C8)
885#define OA_PERFMATRIX_HI _MMIO(0x91CC)
886
887/* RPM unit config (Gen8+) */
888#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
889#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
890#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
891#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
892#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
893#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
894#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
895#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
896#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
897#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
898#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
899#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
900#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
901
f89823c2 902#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 903#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 904
dab91783
LL
905/* GPM unit config (Gen9+) */
906#define CTC_MODE _MMIO(0xA26C)
907#define CTC_SOURCE_PARAMETER_MASK 1
908#define CTC_SOURCE_CRYSTAL_CLOCK 0
909#define CTC_SOURCE_DIVIDE_LOGIC 1
910#define CTC_SHIFT_PARAMETER_SHIFT 1
911#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
912
5888576b
LL
913/* RCP unit config (Gen8+) */
914#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 915
a54b19f1
LL
916/* NOA (HSW) */
917#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
918#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
919#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
920#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
921#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
922#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
923#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
924#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
925#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
926#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
927
928#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
929
f89823c2
LL
930/* NOA (Gen8+) */
931#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
932
933#define MICRO_BP0_0 _MMIO(0x9800)
934#define MICRO_BP0_2 _MMIO(0x9804)
935#define MICRO_BP0_1 _MMIO(0x9808)
936
937#define MICRO_BP1_0 _MMIO(0x980C)
938#define MICRO_BP1_2 _MMIO(0x9810)
939#define MICRO_BP1_1 _MMIO(0x9814)
940
941#define MICRO_BP2_0 _MMIO(0x9818)
942#define MICRO_BP2_2 _MMIO(0x981C)
943#define MICRO_BP2_1 _MMIO(0x9820)
944
945#define MICRO_BP3_0 _MMIO(0x9824)
946#define MICRO_BP3_2 _MMIO(0x9828)
947#define MICRO_BP3_1 _MMIO(0x982C)
948
949#define MICRO_BP_TRIGGER _MMIO(0x9830)
950#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
951#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
952#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
953
954#define GDT_CHICKEN_BITS _MMIO(0x9840)
955#define GT_NOA_ENABLE 0x00000080
956
957#define NOA_DATA _MMIO(0x986C)
958#define NOA_WRITE _MMIO(0x9888)
180b813c 959
220375aa
BV
960#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
961#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 962#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 963
dc96e9b8
CW
964/*
965 * Reset registers
966 */
f0f59a00 967#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
968#define DEBUG_RESET_FULL (1 << 7)
969#define DEBUG_RESET_RENDER (1 << 8)
970#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 971
57f350b6 972/*
5a09ae9f
JN
973 * IOSF sideband
974 */
f0f59a00 975#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
976#define IOSF_DEVFN_SHIFT 24
977#define IOSF_OPCODE_SHIFT 16
978#define IOSF_PORT_SHIFT 8
979#define IOSF_BYTE_ENABLES_SHIFT 4
980#define IOSF_BAR_SHIFT 1
5ee8ee86 981#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
982#define IOSF_PORT_BUNIT 0x03
983#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
984#define IOSF_PORT_NC 0x11
985#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
986#define IOSF_PORT_GPIO_NC 0x13
987#define IOSF_PORT_CCK 0x14
4688d45f
JN
988#define IOSF_PORT_DPIO_2 0x1a
989#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
990#define IOSF_PORT_GPIO_SC 0x48
991#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 992#define IOSF_PORT_CCU 0xa9
7071af97
JN
993#define CHV_IOSF_PORT_GPIO_N 0x13
994#define CHV_IOSF_PORT_GPIO_SE 0x48
995#define CHV_IOSF_PORT_GPIO_E 0xa8
996#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
997#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
998#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 999
30a970c6
JB
1000/* See configdb bunit SB addr map */
1001#define BUNIT_REG_BISOC 0x11
1002
30a970c6 1003#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1004#define DSPFREQSTAT_SHIFT_CHV 24
1005#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1006#define DSPFREQGUAR_SHIFT_CHV 8
1007#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1008#define DSPFREQSTAT_SHIFT 30
1009#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1010#define DSPFREQGUAR_SHIFT 14
1011#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1012#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1013#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1014#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1015#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1016#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1017#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1018#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1019#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1020#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1021#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1022#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1023#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1024#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1025#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1026#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1027
c3fdb9d8 1028/*
438b8dc4
ID
1029 * i915_power_well_id:
1030 *
1031 * Platform specific IDs used to look up power wells and - except for custom
1032 * power wells - to define request/status register flag bit positions. As such
1033 * the set of IDs on a given platform must be unique and except for custom
1034 * power wells their value must stay fixed.
1035 */
1036enum i915_power_well_id {
120b56a2
ID
1037 /*
1038 * I830
1039 * - custom power well
1040 */
1041 I830_DISP_PW_PIPES = 0,
1042
438b8dc4
ID
1043 /*
1044 * VLV/CHV
1045 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1046 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1047 */
a30180a5
ID
1048 PUNIT_POWER_WELL_RENDER = 0,
1049 PUNIT_POWER_WELL_MEDIA = 1,
1050 PUNIT_POWER_WELL_DISP2D = 3,
1051 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1052 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1053 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1054 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1055 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1056 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1057 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1058 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1059 /* - custom power well */
1060 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1061
fb9248e2
ID
1062 /*
1063 * HSW/BDW
67ca07e7 1064 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1065 */
1066 HSW_DISP_PW_GLOBAL = 15,
1067
438b8dc4
ID
1068 /*
1069 * GEN9+
67ca07e7 1070 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1071 */
1072 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1073 SKL_DISP_PW_DDI_A_E,
0d03926d 1074 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1075 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1076 SKL_DISP_PW_DDI_B,
1077 SKL_DISP_PW_DDI_C,
1078 SKL_DISP_PW_DDI_D,
9787e835 1079 CNL_DISP_PW_DDI_F = 6,
0d03926d
ACO
1080
1081 GLK_DISP_PW_AUX_A = 8,
1082 GLK_DISP_PW_AUX_B,
1083 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1084 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1085 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1086 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1087 CNL_DISP_PW_AUX_D,
a324fcac 1088 CNL_DISP_PW_AUX_F,
0d03926d 1089
94dd5138
S
1090 SKL_DISP_PW_1 = 14,
1091 SKL_DISP_PW_2,
56fcfd63 1092
438b8dc4 1093 /* - custom power wells */
9c8d0b8e
ID
1094 BXT_DPIO_CMN_A,
1095 BXT_DPIO_CMN_BC,
67ca07e7
ID
1096 GLK_DPIO_CMN_C, /* 18 */
1097
1098 /*
1099 * GEN11+
1100 * - _HSW_PWR_WELL_CTL1-4
1101 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1102 */
1103 ICL_DISP_PW_1 = 0,
1104 ICL_DISP_PW_2,
1105 ICL_DISP_PW_3,
1106 ICL_DISP_PW_4,
1107
1108 /*
1109 * - _HSW_PWR_WELL_CTL_AUX1/2/4
1110 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1111 */
1112 ICL_DISP_PW_AUX_A = 16,
1113 ICL_DISP_PW_AUX_B,
1114 ICL_DISP_PW_AUX_C,
1115 ICL_DISP_PW_AUX_D,
1116 ICL_DISP_PW_AUX_E,
1117 ICL_DISP_PW_AUX_F,
1118
1119 ICL_DISP_PW_AUX_TBT1 = 24,
1120 ICL_DISP_PW_AUX_TBT2,
1121 ICL_DISP_PW_AUX_TBT3,
1122 ICL_DISP_PW_AUX_TBT4,
1123
1124 /*
1125 * - _HSW_PWR_WELL_CTL_DDI1/2/4
1126 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1127 */
1128 ICL_DISP_PW_DDI_A = 32,
1129 ICL_DISP_PW_DDI_B,
1130 ICL_DISP_PW_DDI_C,
1131 ICL_DISP_PW_DDI_D,
1132 ICL_DISP_PW_DDI_E,
1133 ICL_DISP_PW_DDI_F, /* 37 */
438b8dc4
ID
1134
1135 /*
1136 * Multiple platforms.
1137 * Must start following the highest ID of any platform.
1138 * - custom power wells
1139 */
67ca07e7
ID
1140 SKL_DISP_PW_DC_OFF = 38,
1141 I915_DISP_PW_ALWAYS_ON,
94dd5138
S
1142};
1143
02f4c9e0
CML
1144#define PUNIT_REG_PWRGT_CTRL 0x60
1145#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1146#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1147#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1148#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1149#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1150#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1151
5a09ae9f
JN
1152#define PUNIT_REG_GPU_LFM 0xd3
1153#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1154#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1155#define GPLLENABLE (1 << 4)
1156#define GENFREQSTATUS (1 << 0)
5a09ae9f 1157#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1158#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1159
1160#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1161#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1162
095acd5f
D
1163#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1164#define FB_GFX_FREQ_FUSE_MASK 0xff
1165#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1166#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1167#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1168
1169#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1170#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1171
fc1ac8de
VS
1172#define PUNIT_REG_DDR_SETUP2 0x139
1173#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1174#define FORCE_DDR_LOW_FREQ (1 << 1)
1175#define FORCE_DDR_HIGH_FREQ (1 << 0)
1176
2b6b3a09
D
1177#define PUNIT_GPU_STATUS_REG 0xdb
1178#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1179#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1180#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1181#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1182
1183#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1184#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1185#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1186
5a09ae9f
JN
1187#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1188#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1189#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1190#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1191#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1192#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1193#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1194#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1195#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1196#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1197
af7187b7
PZ
1198#define VLV_TURBO_SOC_OVERRIDE 0x04
1199#define VLV_OVERRIDE_EN 1
1200#define VLV_SOC_TDP_EN (1 << 1)
1201#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1202#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1203
be4fc046 1204/* vlv2 north clock has */
24eb2d59
CML
1205#define CCK_FUSE_REG 0x8
1206#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1207#define CCK_REG_DSI_PLL_FUSE 0x44
1208#define CCK_REG_DSI_PLL_CONTROL 0x48
1209#define DSI_PLL_VCO_EN (1 << 31)
1210#define DSI_PLL_LDO_GATE (1 << 30)
1211#define DSI_PLL_P1_POST_DIV_SHIFT 17
1212#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1213#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1214#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1215#define DSI_PLL_MUX_MASK (3 << 9)
1216#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1217#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1218#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1219#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1220#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1221#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1222#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1223#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1224#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1225#define DSI_PLL_LOCK (1 << 0)
1226#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1227#define DSI_PLL_LFSR (1 << 31)
1228#define DSI_PLL_FRACTION_EN (1 << 30)
1229#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1230#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1231#define DSI_PLL_USYNC_CNT_SHIFT 18
1232#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1233#define DSI_PLL_N1_DIV_SHIFT 16
1234#define DSI_PLL_N1_DIV_MASK (3 << 16)
1235#define DSI_PLL_M1_DIV_SHIFT 0
1236#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1237#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1238#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1239#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1240#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1241#define CCK_TRUNK_FORCE_ON (1 << 17)
1242#define CCK_TRUNK_FORCE_OFF (1 << 16)
1243#define CCK_FREQUENCY_STATUS (0x1f << 8)
1244#define CCK_FREQUENCY_STATUS_SHIFT 8
1245#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1246
f38861b8 1247/* DPIO registers */
5a09ae9f 1248#define DPIO_DEVFN 0
5a09ae9f 1249
f0f59a00 1250#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1251#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1252#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1253#define DPIO_SFR_BYPASS (1 << 1)
1254#define DPIO_CMNRST (1 << 0)
57f350b6 1255
e4607fcf
CML
1256#define DPIO_PHY(pipe) ((pipe) >> 1)
1257#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1258
598fac6b
DV
1259/*
1260 * Per pipe/PLL DPIO regs
1261 */
ab3c759a 1262#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1263#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1264#define DPIO_POST_DIV_DAC 0
1265#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1266#define DPIO_POST_DIV_LVDS1 2
1267#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1268#define DPIO_K_SHIFT (24) /* 4 bits */
1269#define DPIO_P1_SHIFT (21) /* 3 bits */
1270#define DPIO_P2_SHIFT (16) /* 5 bits */
1271#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1272#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1273#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1274#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1275#define _VLV_PLL_DW3_CH1 0x802c
1276#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1277
ab3c759a 1278#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1279#define DPIO_REFSEL_OVERRIDE 27
1280#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1281#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1282#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1283#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1284#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1285#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1286#define _VLV_PLL_DW5_CH1 0x8034
1287#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1288
ab3c759a
CML
1289#define _VLV_PLL_DW7_CH0 0x801c
1290#define _VLV_PLL_DW7_CH1 0x803c
1291#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1292
ab3c759a
CML
1293#define _VLV_PLL_DW8_CH0 0x8040
1294#define _VLV_PLL_DW8_CH1 0x8060
1295#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1296
ab3c759a
CML
1297#define VLV_PLL_DW9_BCAST 0xc044
1298#define _VLV_PLL_DW9_CH0 0x8044
1299#define _VLV_PLL_DW9_CH1 0x8064
1300#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1301
ab3c759a
CML
1302#define _VLV_PLL_DW10_CH0 0x8048
1303#define _VLV_PLL_DW10_CH1 0x8068
1304#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1305
ab3c759a
CML
1306#define _VLV_PLL_DW11_CH0 0x804c
1307#define _VLV_PLL_DW11_CH1 0x806c
1308#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1309
ab3c759a
CML
1310/* Spec for ref block start counts at DW10 */
1311#define VLV_REF_DW13 0x80ac
598fac6b 1312
ab3c759a 1313#define VLV_CMN_DW0 0x8100
dc96e9b8 1314
598fac6b
DV
1315/*
1316 * Per DDI channel DPIO regs
1317 */
1318
ab3c759a
CML
1319#define _VLV_PCS_DW0_CH0 0x8200
1320#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1321#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1322#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1323#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1324#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1325#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1326
97fd4d5c
VS
1327#define _VLV_PCS01_DW0_CH0 0x200
1328#define _VLV_PCS23_DW0_CH0 0x400
1329#define _VLV_PCS01_DW0_CH1 0x2600
1330#define _VLV_PCS23_DW0_CH1 0x2800
1331#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1332#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1333
ab3c759a
CML
1334#define _VLV_PCS_DW1_CH0 0x8204
1335#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1336#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1337#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1338#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1339#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1340#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1341#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1342
97fd4d5c
VS
1343#define _VLV_PCS01_DW1_CH0 0x204
1344#define _VLV_PCS23_DW1_CH0 0x404
1345#define _VLV_PCS01_DW1_CH1 0x2604
1346#define _VLV_PCS23_DW1_CH1 0x2804
1347#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1348#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1349
ab3c759a
CML
1350#define _VLV_PCS_DW8_CH0 0x8220
1351#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1352#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1353#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1354#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1355
1356#define _VLV_PCS01_DW8_CH0 0x0220
1357#define _VLV_PCS23_DW8_CH0 0x0420
1358#define _VLV_PCS01_DW8_CH1 0x2620
1359#define _VLV_PCS23_DW8_CH1 0x2820
1360#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1361#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1362
1363#define _VLV_PCS_DW9_CH0 0x8224
1364#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1365#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1366#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1367#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1368#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1369#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1370#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1371#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1372
a02ef3c7
VS
1373#define _VLV_PCS01_DW9_CH0 0x224
1374#define _VLV_PCS23_DW9_CH0 0x424
1375#define _VLV_PCS01_DW9_CH1 0x2624
1376#define _VLV_PCS23_DW9_CH1 0x2824
1377#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1378#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1379
9d556c99
CML
1380#define _CHV_PCS_DW10_CH0 0x8228
1381#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1382#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1383#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1384#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1385#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1386#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1387#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1388#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1389#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1390#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1391
1966e59e
VS
1392#define _VLV_PCS01_DW10_CH0 0x0228
1393#define _VLV_PCS23_DW10_CH0 0x0428
1394#define _VLV_PCS01_DW10_CH1 0x2628
1395#define _VLV_PCS23_DW10_CH1 0x2828
1396#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1397#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1398
ab3c759a
CML
1399#define _VLV_PCS_DW11_CH0 0x822c
1400#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1401#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1402#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1403#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1404#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1405#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1406
570e2a74
VS
1407#define _VLV_PCS01_DW11_CH0 0x022c
1408#define _VLV_PCS23_DW11_CH0 0x042c
1409#define _VLV_PCS01_DW11_CH1 0x262c
1410#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1411#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1412#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1413
2e523e98
VS
1414#define _VLV_PCS01_DW12_CH0 0x0230
1415#define _VLV_PCS23_DW12_CH0 0x0430
1416#define _VLV_PCS01_DW12_CH1 0x2630
1417#define _VLV_PCS23_DW12_CH1 0x2830
1418#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1419#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1420
ab3c759a
CML
1421#define _VLV_PCS_DW12_CH0 0x8230
1422#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1423#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1424#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1425#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1426#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1427#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1428#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1429
1430#define _VLV_PCS_DW14_CH0 0x8238
1431#define _VLV_PCS_DW14_CH1 0x8438
1432#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1433
1434#define _VLV_PCS_DW23_CH0 0x825c
1435#define _VLV_PCS_DW23_CH1 0x845c
1436#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1437
1438#define _VLV_TX_DW2_CH0 0x8288
1439#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1440#define DPIO_SWING_MARGIN000_SHIFT 16
1441#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1442#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1443#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1444
1445#define _VLV_TX_DW3_CH0 0x828c
1446#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1447/* The following bit for CHV phy */
5ee8ee86 1448#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1449#define DPIO_SWING_MARGIN101_SHIFT 16
1450#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1451#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1452
1453#define _VLV_TX_DW4_CH0 0x8290
1454#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1455#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1456#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1457#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1458#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1459#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1460
1461#define _VLV_TX3_DW4_CH0 0x690
1462#define _VLV_TX3_DW4_CH1 0x2a90
1463#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1464
1465#define _VLV_TX_DW5_CH0 0x8294
1466#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1467#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1468#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1469
1470#define _VLV_TX_DW11_CH0 0x82ac
1471#define _VLV_TX_DW11_CH1 0x84ac
1472#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1473
1474#define _VLV_TX_DW14_CH0 0x82b8
1475#define _VLV_TX_DW14_CH1 0x84b8
1476#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1477
9d556c99
CML
1478/* CHV dpPhy registers */
1479#define _CHV_PLL_DW0_CH0 0x8000
1480#define _CHV_PLL_DW0_CH1 0x8180
1481#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1482
1483#define _CHV_PLL_DW1_CH0 0x8004
1484#define _CHV_PLL_DW1_CH1 0x8184
1485#define DPIO_CHV_N_DIV_SHIFT 8
1486#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1487#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1488
1489#define _CHV_PLL_DW2_CH0 0x8008
1490#define _CHV_PLL_DW2_CH1 0x8188
1491#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1492
1493#define _CHV_PLL_DW3_CH0 0x800c
1494#define _CHV_PLL_DW3_CH1 0x818c
1495#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1496#define DPIO_CHV_FIRST_MOD (0 << 8)
1497#define DPIO_CHV_SECOND_MOD (1 << 8)
1498#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1499#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1500#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1501
1502#define _CHV_PLL_DW6_CH0 0x8018
1503#define _CHV_PLL_DW6_CH1 0x8198
1504#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1505#define DPIO_CHV_INT_COEFF_SHIFT 8
1506#define DPIO_CHV_PROP_COEFF_SHIFT 0
1507#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1508
d3eee4ba
VP
1509#define _CHV_PLL_DW8_CH0 0x8020
1510#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1511#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1512#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1513#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1514
1515#define _CHV_PLL_DW9_CH0 0x8024
1516#define _CHV_PLL_DW9_CH1 0x81A4
1517#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1518#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1519#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1520#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1521
6669e39f
VS
1522#define _CHV_CMN_DW0_CH0 0x8100
1523#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1524#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1525#define DPIO_ALLDL_POWERDOWN (1 << 1)
1526#define DPIO_ANYDL_POWERDOWN (1 << 0)
1527
b9e5ac3c
VS
1528#define _CHV_CMN_DW5_CH0 0x8114
1529#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1530#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1531#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1532#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1533#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1534#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1535#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1536#define CHV_BUFLEFTENA1_MASK (3 << 22)
1537
9d556c99
CML
1538#define _CHV_CMN_DW13_CH0 0x8134
1539#define _CHV_CMN_DW0_CH1 0x8080
1540#define DPIO_CHV_S1_DIV_SHIFT 21
1541#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1542#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1543#define DPIO_CHV_K_DIV_SHIFT 4
1544#define DPIO_PLL_FREQLOCK (1 << 1)
1545#define DPIO_PLL_LOCK (1 << 0)
1546#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1547
1548#define _CHV_CMN_DW14_CH0 0x8138
1549#define _CHV_CMN_DW1_CH1 0x8084
1550#define DPIO_AFC_RECAL (1 << 14)
1551#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1552#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1553#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1554#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1555#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1556#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1557#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1558#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1559#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1560#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1561
9197c88b
VS
1562#define _CHV_CMN_DW19_CH0 0x814c
1563#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1564#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1565#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1566#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1567#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1568
9197c88b
VS
1569#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1570
e0fce78f
VS
1571#define CHV_CMN_DW28 0x8170
1572#define DPIO_CL1POWERDOWNEN (1 << 23)
1573#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1574#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1575#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1576#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1577#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1578
9d556c99 1579#define CHV_CMN_DW30 0x8178
3e288786 1580#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1581#define DPIO_LRC_BYPASS (1 << 3)
1582
1583#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1584 (lane) * 0x200 + (offset))
1585
f72df8db
VS
1586#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1587#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1588#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1589#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1590#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1591#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1592#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1593#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1594#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1595#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1596#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1597#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1598#define DPIO_FRC_LATENCY_SHFIT 8
1599#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1600#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1601
1602/* BXT PHY registers */
ed37892e
ACO
1603#define _BXT_PHY0_BASE 0x6C000
1604#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1605#define _BXT_PHY2_BASE 0x163000
1606#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1607 _BXT_PHY1_BASE, \
1608 _BXT_PHY2_BASE)
ed37892e
ACO
1609
1610#define _BXT_PHY(phy, reg) \
1611 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1612
1613#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1614 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1615 (reg_ch1) - _BXT_PHY0_BASE))
1616#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1617 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1618
f0f59a00 1619#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1620#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1621
e93da0a0
ID
1622#define _BXT_PHY_CTL_DDI_A 0x64C00
1623#define _BXT_PHY_CTL_DDI_B 0x64C10
1624#define _BXT_PHY_CTL_DDI_C 0x64C20
1625#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1626#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1627#define BXT_PHY_LANE_ENABLED (1 << 8)
1628#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1629 _BXT_PHY_CTL_DDI_B)
1630
5c6706e5
VK
1631#define _PHY_CTL_FAMILY_EDP 0x64C80
1632#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1633#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1634#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1635#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1636 _PHY_CTL_FAMILY_EDP, \
1637 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1638
dfb82408
S
1639/* BXT PHY PLL registers */
1640#define _PORT_PLL_A 0x46074
1641#define _PORT_PLL_B 0x46078
1642#define _PORT_PLL_C 0x4607c
1643#define PORT_PLL_ENABLE (1 << 31)
1644#define PORT_PLL_LOCK (1 << 30)
1645#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1646#define PORT_PLL_POWER_ENABLE (1 << 26)
1647#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1648#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1649
1650#define _PORT_PLL_EBB_0_A 0x162034
1651#define _PORT_PLL_EBB_0_B 0x6C034
1652#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1653#define PORT_PLL_P1_SHIFT 13
1654#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1655#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1656#define PORT_PLL_P2_SHIFT 8
1657#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1658#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1659#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1660 _PORT_PLL_EBB_0_B, \
1661 _PORT_PLL_EBB_0_C)
dfb82408
S
1662
1663#define _PORT_PLL_EBB_4_A 0x162038
1664#define _PORT_PLL_EBB_4_B 0x6C038
1665#define _PORT_PLL_EBB_4_C 0x6C344
1666#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1667#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1668#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1669 _PORT_PLL_EBB_4_B, \
1670 _PORT_PLL_EBB_4_C)
dfb82408
S
1671
1672#define _PORT_PLL_0_A 0x162100
1673#define _PORT_PLL_0_B 0x6C100
1674#define _PORT_PLL_0_C 0x6C380
1675/* PORT_PLL_0_A */
1676#define PORT_PLL_M2_MASK 0xFF
1677/* PORT_PLL_1_A */
aa610dcb
ID
1678#define PORT_PLL_N_SHIFT 8
1679#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1680#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1681/* PORT_PLL_2_A */
1682#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1683/* PORT_PLL_3_A */
1684#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1685/* PORT_PLL_6_A */
1686#define PORT_PLL_PROP_COEFF_MASK 0xF
1687#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1688#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1689#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1690#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1691/* PORT_PLL_8_A */
1692#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1693/* PORT_PLL_9_A */
05712c15
ID
1694#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1695#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1696/* PORT_PLL_10_A */
5ee8ee86 1697#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1698#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1699#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1700#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1701#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1702 _PORT_PLL_0_B, \
1703 _PORT_PLL_0_C)
1704#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1705 (idx) * 4)
dfb82408 1706
5c6706e5
VK
1707/* BXT PHY common lane registers */
1708#define _PORT_CL1CM_DW0_A 0x162000
1709#define _PORT_CL1CM_DW0_BC 0x6C000
1710#define PHY_POWER_GOOD (1 << 16)
b61e7996 1711#define PHY_RESERVED (1 << 7)
ed37892e 1712#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1713
d8d4a512
VS
1714#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1715#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1716#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1717
ad186f3f
PZ
1718#define _ICL_PORT_CL_DW5_A 0x162014
1719#define _ICL_PORT_CL_DW5_B 0x6C014
1720#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1721 _ICL_PORT_CL_DW5_B)
1722
5c6706e5
VK
1723#define _PORT_CL1CM_DW9_A 0x162024
1724#define _PORT_CL1CM_DW9_BC 0x6C024
1725#define IREF0RC_OFFSET_SHIFT 8
1726#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1727#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1728
1729#define _PORT_CL1CM_DW10_A 0x162028
1730#define _PORT_CL1CM_DW10_BC 0x6C028
1731#define IREF1RC_OFFSET_SHIFT 8
1732#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1733#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5 1734
67ca07e7
ID
1735#define _ICL_PORT_CL_DW12_A 0x162030
1736#define _ICL_PORT_CL_DW12_B 0x6C030
1737#define ICL_LANE_ENABLE_AUX (1 << 0)
1738#define ICL_PORT_CL_DW12(port) _MMIO_PORT((port), \
1739 _ICL_PORT_CL_DW12_A, \
1740 _ICL_PORT_CL_DW12_B)
1741
5c6706e5
VK
1742#define _PORT_CL1CM_DW28_A 0x162070
1743#define _PORT_CL1CM_DW28_BC 0x6C070
1744#define OCL1_POWER_DOWN_EN (1 << 23)
1745#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1746#define SUS_CLK_CONFIG 0x3
ed37892e 1747#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1748
1749#define _PORT_CL1CM_DW30_A 0x162078
1750#define _PORT_CL1CM_DW30_BC 0x6C078
1751#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1752#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1753
04416108
RV
1754#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1755#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1756#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1757#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1758#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1759#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1760#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1761#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1762#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1763#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1764#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1765 _CNL_PORT_PCS_DW1_GRP_AE, \
1766 _CNL_PORT_PCS_DW1_GRP_B, \
1767 _CNL_PORT_PCS_DW1_GRP_C, \
1768 _CNL_PORT_PCS_DW1_GRP_D, \
1769 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f
MK
1770 _CNL_PORT_PCS_DW1_GRP_F))
1771
1772#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1773 _CNL_PORT_PCS_DW1_LN0_AE, \
1774 _CNL_PORT_PCS_DW1_LN0_B, \
1775 _CNL_PORT_PCS_DW1_LN0_C, \
1776 _CNL_PORT_PCS_DW1_LN0_D, \
1777 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1778 _CNL_PORT_PCS_DW1_LN0_F))
5bb975de
MN
1779#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1780#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1781#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1782#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
1783#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1784 _ICL_PORT_PCS_DW1_GRP_A, \
1785 _ICL_PORT_PCS_DW1_GRP_B)
1786#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1787 _ICL_PORT_PCS_DW1_LN0_A, \
1788 _ICL_PORT_PCS_DW1_LN0_B)
04416108
RV
1789#define COMMON_KEEPER_EN (1 << 26)
1790
4635b573
MK
1791/* CNL Port TX registers */
1792#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1793#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1794#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1795#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1796#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1797#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1798#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1799#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1800#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1801#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1802#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1803 _CNL_PORT_TX_AE_GRP_OFFSET, \
1804 _CNL_PORT_TX_B_GRP_OFFSET, \
1805 _CNL_PORT_TX_B_GRP_OFFSET, \
1806 _CNL_PORT_TX_D_GRP_OFFSET, \
1807 _CNL_PORT_TX_AE_GRP_OFFSET, \
1808 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1809 4 * (dw))
4635b573
MK
1810#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1811 _CNL_PORT_TX_AE_LN0_OFFSET, \
1812 _CNL_PORT_TX_B_LN0_OFFSET, \
1813 _CNL_PORT_TX_B_LN0_OFFSET, \
1814 _CNL_PORT_TX_D_LN0_OFFSET, \
1815 _CNL_PORT_TX_AE_LN0_OFFSET, \
1816 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1817 4 * (dw))
4635b573
MK
1818
1819#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1820#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
5bb975de
MN
1821#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1822#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1823#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1824#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
1825#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1826 _ICL_PORT_TX_DW2_GRP_A, \
1827 _ICL_PORT_TX_DW2_GRP_B)
1828#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1829 _ICL_PORT_TX_DW2_LN0_A, \
1830 _ICL_PORT_TX_DW2_LN0_B)
7487508e 1831#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1832#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1833#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1834#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1835#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1836#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1837
04416108
RV
1838#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1839#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1840#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1841#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1842#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
9e8789ec 1843 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1844 _CNL_PORT_TX_DW4_LN0_AE)))
5bb975de
MN
1845#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1846#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1847#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1848#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1849#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
1850#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1851 _ICL_PORT_TX_DW4_GRP_A, \
1852 _ICL_PORT_TX_DW4_GRP_B)
1853#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1854 _ICL_PORT_TX_DW4_LN0_A, \
1855 _ICL_PORT_TX_DW4_LN0_B) + \
9e8789ec
PZ
1856 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \
1857 _ICL_PORT_TX_DW4_LN0_A)))
04416108
RV
1858#define LOADGEN_SELECT (1 << 31)
1859#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1860#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1861#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1862#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1863#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1864#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1865
4635b573
MK
1866#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1867#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
5bb975de
MN
1868#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1869#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1870#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1871#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
1872#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1873 _ICL_PORT_TX_DW5_GRP_A, \
1874 _ICL_PORT_TX_DW5_GRP_B)
1875#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1876 _ICL_PORT_TX_DW5_LN0_A, \
1877 _ICL_PORT_TX_DW5_LN0_B)
04416108 1878#define TX_TRAINING_EN (1 << 31)
5bb975de 1879#define TAP2_DISABLE (1 << 30)
04416108
RV
1880#define TAP3_DISABLE (1 << 29)
1881#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1882#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1883#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1884#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1885
4635b573
MK
1886#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1887#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1888#define N_SCALAR(x) ((x) << 24)
1f588aeb 1889#define N_SCALAR_MASK (0x7F << 24)
04416108 1890
c92f47b5
MN
1891#define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
1892 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1893
1894#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1895#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1896#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1897#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1898#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1899#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1900#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1901#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1902#define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \
1903 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1904 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1905 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1906
1907#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1908#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1909#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1910#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1911#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1912#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1913#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1914#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1915#define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \
1916 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1917 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1918 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1919#define CRI_USE_FS32 (1 << 5)
1920
1921#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1922#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1923#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1924#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1925#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1926#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1927#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1928#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1929#define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \
1930 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1931 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1932 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1933
1934#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1935#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1936#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1937#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1938#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1939#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1940#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1941#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1942#define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \
1943 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1944 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1945 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1946#define CRI_CALCINIT (1 << 1)
1947
1948#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1949#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1950#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1951#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1952#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1953#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1954#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1955#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1956#define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \
1957 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1958 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1959 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1)
1960
1961#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1962#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1963#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1964#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1965#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1966#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1967#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1968#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1969#define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \
1970 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1971 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1972 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1)
1973#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1974#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1975
1976#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144
1977#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544
1978#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144
1979#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544
1980#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144
1981#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544
1982#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144
1983#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544
1984#define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \
1985 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \
1986 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \
1987 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1)
1988
1989#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1990#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1991#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1992#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1993#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1994#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1995#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1996#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1997#define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \
1998 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \
1999 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \
2000 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1)
2001#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2002#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2003#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2004#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2005#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2006
842d4166
ACO
2007/* The spec defines this only for BXT PHY0, but lets assume that this
2008 * would exist for PHY1 too if it had a second channel.
2009 */
2010#define _PORT_CL2CM_DW6_A 0x162358
2011#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2012#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2013#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2014
d8d4a512
VS
2015#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2016#define COMP_INIT (1 << 31)
2017#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2018#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2019#define PROCESS_INFO_DOT_0 (0 << 26)
2020#define PROCESS_INFO_DOT_1 (1 << 26)
2021#define PROCESS_INFO_DOT_4 (2 << 26)
2022#define PROCESS_INFO_MASK (7 << 26)
2023#define PROCESS_INFO_SHIFT 26
2024#define VOLTAGE_INFO_0_85V (0 << 24)
2025#define VOLTAGE_INFO_0_95V (1 << 24)
2026#define VOLTAGE_INFO_1_05V (2 << 24)
2027#define VOLTAGE_INFO_MASK (3 << 24)
2028#define VOLTAGE_INFO_SHIFT 24
2029#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2030#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2031
62d4a5e1
PZ
2032#define _ICL_PORT_COMP_DW0_A 0x162100
2033#define _ICL_PORT_COMP_DW0_B 0x6C100
2034#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
2035 _ICL_PORT_COMP_DW0_B)
2036#define _ICL_PORT_COMP_DW1_A 0x162104
2037#define _ICL_PORT_COMP_DW1_B 0x6C104
2038#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
2039 _ICL_PORT_COMP_DW1_B)
2040#define _ICL_PORT_COMP_DW3_A 0x16210C
2041#define _ICL_PORT_COMP_DW3_B 0x6C10C
2042#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
2043 _ICL_PORT_COMP_DW3_B)
2044#define _ICL_PORT_COMP_DW9_A 0x162124
2045#define _ICL_PORT_COMP_DW9_B 0x6C124
2046#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
2047 _ICL_PORT_COMP_DW9_B)
2048#define _ICL_PORT_COMP_DW10_A 0x162128
2049#define _ICL_PORT_COMP_DW10_B 0x6C128
2050#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
2051 _ICL_PORT_COMP_DW10_A, \
2052 _ICL_PORT_COMP_DW10_B)
2053
a2bc69a1
MN
2054/* ICL PHY DFLEX registers */
2055#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
2056#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
2057#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
2058
5c6706e5
VK
2059/* BXT PHY Ref registers */
2060#define _PORT_REF_DW3_A 0x16218C
2061#define _PORT_REF_DW3_BC 0x6C18C
2062#define GRC_DONE (1 << 22)
ed37892e 2063#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2064
2065#define _PORT_REF_DW6_A 0x162198
2066#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2067#define GRC_CODE_SHIFT 24
2068#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2069#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2070#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2071#define GRC_CODE_SLOW_SHIFT 8
2072#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2073#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2074#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2075
2076#define _PORT_REF_DW8_A 0x1621A0
2077#define _PORT_REF_DW8_BC 0x6C1A0
2078#define GRC_DIS (1 << 15)
2079#define GRC_RDY_OVRD (1 << 1)
ed37892e 2080#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2081
dfb82408 2082/* BXT PHY PCS registers */
96fb9f9b
VK
2083#define _PORT_PCS_DW10_LN01_A 0x162428
2084#define _PORT_PCS_DW10_LN01_B 0x6C428
2085#define _PORT_PCS_DW10_LN01_C 0x6C828
2086#define _PORT_PCS_DW10_GRP_A 0x162C28
2087#define _PORT_PCS_DW10_GRP_B 0x6CC28
2088#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2089#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2090 _PORT_PCS_DW10_LN01_B, \
2091 _PORT_PCS_DW10_LN01_C)
2092#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2093 _PORT_PCS_DW10_GRP_B, \
2094 _PORT_PCS_DW10_GRP_C)
2095
96fb9f9b
VK
2096#define TX2_SWING_CALC_INIT (1 << 31)
2097#define TX1_SWING_CALC_INIT (1 << 30)
2098
dfb82408
S
2099#define _PORT_PCS_DW12_LN01_A 0x162430
2100#define _PORT_PCS_DW12_LN01_B 0x6C430
2101#define _PORT_PCS_DW12_LN01_C 0x6C830
2102#define _PORT_PCS_DW12_LN23_A 0x162630
2103#define _PORT_PCS_DW12_LN23_B 0x6C630
2104#define _PORT_PCS_DW12_LN23_C 0x6CA30
2105#define _PORT_PCS_DW12_GRP_A 0x162c30
2106#define _PORT_PCS_DW12_GRP_B 0x6CC30
2107#define _PORT_PCS_DW12_GRP_C 0x6CE30
2108#define LANESTAGGER_STRAP_OVRD (1 << 6)
2109#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2110#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2111 _PORT_PCS_DW12_LN01_B, \
2112 _PORT_PCS_DW12_LN01_C)
2113#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2114 _PORT_PCS_DW12_LN23_B, \
2115 _PORT_PCS_DW12_LN23_C)
2116#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2117 _PORT_PCS_DW12_GRP_B, \
2118 _PORT_PCS_DW12_GRP_C)
dfb82408 2119
5c6706e5
VK
2120/* BXT PHY TX registers */
2121#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2122 ((lane) & 1) * 0x80)
2123
96fb9f9b
VK
2124#define _PORT_TX_DW2_LN0_A 0x162508
2125#define _PORT_TX_DW2_LN0_B 0x6C508
2126#define _PORT_TX_DW2_LN0_C 0x6C908
2127#define _PORT_TX_DW2_GRP_A 0x162D08
2128#define _PORT_TX_DW2_GRP_B 0x6CD08
2129#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2130#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2131 _PORT_TX_DW2_LN0_B, \
2132 _PORT_TX_DW2_LN0_C)
2133#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2134 _PORT_TX_DW2_GRP_B, \
2135 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2136#define MARGIN_000_SHIFT 16
2137#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2138#define UNIQ_TRANS_SCALE_SHIFT 8
2139#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2140
2141#define _PORT_TX_DW3_LN0_A 0x16250C
2142#define _PORT_TX_DW3_LN0_B 0x6C50C
2143#define _PORT_TX_DW3_LN0_C 0x6C90C
2144#define _PORT_TX_DW3_GRP_A 0x162D0C
2145#define _PORT_TX_DW3_GRP_B 0x6CD0C
2146#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2147#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2148 _PORT_TX_DW3_LN0_B, \
2149 _PORT_TX_DW3_LN0_C)
2150#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2151 _PORT_TX_DW3_GRP_B, \
2152 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2153#define SCALE_DCOMP_METHOD (1 << 26)
2154#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2155
2156#define _PORT_TX_DW4_LN0_A 0x162510
2157#define _PORT_TX_DW4_LN0_B 0x6C510
2158#define _PORT_TX_DW4_LN0_C 0x6C910
2159#define _PORT_TX_DW4_GRP_A 0x162D10
2160#define _PORT_TX_DW4_GRP_B 0x6CD10
2161#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2162#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2163 _PORT_TX_DW4_LN0_B, \
2164 _PORT_TX_DW4_LN0_C)
2165#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2166 _PORT_TX_DW4_GRP_B, \
2167 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2168#define DEEMPH_SHIFT 24
2169#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2170
51b3ee35
ACO
2171#define _PORT_TX_DW5_LN0_A 0x162514
2172#define _PORT_TX_DW5_LN0_B 0x6C514
2173#define _PORT_TX_DW5_LN0_C 0x6C914
2174#define _PORT_TX_DW5_GRP_A 0x162D14
2175#define _PORT_TX_DW5_GRP_B 0x6CD14
2176#define _PORT_TX_DW5_GRP_C 0x6CF14
2177#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2178 _PORT_TX_DW5_LN0_B, \
2179 _PORT_TX_DW5_LN0_C)
2180#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2181 _PORT_TX_DW5_GRP_B, \
2182 _PORT_TX_DW5_GRP_C)
2183#define DCC_DELAY_RANGE_1 (1 << 9)
2184#define DCC_DELAY_RANGE_2 (1 << 8)
2185
5c6706e5
VK
2186#define _PORT_TX_DW14_LN0_A 0x162538
2187#define _PORT_TX_DW14_LN0_B 0x6C538
2188#define _PORT_TX_DW14_LN0_C 0x6C938
2189#define LATENCY_OPTIM_SHIFT 30
2190#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2191#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2192 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2193 _PORT_TX_DW14_LN0_C) + \
2194 _BXT_LANE_OFFSET(lane))
5c6706e5 2195
f8896f5d 2196/* UAIMI scratch pad register 1 */
f0f59a00 2197#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2198/* SKL VccIO mask */
2199#define SKL_VCCIO_MASK 0x1
2200/* SKL balance leg register */
f0f59a00 2201#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2202/* I_boost values */
5ee8ee86
PZ
2203#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2204#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2205/* Balance leg disable bits */
2206#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2207#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2208
585fb111 2209/*
de151cf6 2210 * Fence registers
eecf613a
VS
2211 * [0-7] @ 0x2000 gen2,gen3
2212 * [8-15] @ 0x3000 945,g33,pnv
2213 *
2214 * [0-15] @ 0x3000 gen4,gen5
2215 *
2216 * [0-15] @ 0x100000 gen6,vlv,chv
2217 * [0-31] @ 0x100000 gen7+
585fb111 2218 */
f0f59a00 2219#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2220#define I830_FENCE_START_MASK 0x07f80000
2221#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2222#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2223#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2224#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2225#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2226#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2227#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2228
2229#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2230#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2231
f0f59a00
VS
2232#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2233#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2234#define I965_FENCE_PITCH_SHIFT 2
2235#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2236#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2237#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2238
f0f59a00
VS
2239#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2240#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2241#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2242#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2243
2b6b3a09 2244
f691e2f4 2245/* control register for cpu gtt access */
f0f59a00 2246#define TILECTL _MMIO(0x101000)
f691e2f4 2247#define TILECTL_SWZCTL (1 << 0)
e3a29055 2248#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2249#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2250#define TILECTL_BACKSNOOP_DIS (1 << 3)
2251
de151cf6
JB
2252/*
2253 * Instruction and interrupt control regs
2254 */
f0f59a00 2255#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2256#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2257#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2258#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2259#define PRB0_BASE (0x2030 - 0x30)
2260#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2261#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2262#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2263#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2264#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2265#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2266#define RENDER_RING_BASE 0x02000
2267#define BSD_RING_BASE 0x04000
2268#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2269#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2270#define GEN11_BSD_RING_BASE 0x1c0000
2271#define GEN11_BSD2_RING_BASE 0x1c4000
2272#define GEN11_BSD3_RING_BASE 0x1d0000
2273#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2274#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2275#define GEN11_VEBOX_RING_BASE 0x1c8000
2276#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2277#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2278#define RING_TAIL(base) _MMIO((base) + 0x30)
2279#define RING_HEAD(base) _MMIO((base) + 0x34)
2280#define RING_START(base) _MMIO((base) + 0x38)
2281#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2282#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2283#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2284#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2285#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2286#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2287#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2288#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2289#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2290#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2291#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2292#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2293#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2294#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2295#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2296#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2297#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2298#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2299#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2300#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2301#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2302#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2303#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2304#define RESET_CTL_REQUEST_RESET (1 << 0)
2305#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2306#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2307
f0f59a00 2308#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2309#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2310#define GEN7_WR_WATERMARK _MMIO(0x4028)
2311#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2312#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2313#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2314#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2315#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2316#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2317/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2318#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2319#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2320#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2321#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2322
f0f59a00 2323#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2324#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2325#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2326#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2327#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2328#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2329#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2330#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2331#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2332#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2333#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2334#define DONE_REG _MMIO(0x40b0)
2335#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2336#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2337#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2338#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2339#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2340#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2341#define RING_ACTHD(base) _MMIO((base) + 0x74)
2342#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2343#define RING_NOPID(base) _MMIO((base) + 0x94)
2344#define RING_IMR(base) _MMIO((base) + 0xa8)
2345#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2346#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2347#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2348#define TAIL_ADDR 0x001FFFF8
2349#define HEAD_WRAP_COUNT 0xFFE00000
2350#define HEAD_WRAP_ONE 0x00200000
2351#define HEAD_ADDR 0x001FFFFC
2352#define RING_NR_PAGES 0x001FF000
2353#define RING_REPORT_MASK 0x00000006
2354#define RING_REPORT_64K 0x00000002
2355#define RING_REPORT_128K 0x00000004
2356#define RING_NO_REPORT 0x00000000
2357#define RING_VALID_MASK 0x00000001
2358#define RING_VALID 0x00000001
2359#define RING_INVALID 0x00000000
5ee8ee86
PZ
2360#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2361#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2362#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2363
5ee8ee86 2364#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2365#define RING_MAX_NONPRIV_SLOTS 12
2366
f0f59a00 2367#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2368
4ba9c1f7 2369#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2370#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2371
9a6330cf
MA
2372#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2373#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2374
c0b730d5 2375#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2376#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2377#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2378#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2379
8168bd48 2380#if 0
f0f59a00
VS
2381#define PRB0_TAIL _MMIO(0x2030)
2382#define PRB0_HEAD _MMIO(0x2034)
2383#define PRB0_START _MMIO(0x2038)
2384#define PRB0_CTL _MMIO(0x203c)
2385#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2386#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2387#define PRB1_START _MMIO(0x2048) /* 915+ only */
2388#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2389#endif
f0f59a00
VS
2390#define IPEIR_I965 _MMIO(0x2064)
2391#define IPEHR_I965 _MMIO(0x2068)
2392#define GEN7_SC_INSTDONE _MMIO(0x7100)
2393#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2394#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2395#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2396#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2397#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2398#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2399#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2400#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2401#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2402#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2403#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2404#define RING_IPEIR(base) _MMIO((base) + 0x64)
2405#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2406/*
2407 * On GEN4, only the render ring INSTDONE exists and has a different
2408 * layout than the GEN7+ version.
bd93a50e 2409 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2410 */
5ee8ee86
PZ
2411#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2412#define RING_INSTPS(base) _MMIO((base) + 0x70)
2413#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2414#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2415#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2416#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2417#define INSTPS _MMIO(0x2070) /* 965+ only */
2418#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2419#define ACTHD_I965 _MMIO(0x2074)
2420#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2421#define HWS_ADDRESS_MASK 0xfffff000
2422#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2423#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2424#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2425#define IPEIR _MMIO(0x2088)
2426#define IPEHR _MMIO(0x208c)
2427#define GEN2_INSTDONE _MMIO(0x2090)
2428#define NOPID _MMIO(0x2094)
2429#define HWSTAM _MMIO(0x2098)
2430#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2431#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2432#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2433#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2434#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2435#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2436#define RING_BBADDR(base) _MMIO((base) + 0x140)
2437#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2438#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2439#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2440#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2441#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2442
2443#define ERROR_GEN6 _MMIO(0x40a0)
2444#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2445#define ERR_INT_POISON (1 << 31)
2446#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2447#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2448#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2449#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2450#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2451#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2452#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2453#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2454#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2455
f0f59a00
VS
2456#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2457#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2458#define FAULT_VA_HIGH_BITS (0xf << 0)
2459#define FAULT_GTT_SEL (1 << 4)
6c826f34 2460
f0f59a00 2461#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2462#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2463
8ac3e1bb
MK
2464#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2465#define CLAIM_ER_CLR (1 << 31)
2466#define CLAIM_ER_OVERFLOW (1 << 16)
2467#define CLAIM_ER_CTR_MASK 0xffff
2468
f0f59a00 2469#define DERRMR _MMIO(0x44050)
4e0bbc31 2470/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2471#define DERRMR_PIPEA_SCANLINE (1 << 0)
2472#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2473#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2474#define DERRMR_PIPEA_VBLANK (1 << 3)
2475#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2476#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2477#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2478#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2479#define DERRMR_PIPEB_VBLANK (1 << 11)
2480#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2481/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2482#define DERRMR_PIPEC_SCANLINE (1 << 14)
2483#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2484#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2485#define DERRMR_PIPEC_VBLANK (1 << 21)
2486#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2487
0f3b6849 2488
de6e2eaf
EA
2489/* GM45+ chicken bits -- debug workaround bits that may be required
2490 * for various sorts of correct behavior. The top 16 bits of each are
2491 * the enables for writing to the corresponding low bit.
2492 */
f0f59a00 2493#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2494#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2495#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2496
2497#define FF_SLICE_CHICKEN _MMIO(0x2088)
2498#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2499
de6e2eaf
EA
2500/* Disables pipelining of read flushes past the SF-WIZ interface.
2501 * Required on all Ironlake steppings according to the B-Spec, but the
2502 * particular danger of not doing so is not specified.
2503 */
2504# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2505#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2506#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2507#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2508#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2509#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2510#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2511#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2512
f0f59a00 2513#define MI_MODE _MMIO(0x209c)
71cf39b1 2514# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2515# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2516# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2517# define MODE_IDLE (1 << 9)
9991ae78 2518# define STOP_RING (1 << 8)
71cf39b1 2519
f0f59a00
VS
2520#define GEN6_GT_MODE _MMIO(0x20d0)
2521#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2522#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2523#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2524#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2525#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2526#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2527#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2528#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2529#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2530
a8ab5ed5
TG
2531/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2532#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2533#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2534
b1e429fe
TG
2535/* WaClearTdlStateAckDirtyBits */
2536#define GEN8_STATE_ACK _MMIO(0x20F0)
2537#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2538#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2539#define GEN9_STATE_ACK_TDL0 (1 << 12)
2540#define GEN9_STATE_ACK_TDL1 (1 << 13)
2541#define GEN9_STATE_ACK_TDL2 (1 << 14)
2542#define GEN9_STATE_ACK_TDL3 (1 << 15)
2543#define GEN9_SUBSLICE_TDL_ACK_BITS \
2544 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2545 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2546
f0f59a00
VS
2547#define GFX_MODE _MMIO(0x2520)
2548#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2549#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2550#define GFX_RUN_LIST_ENABLE (1 << 15)
2551#define GFX_INTERRUPT_STEERING (1 << 14)
2552#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2553#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2554#define GFX_REPLAY_MODE (1 << 11)
2555#define GFX_PSMI_GRANULARITY (1 << 10)
2556#define GFX_PPGTT_ENABLE (1 << 9)
2557#define GEN8_GFX_PPGTT_48B (1 << 7)
2558
2559#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2560#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2561#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2562#define GFX_FORWARD_VBLANK_COND (2 << 5)
2563
2564#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2565
a7e806de 2566#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2567#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2568#define BXT_MIPI_BASE 0x60000
a7e806de 2569
f0f59a00
VS
2570#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2571#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2572#define SCPD0 _MMIO(0x209c) /* 915+ only */
2573#define IER _MMIO(0x20a0)
2574#define IIR _MMIO(0x20a4)
2575#define IMR _MMIO(0x20a8)
2576#define ISR _MMIO(0x20ac)
2577#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2578#define GINT_DIS (1 << 22)
2579#define GCFG_DIS (1 << 8)
f0f59a00
VS
2580#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2581#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2582#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2583#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2584#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2585#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2586#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2587#define VLV_PCBR_ADDR_SHIFT 12
2588
5ee8ee86 2589#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2590#define EIR _MMIO(0x20b0)
2591#define EMR _MMIO(0x20b4)
2592#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2593#define GM45_ERROR_PAGE_TABLE (1 << 5)
2594#define GM45_ERROR_MEM_PRIV (1 << 4)
2595#define I915_ERROR_PAGE_TABLE (1 << 4)
2596#define GM45_ERROR_CP_PRIV (1 << 3)
2597#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2598#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2599#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2600#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2601#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2602 will not assert AGPBUSY# and will only
2603 be delivered when out of C3. */
5ee8ee86
PZ
2604#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2605#define INSTPM_TLB_INVALIDATE (1 << 9)
2606#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2607#define ACTHD _MMIO(0x20c8)
2608#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2609#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2610#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2611#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2612#define FW_BLC _MMIO(0x20d8)
2613#define FW_BLC2 _MMIO(0x20dc)
2614#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2615#define FW_BLC_SELF_EN_MASK (1 << 31)
2616#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2617#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2618#define MM_BURST_LENGTH 0x00700000
2619#define MM_FIFO_WATERMARK 0x0001F000
2620#define LM_BURST_LENGTH 0x00000700
2621#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2622#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2623
78005497
MK
2624#define MBUS_ABOX_CTL _MMIO(0x45038)
2625#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2626#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2627#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2628#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2629#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2630#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2631#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2632#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2633
2634#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2635#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2636#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2637 _PIPEB_MBUS_DBOX_CTL)
2638#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2639#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2640#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2641#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2642#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2643#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2644
2645#define MBUS_UBOX_CTL _MMIO(0x4503C)
2646#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2647#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2648
45503ded
KP
2649/* Make render/texture TLB fetches lower priorty than associated data
2650 * fetches. This is not turned on by default
2651 */
2652#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2653
2654/* Isoch request wait on GTT enable (Display A/B/C streams).
2655 * Make isoch requests stall on the TLB update. May cause
2656 * display underruns (test mode only)
2657 */
2658#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2659
2660/* Block grant count for isoch requests when block count is
2661 * set to a finite value.
2662 */
2663#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2664#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2665#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2666#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2667#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2668
2669/* Enable render writes to complete in C2/C3/C4 power states.
2670 * If this isn't enabled, render writes are prevented in low
2671 * power states. That seems bad to me.
2672 */
2673#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2674
2675/* This acknowledges an async flip immediately instead
2676 * of waiting for 2TLB fetches.
2677 */
2678#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2679
2680/* Enables non-sequential data reads through arbiter
2681 */
0206e353 2682#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2683
2684/* Disable FSB snooping of cacheable write cycles from binner/render
2685 * command stream
2686 */
2687#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2688
2689/* Arbiter time slice for non-isoch streams */
2690#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2691#define MI_ARB_TIME_SLICE_1 (0 << 5)
2692#define MI_ARB_TIME_SLICE_2 (1 << 5)
2693#define MI_ARB_TIME_SLICE_4 (2 << 5)
2694#define MI_ARB_TIME_SLICE_6 (3 << 5)
2695#define MI_ARB_TIME_SLICE_8 (4 << 5)
2696#define MI_ARB_TIME_SLICE_10 (5 << 5)
2697#define MI_ARB_TIME_SLICE_14 (6 << 5)
2698#define MI_ARB_TIME_SLICE_16 (7 << 5)
2699
2700/* Low priority grace period page size */
2701#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2702#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2703
2704/* Disable display A/B trickle feed */
2705#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2706
2707/* Set display plane priority */
2708#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2709#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2710
f0f59a00 2711#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2712#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2713#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2714
f0f59a00 2715#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2716#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2717#define CM0_IZ_OPT_DISABLE (1 << 6)
2718#define CM0_ZR_OPT_DISABLE (1 << 5)
2719#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2720#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2721#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2722#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2723#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2724#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2725#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2726#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2727#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2728#define ECO_GATING_CX_ONLY (1 << 3)
2729#define ECO_FLIP_DONE (1 << 0)
585fb111 2730
f0f59a00 2731#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2732#define RC_OP_FLUSH_ENABLE (1 << 0)
2733#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2734#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2735#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2736#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2737#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2738
0bf059f3
OM
2739#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2740#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2741
f0f59a00 2742#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2743#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2744#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2745
f0f59a00 2746#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2747#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2748#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2749#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2750
19f81df2
RB
2751#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2752#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2753
693d11c3 2754/* Fuse readout registers for GT */
b8ec759e
LL
2755#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2756#define HSW_F1_EU_DIS_SHIFT 16
2757#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2758#define HSW_F1_EU_DIS_10EUS 0
2759#define HSW_F1_EU_DIS_8EUS 1
2760#define HSW_F1_EU_DIS_6EUS 2
2761
f0f59a00 2762#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2763#define CHV_FGT_DISABLE_SS0 (1 << 10)
2764#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2765#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2766#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2767#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2768#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2769#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2770#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2771#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2772#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2773
f0f59a00 2774#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2775#define GEN8_F2_SS_DIS_SHIFT 21
2776#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2777#define GEN8_F2_S_ENA_SHIFT 25
2778#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2779
2780#define GEN9_F2_SS_DIS_SHIFT 20
2781#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2782
4e9767bc
BW
2783#define GEN10_F2_S_ENA_SHIFT 22
2784#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2785#define GEN10_F2_SS_DIS_SHIFT 18
2786#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2787
fe864b76
YZ
2788#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2789#define GEN10_L3BANK_PAIR_COUNT 4
2790#define GEN10_L3BANK_MASK 0x0F
2791
f0f59a00 2792#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2793#define GEN8_EU_DIS0_S0_MASK 0xffffff
2794#define GEN8_EU_DIS0_S1_SHIFT 24
2795#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2796
f0f59a00 2797#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2798#define GEN8_EU_DIS1_S1_MASK 0xffff
2799#define GEN8_EU_DIS1_S2_SHIFT 16
2800#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2801
f0f59a00 2802#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2803#define GEN8_EU_DIS2_S2_MASK 0xff
2804
5ee8ee86 2805#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2806
4e9767bc
BW
2807#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2808#define GEN10_EU_DIS_SS_MASK 0xff
2809
26376a7e
OM
2810#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2811#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2812#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2813#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2814
8b5eb5e2
KG
2815#define GEN11_EU_DISABLE _MMIO(0x9134)
2816#define GEN11_EU_DIS_MASK 0xFF
2817
2818#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2819#define GEN11_GT_S_ENA_MASK 0xFF
2820
2821#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2822
f0f59a00 2823#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2824#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2825#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2826#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2827#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2828
cc609d5d
BW
2829/* On modern GEN architectures interrupt control consists of two sets
2830 * of registers. The first set pertains to the ring generating the
2831 * interrupt. The second control is for the functional block generating the
2832 * interrupt. These are PM, GT, DE, etc.
2833 *
2834 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2835 * GT interrupt bits, so we don't need to duplicate the defines.
2836 *
2837 * These defines should cover us well from SNB->HSW with minor exceptions
2838 * it can also work on ILK.
2839 */
2840#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2841#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2842#define GT_BLT_USER_INTERRUPT (1 << 22)
2843#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2844#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2845#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2846#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2847#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2848#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2849#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2850#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2851#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2852#define GT_RENDER_USER_INTERRUPT (1 << 0)
2853
12638c57
BW
2854#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2855#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2856
772c2a51 2857#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2858 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2859 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2860
cc609d5d 2861/* These are all the "old" interrupts */
5ee8ee86
PZ
2862#define ILK_BSD_USER_INTERRUPT (1 << 5)
2863
2864#define I915_PM_INTERRUPT (1 << 31)
2865#define I915_ISP_INTERRUPT (1 << 22)
2866#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2867#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2868#define I915_MIPIC_INTERRUPT (1 << 19)
2869#define I915_MIPIA_INTERRUPT (1 << 18)
2870#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2871#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2872#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2873#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2874#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2875#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2876#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2877#define I915_HWB_OOM_INTERRUPT (1 << 13)
2878#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2879#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2880#define I915_MISC_INTERRUPT (1 << 11)
2881#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2882#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2883#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2884#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2885#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2886#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2887#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2888#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2889#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2890#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2891#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2892#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2893#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2894#define I915_DEBUG_INTERRUPT (1 << 2)
2895#define I915_WINVALID_INTERRUPT (1 << 1)
2896#define I915_USER_INTERRUPT (1 << 1)
2897#define I915_ASLE_INTERRUPT (1 << 0)
2898#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2899
eef57324
JA
2900#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2901#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2902
d5d8c3a1 2903/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2904#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2905#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2906
d5d8c3a1
PLB
2907#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2908#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2909#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2910#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2911 _VLV_AUD_PORT_EN_B_DBG, \
2912 _VLV_AUD_PORT_EN_C_DBG, \
2913 _VLV_AUD_PORT_EN_D_DBG)
2914#define VLV_AMP_MUTE (1 << 1)
2915
f0f59a00 2916#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2917
f0f59a00 2918#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2919#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2920#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
2921#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2922#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2923#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2924#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 2925#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
2926#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2927#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2928#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2929#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2930#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2931#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2932#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2933#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 2934
585fb111
JB
2935/*
2936 * Framebuffer compression (915+ only)
2937 */
2938
f0f59a00
VS
2939#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2940#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2941#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2942#define FBC_CTL_EN (1 << 31)
2943#define FBC_CTL_PERIODIC (1 << 30)
585fb111 2944#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
2945#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2946#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 2947#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2948#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2949#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 2950#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 2951#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
2952#define FBC_STAT_COMPRESSING (1 << 31)
2953#define FBC_STAT_COMPRESSED (1 << 30)
2954#define FBC_STAT_MODIFIED (1 << 29)
82f34496 2955#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2956#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
2957#define FBC_CTL_FENCE_DBL (0 << 4)
2958#define FBC_CTL_IDLE_IMM (0 << 2)
2959#define FBC_CTL_IDLE_FULL (1 << 2)
2960#define FBC_CTL_IDLE_LINE (2 << 2)
2961#define FBC_CTL_IDLE_DEBUG (3 << 2)
2962#define FBC_CTL_CPU_FENCE (1 << 1)
2963#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
2964#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2965#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2966
2967#define FBC_LL_SIZE (1536)
2968
44fff99f 2969#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 2970#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 2971
74dff282 2972/* Framebuffer compression for GM45+ */
f0f59a00
VS
2973#define DPFC_CB_BASE _MMIO(0x3200)
2974#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2975#define DPFC_CTL_EN (1 << 31)
2976#define DPFC_CTL_PLANE(plane) ((plane) << 30)
2977#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
2978#define DPFC_CTL_FENCE_EN (1 << 29)
2979#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
2980#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
2981#define DPFC_SR_EN (1 << 10)
2982#define DPFC_CTL_LIMIT_1X (0 << 6)
2983#define DPFC_CTL_LIMIT_2X (1 << 6)
2984#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 2985#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 2986#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
2987#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2988#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2989#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2990#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2991#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2992#define DPFC_INVAL_SEG_SHIFT (16)
2993#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2994#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 2995#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
2996#define DPFC_STATUS2 _MMIO(0x3214)
2997#define DPFC_FENCE_YOFF _MMIO(0x3218)
2998#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 2999#define DPFC_HT_MODIFY (1 << 31)
74dff282 3000
b52eb4dc 3001/* Framebuffer compression for Ironlake */
f0f59a00
VS
3002#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3003#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3004#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3005/* The bit 28-8 is reserved */
3006#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3007#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3008#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3009#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3010#define IVB_FBC_STATUS2 _MMIO(0x43214)
3011#define IVB_FBC_COMP_SEG_MASK 0x7ff
3012#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3013#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3014#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3015#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3016#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3017#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3018#define ILK_FBC_RT_VALID (1 << 0)
3019#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3020
f0f59a00 3021#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3022#define ILK_FBCQ_DIS (1 << 22)
3023#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3024
b52eb4dc 3025
9c04f015
YL
3026/*
3027 * Framebuffer compression for Sandybridge
3028 *
3029 * The following two registers are of type GTTMMADR
3030 */
f0f59a00 3031#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3032#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3033#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3034
abe959c7 3035/* Framebuffer compression for Ivybridge */
f0f59a00 3036#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3037
f0f59a00 3038#define IPS_CTL _MMIO(0x43408)
42db64ef 3039#define IPS_ENABLE (1 << 31)
9c04f015 3040
f0f59a00 3041#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3042#define FBC_REND_NUKE (1 << 2)
3043#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3044
585fb111
JB
3045/*
3046 * GPIO regs
3047 */
f0f59a00
VS
3048#define GPIOA _MMIO(0x5010)
3049#define GPIOB _MMIO(0x5014)
3050#define GPIOC _MMIO(0x5018)
3051#define GPIOD _MMIO(0x501c)
3052#define GPIOE _MMIO(0x5020)
3053#define GPIOF _MMIO(0x5024)
3054#define GPIOG _MMIO(0x5028)
3055#define GPIOH _MMIO(0x502c)
af1f1b81
MK
3056#define GPIOJ _MMIO(0x5034)
3057#define GPIOK _MMIO(0x5038)
3058#define GPIOL _MMIO(0x503C)
3059#define GPIOM _MMIO(0x5040)
585fb111
JB
3060# define GPIO_CLOCK_DIR_MASK (1 << 0)
3061# define GPIO_CLOCK_DIR_IN (0 << 1)
3062# define GPIO_CLOCK_DIR_OUT (1 << 1)
3063# define GPIO_CLOCK_VAL_MASK (1 << 2)
3064# define GPIO_CLOCK_VAL_OUT (1 << 3)
3065# define GPIO_CLOCK_VAL_IN (1 << 4)
3066# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3067# define GPIO_DATA_DIR_MASK (1 << 8)
3068# define GPIO_DATA_DIR_IN (0 << 9)
3069# define GPIO_DATA_DIR_OUT (1 << 9)
3070# define GPIO_DATA_VAL_MASK (1 << 10)
3071# define GPIO_DATA_VAL_OUT (1 << 11)
3072# define GPIO_DATA_VAL_IN (1 << 12)
3073# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3074
f0f59a00 3075#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3076#define GMBUS_AKSV_SELECT (1 << 11)
3077#define GMBUS_RATE_100KHZ (0 << 8)
3078#define GMBUS_RATE_50KHZ (1 << 8)
3079#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3080#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3081#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
3082#define GMBUS_PIN_DISABLED 0
3083#define GMBUS_PIN_SSC 1
3084#define GMBUS_PIN_VGADDC 2
3085#define GMBUS_PIN_PANEL 3
3086#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3087#define GMBUS_PIN_DPC 4 /* HDMIC */
3088#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3089#define GMBUS_PIN_DPD 6 /* HDMID */
3090#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3091#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3092#define GMBUS_PIN_2_BXT 2
3093#define GMBUS_PIN_3_BXT 3
3d02352c 3094#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3095#define GMBUS_PIN_9_TC1_ICP 9
3096#define GMBUS_PIN_10_TC2_ICP 10
3097#define GMBUS_PIN_11_TC3_ICP 11
3098#define GMBUS_PIN_12_TC4_ICP 12
3099
3100#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3101#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3102#define GMBUS_SW_CLR_INT (1 << 31)
3103#define GMBUS_SW_RDY (1 << 30)
3104#define GMBUS_ENT (1 << 29) /* enable timeout */
3105#define GMBUS_CYCLE_NONE (0 << 25)
3106#define GMBUS_CYCLE_WAIT (1 << 25)
3107#define GMBUS_CYCLE_INDEX (2 << 25)
3108#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3109#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3110#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
3111#define GMBUS_SLAVE_INDEX_SHIFT 8
3112#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3113#define GMBUS_SLAVE_READ (1 << 0)
3114#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3115#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3116#define GMBUS_INUSE (1 << 15)
3117#define GMBUS_HW_WAIT_PHASE (1 << 14)
3118#define GMBUS_STALL_TIMEOUT (1 << 13)
3119#define GMBUS_INT (1 << 12)
3120#define GMBUS_HW_RDY (1 << 11)
3121#define GMBUS_SATOER (1 << 10)
3122#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3123#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3124#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3125#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3126#define GMBUS_NAK_EN (1 << 3)
3127#define GMBUS_IDLE_EN (1 << 2)
3128#define GMBUS_HW_WAIT_EN (1 << 1)
3129#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3130#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3131#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3132
585fb111
JB
3133/*
3134 * Clock control & power management
3135 */
2d401b17
VS
3136#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3137#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3138#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3139#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3140
f0f59a00
VS
3141#define VGA0 _MMIO(0x6000)
3142#define VGA1 _MMIO(0x6004)
3143#define VGA_PD _MMIO(0x6010)
585fb111
JB
3144#define VGA0_PD_P2_DIV_4 (1 << 7)
3145#define VGA0_PD_P1_DIV_2 (1 << 5)
3146#define VGA0_PD_P1_SHIFT 0
3147#define VGA0_PD_P1_MASK (0x1f << 0)
3148#define VGA1_PD_P2_DIV_4 (1 << 15)
3149#define VGA1_PD_P1_DIV_2 (1 << 13)
3150#define VGA1_PD_P1_SHIFT 8
3151#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3152#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3153#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3154#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3155#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3156#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3157#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3158#define DPLL_VGA_MODE_DIS (1 << 28)
3159#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3160#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3161#define DPLL_MODE_MASK (3 << 26)
3162#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3163#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3164#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3165#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3166#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3167#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3168#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3169#define DPLL_LOCK_VLV (1 << 15)
3170#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3171#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3172#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3173#define DPLL_PORTC_READY_MASK (0xf << 4)
3174#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3175
585fb111 3176#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3177
3178/* Additional CHV pll/phy registers */
f0f59a00 3179#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3180#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3181#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3182#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3183#define PHY_LDO_DELAY_0NS 0x0
3184#define PHY_LDO_DELAY_200NS 0x1
3185#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3186#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3187#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3188#define PHY_CH_SU_PSR 0x1
3189#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3190#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3191#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3192#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3193#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3194#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3195#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3196
585fb111
JB
3197/*
3198 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3199 * this field (only one bit may be set).
3200 */
3201#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3202#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3203#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3204/* i830, required in DVO non-gang */
3205#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3206#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3207#define PLL_REF_INPUT_DREFCLK (0 << 13)
3208#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3209#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3210#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3211#define PLL_REF_INPUT_MASK (3 << 13)
3212#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3213/* Ironlake */
b9055052
ZW
3214# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3215# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3216# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3217# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3218# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3219
585fb111
JB
3220/*
3221 * Parallel to Serial Load Pulse phase selection.
3222 * Selects the phase for the 10X DPLL clock for the PCIe
3223 * digital display port. The range is 4 to 13; 10 or more
3224 * is just a flip delay. The default is 6
3225 */
3226#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3227#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3228/*
3229 * SDVO multiplier for 945G/GM. Not used on 965.
3230 */
3231#define SDVO_MULTIPLIER_MASK 0x000000ff
3232#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3233#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3234
2d401b17
VS
3235#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3236#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3237#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3238#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3239
585fb111
JB
3240/*
3241 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3242 *
3243 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3244 */
3245#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3246#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3247/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3248#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3249#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3250/*
3251 * SDVO/UDI pixel multiplier.
3252 *
3253 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3254 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3255 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3256 * dummy bytes in the datastream at an increased clock rate, with both sides of
3257 * the link knowing how many bytes are fill.
3258 *
3259 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3260 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3261 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3262 * through an SDVO command.
3263 *
3264 * This register field has values of multiplication factor minus 1, with
3265 * a maximum multiplier of 5 for SDVO.
3266 */
3267#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3268#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3269/*
3270 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3271 * This best be set to the default value (3) or the CRT won't work. No,
3272 * I don't entirely understand what this does...
3273 */
3274#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3275#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3276
19ab4ed3
VS
3277#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3278
f0f59a00
VS
3279#define _FPA0 0x6040
3280#define _FPA1 0x6044
3281#define _FPB0 0x6048
3282#define _FPB1 0x604c
3283#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3284#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3285#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3286#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3287#define FP_N_DIV_SHIFT 16
3288#define FP_M1_DIV_MASK 0x00003f00
3289#define FP_M1_DIV_SHIFT 8
3290#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3291#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3292#define FP_M2_DIV_SHIFT 0
f0f59a00 3293#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3294#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3295#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3296#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3297#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3298#define DPLLB_TEST_N_BYPASS (1 << 19)
3299#define DPLLB_TEST_M_BYPASS (1 << 18)
3300#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3301#define DPLLA_TEST_N_BYPASS (1 << 3)
3302#define DPLLA_TEST_M_BYPASS (1 << 2)
3303#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3304#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3305#define DSTATE_GFX_RESET_I830 (1 << 6)
3306#define DSTATE_PLL_D3_OFF (1 << 3)
3307#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3308#define DSTATE_DOT_CLOCK_GATING (1 << 0)
f0f59a00 3309#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3310# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3311# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3312# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3313# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3314# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3315# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3316# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3317# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3318# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3319# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3320# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3321# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3322# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3323# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3324# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3325# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3326# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3327# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3328# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3329# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3330# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3331# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3332# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3333# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3334# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3335# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3336# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3337# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3338# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3339/*
652c393a
JB
3340 * This bit must be set on the 830 to prevent hangs when turning off the
3341 * overlay scaler.
3342 */
3343# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3344# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3345# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3346# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3347# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3348
f0f59a00 3349#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3350# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3351# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3352# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3353# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3354# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3355# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3356# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3357# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3358# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3359/* This bit must be unset on 855,865 */
652c393a
JB
3360# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3361# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3362# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3363# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3364/* This bit must be set on 855,865. */
652c393a
JB
3365# define SV_CLOCK_GATE_DISABLE (1 << 0)
3366# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3367# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3368# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3369# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3370# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3371# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3372# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3373# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3374# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3375# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3376# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3377# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3378# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3379# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3380# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3381# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3382# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3383
3384# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3385/* This bit must always be set on 965G/965GM */
652c393a
JB
3386# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3387# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3388# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3389# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3390# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3391# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3392/* This bit must always be set on 965G */
652c393a
JB
3393# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3394# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3395# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3396# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3397# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3398# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3399# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3400# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3401# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3402# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3403# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3404# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3405# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3406# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3407# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3408# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3409# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3410# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3411# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3412
f0f59a00 3413#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3414#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3415#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3416#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3417
f0f59a00 3418#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3419#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3420
f0f59a00
VS
3421#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3422#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3423
f0f59a00 3424#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3425#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3426
f0f59a00 3427#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3428
f0f59a00 3429#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3430#define CDCLK_FREQ_SHIFT 4
3431#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3432#define CZCLK_FREQ_MASK 0xf
1e69cd74 3433
f0f59a00 3434#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3435#define PFI_CREDIT_63 (9 << 28) /* chv only */
3436#define PFI_CREDIT_31 (8 << 28) /* chv only */
3437#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3438#define PFI_CREDIT_RESEND (1 << 27)
3439#define VGA_FAST_MODE_DISABLE (1 << 14)
3440
f0f59a00 3441#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3442
585fb111
JB
3443/*
3444 * Palette regs
3445 */
a57c774a
AK
3446#define PALETTE_A_OFFSET 0xa000
3447#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3448#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3449#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3450 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3451
673a394b
EA
3452/* MCH MMIO space */
3453
3454/*
3455 * MCHBAR mirror.
3456 *
3457 * This mirrors the MCHBAR MMIO space whose location is determined by
3458 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3459 * every way. It is not accessible from the CP register read instructions.
3460 *
515b2392
PZ
3461 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3462 * just read.
673a394b
EA
3463 */
3464#define MCHBAR_MIRROR_BASE 0x10000
3465
1398261a
YL
3466#define MCHBAR_MIRROR_BASE_SNB 0x140000
3467
f0f59a00
VS
3468#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3469#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3470#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3471#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3472#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3473
3ebecd07 3474/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3475#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3476
646b4269 3477/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3478#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3479#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3480#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3481#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3482#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3483#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3484#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3485#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3486#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3487
646b4269 3488/* Pineview MCH register contains DDR3 setting */
f0f59a00 3489#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3490#define CSHRDDR3CTL_DDR3 (1 << 2)
3491
646b4269 3492/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3493#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3494#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3495
646b4269 3496/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3497#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3498#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3499#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3500#define MAD_DIMM_ECC_MASK (0x3 << 24)
3501#define MAD_DIMM_ECC_OFF (0x0 << 24)
3502#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3503#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3504#define MAD_DIMM_ECC_ON (0x3 << 24)
3505#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3506#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3507#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3508#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3509#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3510#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3511#define MAD_DIMM_A_SELECT (0x1 << 16)
3512/* DIMM sizes are in multiples of 256mb. */
3513#define MAD_DIMM_B_SIZE_SHIFT 8
3514#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3515#define MAD_DIMM_A_SIZE_SHIFT 0
3516#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3517
646b4269 3518/* snb MCH registers for priority tuning */
f0f59a00 3519#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3520#define MCH_SSKPD_WM0_MASK 0x3f
3521#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3522
f0f59a00 3523#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3524
b11248df 3525/* Clocking configuration register */
f0f59a00 3526#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3527#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3528#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3529#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3530#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3531#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3532#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3533#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3534/*
3535 * Note that on at least on ELK the below value is reported for both
3536 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3537 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3538 */
3539#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3540#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3541#define CLKCFG_MEM_533 (1 << 4)
3542#define CLKCFG_MEM_667 (2 << 4)
3543#define CLKCFG_MEM_800 (3 << 4)
3544#define CLKCFG_MEM_MASK (7 << 4)
3545
f0f59a00
VS
3546#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3547#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3548
f0f59a00 3549#define TSC1 _MMIO(0x11001)
5ee8ee86 3550#define TSE (1 << 0)
f0f59a00
VS
3551#define TR1 _MMIO(0x11006)
3552#define TSFS _MMIO(0x11020)
7648fa99
JB
3553#define TSFS_SLOPE_MASK 0x0000ff00
3554#define TSFS_SLOPE_SHIFT 8
3555#define TSFS_INTR_MASK 0x000000ff
3556
f0f59a00
VS
3557#define CRSTANDVID _MMIO(0x11100)
3558#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3559#define PXVFREQ_PX_MASK 0x7f000000
3560#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3561#define VIDFREQ_BASE _MMIO(0x11110)
3562#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3563#define VIDFREQ2 _MMIO(0x11114)
3564#define VIDFREQ3 _MMIO(0x11118)
3565#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3566#define VIDFREQ_P0_MASK 0x1f000000
3567#define VIDFREQ_P0_SHIFT 24
3568#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3569#define VIDFREQ_P0_CSCLK_SHIFT 20
3570#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3571#define VIDFREQ_P0_CRCLK_SHIFT 16
3572#define VIDFREQ_P1_MASK 0x00001f00
3573#define VIDFREQ_P1_SHIFT 8
3574#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3575#define VIDFREQ_P1_CSCLK_SHIFT 4
3576#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3577#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3578#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3579#define INTTOEXT_MAP3_SHIFT 24
3580#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3581#define INTTOEXT_MAP2_SHIFT 16
3582#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3583#define INTTOEXT_MAP1_SHIFT 8
3584#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3585#define INTTOEXT_MAP0_SHIFT 0
3586#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3587#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3588#define MEMCTL_CMD_MASK 0xe000
3589#define MEMCTL_CMD_SHIFT 13
3590#define MEMCTL_CMD_RCLK_OFF 0
3591#define MEMCTL_CMD_RCLK_ON 1
3592#define MEMCTL_CMD_CHFREQ 2
3593#define MEMCTL_CMD_CHVID 3
3594#define MEMCTL_CMD_VMMOFF 4
3595#define MEMCTL_CMD_VMMON 5
5ee8ee86 3596#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3597 when command complete */
3598#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3599#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3600#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3601#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3602#define MEMIHYST _MMIO(0x1117c)
3603#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3604#define MEMINT_RSEXIT_EN (1 << 8)
3605#define MEMINT_CX_SUPR_EN (1 << 7)
3606#define MEMINT_CONT_BUSY_EN (1 << 6)
3607#define MEMINT_AVG_BUSY_EN (1 << 5)
3608#define MEMINT_EVAL_CHG_EN (1 << 4)
3609#define MEMINT_MON_IDLE_EN (1 << 3)
3610#define MEMINT_UP_EVAL_EN (1 << 2)
3611#define MEMINT_DOWN_EVAL_EN (1 << 1)
3612#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3613#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3614#define MEM_RSEXIT_MASK 0xc000
3615#define MEM_RSEXIT_SHIFT 14
3616#define MEM_CONT_BUSY_MASK 0x3000
3617#define MEM_CONT_BUSY_SHIFT 12
3618#define MEM_AVG_BUSY_MASK 0x0c00
3619#define MEM_AVG_BUSY_SHIFT 10
3620#define MEM_EVAL_CHG_MASK 0x0300
3621#define MEM_EVAL_BUSY_SHIFT 8
3622#define MEM_MON_IDLE_MASK 0x00c0
3623#define MEM_MON_IDLE_SHIFT 6
3624#define MEM_UP_EVAL_MASK 0x0030
3625#define MEM_UP_EVAL_SHIFT 4
3626#define MEM_DOWN_EVAL_MASK 0x000c
3627#define MEM_DOWN_EVAL_SHIFT 2
3628#define MEM_SW_CMD_MASK 0x0003
3629#define MEM_INT_STEER_GFX 0
3630#define MEM_INT_STEER_CMR 1
3631#define MEM_INT_STEER_SMI 2
3632#define MEM_INT_STEER_SCI 3
f0f59a00 3633#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3634#define MEMINT_RSEXIT (1 << 7)
3635#define MEMINT_CONT_BUSY (1 << 6)
3636#define MEMINT_AVG_BUSY (1 << 5)
3637#define MEMINT_EVAL_CHG (1 << 4)
3638#define MEMINT_MON_IDLE (1 << 3)
3639#define MEMINT_UP_EVAL (1 << 2)
3640#define MEMINT_DOWN_EVAL (1 << 1)
3641#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3642#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3643#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3644#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3645#define MEMMODE_BOOST_FREQ_SHIFT 24
3646#define MEMMODE_IDLE_MODE_MASK 0x00030000
3647#define MEMMODE_IDLE_MODE_SHIFT 16
3648#define MEMMODE_IDLE_MODE_EVAL 0
3649#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3650#define MEMMODE_HWIDLE_EN (1 << 15)
3651#define MEMMODE_SWMODE_EN (1 << 14)
3652#define MEMMODE_RCLK_GATE (1 << 13)
3653#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3654#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3655#define MEMMODE_FSTART_SHIFT 8
3656#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3657#define MEMMODE_FMAX_SHIFT 4
3658#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3659#define RCBMAXAVG _MMIO(0x1119c)
3660#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3661#define SWMEMCMD_RENDER_OFF (0 << 13)
3662#define SWMEMCMD_RENDER_ON (1 << 13)
3663#define SWMEMCMD_SWFREQ (2 << 13)
3664#define SWMEMCMD_TARVID (3 << 13)
3665#define SWMEMCMD_VRM_OFF (4 << 13)
3666#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3667#define CMDSTS (1 << 12)
3668#define SFCAVM (1 << 11)
f97108d1
JB
3669#define SWFREQ_MASK 0x0380 /* P0-7 */
3670#define SWFREQ_SHIFT 7
3671#define TARVID_MASK 0x001f
f0f59a00
VS
3672#define MEMSTAT_CTG _MMIO(0x111a0)
3673#define RCBMINAVG _MMIO(0x111a0)
3674#define RCUPEI _MMIO(0x111b0)
3675#define RCDNEI _MMIO(0x111b4)
3676#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3677#define RS1EN (1 << 31)
3678#define RS2EN (1 << 30)
3679#define RS3EN (1 << 29)
3680#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3681#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3682#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3683#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3684#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3685#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3686#define RSX_STATUS_MASK (7 << 20)
3687#define RSX_STATUS_ON (0 << 20)
3688#define RSX_STATUS_RC1 (1 << 20)
3689#define RSX_STATUS_RC1E (2 << 20)
3690#define RSX_STATUS_RS1 (3 << 20)
3691#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3692#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3693#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3694#define RSX_STATUS_RSVD2 (7 << 20)
3695#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3696#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3697#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3698#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3699#define RS1CONTSAV_MASK (3 << 14)
3700#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3701#define RS1CONTSAV_RSVD (1 << 14)
3702#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3703#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3704#define NORMSLEXLAT_MASK (3 << 12)
3705#define SLOW_RS123 (0 << 12)
3706#define SLOW_RS23 (1 << 12)
3707#define SLOW_RS3 (2 << 12)
3708#define NORMAL_RS123 (3 << 12)
3709#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3710#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3711#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3712#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3713#define RS_CSTATE_MASK (3 << 4)
3714#define RS_CSTATE_C367_RS1 (0 << 4)
3715#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3716#define RS_CSTATE_RSVD (2 << 4)
3717#define RS_CSTATE_C367_RS2 (3 << 4)
3718#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3719#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3720#define VIDCTL _MMIO(0x111c0)
3721#define VIDSTS _MMIO(0x111c8)
3722#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3723#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3724#define MEMSTAT_VID_MASK 0x7f00
3725#define MEMSTAT_VID_SHIFT 8
3726#define MEMSTAT_PSTATE_MASK 0x00f8
3727#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3728#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3729#define MEMSTAT_SRC_CTL_MASK 0x0003
3730#define MEMSTAT_SRC_CTL_CORE 0
3731#define MEMSTAT_SRC_CTL_TRB 1
3732#define MEMSTAT_SRC_CTL_THM 2
3733#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3734#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3735#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3736#define PMMISC _MMIO(0x11214)
5ee8ee86 3737#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3738#define SDEW _MMIO(0x1124c)
3739#define CSIEW0 _MMIO(0x11250)
3740#define CSIEW1 _MMIO(0x11254)
3741#define CSIEW2 _MMIO(0x11258)
3742#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3743#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3744#define MCHAFE _MMIO(0x112c0)
3745#define CSIEC _MMIO(0x112e0)
3746#define DMIEC _MMIO(0x112e4)
3747#define DDREC _MMIO(0x112e8)
3748#define PEG0EC _MMIO(0x112ec)
3749#define PEG1EC _MMIO(0x112f0)
3750#define GFXEC _MMIO(0x112f4)
3751#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3752#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3753#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3754#define ECR_GPFE (1 << 31)
3755#define ECR_IMONE (1 << 30)
7648fa99 3756#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3757#define OGW0 _MMIO(0x11608)
3758#define OGW1 _MMIO(0x1160c)
3759#define EG0 _MMIO(0x11610)
3760#define EG1 _MMIO(0x11614)
3761#define EG2 _MMIO(0x11618)
3762#define EG3 _MMIO(0x1161c)
3763#define EG4 _MMIO(0x11620)
3764#define EG5 _MMIO(0x11624)
3765#define EG6 _MMIO(0x11628)
3766#define EG7 _MMIO(0x1162c)
3767#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3768#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3769#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3770#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3771#define CSIPLL0 _MMIO(0x12c10)
3772#define DDRMPLL1 _MMIO(0X12c20)
3773#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3774
f0f59a00 3775#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3776#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3777
f0f59a00
VS
3778#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3779#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3780#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3781#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3782#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3783
8a292d01
VS
3784/*
3785 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3786 * 8300) freezing up around GPU hangs. Looks as if even
3787 * scheduling/timer interrupts start misbehaving if the RPS
3788 * EI/thresholds are "bad", leading to a very sluggish or even
3789 * frozen machine.
3790 */
3791#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3792#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3793#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3794#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3795 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3796 INTERVAL_0_833_US(us) : \
3797 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3798 INTERVAL_1_28_US(us))
3799
52530cba
AG
3800#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3801#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3802#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3803#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3804 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3805 INTERVAL_0_833_TO_US(interval) : \
3806 INTERVAL_1_33_TO_US(interval)) : \
3807 INTERVAL_1_28_TO_US(interval))
3808
aa40d6bb
ZN
3809/*
3810 * Logical Context regs
3811 */
ec62ed3e
CW
3812#define CCID _MMIO(0x2180)
3813#define CCID_EN BIT(0)
3814#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3815#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3816/*
3817 * Notes on SNB/IVB/VLV context size:
3818 * - Power context is saved elsewhere (LLC or stolen)
3819 * - Ring/execlist context is saved on SNB, not on IVB
3820 * - Extended context size already includes render context size
3821 * - We always need to follow the extended context size.
3822 * SNB BSpec has comments indicating that we should use the
3823 * render context size instead if execlists are disabled, but
3824 * based on empirical testing that's just nonsense.
3825 * - Pipelined/VF state is saved on SNB/IVB respectively
3826 * - GT1 size just indicates how much of render context
3827 * doesn't need saving on GT1
3828 */
f0f59a00 3829#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3830#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3831#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3832#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3833#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3834#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3835#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3836 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3837 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3838#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3839#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3840#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3841#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3842#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3843#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3844#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3845#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3846 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3847
c01fc532
ZW
3848enum {
3849 INTEL_ADVANCED_CONTEXT = 0,
3850 INTEL_LEGACY_32B_CONTEXT,
3851 INTEL_ADVANCED_AD_CONTEXT,
3852 INTEL_LEGACY_64B_CONTEXT
3853};
3854
2355cf08
MK
3855enum {
3856 FAULT_AND_HANG = 0,
3857 FAULT_AND_HALT, /* Debug only */
3858 FAULT_AND_STREAM,
3859 FAULT_AND_CONTINUE /* Unsupported */
3860};
3861
5ee8ee86
PZ
3862#define GEN8_CTX_VALID (1 << 0)
3863#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3864#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3865#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3866#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3867#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3868
2355cf08
MK
3869#define GEN8_CTX_ID_SHIFT 32
3870#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3871#define GEN11_SW_CTX_ID_SHIFT 37
3872#define GEN11_SW_CTX_ID_WIDTH 11
3873#define GEN11_ENGINE_CLASS_SHIFT 61
3874#define GEN11_ENGINE_CLASS_WIDTH 3
3875#define GEN11_ENGINE_INSTANCE_SHIFT 48
3876#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3877
f0f59a00
VS
3878#define CHV_CLK_CTL1 _MMIO(0x101100)
3879#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3880#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3881
585fb111
JB
3882/*
3883 * Overlay regs
3884 */
3885
f0f59a00
VS
3886#define OVADD _MMIO(0x30000)
3887#define DOVSTA _MMIO(0x30008)
5ee8ee86 3888#define OC_BUF (0x3 << 20)
f0f59a00
VS
3889#define OGAMC5 _MMIO(0x30010)
3890#define OGAMC4 _MMIO(0x30014)
3891#define OGAMC3 _MMIO(0x30018)
3892#define OGAMC2 _MMIO(0x3001c)
3893#define OGAMC1 _MMIO(0x30020)
3894#define OGAMC0 _MMIO(0x30024)
585fb111 3895
d965e7ac
ID
3896/*
3897 * GEN9 clock gating regs
3898 */
3899#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3900#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3901#define PWM2_GATING_DIS (1 << 14)
3902#define PWM1_GATING_DIS (1 << 13)
3903
6481d5ed
VS
3904#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3905#define BXT_GMBUS_GATING_DIS (1 << 14)
3906
ed69cd40
ID
3907#define _CLKGATE_DIS_PSL_A 0x46520
3908#define _CLKGATE_DIS_PSL_B 0x46524
3909#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3910#define DUPS1_GATING_DIS (1 << 15)
3911#define DUPS2_GATING_DIS (1 << 19)
3912#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
3913#define DPF_GATING_DIS (1 << 10)
3914#define DPF_RAM_GATING_DIS (1 << 9)
3915#define DPFR_GATING_DIS (1 << 8)
3916
3917#define CLKGATE_DIS_PSL(pipe) \
3918 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3919
90007bca
RV
3920/*
3921 * GEN10 clock gating regs
3922 */
3923#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3924#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3925#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 3926#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 3927
a4713c5a
RV
3928#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3929#define GWUNIT_CLKGATE_DIS (1 << 16)
3930
01ab0f92
RA
3931#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3932#define VFUNIT_CLKGATE_DIS (1 << 20)
3933
5ba700c7
OM
3934#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3935#define CGPSF_CLKGATE_DIS (1 << 3)
3936
585fb111
JB
3937/*
3938 * Display engine regs
3939 */
3940
8bf1e9f1 3941/* Pipe A CRC regs */
a57c774a 3942#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3943#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3944/* ivb+ source selection */
8bf1e9f1
SH
3945#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3946#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3947#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3948/* ilk+ source selection */
5a6b5c84
DV
3949#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3950#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3951#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3952/* embedded DP port on the north display block, reserved on ivb */
3953#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3954#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3955/* vlv source selection */
3956#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3957#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3958#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3959/* with DP port the pipe source is invalid */
3960#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3961#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3962#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3963/* gen3+ source selection */
3964#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3965#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3966#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3967/* with DP/TV port the pipe source is invalid */
3968#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3969#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3970#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3971#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3972#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3973/* gen2 doesn't have source selection bits */
52f843f6 3974#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3975
5a6b5c84
DV
3976#define _PIPE_CRC_RES_1_A_IVB 0x60064
3977#define _PIPE_CRC_RES_2_A_IVB 0x60068
3978#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3979#define _PIPE_CRC_RES_4_A_IVB 0x60070
3980#define _PIPE_CRC_RES_5_A_IVB 0x60074
3981
a57c774a
AK
3982#define _PIPE_CRC_RES_RED_A 0x60060
3983#define _PIPE_CRC_RES_GREEN_A 0x60064
3984#define _PIPE_CRC_RES_BLUE_A 0x60068
3985#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3986#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3987
3988/* Pipe B CRC regs */
5a6b5c84
DV
3989#define _PIPE_CRC_RES_1_B_IVB 0x61064
3990#define _PIPE_CRC_RES_2_B_IVB 0x61068
3991#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3992#define _PIPE_CRC_RES_4_B_IVB 0x61070
3993#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3994
f0f59a00
VS
3995#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3996#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3997#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3998#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3999#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4000#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4001
4002#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4003#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4004#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4005#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4006#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4007
585fb111 4008/* Pipe A timing regs */
a57c774a
AK
4009#define _HTOTAL_A 0x60000
4010#define _HBLANK_A 0x60004
4011#define _HSYNC_A 0x60008
4012#define _VTOTAL_A 0x6000c
4013#define _VBLANK_A 0x60010
4014#define _VSYNC_A 0x60014
4015#define _PIPEASRC 0x6001c
4016#define _BCLRPAT_A 0x60020
4017#define _VSYNCSHIFT_A 0x60028
ebb69c95 4018#define _PIPE_MULT_A 0x6002c
585fb111
JB
4019
4020/* Pipe B timing regs */
a57c774a
AK
4021#define _HTOTAL_B 0x61000
4022#define _HBLANK_B 0x61004
4023#define _HSYNC_B 0x61008
4024#define _VTOTAL_B 0x6100c
4025#define _VBLANK_B 0x61010
4026#define _VSYNC_B 0x61014
4027#define _PIPEBSRC 0x6101c
4028#define _BCLRPAT_B 0x61020
4029#define _VSYNCSHIFT_B 0x61028
ebb69c95 4030#define _PIPE_MULT_B 0x6102c
a57c774a
AK
4031
4032#define TRANSCODER_A_OFFSET 0x60000
4033#define TRANSCODER_B_OFFSET 0x61000
4034#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4035#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
4036#define TRANSCODER_EDP_OFFSET 0x6f000
4037
f0f59a00 4038#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
4039 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4040 dev_priv->info.display_mmio_offset)
a57c774a 4041
f0f59a00
VS
4042#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4043#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4044#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4045#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4046#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4047#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4048#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4049#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4050#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4051#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4052
c8f7df58
RV
4053/* VLV eDP PSR registers */
4054#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4055#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
4056#define VLV_EDP_PSR_ENABLE (1 << 0)
4057#define VLV_EDP_PSR_RESET (1 << 1)
4058#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4059#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4060#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4061#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4062#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4063#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4064#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4065#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4066#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4067#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4068
4069#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4070#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4071#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4072#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4073#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4074#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4075
4076#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4077#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4078#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4079#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4080#define VLV_EDP_PSR_DISABLED (0 << 0)
4081#define VLV_EDP_PSR_INACTIVE (1 << 0)
4082#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4083#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4084#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4085#define VLV_EDP_PSR_EXIT (5 << 0)
4086#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4087#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4088
ed8546ac 4089/* HSW+ eDP PSR registers */
443a389f
VS
4090#define HSW_EDP_PSR_BASE 0x64800
4091#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4092#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4093#define EDP_PSR_ENABLE (1 << 31)
4094#define BDW_PSR_SINGLE_FRAME (1 << 30)
4095#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4096#define EDP_PSR_LINK_STANDBY (1 << 27)
4097#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4098#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4099#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4100#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4101#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4102#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4103#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4104#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4105#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4106#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4107#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4108#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4109#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4110#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4111#define EDP_PSR_TP1_TIME_500us (0 << 4)
4112#define EDP_PSR_TP1_TIME_100us (1 << 4)
4113#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4114#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4115#define EDP_PSR_IDLE_FRAME_SHIFT 0
4116
fc340442
DV
4117/* Bspec claims those aren't shifted but stay at 0x64800 */
4118#define EDP_PSR_IMR _MMIO(0x64834)
4119#define EDP_PSR_IIR _MMIO(0x64838)
e04f7ece
VS
4120#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4121#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4122#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
fc340442 4123
f0f59a00 4124#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4125#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4126#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4127#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4128#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4129#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4130
f0f59a00 4131#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4132
861023e0 4133#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4134#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4135#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4136#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4137#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4138#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4139#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4140#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4141#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4142#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4143#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4144#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4145#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4146#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4147#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4148#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4149#define EDP_PSR_STATUS_COUNT_SHIFT 16
4150#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4151#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4152#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4153#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4154#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4155#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4156#define EDP_PSR_STATUS_IDLE_MASK 0xf
4157
f0f59a00 4158#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4159#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4160
62801bf6 4161#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4162#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4163#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4164#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4165#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4166#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16)
4167#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4168
f0f59a00 4169#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4170#define EDP_PSR2_ENABLE (1 << 31)
4171#define EDP_SU_TRACK_ENABLE (1 << 30)
4172#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4173#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4174#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4175#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4176#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4177#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4178#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4179#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4180#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4181#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4182#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4183#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4184#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4185#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4186
bc18b4df
JRS
4187#define _PSR_EVENT_TRANS_A 0x60848
4188#define _PSR_EVENT_TRANS_B 0x61848
4189#define _PSR_EVENT_TRANS_C 0x62848
4190#define _PSR_EVENT_TRANS_D 0x63848
4191#define _PSR_EVENT_TRANS_EDP 0x6F848
4192#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4193#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4194#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4195#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4196#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4197#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4198#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4199#define PSR_EVENT_MEMORY_UP (1 << 10)
4200#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4201#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4202#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4203#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4204#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4205#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4206#define PSR_EVENT_VBI_ENABLE (1 << 2)
4207#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4208#define PSR_EVENT_PSR_DISABLE (1 << 0)
4209
861023e0 4210#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4211#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4212#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4213
585fb111 4214/* VGA port control */
f0f59a00
VS
4215#define ADPA _MMIO(0x61100)
4216#define PCH_ADPA _MMIO(0xe1100)
4217#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4218
5ee8ee86 4219#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4220#define ADPA_DAC_DISABLE 0
6102a8ee 4221#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4222#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4223#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4224#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4225#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4226#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4227#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4228#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4229#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4230#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4231#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4232#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4233#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4234#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4235#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4236#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4237#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4238#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4239#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4240#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4241#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4242#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4243#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4244#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4245#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4246#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4247#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4248#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4249#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4250#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4251#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4252#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4253#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4254#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4255#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4256#define ADPA_DPMS_MASK (~(3 << 10))
4257#define ADPA_DPMS_ON (0 << 10)
4258#define ADPA_DPMS_SUSPEND (1 << 10)
4259#define ADPA_DPMS_STANDBY (2 << 10)
4260#define ADPA_DPMS_OFF (3 << 10)
585fb111 4261
939fe4d7 4262
585fb111 4263/* Hotplug control (945+ only) */
f0f59a00 4264#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4265#define PORTB_HOTPLUG_INT_EN (1 << 29)
4266#define PORTC_HOTPLUG_INT_EN (1 << 28)
4267#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4268#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4269#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4270#define TV_HOTPLUG_INT_EN (1 << 18)
4271#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4272#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4273 PORTC_HOTPLUG_INT_EN | \
4274 PORTD_HOTPLUG_INT_EN | \
4275 SDVOC_HOTPLUG_INT_EN | \
4276 SDVOB_HOTPLUG_INT_EN | \
4277 CRT_HOTPLUG_INT_EN)
585fb111 4278#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4279#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4280/* must use period 64 on GM45 according to docs */
4281#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4282#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4283#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4284#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4285#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4286#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4287#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4288#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4289#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4290#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4291#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4292#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4293
f0f59a00 4294#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4295/*
0780cd36 4296 * HDMI/DP bits are g4x+
0ce99f74
DV
4297 *
4298 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4299 * Please check the detailed lore in the commit message for for experimental
4300 * evidence.
4301 */
0780cd36
VS
4302/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4303#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4304#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4305#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4306/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4307#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4308#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4309#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4310#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4311#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4312#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4313#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4314#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4315#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4316#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4317#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4318#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4319/* CRT/TV common between gen3+ */
585fb111
JB
4320#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4321#define TV_HOTPLUG_INT_STATUS (1 << 10)
4322#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4323#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4324#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4325#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4326#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4327#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4328#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4329#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4330
084b612e
CW
4331/* SDVO is different across gen3/4 */
4332#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4333#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4334/*
4335 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4336 * since reality corrobates that they're the same as on gen3. But keep these
4337 * bits here (and the comment!) to help any other lost wanderers back onto the
4338 * right tracks.
4339 */
084b612e
CW
4340#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4341#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4342#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4343#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4344#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4345 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4346 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4347 PORTB_HOTPLUG_INT_STATUS | \
4348 PORTC_HOTPLUG_INT_STATUS | \
4349 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4350
4351#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4352 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4353 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4354 PORTB_HOTPLUG_INT_STATUS | \
4355 PORTC_HOTPLUG_INT_STATUS | \
4356 PORTD_HOTPLUG_INT_STATUS)
585fb111 4357
c20cd312
PZ
4358/* SDVO and HDMI port control.
4359 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4360#define _GEN3_SDVOB 0x61140
4361#define _GEN3_SDVOC 0x61160
4362#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4363#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4364#define GEN4_HDMIB GEN3_SDVOB
4365#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4366#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4367#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4368#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4369#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4370#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4371#define PCH_HDMIC _MMIO(0xe1150)
4372#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4373
f0f59a00 4374#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4375#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4376#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4377#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4378#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4379#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4380#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4381#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4382
c20cd312
PZ
4383/* Gen 3 SDVO bits: */
4384#define SDVO_ENABLE (1 << 31)
76203467 4385#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4386#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4387#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4388#define SDVO_STALL_SELECT (1 << 29)
4389#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4390/*
585fb111 4391 * 915G/GM SDVO pixel multiplier.
585fb111 4392 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4393 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4394 */
c20cd312 4395#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4396#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4397#define SDVO_PHASE_SELECT_MASK (15 << 19)
4398#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4399#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4400#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4401#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4402#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4403#define SDVO_DETECTED (1 << 2)
585fb111 4404/* Bits to be preserved when writing */
c20cd312
PZ
4405#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4406 SDVO_INTERRUPT_ENABLE)
4407#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4408
4409/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4410#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4411#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4412#define SDVO_ENCODING_SDVO (0 << 10)
4413#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4414#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4415#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4416#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4417#define SDVO_AUDIO_ENABLE (1 << 6)
4418/* VSYNC/HSYNC bits new with 965, default is to be set */
4419#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4420#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4421
4422/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4423#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4424#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4425
4426/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4427#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4428#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4429#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4430
44f37d1f 4431/* CHV SDVO/HDMI bits: */
76203467 4432#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4433#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4434#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4435
585fb111
JB
4436
4437/* DVO port control */
f0f59a00
VS
4438#define _DVOA 0x61120
4439#define DVOA _MMIO(_DVOA)
4440#define _DVOB 0x61140
4441#define DVOB _MMIO(_DVOB)
4442#define _DVOC 0x61160
4443#define DVOC _MMIO(_DVOC)
585fb111 4444#define DVO_ENABLE (1 << 31)
b45a2588
VS
4445#define DVO_PIPE_SEL_SHIFT 30
4446#define DVO_PIPE_SEL_MASK (1 << 30)
4447#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4448#define DVO_PIPE_STALL_UNUSED (0 << 28)
4449#define DVO_PIPE_STALL (1 << 28)
4450#define DVO_PIPE_STALL_TV (2 << 28)
4451#define DVO_PIPE_STALL_MASK (3 << 28)
4452#define DVO_USE_VGA_SYNC (1 << 15)
4453#define DVO_DATA_ORDER_I740 (0 << 14)
4454#define DVO_DATA_ORDER_FP (1 << 14)
4455#define DVO_VSYNC_DISABLE (1 << 11)
4456#define DVO_HSYNC_DISABLE (1 << 10)
4457#define DVO_VSYNC_TRISTATE (1 << 9)
4458#define DVO_HSYNC_TRISTATE (1 << 8)
4459#define DVO_BORDER_ENABLE (1 << 7)
4460#define DVO_DATA_ORDER_GBRG (1 << 6)
4461#define DVO_DATA_ORDER_RGGB (0 << 6)
4462#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4463#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4464#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4465#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4466#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4467#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4468#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4469#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4470#define DVOA_SRCDIM _MMIO(0x61124)
4471#define DVOB_SRCDIM _MMIO(0x61144)
4472#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4473#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4474#define DVO_SRCDIM_VERTICAL_SHIFT 0
4475
4476/* LVDS port control */
f0f59a00 4477#define LVDS _MMIO(0x61180)
585fb111
JB
4478/*
4479 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4480 * the DPLL semantics change when the LVDS is assigned to that pipe.
4481 */
4482#define LVDS_PORT_EN (1 << 31)
4483/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4484#define LVDS_PIPE_SEL_SHIFT 30
4485#define LVDS_PIPE_SEL_MASK (1 << 30)
4486#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4487#define LVDS_PIPE_SEL_SHIFT_CPT 29
4488#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4489#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4490/* LVDS dithering flag on 965/g4x platform */
4491#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4492/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4493#define LVDS_VSYNC_POLARITY (1 << 21)
4494#define LVDS_HSYNC_POLARITY (1 << 20)
4495
a3e17eb8
ZY
4496/* Enable border for unscaled (or aspect-scaled) display */
4497#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4498/*
4499 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4500 * pixel.
4501 */
4502#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4503#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4504#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4505/*
4506 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4507 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4508 * on.
4509 */
4510#define LVDS_A3_POWER_MASK (3 << 6)
4511#define LVDS_A3_POWER_DOWN (0 << 6)
4512#define LVDS_A3_POWER_UP (3 << 6)
4513/*
4514 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4515 * is set.
4516 */
4517#define LVDS_CLKB_POWER_MASK (3 << 4)
4518#define LVDS_CLKB_POWER_DOWN (0 << 4)
4519#define LVDS_CLKB_POWER_UP (3 << 4)
4520/*
4521 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4522 * setting for whether we are in dual-channel mode. The B3 pair will
4523 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4524 */
4525#define LVDS_B0B3_POWER_MASK (3 << 2)
4526#define LVDS_B0B3_POWER_DOWN (0 << 2)
4527#define LVDS_B0B3_POWER_UP (3 << 2)
4528
3c17fe4b 4529/* Video Data Island Packet control */
f0f59a00 4530#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4531/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4532 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4533 * of the infoframe structure specified by CEA-861. */
4534#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4535#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4536#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4537/* Pre HSW: */
3c17fe4b 4538#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4539#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4540#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4541#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4542#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4543#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4544#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4545#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4546#define VIDEO_DIP_SELECT_AVI (0 << 19)
4547#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4548#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4549#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4550#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4551#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4552#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4553#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4554/* HSW and later: */
0dd87d20
PZ
4555#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4556#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4557#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4558#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4559#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4560#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4561
585fb111 4562/* Panel power sequencing */
44cb734c
ID
4563#define PPS_BASE 0x61200
4564#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4565#define PCH_PPS_BASE 0xC7200
4566
4567#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4568 PPS_BASE + (reg) + \
4569 (pps_idx) * 0x100)
4570
4571#define _PP_STATUS 0x61200
4572#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4573#define PP_ON (1 << 31)
585fb111
JB
4574/*
4575 * Indicates that all dependencies of the panel are on:
4576 *
4577 * - PLL enabled
4578 * - pipe enabled
4579 * - LVDS/DVOB/DVOC on
4580 */
44cb734c
ID
4581#define PP_READY (1 << 30)
4582#define PP_SEQUENCE_NONE (0 << 28)
4583#define PP_SEQUENCE_POWER_UP (1 << 28)
4584#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4585#define PP_SEQUENCE_MASK (3 << 28)
4586#define PP_SEQUENCE_SHIFT 28
4587#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4588#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4589#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4590#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4591#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4592#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4593#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4594#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4595#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4596#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4597#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4598
4599#define _PP_CONTROL 0x61204
4600#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4601#define PANEL_UNLOCK_REGS (0xabcd << 16)
4602#define PANEL_UNLOCK_MASK (0xffff << 16)
4603#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4604#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4605#define EDP_FORCE_VDD (1 << 3)
4606#define EDP_BLC_ENABLE (1 << 2)
4607#define PANEL_POWER_RESET (1 << 1)
4608#define PANEL_POWER_OFF (0 << 0)
4609#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4610
4611#define _PP_ON_DELAYS 0x61208
4612#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4613#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4614#define PANEL_PORT_SELECT_MASK (3 << 30)
4615#define PANEL_PORT_SELECT_LVDS (0 << 30)
4616#define PANEL_PORT_SELECT_DPA (1 << 30)
4617#define PANEL_PORT_SELECT_DPC (2 << 30)
4618#define PANEL_PORT_SELECT_DPD (3 << 30)
4619#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4620#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4621#define PANEL_POWER_UP_DELAY_SHIFT 16
4622#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4623#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4624
4625#define _PP_OFF_DELAYS 0x6120C
4626#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4627#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4628#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4629#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4630#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4631
4632#define _PP_DIVISOR 0x61210
4633#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4634#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4635#define PP_REFERENCE_DIVIDER_SHIFT 8
4636#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4637#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4638
4639/* Panel fitting */
f0f59a00 4640#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4641#define PFIT_ENABLE (1 << 31)
4642#define PFIT_PIPE_MASK (3 << 29)
4643#define PFIT_PIPE_SHIFT 29
4644#define VERT_INTERP_DISABLE (0 << 10)
4645#define VERT_INTERP_BILINEAR (1 << 10)
4646#define VERT_INTERP_MASK (3 << 10)
4647#define VERT_AUTO_SCALE (1 << 9)
4648#define HORIZ_INTERP_DISABLE (0 << 6)
4649#define HORIZ_INTERP_BILINEAR (1 << 6)
4650#define HORIZ_INTERP_MASK (3 << 6)
4651#define HORIZ_AUTO_SCALE (1 << 5)
4652#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4653#define PFIT_FILTER_FUZZY (0 << 24)
4654#define PFIT_SCALING_AUTO (0 << 26)
4655#define PFIT_SCALING_PROGRAMMED (1 << 26)
4656#define PFIT_SCALING_PILLAR (2 << 26)
4657#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4658#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4659/* Pre-965 */
4660#define PFIT_VERT_SCALE_SHIFT 20
4661#define PFIT_VERT_SCALE_MASK 0xfff00000
4662#define PFIT_HORIZ_SCALE_SHIFT 4
4663#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4664/* 965+ */
4665#define PFIT_VERT_SCALE_SHIFT_965 16
4666#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4667#define PFIT_HORIZ_SCALE_SHIFT_965 0
4668#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4669
f0f59a00 4670#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4671
5c969aa7
DL
4672#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4673#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4674#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4675 _VLV_BLC_PWM_CTL2_B)
07bf139b 4676
5c969aa7
DL
4677#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4678#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4679#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4680 _VLV_BLC_PWM_CTL_B)
07bf139b 4681
5c969aa7
DL
4682#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4683#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4684#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4685 _VLV_BLC_HIST_CTL_B)
07bf139b 4686
585fb111 4687/* Backlight control */
f0f59a00 4688#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4689#define BLM_PWM_ENABLE (1 << 31)
4690#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4691#define BLM_PIPE_SELECT (1 << 29)
4692#define BLM_PIPE_SELECT_IVB (3 << 29)
4693#define BLM_PIPE_A (0 << 29)
4694#define BLM_PIPE_B (1 << 29)
4695#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4696#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4697#define BLM_TRANSCODER_B BLM_PIPE_B
4698#define BLM_TRANSCODER_C BLM_PIPE_C
4699#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4700#define BLM_PIPE(pipe) ((pipe) << 29)
4701#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4702#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4703#define BLM_PHASE_IN_ENABLE (1 << 25)
4704#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4705#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4706#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4707#define BLM_PHASE_IN_COUNT_SHIFT (8)
4708#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4709#define BLM_PHASE_IN_INCR_SHIFT (0)
4710#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4711#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4712/*
4713 * This is the most significant 15 bits of the number of backlight cycles in a
4714 * complete cycle of the modulated backlight control.
4715 *
4716 * The actual value is this field multiplied by two.
4717 */
7cf41601
DV
4718#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4719#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4720#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4721/*
4722 * This is the number of cycles out of the backlight modulation cycle for which
4723 * the backlight is on.
4724 *
4725 * This field must be no greater than the number of cycles in the complete
4726 * backlight modulation cycle.
4727 */
4728#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4729#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4730#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4731#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4732
f0f59a00 4733#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4734#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4735
7cf41601
DV
4736/* New registers for PCH-split platforms. Safe where new bits show up, the
4737 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4738#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4739#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4740
f0f59a00 4741#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4742
7cf41601
DV
4743/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4744 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4745#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4746#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4747#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4748#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4749#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4750
f0f59a00 4751#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4752#define UTIL_PIN_ENABLE (1 << 31)
4753
022e4e52
SK
4754#define UTIL_PIN_PIPE(x) ((x) << 29)
4755#define UTIL_PIN_PIPE_MASK (3 << 29)
4756#define UTIL_PIN_MODE_PWM (1 << 24)
4757#define UTIL_PIN_MODE_MASK (0xf << 24)
4758#define UTIL_PIN_POLARITY (1 << 22)
4759
0fb890c0 4760/* BXT backlight register definition. */
022e4e52 4761#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4762#define BXT_BLC_PWM_ENABLE (1 << 31)
4763#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4764#define _BXT_BLC_PWM_FREQ1 0xC8254
4765#define _BXT_BLC_PWM_DUTY1 0xC8258
4766
4767#define _BXT_BLC_PWM_CTL2 0xC8350
4768#define _BXT_BLC_PWM_FREQ2 0xC8354
4769#define _BXT_BLC_PWM_DUTY2 0xC8358
4770
f0f59a00 4771#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4772 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4773#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4774 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4775#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4776 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4777
f0f59a00 4778#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4779#define PCH_GTC_ENABLE (1 << 31)
4780
585fb111 4781/* TV port control */
f0f59a00 4782#define TV_CTL _MMIO(0x68000)
646b4269 4783/* Enables the TV encoder */
585fb111 4784# define TV_ENC_ENABLE (1 << 31)
646b4269 4785/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4786# define TV_ENC_PIPE_SEL_SHIFT 30
4787# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4788# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4789/* Outputs composite video (DAC A only) */
585fb111 4790# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4791/* Outputs SVideo video (DAC B/C) */
585fb111 4792# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4793/* Outputs Component video (DAC A/B/C) */
585fb111 4794# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4795/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4796# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4797# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4798/* Enables slow sync generation (945GM only) */
585fb111 4799# define TV_SLOW_SYNC (1 << 20)
646b4269 4800/* Selects 4x oversampling for 480i and 576p */
585fb111 4801# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4802/* Selects 2x oversampling for 720p and 1080i */
585fb111 4803# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4804/* Selects no oversampling for 1080p */
585fb111 4805# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4806/* Selects 8x oversampling */
585fb111 4807# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4808/* Selects progressive mode rather than interlaced */
585fb111 4809# define TV_PROGRESSIVE (1 << 17)
646b4269 4810/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4811# define TV_PAL_BURST (1 << 16)
646b4269 4812/* Field for setting delay of Y compared to C */
585fb111 4813# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4814/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4815# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4816/*
585fb111
JB
4817 * Enables a fix for the 915GM only.
4818 *
4819 * Not sure what it does.
4820 */
4821# define TV_ENC_C0_FIX (1 << 10)
646b4269 4822/* Bits that must be preserved by software */
d2d9f232 4823# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4824# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4825/* Read-only state that reports all features enabled */
585fb111 4826# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4827/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4828# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4829/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4830# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4831/* Normal operation */
585fb111 4832# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4833/* Encoder test pattern 1 - combo pattern */
585fb111 4834# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4835/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4836# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4837/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4838# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4839/* Encoder test pattern 4 - random noise */
585fb111 4840# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4841/* Encoder test pattern 5 - linear color ramps */
585fb111 4842# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4843/*
585fb111
JB
4844 * This test mode forces the DACs to 50% of full output.
4845 *
4846 * This is used for load detection in combination with TVDAC_SENSE_MASK
4847 */
4848# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4849# define TV_TEST_MODE_MASK (7 << 0)
4850
f0f59a00 4851#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4852# define TV_DAC_SAVE 0x00ffff00
646b4269 4853/*
585fb111
JB
4854 * Reports that DAC state change logic has reported change (RO).
4855 *
4856 * This gets cleared when TV_DAC_STATE_EN is cleared
4857*/
4858# define TVDAC_STATE_CHG (1 << 31)
4859# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4860/* Reports that DAC A voltage is above the detect threshold */
585fb111 4861# define TVDAC_A_SENSE (1 << 30)
646b4269 4862/* Reports that DAC B voltage is above the detect threshold */
585fb111 4863# define TVDAC_B_SENSE (1 << 29)
646b4269 4864/* Reports that DAC C voltage is above the detect threshold */
585fb111 4865# define TVDAC_C_SENSE (1 << 28)
646b4269 4866/*
585fb111
JB
4867 * Enables DAC state detection logic, for load-based TV detection.
4868 *
4869 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4870 * to off, for load detection to work.
4871 */
4872# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4873/* Sets the DAC A sense value to high */
585fb111 4874# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4875/* Sets the DAC B sense value to high */
585fb111 4876# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4877/* Sets the DAC C sense value to high */
585fb111 4878# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4879/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4880# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4881/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4882# define ENC_TVDAC_SLEW_FAST (1 << 6)
4883# define DAC_A_1_3_V (0 << 4)
4884# define DAC_A_1_1_V (1 << 4)
4885# define DAC_A_0_7_V (2 << 4)
cb66c692 4886# define DAC_A_MASK (3 << 4)
585fb111
JB
4887# define DAC_B_1_3_V (0 << 2)
4888# define DAC_B_1_1_V (1 << 2)
4889# define DAC_B_0_7_V (2 << 2)
cb66c692 4890# define DAC_B_MASK (3 << 2)
585fb111
JB
4891# define DAC_C_1_3_V (0 << 0)
4892# define DAC_C_1_1_V (1 << 0)
4893# define DAC_C_0_7_V (2 << 0)
cb66c692 4894# define DAC_C_MASK (3 << 0)
585fb111 4895
646b4269 4896/*
585fb111
JB
4897 * CSC coefficients are stored in a floating point format with 9 bits of
4898 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4899 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4900 * -1 (0x3) being the only legal negative value.
4901 */
f0f59a00 4902#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4903# define TV_RY_MASK 0x07ff0000
4904# define TV_RY_SHIFT 16
4905# define TV_GY_MASK 0x00000fff
4906# define TV_GY_SHIFT 0
4907
f0f59a00 4908#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4909# define TV_BY_MASK 0x07ff0000
4910# define TV_BY_SHIFT 16
646b4269 4911/*
585fb111
JB
4912 * Y attenuation for component video.
4913 *
4914 * Stored in 1.9 fixed point.
4915 */
4916# define TV_AY_MASK 0x000003ff
4917# define TV_AY_SHIFT 0
4918
f0f59a00 4919#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4920# define TV_RU_MASK 0x07ff0000
4921# define TV_RU_SHIFT 16
4922# define TV_GU_MASK 0x000007ff
4923# define TV_GU_SHIFT 0
4924
f0f59a00 4925#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4926# define TV_BU_MASK 0x07ff0000
4927# define TV_BU_SHIFT 16
646b4269 4928/*
585fb111
JB
4929 * U attenuation for component video.
4930 *
4931 * Stored in 1.9 fixed point.
4932 */
4933# define TV_AU_MASK 0x000003ff
4934# define TV_AU_SHIFT 0
4935
f0f59a00 4936#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4937# define TV_RV_MASK 0x0fff0000
4938# define TV_RV_SHIFT 16
4939# define TV_GV_MASK 0x000007ff
4940# define TV_GV_SHIFT 0
4941
f0f59a00 4942#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4943# define TV_BV_MASK 0x07ff0000
4944# define TV_BV_SHIFT 16
646b4269 4945/*
585fb111
JB
4946 * V attenuation for component video.
4947 *
4948 * Stored in 1.9 fixed point.
4949 */
4950# define TV_AV_MASK 0x000007ff
4951# define TV_AV_SHIFT 0
4952
f0f59a00 4953#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4954/* 2s-complement brightness adjustment */
585fb111
JB
4955# define TV_BRIGHTNESS_MASK 0xff000000
4956# define TV_BRIGHTNESS_SHIFT 24
646b4269 4957/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4958# define TV_CONTRAST_MASK 0x00ff0000
4959# define TV_CONTRAST_SHIFT 16
646b4269 4960/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4961# define TV_SATURATION_MASK 0x0000ff00
4962# define TV_SATURATION_SHIFT 8
646b4269 4963/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4964# define TV_HUE_MASK 0x000000ff
4965# define TV_HUE_SHIFT 0
4966
f0f59a00 4967#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4968/* Controls the DAC level for black */
585fb111
JB
4969# define TV_BLACK_LEVEL_MASK 0x01ff0000
4970# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4971/* Controls the DAC level for blanking */
585fb111
JB
4972# define TV_BLANK_LEVEL_MASK 0x000001ff
4973# define TV_BLANK_LEVEL_SHIFT 0
4974
f0f59a00 4975#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4976/* Number of pixels in the hsync. */
585fb111
JB
4977# define TV_HSYNC_END_MASK 0x1fff0000
4978# define TV_HSYNC_END_SHIFT 16
646b4269 4979/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4980# define TV_HTOTAL_MASK 0x00001fff
4981# define TV_HTOTAL_SHIFT 0
4982
f0f59a00 4983#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4984/* Enables the colorburst (needed for non-component color) */
585fb111 4985# define TV_BURST_ENA (1 << 31)
646b4269 4986/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4987# define TV_HBURST_START_SHIFT 16
4988# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4989/* Length of the colorburst */
585fb111
JB
4990# define TV_HBURST_LEN_SHIFT 0
4991# define TV_HBURST_LEN_MASK 0x0001fff
4992
f0f59a00 4993#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4994/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4995# define TV_HBLANK_END_SHIFT 16
4996# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4997/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4998# define TV_HBLANK_START_SHIFT 0
4999# define TV_HBLANK_START_MASK 0x0001fff
5000
f0f59a00 5001#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5002/* XXX */
585fb111
JB
5003# define TV_NBR_END_SHIFT 16
5004# define TV_NBR_END_MASK 0x07ff0000
646b4269 5005/* XXX */
585fb111
JB
5006# define TV_VI_END_F1_SHIFT 8
5007# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5008/* XXX */
585fb111
JB
5009# define TV_VI_END_F2_SHIFT 0
5010# define TV_VI_END_F2_MASK 0x0000003f
5011
f0f59a00 5012#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5013/* Length of vsync, in half lines */
585fb111
JB
5014# define TV_VSYNC_LEN_MASK 0x07ff0000
5015# define TV_VSYNC_LEN_SHIFT 16
646b4269 5016/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5017 * number of half lines.
5018 */
5019# define TV_VSYNC_START_F1_MASK 0x00007f00
5020# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5021/*
585fb111
JB
5022 * Offset of the start of vsync in field 2, measured in one less than the
5023 * number of half lines.
5024 */
5025# define TV_VSYNC_START_F2_MASK 0x0000007f
5026# define TV_VSYNC_START_F2_SHIFT 0
5027
f0f59a00 5028#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5029/* Enables generation of the equalization signal */
585fb111 5030# define TV_EQUAL_ENA (1 << 31)
646b4269 5031/* Length of vsync, in half lines */
585fb111
JB
5032# define TV_VEQ_LEN_MASK 0x007f0000
5033# define TV_VEQ_LEN_SHIFT 16
646b4269 5034/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5035 * the number of half lines.
5036 */
5037# define TV_VEQ_START_F1_MASK 0x0007f00
5038# define TV_VEQ_START_F1_SHIFT 8
646b4269 5039/*
585fb111
JB
5040 * Offset of the start of equalization in field 2, measured in one less than
5041 * the number of half lines.
5042 */
5043# define TV_VEQ_START_F2_MASK 0x000007f
5044# define TV_VEQ_START_F2_SHIFT 0
5045
f0f59a00 5046#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5047/*
585fb111
JB
5048 * Offset to start of vertical colorburst, measured in one less than the
5049 * number of lines from vertical start.
5050 */
5051# define TV_VBURST_START_F1_MASK 0x003f0000
5052# define TV_VBURST_START_F1_SHIFT 16
646b4269 5053/*
585fb111
JB
5054 * Offset to the end of vertical colorburst, measured in one less than the
5055 * number of lines from the start of NBR.
5056 */
5057# define TV_VBURST_END_F1_MASK 0x000000ff
5058# define TV_VBURST_END_F1_SHIFT 0
5059
f0f59a00 5060#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5061/*
585fb111
JB
5062 * Offset to start of vertical colorburst, measured in one less than the
5063 * number of lines from vertical start.
5064 */
5065# define TV_VBURST_START_F2_MASK 0x003f0000
5066# define TV_VBURST_START_F2_SHIFT 16
646b4269 5067/*
585fb111
JB
5068 * Offset to the end of vertical colorburst, measured in one less than the
5069 * number of lines from the start of NBR.
5070 */
5071# define TV_VBURST_END_F2_MASK 0x000000ff
5072# define TV_VBURST_END_F2_SHIFT 0
5073
f0f59a00 5074#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5075/*
585fb111
JB
5076 * Offset to start of vertical colorburst, measured in one less than the
5077 * number of lines from vertical start.
5078 */
5079# define TV_VBURST_START_F3_MASK 0x003f0000
5080# define TV_VBURST_START_F3_SHIFT 16
646b4269 5081/*
585fb111
JB
5082 * Offset to the end of vertical colorburst, measured in one less than the
5083 * number of lines from the start of NBR.
5084 */
5085# define TV_VBURST_END_F3_MASK 0x000000ff
5086# define TV_VBURST_END_F3_SHIFT 0
5087
f0f59a00 5088#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5089/*
585fb111
JB
5090 * Offset to start of vertical colorburst, measured in one less than the
5091 * number of lines from vertical start.
5092 */
5093# define TV_VBURST_START_F4_MASK 0x003f0000
5094# define TV_VBURST_START_F4_SHIFT 16
646b4269 5095/*
585fb111
JB
5096 * Offset to the end of vertical colorburst, measured in one less than the
5097 * number of lines from the start of NBR.
5098 */
5099# define TV_VBURST_END_F4_MASK 0x000000ff
5100# define TV_VBURST_END_F4_SHIFT 0
5101
f0f59a00 5102#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5103/* Turns on the first subcarrier phase generation DDA */
585fb111 5104# define TV_SC_DDA1_EN (1 << 31)
646b4269 5105/* Turns on the first subcarrier phase generation DDA */
585fb111 5106# define TV_SC_DDA2_EN (1 << 30)
646b4269 5107/* Turns on the first subcarrier phase generation DDA */
585fb111 5108# define TV_SC_DDA3_EN (1 << 29)
646b4269 5109/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5110# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5111/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5112# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5113/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5114# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5115/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5116# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5117/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5118# define TV_BURST_LEVEL_MASK 0x00ff0000
5119# define TV_BURST_LEVEL_SHIFT 16
646b4269 5120/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5121# define TV_SCDDA1_INC_MASK 0x00000fff
5122# define TV_SCDDA1_INC_SHIFT 0
5123
f0f59a00 5124#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5125/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5126# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5127# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5128/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5129# define TV_SCDDA2_INC_MASK 0x00007fff
5130# define TV_SCDDA2_INC_SHIFT 0
5131
f0f59a00 5132#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5133/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5134# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5135# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5136/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5137# define TV_SCDDA3_INC_MASK 0x00007fff
5138# define TV_SCDDA3_INC_SHIFT 0
5139
f0f59a00 5140#define TV_WIN_POS _MMIO(0x68070)
646b4269 5141/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5142# define TV_XPOS_MASK 0x1fff0000
5143# define TV_XPOS_SHIFT 16
646b4269 5144/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5145# define TV_YPOS_MASK 0x00000fff
5146# define TV_YPOS_SHIFT 0
5147
f0f59a00 5148#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5149/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5150# define TV_XSIZE_MASK 0x1fff0000
5151# define TV_XSIZE_SHIFT 16
646b4269 5152/*
585fb111
JB
5153 * Vertical size of the display window, measured in pixels.
5154 *
5155 * Must be even for interlaced modes.
5156 */
5157# define TV_YSIZE_MASK 0x00000fff
5158# define TV_YSIZE_SHIFT 0
5159
f0f59a00 5160#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5161/*
585fb111
JB
5162 * Enables automatic scaling calculation.
5163 *
5164 * If set, the rest of the registers are ignored, and the calculated values can
5165 * be read back from the register.
5166 */
5167# define TV_AUTO_SCALE (1 << 31)
646b4269 5168/*
585fb111
JB
5169 * Disables the vertical filter.
5170 *
5171 * This is required on modes more than 1024 pixels wide */
5172# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5173/* Enables adaptive vertical filtering */
585fb111
JB
5174# define TV_VADAPT (1 << 28)
5175# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5176/* Selects the least adaptive vertical filtering mode */
585fb111 5177# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5178/* Selects the moderately adaptive vertical filtering mode */
585fb111 5179# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5180/* Selects the most adaptive vertical filtering mode */
585fb111 5181# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5182/*
585fb111
JB
5183 * Sets the horizontal scaling factor.
5184 *
5185 * This should be the fractional part of the horizontal scaling factor divided
5186 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5187 *
5188 * (src width - 1) / ((oversample * dest width) - 1)
5189 */
5190# define TV_HSCALE_FRAC_MASK 0x00003fff
5191# define TV_HSCALE_FRAC_SHIFT 0
5192
f0f59a00 5193#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5194/*
585fb111
JB
5195 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5196 *
5197 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5198 */
5199# define TV_VSCALE_INT_MASK 0x00038000
5200# define TV_VSCALE_INT_SHIFT 15
646b4269 5201/*
585fb111
JB
5202 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5203 *
5204 * \sa TV_VSCALE_INT_MASK
5205 */
5206# define TV_VSCALE_FRAC_MASK 0x00007fff
5207# define TV_VSCALE_FRAC_SHIFT 0
5208
f0f59a00 5209#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5210/*
585fb111
JB
5211 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5212 *
5213 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5214 *
5215 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5216 */
5217# define TV_VSCALE_IP_INT_MASK 0x00038000
5218# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5219/*
585fb111
JB
5220 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5221 *
5222 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5223 *
5224 * \sa TV_VSCALE_IP_INT_MASK
5225 */
5226# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5227# define TV_VSCALE_IP_FRAC_SHIFT 0
5228
f0f59a00 5229#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5230# define TV_CC_ENABLE (1 << 31)
646b4269 5231/*
585fb111
JB
5232 * Specifies which field to send the CC data in.
5233 *
5234 * CC data is usually sent in field 0.
5235 */
5236# define TV_CC_FID_MASK (1 << 27)
5237# define TV_CC_FID_SHIFT 27
646b4269 5238/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5239# define TV_CC_HOFF_MASK 0x03ff0000
5240# define TV_CC_HOFF_SHIFT 16
646b4269 5241/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5242# define TV_CC_LINE_MASK 0x0000003f
5243# define TV_CC_LINE_SHIFT 0
5244
f0f59a00 5245#define TV_CC_DATA _MMIO(0x68094)
585fb111 5246# define TV_CC_RDY (1 << 31)
646b4269 5247/* Second word of CC data to be transmitted. */
585fb111
JB
5248# define TV_CC_DATA_2_MASK 0x007f0000
5249# define TV_CC_DATA_2_SHIFT 16
646b4269 5250/* First word of CC data to be transmitted. */
585fb111
JB
5251# define TV_CC_DATA_1_MASK 0x0000007f
5252# define TV_CC_DATA_1_SHIFT 0
5253
f0f59a00
VS
5254#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5255#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5256#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5257#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5258
040d87f1 5259/* Display Port */
f0f59a00
VS
5260#define DP_A _MMIO(0x64000) /* eDP */
5261#define DP_B _MMIO(0x64100)
5262#define DP_C _MMIO(0x64200)
5263#define DP_D _MMIO(0x64300)
040d87f1 5264
f0f59a00
VS
5265#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5266#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5267#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5268
040d87f1 5269#define DP_PORT_EN (1 << 31)
59b74c49
VS
5270#define DP_PIPE_SEL_SHIFT 30
5271#define DP_PIPE_SEL_MASK (1 << 30)
5272#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5273#define DP_PIPE_SEL_SHIFT_IVB 29
5274#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5275#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5276#define DP_PIPE_SEL_SHIFT_CHV 16
5277#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5278#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5279
040d87f1
KP
5280/* Link training mode - select a suitable mode for each stage */
5281#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5282#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5283#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5284#define DP_LINK_TRAIN_OFF (3 << 28)
5285#define DP_LINK_TRAIN_MASK (3 << 28)
5286#define DP_LINK_TRAIN_SHIFT 28
5287
8db9d77b
ZW
5288/* CPT Link training mode */
5289#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5290#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5291#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5292#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5293#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5294#define DP_LINK_TRAIN_SHIFT_CPT 8
5295
040d87f1
KP
5296/* Signal voltages. These are mostly controlled by the other end */
5297#define DP_VOLTAGE_0_4 (0 << 25)
5298#define DP_VOLTAGE_0_6 (1 << 25)
5299#define DP_VOLTAGE_0_8 (2 << 25)
5300#define DP_VOLTAGE_1_2 (3 << 25)
5301#define DP_VOLTAGE_MASK (7 << 25)
5302#define DP_VOLTAGE_SHIFT 25
5303
5304/* Signal pre-emphasis levels, like voltages, the other end tells us what
5305 * they want
5306 */
5307#define DP_PRE_EMPHASIS_0 (0 << 22)
5308#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5309#define DP_PRE_EMPHASIS_6 (2 << 22)
5310#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5311#define DP_PRE_EMPHASIS_MASK (7 << 22)
5312#define DP_PRE_EMPHASIS_SHIFT 22
5313
5314/* How many wires to use. I guess 3 was too hard */
17aa6be9 5315#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5316#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5317#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5318
5319/* Mystic DPCD version 1.1 special mode */
5320#define DP_ENHANCED_FRAMING (1 << 18)
5321
32f9d658
ZW
5322/* eDP */
5323#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5324#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5325#define DP_PLL_FREQ_MASK (3 << 16)
5326
646b4269 5327/* locked once port is enabled */
040d87f1
KP
5328#define DP_PORT_REVERSAL (1 << 15)
5329
32f9d658
ZW
5330/* eDP */
5331#define DP_PLL_ENABLE (1 << 14)
5332
646b4269 5333/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5334#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5335
5336#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5337#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5338
646b4269 5339/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5340#define DP_COLOR_RANGE_16_235 (1 << 8)
5341
646b4269 5342/* Turn on the audio link */
040d87f1
KP
5343#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5344
646b4269 5345/* vs and hs sync polarity */
040d87f1
KP
5346#define DP_SYNC_VS_HIGH (1 << 4)
5347#define DP_SYNC_HS_HIGH (1 << 3)
5348
646b4269 5349/* A fantasy */
040d87f1
KP
5350#define DP_DETECTED (1 << 2)
5351
646b4269 5352/* The aux channel provides a way to talk to the
040d87f1
KP
5353 * signal sink for DDC etc. Max packet size supported
5354 * is 20 bytes in each direction, hence the 5 fixed
5355 * data registers
5356 */
da00bdcf
VS
5357#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5358#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5359#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5360#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5361#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5362#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5363
5364#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5365#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5366#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5367#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5368#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5369#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5370
5371#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5372#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5373#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5374#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5375#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5376#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5377
5378#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5379#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5380#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5381#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5382#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5383#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5384
bb187e93
JA
5385#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5386#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5387#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5388#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5389#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5390#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5391
a324fcac
RV
5392#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5393#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5394#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5395#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5396#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5397#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5398
bdabdb63
VS
5399#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5400#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5401
5402#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5403#define DP_AUX_CH_CTL_DONE (1 << 30)
5404#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5405#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5406#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5407#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5408#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5409#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5410#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5411#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5412#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5413#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5414#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5415#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5416#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5417#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5418#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5419#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5420#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5421#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5422#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5423#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5424#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5425#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5426#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5427#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5428#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5429
5430/*
5431 * Computing GMCH M and N values for the Display Port link
5432 *
5433 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5434 *
5435 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5436 *
5437 * The GMCH value is used internally
5438 *
5439 * bytes_per_pixel is the number of bytes coming out of the plane,
5440 * which is after the LUTs, so we want the bytes for our color format.
5441 * For our current usage, this is always 3, one byte for R, G and B.
5442 */
e3b95f1e
DV
5443#define _PIPEA_DATA_M_G4X 0x70050
5444#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5445
5446/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5447#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5448#define TU_SIZE_SHIFT 25
a65851af 5449#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5450
a65851af
VS
5451#define DATA_LINK_M_N_MASK (0xffffff)
5452#define DATA_LINK_N_MAX (0x800000)
040d87f1 5453
e3b95f1e
DV
5454#define _PIPEA_DATA_N_G4X 0x70054
5455#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5456#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5457
5458/*
5459 * Computing Link M and N values for the Display Port link
5460 *
5461 * Link M / N = pixel_clock / ls_clk
5462 *
5463 * (the DP spec calls pixel_clock the 'strm_clk')
5464 *
5465 * The Link value is transmitted in the Main Stream
5466 * Attributes and VB-ID.
5467 */
5468
e3b95f1e
DV
5469#define _PIPEA_LINK_M_G4X 0x70060
5470#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5471#define PIPEA_DP_LINK_M_MASK (0xffffff)
5472
e3b95f1e
DV
5473#define _PIPEA_LINK_N_G4X 0x70064
5474#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5475#define PIPEA_DP_LINK_N_MASK (0xffffff)
5476
f0f59a00
VS
5477#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5478#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5479#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5480#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5481
585fb111
JB
5482/* Display & cursor control */
5483
5484/* Pipe A */
a57c774a 5485#define _PIPEADSL 0x70000
837ba00f
PZ
5486#define DSL_LINEMASK_GEN2 0x00000fff
5487#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5488#define _PIPEACONF 0x70008
5ee8ee86 5489#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5490#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5491#define PIPECONF_DOUBLE_WIDE (1 << 30)
5492#define I965_PIPECONF_ACTIVE (1 << 30)
5493#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5494#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5495#define PIPECONF_SINGLE_WIDE 0
5496#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5497#define PIPECONF_PIPE_LOCKED (1 << 25)
5eddb70b 5498#define PIPECONF_PALETTE 0
5ee8ee86
PZ
5499#define PIPECONF_GAMMA (1 << 24)
5500#define PIPECONF_FORCE_BORDER (1 << 25)
59df7b17 5501#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5502#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5503/* Note that pre-gen3 does not support interlaced display directly. Panel
5504 * fitting must be disabled on pre-ilk for interlaced. */
5505#define PIPECONF_PROGRESSIVE (0 << 21)
5506#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5507#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5508#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5509#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5510/* Ironlake and later have a complete new set of values for interlaced. PFIT
5511 * means panel fitter required, PF means progressive fetch, DBL means power
5512 * saving pixel doubling. */
5513#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5514#define PIPECONF_INTERLACED_ILK (3 << 21)
5515#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5516#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5517#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5518#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5519#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5520#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5521#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5522#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5523#define PIPECONF_8BPC (0 << 5)
5524#define PIPECONF_10BPC (1 << 5)
5525#define PIPECONF_6BPC (2 << 5)
5526#define PIPECONF_12BPC (3 << 5)
5527#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5528#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5529#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5530#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5531#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5532#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5533#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5534#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5535#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5536#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5537#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5538#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5539#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5540#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5541#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5542#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5543#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5544#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5545#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5546#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5547#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5548#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5549#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5550#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5551#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5552#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5553#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5554#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5555#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5556#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5557#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5558#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5559#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5560#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5561#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5562#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5563#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5564#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5565#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5566#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5567#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5568#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5569#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5570#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5571#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5572#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5573#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5574#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5575#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5576#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5577#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5578#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5579#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5580
755e9019
ID
5581#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5582#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5583
84fd4f4e
RB
5584#define PIPE_A_OFFSET 0x70000
5585#define PIPE_B_OFFSET 0x71000
5586#define PIPE_C_OFFSET 0x72000
5587#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5588/*
5589 * There's actually no pipe EDP. Some pipe registers have
5590 * simply shifted from the pipe to the transcoder, while
5591 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5592 * to access such registers in transcoder EDP.
5593 */
5594#define PIPE_EDP_OFFSET 0x7f000
5595
f0f59a00 5596#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5597 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5598 dev_priv->info.display_mmio_offset)
a57c774a 5599
f0f59a00
VS
5600#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5601#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5602#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5603#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5604#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5605
756f85cf
PZ
5606#define _PIPE_MISC_A 0x70030
5607#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5608#define PIPEMISC_YUV420_ENABLE (1 << 27)
5609#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5610#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5611#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5612#define PIPEMISC_DITHER_8_BPC (0 << 5)
5613#define PIPEMISC_DITHER_10_BPC (1 << 5)
5614#define PIPEMISC_DITHER_6_BPC (2 << 5)
5615#define PIPEMISC_DITHER_12_BPC (3 << 5)
5616#define PIPEMISC_DITHER_ENABLE (1 << 4)
5617#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5618#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5619#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5620
f0f59a00 5621#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5622#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5623#define PIPEB_HLINE_INT_EN (1 << 28)
5624#define PIPEB_VBLANK_INT_EN (1 << 27)
5625#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5626#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5627#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5628#define PIPE_PSR_INT_EN (1 << 22)
5629#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5630#define PIPEA_HLINE_INT_EN (1 << 20)
5631#define PIPEA_VBLANK_INT_EN (1 << 19)
5632#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5633#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5634#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5635#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5636#define PIPEC_HLINE_INT_EN (1 << 12)
5637#define PIPEC_VBLANK_INT_EN (1 << 11)
5638#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5639#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5640#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5641
f0f59a00 5642#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5643#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5644#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5645#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5646#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5647#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5648#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5649#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5650#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5651#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5652#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5653#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5654#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5655#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5656#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5657#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5658#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5659#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5660#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5661#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5662#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5663#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5664#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5665#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5666#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5667#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5668#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5669#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5670#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5671
f0f59a00 5672#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5673#define DSPARB_CSTART_MASK (0x7f << 7)
5674#define DSPARB_CSTART_SHIFT 7
5675#define DSPARB_BSTART_MASK (0x7f)
5676#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5677#define DSPARB_BEND_SHIFT 9 /* on 855 */
5678#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5679#define DSPARB_SPRITEA_SHIFT_VLV 0
5680#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5681#define DSPARB_SPRITEB_SHIFT_VLV 8
5682#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5683#define DSPARB_SPRITEC_SHIFT_VLV 16
5684#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5685#define DSPARB_SPRITED_SHIFT_VLV 24
5686#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5687#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5688#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5689#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5690#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5691#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5692#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5693#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5694#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5695#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5696#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5697#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5698#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5699#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5700#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5701#define DSPARB_SPRITEE_SHIFT_VLV 0
5702#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5703#define DSPARB_SPRITEF_SHIFT_VLV 8
5704#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5705
0a560674 5706/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5707#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674 5708#define DSPFW_SR_SHIFT 23
5ee8ee86 5709#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5710#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5711#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5712#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5713#define DSPFW_PLANEB_MASK (0x7f << 8)
5714#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5715#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5716#define DSPFW_PLANEA_MASK (0x7f << 0)
5717#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5718#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
5ee8ee86 5719#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5720#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5721#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5722#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5723#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5724#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5725#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5726#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5727#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5728#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5729#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5730#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5731#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5732#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5733#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5734#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
5ee8ee86
PZ
5735#define DSPFW_HPLL_SR_EN (1 << 31)
5736#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5737#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5738#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5739#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5740#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5741#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5742#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5743
5744/* vlv/chv */
f0f59a00 5745#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5746#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5747#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5748#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5749#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5750#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5751#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5752#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5753#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5754#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5755#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5756#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5757#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5758#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5759#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5760#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5761#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5762#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5763#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5764#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5765#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5766#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5767#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5768#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5769#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5770#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5771#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5772#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5773#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5774#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5775#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5776#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5777#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5778#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5779#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5780#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5781#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5782#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5783#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5784#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5785#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5786#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5787#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5788#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5789#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5790#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5791#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5792
5793/* vlv/chv high order bits */
f0f59a00 5794#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5795#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5796#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5797#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5798#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5799#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5800#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5801#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5802#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5803#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5804#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5805#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5806#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5807#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5808#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5809#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5810#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5811#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5812#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5813#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5814#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5815#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5816#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5817#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5818#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5819#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5820#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5821#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5822#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5823#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5824#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5825#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5826#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5827#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5828#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5829#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5830#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5831#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5832#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5833#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5834#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5835#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5836
12a3c055 5837/* drain latency register values*/
f0f59a00 5838#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5839#define DDL_CURSOR_SHIFT 24
5ee8ee86 5840#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5841#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5842#define DDL_PRECISION_HIGH (1 << 7)
5843#define DDL_PRECISION_LOW (0 << 7)
0948c265 5844#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5845
f0f59a00 5846#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5847#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5848#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5849
c231775c 5850#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5851#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5852
7662c8bd 5853/* FIFO watermark sizes etc */
0e442c60 5854#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5855#define I915_FIFO_LINE_SIZE 64
5856#define I830_FIFO_LINE_SIZE 32
0e442c60 5857
ceb04246 5858#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5859#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5860#define I965_FIFO_SIZE 512
5861#define I945_FIFO_SIZE 127
7662c8bd 5862#define I915_FIFO_SIZE 95
dff33cfc 5863#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5864#define I830_FIFO_SIZE 95
0e442c60 5865
ceb04246 5866#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5867#define G4X_MAX_WM 0x3f
7662c8bd
SL
5868#define I915_MAX_WM 0x3f
5869
f2b115e6
AJ
5870#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5871#define PINEVIEW_FIFO_LINE_SIZE 64
5872#define PINEVIEW_MAX_WM 0x1ff
5873#define PINEVIEW_DFT_WM 0x3f
5874#define PINEVIEW_DFT_HPLLOFF_WM 0
5875#define PINEVIEW_GUARD_WM 10
5876#define PINEVIEW_CURSOR_FIFO 64
5877#define PINEVIEW_CURSOR_MAX_WM 0x3f
5878#define PINEVIEW_CURSOR_DFT_WM 0
5879#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5880
ceb04246 5881#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5882#define I965_CURSOR_FIFO 64
5883#define I965_CURSOR_MAX_WM 32
5884#define I965_CURSOR_DFT_WM 8
7f8a8569 5885
fae1267d 5886/* Watermark register definitions for SKL */
086f8e84
VS
5887#define _CUR_WM_A_0 0x70140
5888#define _CUR_WM_B_0 0x71140
5889#define _PLANE_WM_1_A_0 0x70240
5890#define _PLANE_WM_1_B_0 0x71240
5891#define _PLANE_WM_2_A_0 0x70340
5892#define _PLANE_WM_2_B_0 0x71340
5893#define _PLANE_WM_TRANS_1_A_0 0x70268
5894#define _PLANE_WM_TRANS_1_B_0 0x71268
5895#define _PLANE_WM_TRANS_2_A_0 0x70368
5896#define _PLANE_WM_TRANS_2_B_0 0x71368
5897#define _CUR_WM_TRANS_A_0 0x70168
5898#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5899#define PLANE_WM_EN (1 << 31)
5900#define PLANE_WM_LINES_SHIFT 14
5901#define PLANE_WM_LINES_MASK 0x1f
5902#define PLANE_WM_BLOCKS_MASK 0x3ff
5903
086f8e84 5904#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5905#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5906#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5907
086f8e84
VS
5908#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5909#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5910#define _PLANE_WM_BASE(pipe, plane) \
5911 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5912#define PLANE_WM(pipe, plane, level) \
f0f59a00 5913 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5914#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5915 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5916#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5917 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5918#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5919 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5920
7f8a8569 5921/* define the Watermark register on Ironlake */
f0f59a00 5922#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 5923#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 5924#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 5925#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 5926#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5927#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5928
f0f59a00
VS
5929#define WM0_PIPEB_ILK _MMIO(0x45104)
5930#define WM0_PIPEC_IVB _MMIO(0x45200)
5931#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 5932#define WM1_LP_SR_EN (1 << 31)
7f8a8569 5933#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
5934#define WM1_LP_LATENCY_MASK (0x7f << 24)
5935#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 5936#define WM1_LP_FBC_SHIFT 20
416f4727 5937#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 5938#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 5939#define WM1_LP_SR_SHIFT 8
1996d624 5940#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5941#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 5942#define WM2_LP_EN (1 << 31)
f0f59a00 5943#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 5944#define WM3_LP_EN (1 << 31)
f0f59a00
VS
5945#define WM1S_LP_ILK _MMIO(0x45120)
5946#define WM2S_LP_IVB _MMIO(0x45124)
5947#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 5948#define WM1S_LP_EN (1 << 31)
7f8a8569 5949
cca32e9a
PZ
5950#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5951 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5952 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5953
7f8a8569 5954/* Memory latency timer register */
f0f59a00 5955#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5956#define MLTR_WM1_SHIFT 0
5957#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5958/* the unit of memory self-refresh latency time is 0.5us */
5959#define ILK_SRLT_MASK 0x3f
5960
1398261a
YL
5961
5962/* the address where we get all kinds of latency value */
f0f59a00 5963#define SSKPD _MMIO(0x5d10)
1398261a
YL
5964#define SSKPD_WM_MASK 0x3f
5965#define SSKPD_WM0_SHIFT 0
5966#define SSKPD_WM1_SHIFT 8
5967#define SSKPD_WM2_SHIFT 16
5968#define SSKPD_WM3_SHIFT 24
5969
585fb111
JB
5970/*
5971 * The two pipe frame counter registers are not synchronized, so
5972 * reading a stable value is somewhat tricky. The following code
5973 * should work:
5974 *
5975 * do {
5976 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5977 * PIPE_FRAME_HIGH_SHIFT;
5978 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5979 * PIPE_FRAME_LOW_SHIFT);
5980 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5981 * PIPE_FRAME_HIGH_SHIFT);
5982 * } while (high1 != high2);
5983 * frame = (high1 << 8) | low1;
5984 */
25a2e2d0 5985#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5986#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5987#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5988#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5989#define PIPE_FRAME_LOW_MASK 0xff000000
5990#define PIPE_FRAME_LOW_SHIFT 24
5991#define PIPE_PIXEL_MASK 0x00ffffff
5992#define PIPE_PIXEL_SHIFT 0
9880b7a5 5993/* GM45+ just has to be different */
fd8f507c
VS
5994#define _PIPEA_FRMCOUNT_G4X 0x70040
5995#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5996#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5997#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5998
5999/* Cursor A & B regs */
5efb3e28 6000#define _CURACNTR 0x70080
14b60391
JB
6001/* Old style CUR*CNTR flags (desktop 8xx) */
6002#define CURSOR_ENABLE 0x80000000
6003#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6004#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6005#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6006#define CURSOR_FORMAT_SHIFT 24
6007#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6008#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6009#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6010#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6011#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6012#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6013/* New style CUR*CNTR flags */
b99b9ec1
VS
6014#define MCURSOR_MODE 0x27
6015#define MCURSOR_MODE_DISABLE 0x00
6016#define MCURSOR_MODE_128_32B_AX 0x02
6017#define MCURSOR_MODE_256_32B_AX 0x03
6018#define MCURSOR_MODE_64_32B_AX 0x07
6019#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6020#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6021#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6022#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6023#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6024#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6025#define MCURSOR_GAMMA_ENABLE (1 << 26)
5ee8ee86
PZ
6026#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6027#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6028#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6029#define _CURABASE 0x70084
6030#define _CURAPOS 0x70088
585fb111
JB
6031#define CURSOR_POS_MASK 0x007FF
6032#define CURSOR_POS_SIGN 0x8000
6033#define CURSOR_X_SHIFT 0
6034#define CURSOR_Y_SHIFT 16
024faac7
VS
6035#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6036#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6037#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6038#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6039#define _CURBCNTR 0x700c0
6040#define _CURBBASE 0x700c4
6041#define _CURBPOS 0x700c8
585fb111 6042
65a21cd6
JB
6043#define _CURBCNTR_IVB 0x71080
6044#define _CURBBASE_IVB 0x71084
6045#define _CURBPOS_IVB 0x71088
6046
f0f59a00 6047#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
6048 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6049 dev_priv->info.display_mmio_offset)
6050
6051#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6052#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6053#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6054#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6055#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6056
5efb3e28
VS
6057#define CURSOR_A_OFFSET 0x70080
6058#define CURSOR_B_OFFSET 0x700c0
6059#define CHV_CURSOR_C_OFFSET 0x700e0
6060#define IVB_CURSOR_B_OFFSET 0x71080
6061#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6062
585fb111 6063/* Display A control */
a57c774a 6064#define _DSPACNTR 0x70180
5ee8ee86 6065#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6066#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6067#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6068#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6069#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6070#define DISPPLANE_YUV422 (0x0 << 26)
6071#define DISPPLANE_8BPP (0x2 << 26)
6072#define DISPPLANE_BGRA555 (0x3 << 26)
6073#define DISPPLANE_BGRX555 (0x4 << 26)
6074#define DISPPLANE_BGRX565 (0x5 << 26)
6075#define DISPPLANE_BGRX888 (0x6 << 26)
6076#define DISPPLANE_BGRA888 (0x7 << 26)
6077#define DISPPLANE_RGBX101010 (0x8 << 26)
6078#define DISPPLANE_RGBA101010 (0x9 << 26)
6079#define DISPPLANE_BGRX101010 (0xa << 26)
6080#define DISPPLANE_RGBX161616 (0xc << 26)
6081#define DISPPLANE_RGBX888 (0xe << 26)
6082#define DISPPLANE_RGBA888 (0xf << 26)
6083#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6084#define DISPPLANE_STEREO_DISABLE 0
5ee8ee86 6085#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
b24e7179 6086#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6087#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6088#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6089#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6090#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6091#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6092#define DISPPLANE_NO_LINE_DOUBLE 0
6093#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6094#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6095#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6096#define DISPPLANE_ROTATE_180 (1 << 15)
6097#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6098#define DISPPLANE_TILED (1 << 10)
6099#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6100#define _DSPAADDR 0x70184
6101#define _DSPASTRIDE 0x70188
6102#define _DSPAPOS 0x7018C /* reserved */
6103#define _DSPASIZE 0x70190
6104#define _DSPASURF 0x7019C /* 965+ only */
6105#define _DSPATILEOFF 0x701A4 /* 965+ only */
6106#define _DSPAOFFSET 0x701A4 /* HSW */
6107#define _DSPASURFLIVE 0x701AC
6108
f0f59a00
VS
6109#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6110#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6111#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6112#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6113#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6114#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6115#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6116#define DSPLINOFF(plane) DSPADDR(plane)
6117#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6118#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6119
c14b0485
VS
6120/* CHV pipe B blender and primary plane */
6121#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6122#define CHV_BLEND_LEGACY (0 << 30)
6123#define CHV_BLEND_ANDROID (1 << 30)
6124#define CHV_BLEND_MPO (2 << 30)
6125#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6126#define _CHV_CANVAS_A 0x60a04
6127#define _PRIMPOS_A 0x60a08
6128#define _PRIMSIZE_A 0x60a0c
6129#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6130#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6131
f0f59a00
VS
6132#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6133#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6134#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6135#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6136#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6137
446f2545
AR
6138/* Display/Sprite base address macros */
6139#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6140#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6141#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6142
85fa792b
VS
6143/*
6144 * VBIOS flags
6145 * gen2:
6146 * [00:06] alm,mgm
6147 * [10:16] all
6148 * [30:32] alm,mgm
6149 * gen3+:
6150 * [00:0f] all
6151 * [10:1f] all
6152 * [30:32] all
6153 */
f0f59a00
VS
6154#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6155#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6156#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6157#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6158
6159/* Pipe B */
5c969aa7
DL
6160#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6161#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6162#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6163#define _PIPEBFRAMEHIGH 0x71040
6164#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6165#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6166#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6167
585fb111
JB
6168
6169/* Display B control */
5c969aa7 6170#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5ee8ee86 6171#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6172#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6173#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6174#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6175#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6176#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6177#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6178#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6179#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6180#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6181#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6182#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6183
b840d907
JB
6184/* Sprite A control */
6185#define _DVSACNTR 0x72180
5ee8ee86
PZ
6186#define DVS_ENABLE (1 << 31)
6187#define DVS_GAMMA_ENABLE (1 << 30)
6188#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6189#define DVS_PIXFORMAT_MASK (3 << 25)
6190#define DVS_FORMAT_YUV422 (0 << 25)
6191#define DVS_FORMAT_RGBX101010 (1 << 25)
6192#define DVS_FORMAT_RGBX888 (2 << 25)
6193#define DVS_FORMAT_RGBX161616 (3 << 25)
6194#define DVS_PIPE_CSC_ENABLE (1 << 24)
6195#define DVS_SOURCE_KEY (1 << 22)
6196#define DVS_RGB_ORDER_XBGR (1 << 20)
6197#define DVS_YUV_FORMAT_BT709 (1 << 18)
6198#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6199#define DVS_YUV_ORDER_YUYV (0 << 16)
6200#define DVS_YUV_ORDER_UYVY (1 << 16)
6201#define DVS_YUV_ORDER_YVYU (2 << 16)
6202#define DVS_YUV_ORDER_VYUY (3 << 16)
6203#define DVS_ROTATE_180 (1 << 15)
6204#define DVS_DEST_KEY (1 << 2)
6205#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6206#define DVS_TILED (1 << 10)
b840d907
JB
6207#define _DVSALINOFF 0x72184
6208#define _DVSASTRIDE 0x72188
6209#define _DVSAPOS 0x7218c
6210#define _DVSASIZE 0x72190
6211#define _DVSAKEYVAL 0x72194
6212#define _DVSAKEYMSK 0x72198
6213#define _DVSASURF 0x7219c
6214#define _DVSAKEYMAXVAL 0x721a0
6215#define _DVSATILEOFF 0x721a4
6216#define _DVSASURFLIVE 0x721ac
6217#define _DVSASCALE 0x72204
5ee8ee86
PZ
6218#define DVS_SCALE_ENABLE (1 << 31)
6219#define DVS_FILTER_MASK (3 << 29)
6220#define DVS_FILTER_MEDIUM (0 << 29)
6221#define DVS_FILTER_ENHANCING (1 << 29)
6222#define DVS_FILTER_SOFTENING (2 << 29)
6223#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6224#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6225#define _DVSAGAMC 0x72300
6226
6227#define _DVSBCNTR 0x73180
6228#define _DVSBLINOFF 0x73184
6229#define _DVSBSTRIDE 0x73188
6230#define _DVSBPOS 0x7318c
6231#define _DVSBSIZE 0x73190
6232#define _DVSBKEYVAL 0x73194
6233#define _DVSBKEYMSK 0x73198
6234#define _DVSBSURF 0x7319c
6235#define _DVSBKEYMAXVAL 0x731a0
6236#define _DVSBTILEOFF 0x731a4
6237#define _DVSBSURFLIVE 0x731ac
6238#define _DVSBSCALE 0x73204
6239#define _DVSBGAMC 0x73300
6240
f0f59a00
VS
6241#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6242#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6243#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6244#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6245#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6246#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6247#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6248#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6249#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6250#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6251#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6252#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6253
6254#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6255#define SPRITE_ENABLE (1 << 31)
6256#define SPRITE_GAMMA_ENABLE (1 << 30)
6257#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6258#define SPRITE_PIXFORMAT_MASK (7 << 25)
6259#define SPRITE_FORMAT_YUV422 (0 << 25)
6260#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6261#define SPRITE_FORMAT_RGBX888 (2 << 25)
6262#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6263#define SPRITE_FORMAT_YUV444 (4 << 25)
6264#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6265#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6266#define SPRITE_SOURCE_KEY (1 << 22)
6267#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6268#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6269#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6270#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6271#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6272#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6273#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6274#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6275#define SPRITE_ROTATE_180 (1 << 15)
6276#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6277#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6278#define SPRITE_TILED (1 << 10)
6279#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6280#define _SPRA_LINOFF 0x70284
6281#define _SPRA_STRIDE 0x70288
6282#define _SPRA_POS 0x7028c
6283#define _SPRA_SIZE 0x70290
6284#define _SPRA_KEYVAL 0x70294
6285#define _SPRA_KEYMSK 0x70298
6286#define _SPRA_SURF 0x7029c
6287#define _SPRA_KEYMAX 0x702a0
6288#define _SPRA_TILEOFF 0x702a4
c54173a8 6289#define _SPRA_OFFSET 0x702a4
32ae46bf 6290#define _SPRA_SURFLIVE 0x702ac
b840d907 6291#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6292#define SPRITE_SCALE_ENABLE (1 << 31)
6293#define SPRITE_FILTER_MASK (3 << 29)
6294#define SPRITE_FILTER_MEDIUM (0 << 29)
6295#define SPRITE_FILTER_ENHANCING (1 << 29)
6296#define SPRITE_FILTER_SOFTENING (2 << 29)
6297#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6298#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6299#define _SPRA_GAMC 0x70400
6300
6301#define _SPRB_CTL 0x71280
6302#define _SPRB_LINOFF 0x71284
6303#define _SPRB_STRIDE 0x71288
6304#define _SPRB_POS 0x7128c
6305#define _SPRB_SIZE 0x71290
6306#define _SPRB_KEYVAL 0x71294
6307#define _SPRB_KEYMSK 0x71298
6308#define _SPRB_SURF 0x7129c
6309#define _SPRB_KEYMAX 0x712a0
6310#define _SPRB_TILEOFF 0x712a4
c54173a8 6311#define _SPRB_OFFSET 0x712a4
32ae46bf 6312#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6313#define _SPRB_SCALE 0x71304
6314#define _SPRB_GAMC 0x71400
6315
f0f59a00
VS
6316#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6317#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6318#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6319#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6320#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6321#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6322#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6323#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6324#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6325#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6326#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6327#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6328#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6329#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6330
921c3b67 6331#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6332#define SP_ENABLE (1 << 31)
6333#define SP_GAMMA_ENABLE (1 << 30)
6334#define SP_PIXFORMAT_MASK (0xf << 26)
6335#define SP_FORMAT_YUV422 (0 << 26)
6336#define SP_FORMAT_BGR565 (5 << 26)
6337#define SP_FORMAT_BGRX8888 (6 << 26)
6338#define SP_FORMAT_BGRA8888 (7 << 26)
6339#define SP_FORMAT_RGBX1010102 (8 << 26)
6340#define SP_FORMAT_RGBA1010102 (9 << 26)
6341#define SP_FORMAT_RGBX8888 (0xe << 26)
6342#define SP_FORMAT_RGBA8888 (0xf << 26)
6343#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6344#define SP_SOURCE_KEY (1 << 22)
6345#define SP_YUV_FORMAT_BT709 (1 << 18)
6346#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6347#define SP_YUV_ORDER_YUYV (0 << 16)
6348#define SP_YUV_ORDER_UYVY (1 << 16)
6349#define SP_YUV_ORDER_YVYU (2 << 16)
6350#define SP_YUV_ORDER_VYUY (3 << 16)
6351#define SP_ROTATE_180 (1 << 15)
6352#define SP_TILED (1 << 10)
6353#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6354#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6355#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6356#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6357#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6358#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6359#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6360#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6361#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6362#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6363#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6364#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6365#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6366#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6367#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6368#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6369#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6370#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6371#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6372
6373#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6374#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6375#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6376#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6377#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6378#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6379#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6380#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6381#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6382#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6383#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6384#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6385#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6386#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6387
83c04a62
VS
6388#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6389 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6390
6391#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6392#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6393#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6394#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6395#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6396#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6397#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6398#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6399#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6400#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6401#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6402#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6403#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6404#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6405
6ca2aeb2
VS
6406/*
6407 * CHV pipe B sprite CSC
6408 *
6409 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6410 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6411 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6412 */
83c04a62
VS
6413#define _MMIO_CHV_SPCSC(plane_id, reg) \
6414 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6415
6416#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6417#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6418#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6419#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6420#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6421
83c04a62
VS
6422#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6423#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6424#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6425#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6426#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6427#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6428#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6429
83c04a62
VS
6430#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6431#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6432#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6433#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6434#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6435
83c04a62
VS
6436#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6437#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6438#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6439#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6440#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6441
70d21f0e
DL
6442/* Skylake plane registers */
6443
6444#define _PLANE_CTL_1_A 0x70180
6445#define _PLANE_CTL_2_A 0x70280
6446#define _PLANE_CTL_3_A 0x70380
6447#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6448#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6449#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6450/*
6451 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6452 * expanded to include bit 23 as well. However, the shift-24 based values
6453 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6454 */
70d21f0e 6455#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6456#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6457#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6458#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6459#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6460#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6461#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6462#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6463#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6464#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6465#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6466#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6467#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6468#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6469#define PLANE_CTL_ORDER_BGRX (0 << 20)
6470#define PLANE_CTL_ORDER_RGBX (1 << 20)
b0f5c0ba 6471#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6472#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6473#define PLANE_CTL_YUV422_YUYV (0 << 16)
6474#define PLANE_CTL_YUV422_UYVY (1 << 16)
6475#define PLANE_CTL_YUV422_YVYU (2 << 16)
6476#define PLANE_CTL_YUV422_VYUY (3 << 16)
70d21f0e
DL
6477#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6478#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6479#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6480#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6481#define PLANE_CTL_TILED_LINEAR (0 << 10)
6482#define PLANE_CTL_TILED_X (1 << 10)
6483#define PLANE_CTL_TILED_Y (4 << 10)
6484#define PLANE_CTL_TILED_YF (5 << 10)
6485#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6486#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6487#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6488#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6489#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6490#define PLANE_CTL_ROTATE_MASK 0x3
6491#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6492#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6493#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6494#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6495#define _PLANE_STRIDE_1_A 0x70188
6496#define _PLANE_STRIDE_2_A 0x70288
6497#define _PLANE_STRIDE_3_A 0x70388
6498#define _PLANE_POS_1_A 0x7018c
6499#define _PLANE_POS_2_A 0x7028c
6500#define _PLANE_POS_3_A 0x7038c
6501#define _PLANE_SIZE_1_A 0x70190
6502#define _PLANE_SIZE_2_A 0x70290
6503#define _PLANE_SIZE_3_A 0x70390
6504#define _PLANE_SURF_1_A 0x7019c
6505#define _PLANE_SURF_2_A 0x7029c
6506#define _PLANE_SURF_3_A 0x7039c
6507#define _PLANE_OFFSET_1_A 0x701a4
6508#define _PLANE_OFFSET_2_A 0x702a4
6509#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6510#define _PLANE_KEYVAL_1_A 0x70194
6511#define _PLANE_KEYVAL_2_A 0x70294
6512#define _PLANE_KEYMSK_1_A 0x70198
6513#define _PLANE_KEYMSK_2_A 0x70298
6514#define _PLANE_KEYMAX_1_A 0x701a0
6515#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6516#define _PLANE_AUX_DIST_1_A 0x701c0
6517#define _PLANE_AUX_DIST_2_A 0x702c0
6518#define _PLANE_AUX_OFFSET_1_A 0x701c4
6519#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6520#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6521#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6522#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6523#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6524#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
077ef1f0 6525#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6526#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6527#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6528#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6529#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6530#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6531#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6532#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6533#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6534#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6535#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6536#define _PLANE_BUF_CFG_1_A 0x7027c
6537#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6538#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6539#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6540
47f9ea8b 6541
70d21f0e
DL
6542#define _PLANE_CTL_1_B 0x71180
6543#define _PLANE_CTL_2_B 0x71280
6544#define _PLANE_CTL_3_B 0x71380
6545#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6546#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6547#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6548#define PLANE_CTL(pipe, plane) \
f0f59a00 6549 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6550
6551#define _PLANE_STRIDE_1_B 0x71188
6552#define _PLANE_STRIDE_2_B 0x71288
6553#define _PLANE_STRIDE_3_B 0x71388
6554#define _PLANE_STRIDE_1(pipe) \
6555 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6556#define _PLANE_STRIDE_2(pipe) \
6557 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6558#define _PLANE_STRIDE_3(pipe) \
6559 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6560#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6561 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6562
6563#define _PLANE_POS_1_B 0x7118c
6564#define _PLANE_POS_2_B 0x7128c
6565#define _PLANE_POS_3_B 0x7138c
6566#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6567#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6568#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6569#define PLANE_POS(pipe, plane) \
f0f59a00 6570 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6571
6572#define _PLANE_SIZE_1_B 0x71190
6573#define _PLANE_SIZE_2_B 0x71290
6574#define _PLANE_SIZE_3_B 0x71390
6575#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6576#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6577#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6578#define PLANE_SIZE(pipe, plane) \
f0f59a00 6579 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6580
6581#define _PLANE_SURF_1_B 0x7119c
6582#define _PLANE_SURF_2_B 0x7129c
6583#define _PLANE_SURF_3_B 0x7139c
6584#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6585#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6586#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6587#define PLANE_SURF(pipe, plane) \
f0f59a00 6588 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6589
6590#define _PLANE_OFFSET_1_B 0x711a4
6591#define _PLANE_OFFSET_2_B 0x712a4
6592#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6593#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6594#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6595 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6596
dc2a41b4
DL
6597#define _PLANE_KEYVAL_1_B 0x71194
6598#define _PLANE_KEYVAL_2_B 0x71294
6599#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6600#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6601#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6602 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6603
6604#define _PLANE_KEYMSK_1_B 0x71198
6605#define _PLANE_KEYMSK_2_B 0x71298
6606#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6607#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6608#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6609 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6610
6611#define _PLANE_KEYMAX_1_B 0x711a0
6612#define _PLANE_KEYMAX_2_B 0x712a0
6613#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6614#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6615#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6616 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6617
8211bd5b
DL
6618#define _PLANE_BUF_CFG_1_B 0x7127c
6619#define _PLANE_BUF_CFG_2_B 0x7137c
37cde11b
MK
6620#define SKL_DDB_ENTRY_MASK 0x3FF
6621#define ICL_DDB_ENTRY_MASK 0x7FF
6622#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6623#define _PLANE_BUF_CFG_1(pipe) \
6624 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6625#define _PLANE_BUF_CFG_2(pipe) \
6626 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6627#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6628 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6629
2cd601c6
CK
6630#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6631#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6632#define _PLANE_NV12_BUF_CFG_1(pipe) \
6633 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6634#define _PLANE_NV12_BUF_CFG_2(pipe) \
6635 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6636#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6637 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6638
2e2adb05
VS
6639#define _PLANE_AUX_DIST_1_B 0x711c0
6640#define _PLANE_AUX_DIST_2_B 0x712c0
6641#define _PLANE_AUX_DIST_1(pipe) \
6642 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6643#define _PLANE_AUX_DIST_2(pipe) \
6644 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6645#define PLANE_AUX_DIST(pipe, plane) \
6646 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6647
6648#define _PLANE_AUX_OFFSET_1_B 0x711c4
6649#define _PLANE_AUX_OFFSET_2_B 0x712c4
6650#define _PLANE_AUX_OFFSET_1(pipe) \
6651 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6652#define _PLANE_AUX_OFFSET_2(pipe) \
6653 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6654#define PLANE_AUX_OFFSET(pipe, plane) \
6655 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6656
47f9ea8b
ACO
6657#define _PLANE_COLOR_CTL_1_B 0x711CC
6658#define _PLANE_COLOR_CTL_2_B 0x712CC
6659#define _PLANE_COLOR_CTL_3_B 0x713CC
6660#define _PLANE_COLOR_CTL_1(pipe) \
6661 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6662#define _PLANE_COLOR_CTL_2(pipe) \
6663 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6664#define PLANE_COLOR_CTL(pipe, plane) \
6665 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6666
6667#/* SKL new cursor registers */
8211bd5b
DL
6668#define _CUR_BUF_CFG_A 0x7017c
6669#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6670#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6671
585fb111 6672/* VBIOS regs */
f0f59a00 6673#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6674# define VGA_DISP_DISABLE (1 << 31)
6675# define VGA_2X_MODE (1 << 30)
6676# define VGA_PIPE_B_SELECT (1 << 29)
6677
f0f59a00 6678#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6679
f2b115e6 6680/* Ironlake */
b9055052 6681
f0f59a00 6682#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6683
f0f59a00 6684#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6685#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6686#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6687#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6688#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6689#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6690#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6691#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6692#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6693#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6694#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6695
6696/* refresh rate hardware control */
f0f59a00 6697#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6698#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6699#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6700
f0f59a00 6701#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6702#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6703#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6704#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6705#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6706#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6707#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6708
f0f59a00 6709#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6710# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6711# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6712
f0f59a00 6713#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6714# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6715
f0f59a00 6716#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6717#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6718#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6719#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6720
6721
a57c774a 6722#define _PIPEA_DATA_M1 0x60030
5eddb70b 6723#define PIPE_DATA_M1_OFFSET 0
a57c774a 6724#define _PIPEA_DATA_N1 0x60034
5eddb70b 6725#define PIPE_DATA_N1_OFFSET 0
b9055052 6726
a57c774a 6727#define _PIPEA_DATA_M2 0x60038
5eddb70b 6728#define PIPE_DATA_M2_OFFSET 0
a57c774a 6729#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6730#define PIPE_DATA_N2_OFFSET 0
b9055052 6731
a57c774a 6732#define _PIPEA_LINK_M1 0x60040
5eddb70b 6733#define PIPE_LINK_M1_OFFSET 0
a57c774a 6734#define _PIPEA_LINK_N1 0x60044
5eddb70b 6735#define PIPE_LINK_N1_OFFSET 0
b9055052 6736
a57c774a 6737#define _PIPEA_LINK_M2 0x60048
5eddb70b 6738#define PIPE_LINK_M2_OFFSET 0
a57c774a 6739#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6740#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6741
6742/* PIPEB timing regs are same start from 0x61000 */
6743
a57c774a
AK
6744#define _PIPEB_DATA_M1 0x61030
6745#define _PIPEB_DATA_N1 0x61034
6746#define _PIPEB_DATA_M2 0x61038
6747#define _PIPEB_DATA_N2 0x6103c
6748#define _PIPEB_LINK_M1 0x61040
6749#define _PIPEB_LINK_N1 0x61044
6750#define _PIPEB_LINK_M2 0x61048
6751#define _PIPEB_LINK_N2 0x6104c
6752
f0f59a00
VS
6753#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6754#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6755#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6756#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6757#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6758#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6759#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6760#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6761
6762/* CPU panel fitter */
9db4a9c7
JB
6763/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6764#define _PFA_CTL_1 0x68080
6765#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6766#define PF_ENABLE (1 << 31)
6767#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6768#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6769#define PF_FILTER_MASK (3 << 23)
6770#define PF_FILTER_PROGRAMMED (0 << 23)
6771#define PF_FILTER_MED_3x3 (1 << 23)
6772#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6773#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6774#define _PFA_WIN_SZ 0x68074
6775#define _PFB_WIN_SZ 0x68874
6776#define _PFA_WIN_POS 0x68070
6777#define _PFB_WIN_POS 0x68870
6778#define _PFA_VSCALE 0x68084
6779#define _PFB_VSCALE 0x68884
6780#define _PFA_HSCALE 0x68090
6781#define _PFB_HSCALE 0x68890
6782
f0f59a00
VS
6783#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6784#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6785#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6786#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6787#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6788
bd2e244f
JB
6789#define _PSA_CTL 0x68180
6790#define _PSB_CTL 0x68980
5ee8ee86 6791#define PS_ENABLE (1 << 31)
bd2e244f
JB
6792#define _PSA_WIN_SZ 0x68174
6793#define _PSB_WIN_SZ 0x68974
6794#define _PSA_WIN_POS 0x68170
6795#define _PSB_WIN_POS 0x68970
6796
f0f59a00
VS
6797#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6798#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6799#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6800
1c9a2d4a
CK
6801/*
6802 * Skylake scalers
6803 */
6804#define _PS_1A_CTRL 0x68180
6805#define _PS_2A_CTRL 0x68280
6806#define _PS_1B_CTRL 0x68980
6807#define _PS_2B_CTRL 0x68A80
6808#define _PS_1C_CTRL 0x69180
6809#define PS_SCALER_EN (1 << 31)
6810#define PS_SCALER_MODE_MASK (3 << 28)
6811#define PS_SCALER_MODE_DYN (0 << 28)
6812#define PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6813#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6814#define PS_SCALER_MODE_PLANAR (1 << 29)
1c9a2d4a 6815#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6816#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6817#define PS_FILTER_MASK (3 << 23)
6818#define PS_FILTER_MEDIUM (0 << 23)
6819#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6820#define PS_FILTER_BILINEAR (3 << 23)
6821#define PS_VERT3TAP (1 << 21)
6822#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6823#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6824#define PS_PWRUP_PROGRESS (1 << 17)
6825#define PS_V_FILTER_BYPASS (1 << 8)
6826#define PS_VADAPT_EN (1 << 7)
6827#define PS_VADAPT_MODE_MASK (3 << 5)
6828#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6829#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6830#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6831
6832#define _PS_PWR_GATE_1A 0x68160
6833#define _PS_PWR_GATE_2A 0x68260
6834#define _PS_PWR_GATE_1B 0x68960
6835#define _PS_PWR_GATE_2B 0x68A60
6836#define _PS_PWR_GATE_1C 0x69160
6837#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6838#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6839#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6840#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6841#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6842#define PS_PWR_GATE_SLPEN_8 0
6843#define PS_PWR_GATE_SLPEN_16 1
6844#define PS_PWR_GATE_SLPEN_24 2
6845#define PS_PWR_GATE_SLPEN_32 3
6846
6847#define _PS_WIN_POS_1A 0x68170
6848#define _PS_WIN_POS_2A 0x68270
6849#define _PS_WIN_POS_1B 0x68970
6850#define _PS_WIN_POS_2B 0x68A70
6851#define _PS_WIN_POS_1C 0x69170
6852
6853#define _PS_WIN_SZ_1A 0x68174
6854#define _PS_WIN_SZ_2A 0x68274
6855#define _PS_WIN_SZ_1B 0x68974
6856#define _PS_WIN_SZ_2B 0x68A74
6857#define _PS_WIN_SZ_1C 0x69174
6858
6859#define _PS_VSCALE_1A 0x68184
6860#define _PS_VSCALE_2A 0x68284
6861#define _PS_VSCALE_1B 0x68984
6862#define _PS_VSCALE_2B 0x68A84
6863#define _PS_VSCALE_1C 0x69184
6864
6865#define _PS_HSCALE_1A 0x68190
6866#define _PS_HSCALE_2A 0x68290
6867#define _PS_HSCALE_1B 0x68990
6868#define _PS_HSCALE_2B 0x68A90
6869#define _PS_HSCALE_1C 0x69190
6870
6871#define _PS_VPHASE_1A 0x68188
6872#define _PS_VPHASE_2A 0x68288
6873#define _PS_VPHASE_1B 0x68988
6874#define _PS_VPHASE_2B 0x68A88
6875#define _PS_VPHASE_1C 0x69188
0a59952b
VS
6876#define PS_Y_PHASE(x) ((x) << 16)
6877#define PS_UV_RGB_PHASE(x) ((x) << 0)
6878#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6879#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
6880
6881#define _PS_HPHASE_1A 0x68194
6882#define _PS_HPHASE_2A 0x68294
6883#define _PS_HPHASE_1B 0x68994
6884#define _PS_HPHASE_2B 0x68A94
6885#define _PS_HPHASE_1C 0x69194
6886
6887#define _PS_ECC_STAT_1A 0x681D0
6888#define _PS_ECC_STAT_2A 0x682D0
6889#define _PS_ECC_STAT_1B 0x689D0
6890#define _PS_ECC_STAT_2B 0x68AD0
6891#define _PS_ECC_STAT_1C 0x691D0
6892
e67005e5 6893#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 6894#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6895 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6896 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6897#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6898 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6899 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6900#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6901 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6902 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6903#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6904 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6905 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6906#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6907 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6908 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6909#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6910 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6911 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6912#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6913 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6914 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6915#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6916 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6917 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6918#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6919 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6920 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6921
b9055052 6922/* legacy palette */
9db4a9c7
JB
6923#define _LGC_PALETTE_A 0x4a000
6924#define _LGC_PALETTE_B 0x4a800
f0f59a00 6925#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6926
42db64ef
PZ
6927#define _GAMMA_MODE_A 0x4a480
6928#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6929#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6930#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6931#define GAMMA_MODE_MODE_8BIT (0 << 0)
6932#define GAMMA_MODE_MODE_10BIT (1 << 0)
6933#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6934#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6935
8337206d 6936/* DMC/CSR */
f0f59a00 6937#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6938#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6939#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6940#define CSR_SSP_BASE _MMIO(0x8F074)
6941#define CSR_HTP_SKL _MMIO(0x8F004)
6942#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6943#define CSR_LAST_WRITE_VALUE 0xc003b400
6944/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6945#define CSR_MMIO_START_RANGE 0x80000
6946#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6947#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6948#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6949#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6950
b9055052
ZW
6951/* interrupts */
6952#define DE_MASTER_IRQ_CONTROL (1 << 31)
6953#define DE_SPRITEB_FLIP_DONE (1 << 29)
6954#define DE_SPRITEA_FLIP_DONE (1 << 28)
6955#define DE_PLANEB_FLIP_DONE (1 << 27)
6956#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6957#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6958#define DE_PCU_EVENT (1 << 25)
6959#define DE_GTT_FAULT (1 << 24)
6960#define DE_POISON (1 << 23)
6961#define DE_PERFORM_COUNTER (1 << 22)
6962#define DE_PCH_EVENT (1 << 21)
6963#define DE_AUX_CHANNEL_A (1 << 20)
6964#define DE_DP_A_HOTPLUG (1 << 19)
6965#define DE_GSE (1 << 18)
6966#define DE_PIPEB_VBLANK (1 << 15)
6967#define DE_PIPEB_EVEN_FIELD (1 << 14)
6968#define DE_PIPEB_ODD_FIELD (1 << 13)
6969#define DE_PIPEB_LINE_COMPARE (1 << 12)
6970#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6971#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6972#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6973#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 6974#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
6975#define DE_PIPEA_EVEN_FIELD (1 << 6)
6976#define DE_PIPEA_ODD_FIELD (1 << 5)
6977#define DE_PIPEA_LINE_COMPARE (1 << 4)
6978#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6979#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 6980#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 6981#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 6982#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 6983
b1f14ad0 6984/* More Ivybridge lolz */
5ee8ee86
PZ
6985#define DE_ERR_INT_IVB (1 << 30)
6986#define DE_GSE_IVB (1 << 29)
6987#define DE_PCH_EVENT_IVB (1 << 28)
6988#define DE_DP_A_HOTPLUG_IVB (1 << 27)
6989#define DE_AUX_CHANNEL_A_IVB (1 << 26)
6990#define DE_EDP_PSR_INT_HSW (1 << 19)
6991#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
6992#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
6993#define DE_PIPEC_VBLANK_IVB (1 << 10)
6994#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
6995#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
6996#define DE_PIPEB_VBLANK_IVB (1 << 5)
6997#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
6998#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
6999#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7000#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7001#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7002
f0f59a00 7003#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7004#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7005
f0f59a00
VS
7006#define DEISR _MMIO(0x44000)
7007#define DEIMR _MMIO(0x44004)
7008#define DEIIR _MMIO(0x44008)
7009#define DEIER _MMIO(0x4400c)
b9055052 7010
f0f59a00
VS
7011#define GTISR _MMIO(0x44010)
7012#define GTIMR _MMIO(0x44014)
7013#define GTIIR _MMIO(0x44018)
7014#define GTIER _MMIO(0x4401c)
b9055052 7015
f0f59a00 7016#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7017#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7018#define GEN8_PCU_IRQ (1 << 30)
7019#define GEN8_DE_PCH_IRQ (1 << 23)
7020#define GEN8_DE_MISC_IRQ (1 << 22)
7021#define GEN8_DE_PORT_IRQ (1 << 20)
7022#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7023#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7024#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7025#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7026#define GEN8_GT_VECS_IRQ (1 << 6)
7027#define GEN8_GT_GUC_IRQ (1 << 5)
7028#define GEN8_GT_PM_IRQ (1 << 4)
7029#define GEN8_GT_VCS2_IRQ (1 << 3)
7030#define GEN8_GT_VCS1_IRQ (1 << 2)
7031#define GEN8_GT_BCS_IRQ (1 << 1)
7032#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7033
f0f59a00
VS
7034#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7035#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7036#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7037#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7038
5ee8ee86
PZ
7039#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7040#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7041#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7042#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7043#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7044#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7045#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7046#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7047#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7048
abd58f01 7049#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7050#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 7051#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 7052#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 7053#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7054#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7055
f0f59a00
VS
7056#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7057#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7058#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7059#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7060#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7061#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7062#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7063#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7064#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7065#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7066#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7067#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7068#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7069#define GEN8_PIPE_VSYNC (1 << 1)
7070#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7071#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7072#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7073#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7074#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7075#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7076#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7077#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7078#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7079#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7080#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7081#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7082 (GEN8_PIPE_CURSOR_FAULT | \
7083 GEN8_PIPE_SPRITE_FAULT | \
7084 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7085#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7086 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7087 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7088 GEN9_PIPE_PLANE3_FAULT | \
7089 GEN9_PIPE_PLANE2_FAULT | \
7090 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7091
f0f59a00
VS
7092#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7093#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7094#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7095#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7096#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7097#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7098#define GEN9_AUX_CHANNEL_D (1 << 27)
7099#define GEN9_AUX_CHANNEL_C (1 << 26)
7100#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7101#define BXT_DE_PORT_HP_DDIC (1 << 5)
7102#define BXT_DE_PORT_HP_DDIB (1 << 4)
7103#define BXT_DE_PORT_HP_DDIA (1 << 3)
7104#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7105 BXT_DE_PORT_HP_DDIB | \
7106 BXT_DE_PORT_HP_DDIC)
7107#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7108#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7109#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7110
f0f59a00
VS
7111#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7112#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7113#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7114#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7115#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7116#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7117
f0f59a00
VS
7118#define GEN8_PCU_ISR _MMIO(0x444e0)
7119#define GEN8_PCU_IMR _MMIO(0x444e4)
7120#define GEN8_PCU_IIR _MMIO(0x444e8)
7121#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7122
df0d28c1
DP
7123#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7124#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7125#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7126#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7127#define GEN11_GU_MISC_GSE (1 << 27)
7128
a6358dda
TU
7129#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7130#define GEN11_MASTER_IRQ (1 << 31)
7131#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7132#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7133#define GEN11_DISPLAY_IRQ (1 << 16)
7134#define GEN11_GT_DW_IRQ(x) (1 << (x))
7135#define GEN11_GT_DW1_IRQ (1 << 1)
7136#define GEN11_GT_DW0_IRQ (1 << 0)
7137
7138#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7139#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7140#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7141#define GEN11_DE_PCH_IRQ (1 << 23)
7142#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7143#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7144#define GEN11_DE_PORT_IRQ (1 << 20)
7145#define GEN11_DE_PIPE_C (1 << 18)
7146#define GEN11_DE_PIPE_B (1 << 17)
7147#define GEN11_DE_PIPE_A (1 << 16)
7148
121e758e
DP
7149#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7150#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7151#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7152#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7153#define GEN11_TC4_HOTPLUG (1 << 19)
7154#define GEN11_TC3_HOTPLUG (1 << 18)
7155#define GEN11_TC2_HOTPLUG (1 << 17)
7156#define GEN11_TC1_HOTPLUG (1 << 16)
7157#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7158 GEN11_TC3_HOTPLUG | \
7159 GEN11_TC2_HOTPLUG | \
7160 GEN11_TC1_HOTPLUG)
b796b971
DP
7161#define GEN11_TBT4_HOTPLUG (1 << 3)
7162#define GEN11_TBT3_HOTPLUG (1 << 2)
7163#define GEN11_TBT2_HOTPLUG (1 << 1)
7164#define GEN11_TBT1_HOTPLUG (1 << 0)
7165#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7166 GEN11_TBT3_HOTPLUG | \
7167 GEN11_TBT2_HOTPLUG | \
7168 GEN11_TBT1_HOTPLUG)
7169
7170#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7171#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7172#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7173#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7174#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7175#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7176
a6358dda
TU
7177#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7178#define GEN11_CSME (31)
7179#define GEN11_GUNIT (28)
7180#define GEN11_GUC (25)
7181#define GEN11_WDPERF (20)
7182#define GEN11_KCR (19)
7183#define GEN11_GTPM (16)
7184#define GEN11_BCS (15)
7185#define GEN11_RCS0 (0)
7186
7187#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7188#define GEN11_VECS(x) (31 - (x))
7189#define GEN11_VCS(x) (x)
7190
9e8789ec 7191#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7192
7193#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7194#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7195#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7196#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7197#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7198#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7199
9e8789ec 7200#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7201
7202#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7203#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7204
9e8789ec 7205#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7206
7207#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7208#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7209#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7210#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7211#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7212#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7213
7214#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7215#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7216#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7217#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7218#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7219#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7220#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7221#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7222#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7223
f0f59a00 7224#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7225/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7226#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7227#define ILK_DPARB_GATE (1 << 22)
7228#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7229#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7230#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7231#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7232#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7233#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7234#define ILK_HDCP_DISABLE (1 << 25)
7235#define ILK_eDP_A_DISABLE (1 << 24)
7236#define HSW_CDCLK_LIMIT (1 << 24)
7237#define ILK_DESKTOP (1 << 23)
231e54f6 7238
f0f59a00 7239#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7240#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7241#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7242#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7243#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7244#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7245
f0f59a00 7246#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7247# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7248# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7249
f0f59a00 7250#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7251#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7252#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7253#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7254#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7255
17e0adf0
MK
7256#define CHICKEN_PAR2_1 _MMIO(0x42090)
7257#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7258
f4f4b59b 7259#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7260#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7261#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7262#define GLK_CL1_PWR_DOWN (1 << 11)
7263#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7264
5654a162
PP
7265#define CHICKEN_MISC_4 _MMIO(0x4208c)
7266#define FBC_STRIDE_OVERRIDE (1 << 13)
7267#define FBC_STRIDE_MASK 0x1FFF
7268
fe4ab3ce
BW
7269#define _CHICKEN_PIPESL_1_A 0x420b0
7270#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7271#define HSW_FBCQ_DIS (1 << 22)
7272#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7273#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7274
d86f0482
NV
7275#define CHICKEN_TRANS_A 0x420c0
7276#define CHICKEN_TRANS_B 0x420c4
7277#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
5ee8ee86
PZ
7278#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7279#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7280#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7281#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7282#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7283#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7284#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7285
f0f59a00 7286#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7287#define DISP_FBC_MEMORY_WAKE (1 << 31)
7288#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7289#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7290#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7291#define DISP_DATA_PARTITION_5_6 (1 << 6)
7292#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7293#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7294#define DBUF_CTL_S1 _MMIO(0x45008)
7295#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7296#define DBUF_POWER_REQUEST (1 << 31)
7297#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7298#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7299#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7300#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7301#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7302#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7303
590e8ff0 7304#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7305#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7306#define MASK_WAKEMEM (1 << 13)
7307#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7308
f0f59a00 7309#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7310#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7311#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7312#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7313#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7314#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7315#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7316#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7317#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7318
186a277e
PZ
7319#define SKL_DSSM _MMIO(0x51004)
7320#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7321#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7322#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7323#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7324#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7325
a78536e7 7326#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7327#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7328
f0f59a00 7329#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7330#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7331#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7332
2c8580e4 7333#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7334#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7335#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7336#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7337#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7338#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7339#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7340#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7341#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7342
e4e0c058 7343/* GEN7 chicken */
f0f59a00 7344#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7345 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7346 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7347
7348#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7349 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7350 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7351 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7352 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7353
7354#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7355 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7356
f0f59a00 7357#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7358# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7359# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7360
f0f59a00 7361#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7362#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7363
ab062639 7364#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7365#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7366
f0f59a00 7367#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7368#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7369
f0f59a00 7370#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7371/*
7372 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7373 * Using the formula in BSpec leads to a hang, while the formula here works
7374 * fine and matches the formulas for all other platforms. A BSpec change
7375 * request has been filed to clarify this.
7376 */
36579cb6
ID
7377#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7378#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7379#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7380
f0f59a00 7381#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7382#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7383#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7384#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7385#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7386
f0f59a00 7387#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7388#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7389#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7390#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7391
f0f59a00 7392#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7393#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7394
f0f59a00 7395#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7396#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7397#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7398#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7399
63801f21 7400/* GEN8 chicken */
f0f59a00 7401#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7402#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7403#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7404#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7405#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7406#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7407#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7408#define HDC_FORCE_NON_COHERENT (1 << 4)
7409#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7410
3669ab61
AS
7411#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7412
38a39a7b 7413/* GEN9 chicken */
f0f59a00 7414#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7415#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7416
0c79f9cb
MT
7417#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7418#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7419
db099c8f 7420/* WaCatErrorRejectionIssue */
f0f59a00 7421#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7422#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7423
f0f59a00 7424#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7425#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7426
f0f59a00 7427#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7428#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7429
e16a3750
VK
7430/*GEN11 chicken */
7431#define _PIPEA_CHICKEN 0x70038
7432#define _PIPEB_CHICKEN 0x71038
7433#define _PIPEC_CHICKEN 0x72038
7434#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7435#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7436 _PIPEB_CHICKEN)
7437
b9055052
ZW
7438/* PCH */
7439
23e81d69 7440/* south display engine interrupt: IBX */
776ad806
JB
7441#define SDE_AUDIO_POWER_D (1 << 27)
7442#define SDE_AUDIO_POWER_C (1 << 26)
7443#define SDE_AUDIO_POWER_B (1 << 25)
7444#define SDE_AUDIO_POWER_SHIFT (25)
7445#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7446#define SDE_GMBUS (1 << 24)
7447#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7448#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7449#define SDE_AUDIO_HDCP_MASK (3 << 22)
7450#define SDE_AUDIO_TRANSB (1 << 21)
7451#define SDE_AUDIO_TRANSA (1 << 20)
7452#define SDE_AUDIO_TRANS_MASK (3 << 20)
7453#define SDE_POISON (1 << 19)
7454/* 18 reserved */
7455#define SDE_FDI_RXB (1 << 17)
7456#define SDE_FDI_RXA (1 << 16)
7457#define SDE_FDI_MASK (3 << 16)
7458#define SDE_AUXD (1 << 15)
7459#define SDE_AUXC (1 << 14)
7460#define SDE_AUXB (1 << 13)
7461#define SDE_AUX_MASK (7 << 13)
7462/* 12 reserved */
b9055052
ZW
7463#define SDE_CRT_HOTPLUG (1 << 11)
7464#define SDE_PORTD_HOTPLUG (1 << 10)
7465#define SDE_PORTC_HOTPLUG (1 << 9)
7466#define SDE_PORTB_HOTPLUG (1 << 8)
7467#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7468#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7469 SDE_SDVOB_HOTPLUG | \
7470 SDE_PORTB_HOTPLUG | \
7471 SDE_PORTC_HOTPLUG | \
7472 SDE_PORTD_HOTPLUG)
776ad806
JB
7473#define SDE_TRANSB_CRC_DONE (1 << 5)
7474#define SDE_TRANSB_CRC_ERR (1 << 4)
7475#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7476#define SDE_TRANSA_CRC_DONE (1 << 2)
7477#define SDE_TRANSA_CRC_ERR (1 << 1)
7478#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7479#define SDE_TRANS_MASK (0x3f)
23e81d69 7480
31604222 7481/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7482#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7483#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7484#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7485#define SDE_AUDIO_POWER_SHIFT_CPT 29
7486#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7487#define SDE_AUXD_CPT (1 << 27)
7488#define SDE_AUXC_CPT (1 << 26)
7489#define SDE_AUXB_CPT (1 << 25)
7490#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7491#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7492#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7493#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7494#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7495#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7496#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7497#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7498#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7499 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7500 SDE_PORTD_HOTPLUG_CPT | \
7501 SDE_PORTC_HOTPLUG_CPT | \
7502 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7503#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7504 SDE_PORTD_HOTPLUG_CPT | \
7505 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7506 SDE_PORTB_HOTPLUG_CPT | \
7507 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7508#define SDE_GMBUS_CPT (1 << 17)
8664281b 7509#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7510#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7511#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7512#define SDE_FDI_RXC_CPT (1 << 8)
7513#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7514#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7515#define SDE_FDI_RXB_CPT (1 << 4)
7516#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7517#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7518#define SDE_FDI_RXA_CPT (1 << 0)
7519#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7520 SDE_AUDIO_CP_REQ_B_CPT | \
7521 SDE_AUDIO_CP_REQ_A_CPT)
7522#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7523 SDE_AUDIO_CP_CHG_B_CPT | \
7524 SDE_AUDIO_CP_CHG_A_CPT)
7525#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7526 SDE_FDI_RXB_CPT | \
7527 SDE_FDI_RXA_CPT)
b9055052 7528
31604222
AS
7529/* south display engine interrupt: ICP */
7530#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7531#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7532#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7533#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7534#define SDE_GMBUS_ICP (1 << 23)
7535#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7536#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
7537#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7538 SDE_DDIA_HOTPLUG_ICP)
7539#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7540 SDE_TC3_HOTPLUG_ICP | \
7541 SDE_TC2_HOTPLUG_ICP | \
7542 SDE_TC1_HOTPLUG_ICP)
7543
f0f59a00
VS
7544#define SDEISR _MMIO(0xc4000)
7545#define SDEIMR _MMIO(0xc4004)
7546#define SDEIIR _MMIO(0xc4008)
7547#define SDEIER _MMIO(0xc400c)
b9055052 7548
f0f59a00 7549#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7550#define SERR_INT_POISON (1 << 31)
7551#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7552
b9055052 7553/* digital port hotplug */
f0f59a00 7554#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7555#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7556#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7557#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7558#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7559#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7560#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7561#define PORTD_HOTPLUG_ENABLE (1 << 20)
7562#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7563#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7564#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7565#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7566#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7567#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7568#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7569#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7570#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7571#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7572#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7573#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7574#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7575#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7576#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7577#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7578#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7579#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7580#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7581#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7582#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7583#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7584#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7585#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7586#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7587#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7588#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7589#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7590#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7591#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7592#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7593#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7594 BXT_DDIB_HPD_INVERT | \
7595 BXT_DDIC_HPD_INVERT)
b9055052 7596
f0f59a00 7597#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7598#define PORTE_HOTPLUG_ENABLE (1 << 4)
7599#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7600#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7601#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7602#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7603
31604222
AS
7604/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7605 * functionality covered in PCH_PORT_HOTPLUG is split into
7606 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7607 */
7608
7609#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7610#define ICP_DDIB_HPD_ENABLE (1 << 7)
7611#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7612#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7613#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7614#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7615#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7616#define ICP_DDIA_HPD_ENABLE (1 << 3)
7617#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7618#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7619#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7620#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7621#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7622
7623#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7624#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
7625#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7626#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7627
f0f59a00
VS
7628#define PCH_GPIOA _MMIO(0xc5010)
7629#define PCH_GPIOB _MMIO(0xc5014)
7630#define PCH_GPIOC _MMIO(0xc5018)
7631#define PCH_GPIOD _MMIO(0xc501c)
7632#define PCH_GPIOE _MMIO(0xc5020)
7633#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7634
f0f59a00
VS
7635#define PCH_GMBUS0 _MMIO(0xc5100)
7636#define PCH_GMBUS1 _MMIO(0xc5104)
7637#define PCH_GMBUS2 _MMIO(0xc5108)
7638#define PCH_GMBUS3 _MMIO(0xc510c)
7639#define PCH_GMBUS4 _MMIO(0xc5110)
7640#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7641
9db4a9c7
JB
7642#define _PCH_DPLL_A 0xc6014
7643#define _PCH_DPLL_B 0xc6018
9e8789ec 7644#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7645
9db4a9c7 7646#define _PCH_FPA0 0xc6040
5ee8ee86 7647#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7648#define _PCH_FPA1 0xc6044
7649#define _PCH_FPB0 0xc6048
7650#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7651#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7652#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7653
f0f59a00 7654#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7655
f0f59a00 7656#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7657#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7658#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7659#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7660#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7661#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7662#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7663#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7664#define DREF_SSC_SOURCE_MASK (3 << 11)
7665#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7666#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7667#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7668#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7669#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7670#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7671#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7672#define DREF_SSC4_DOWNSPREAD (0 << 6)
7673#define DREF_SSC4_CENTERSPREAD (1 << 6)
7674#define DREF_SSC1_DISABLE (0 << 1)
7675#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7676#define DREF_SSC4_DISABLE (0)
7677#define DREF_SSC4_ENABLE (1)
7678
f0f59a00 7679#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7680#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7681#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7682#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7683#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7684#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7685#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7686#define CNP_RAWCLK_DIV(div) ((div) << 16)
7687#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7688#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7689#define ICP_RAWCLK_DEN(den) ((den) << 26)
7690#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7691
f0f59a00 7692#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7693
f0f59a00
VS
7694#define PCH_SSC4_PARMS _MMIO(0xc6210)
7695#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7696
f0f59a00 7697#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7698#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7699#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7700#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7701
b9055052
ZW
7702/* transcoder */
7703
275f01b2
DV
7704#define _PCH_TRANS_HTOTAL_A 0xe0000
7705#define TRANS_HTOTAL_SHIFT 16
7706#define TRANS_HACTIVE_SHIFT 0
7707#define _PCH_TRANS_HBLANK_A 0xe0004
7708#define TRANS_HBLANK_END_SHIFT 16
7709#define TRANS_HBLANK_START_SHIFT 0
7710#define _PCH_TRANS_HSYNC_A 0xe0008
7711#define TRANS_HSYNC_END_SHIFT 16
7712#define TRANS_HSYNC_START_SHIFT 0
7713#define _PCH_TRANS_VTOTAL_A 0xe000c
7714#define TRANS_VTOTAL_SHIFT 16
7715#define TRANS_VACTIVE_SHIFT 0
7716#define _PCH_TRANS_VBLANK_A 0xe0010
7717#define TRANS_VBLANK_END_SHIFT 16
7718#define TRANS_VBLANK_START_SHIFT 0
7719#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 7720#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
7721#define TRANS_VSYNC_START_SHIFT 0
7722#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7723
e3b95f1e
DV
7724#define _PCH_TRANSA_DATA_M1 0xe0030
7725#define _PCH_TRANSA_DATA_N1 0xe0034
7726#define _PCH_TRANSA_DATA_M2 0xe0038
7727#define _PCH_TRANSA_DATA_N2 0xe003c
7728#define _PCH_TRANSA_LINK_M1 0xe0040
7729#define _PCH_TRANSA_LINK_N1 0xe0044
7730#define _PCH_TRANSA_LINK_M2 0xe0048
7731#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7732
2dcbc34d 7733/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7734#define _VIDEO_DIP_CTL_A 0xe0200
7735#define _VIDEO_DIP_DATA_A 0xe0208
7736#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7737#define GCP_COLOR_INDICATION (1 << 2)
7738#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7739#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7740
7741#define _VIDEO_DIP_CTL_B 0xe1200
7742#define _VIDEO_DIP_DATA_B 0xe1208
7743#define _VIDEO_DIP_GCP_B 0xe1210
7744
f0f59a00
VS
7745#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7746#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7747#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7748
2dcbc34d 7749/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7750#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7751#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7752#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7753
086f8e84
VS
7754#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7755#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7756#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7757
086f8e84
VS
7758#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7759#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7760#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7761
90b107c8 7762#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7763 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7764 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7765#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7766 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7767 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7768#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7769 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7770 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7771
8c5f5f7c 7772/* Haswell DIP controls */
f0f59a00 7773
086f8e84
VS
7774#define _HSW_VIDEO_DIP_CTL_A 0x60200
7775#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7776#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7777#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7778#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7779#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7780#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7781#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7782#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7783#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7784#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7785#define _HSW_VIDEO_DIP_GCP_A 0x60210
7786
7787#define _HSW_VIDEO_DIP_CTL_B 0x61200
7788#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7789#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7790#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7791#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7792#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7793#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7794#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7795#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7796#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7797#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7798#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7799
f0f59a00
VS
7800#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7801#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7802#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7803#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7804#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7805#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7806
7807#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 7808#define S3D_ENABLE (1 << 31)
f0f59a00
VS
7809#define _HSW_STEREO_3D_CTL_B 0x71020
7810
7811#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7812
275f01b2
DV
7813#define _PCH_TRANS_HTOTAL_B 0xe1000
7814#define _PCH_TRANS_HBLANK_B 0xe1004
7815#define _PCH_TRANS_HSYNC_B 0xe1008
7816#define _PCH_TRANS_VTOTAL_B 0xe100c
7817#define _PCH_TRANS_VBLANK_B 0xe1010
7818#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7819#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7820
f0f59a00
VS
7821#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7822#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7823#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7824#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7825#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7826#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7827#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7828
e3b95f1e
DV
7829#define _PCH_TRANSB_DATA_M1 0xe1030
7830#define _PCH_TRANSB_DATA_N1 0xe1034
7831#define _PCH_TRANSB_DATA_M2 0xe1038
7832#define _PCH_TRANSB_DATA_N2 0xe103c
7833#define _PCH_TRANSB_LINK_M1 0xe1040
7834#define _PCH_TRANSB_LINK_N1 0xe1044
7835#define _PCH_TRANSB_LINK_M2 0xe1048
7836#define _PCH_TRANSB_LINK_N2 0xe104c
7837
f0f59a00
VS
7838#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7839#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7840#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7841#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7842#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7843#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7844#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7845#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7846
ab9412ba
DV
7847#define _PCH_TRANSACONF 0xf0008
7848#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7849#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7850#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
7851#define TRANS_DISABLE (0 << 31)
7852#define TRANS_ENABLE (1 << 31)
7853#define TRANS_STATE_MASK (1 << 30)
7854#define TRANS_STATE_DISABLE (0 << 30)
7855#define TRANS_STATE_ENABLE (1 << 30)
7856#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
7857#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
7858#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
7859#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
7860#define TRANS_INTERLACE_MASK (7 << 21)
7861#define TRANS_PROGRESSIVE (0 << 21)
7862#define TRANS_INTERLACED (3 << 21)
7863#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
7864#define TRANS_8BPC (0 << 5)
7865#define TRANS_10BPC (1 << 5)
7866#define TRANS_6BPC (2 << 5)
7867#define TRANS_12BPC (3 << 5)
b9055052 7868
ce40141f
DV
7869#define _TRANSA_CHICKEN1 0xf0060
7870#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7871#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
7872#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
7873#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
7874#define _TRANSA_CHICKEN2 0xf0064
7875#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7876#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
7877#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
7878#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
7879#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
7880#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
7881#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 7882
f0f59a00 7883#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7884#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7885#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
7886#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7887#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 7888#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
7889#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7890#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 7891#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 7892#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
7893#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
7894#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
7895#define LPT_PWM_GRANULARITY (1 << 5)
7896#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 7897
f0f59a00
VS
7898#define _FDI_RXA_CHICKEN 0xc200c
7899#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
7900#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
7901#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 7902#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7903
f0f59a00 7904#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
7905#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
7906#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
7907#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
7908#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
7909#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
7910#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 7911
b9055052 7912/* CPU: FDI_TX */
f0f59a00
VS
7913#define _FDI_TXA_CTL 0x60100
7914#define _FDI_TXB_CTL 0x61100
7915#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
7916#define FDI_TX_DISABLE (0 << 31)
7917#define FDI_TX_ENABLE (1 << 31)
7918#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
7919#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
7920#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
7921#define FDI_LINK_TRAIN_NONE (3 << 28)
7922#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
7923#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
7924#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
7925#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
7926#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
7927#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
7928#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
7929#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
7930/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7931 SNB has different settings. */
7932/* SNB A-stepping */
5ee8ee86
PZ
7933#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
7934#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
7935#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
7936#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 7937/* SNB B-stepping */
5ee8ee86
PZ
7938#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
7939#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
7940#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
7941#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
7942#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
7943#define FDI_DP_PORT_WIDTH_SHIFT 19
7944#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7945#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 7946#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 7947/* Ironlake: hardwired to 1 */
5ee8ee86 7948#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
7949
7950/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
7951#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
7952#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
7953#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
7954#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 7955
b9055052 7956/* both Tx and Rx */
5ee8ee86
PZ
7957#define FDI_COMPOSITE_SYNC (1 << 11)
7958#define FDI_LINK_TRAIN_AUTO (1 << 10)
7959#define FDI_SCRAMBLING_ENABLE (0 << 7)
7960#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
7961
7962/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7963#define _FDI_RXA_CTL 0xf000c
7964#define _FDI_RXB_CTL 0xf100c
f0f59a00 7965#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 7966#define FDI_RX_ENABLE (1 << 31)
b9055052 7967/* train, dp width same as FDI_TX */
5ee8ee86
PZ
7968#define FDI_FS_ERRC_ENABLE (1 << 27)
7969#define FDI_FE_ERRC_ENABLE (1 << 26)
7970#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
7971#define FDI_8BPC (0 << 16)
7972#define FDI_10BPC (1 << 16)
7973#define FDI_6BPC (2 << 16)
7974#define FDI_12BPC (3 << 16)
7975#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
7976#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
7977#define FDI_RX_PLL_ENABLE (1 << 13)
7978#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
7979#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
7980#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
7981#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
7982#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
7983#define FDI_PCDCLK (1 << 4)
8db9d77b 7984/* CPT */
5ee8ee86
PZ
7985#define FDI_AUTO_TRAINING (1 << 10)
7986#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
7987#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
7988#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
7989#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
7990#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 7991
04945641
PZ
7992#define _FDI_RXA_MISC 0xf0010
7993#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
7994#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
7995#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
7996#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
7997#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
7998#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
7999#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8000#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8001#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8002
f0f59a00
VS
8003#define _FDI_RXA_TUSIZE1 0xf0030
8004#define _FDI_RXA_TUSIZE2 0xf0038
8005#define _FDI_RXB_TUSIZE1 0xf1030
8006#define _FDI_RXB_TUSIZE2 0xf1038
8007#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8008#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8009
8010/* FDI_RX interrupt register format */
5ee8ee86
PZ
8011#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8012#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8013#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8014#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8015#define FDI_RX_FS_CODE_ERR (1 << 6)
8016#define FDI_RX_FE_CODE_ERR (1 << 5)
8017#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8018#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8019#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8020#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8021#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8022
f0f59a00
VS
8023#define _FDI_RXA_IIR 0xf0014
8024#define _FDI_RXA_IMR 0xf0018
8025#define _FDI_RXB_IIR 0xf1014
8026#define _FDI_RXB_IMR 0xf1018
8027#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8028#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8029
f0f59a00
VS
8030#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8031#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8032
f0f59a00 8033#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8034#define LVDS_DETECTED (1 << 1)
8035
f0f59a00
VS
8036#define _PCH_DP_B 0xe4100
8037#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8038#define _PCH_DPB_AUX_CH_CTL 0xe4110
8039#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8040#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8041#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8042#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8043#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8044
f0f59a00
VS
8045#define _PCH_DP_C 0xe4200
8046#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8047#define _PCH_DPC_AUX_CH_CTL 0xe4210
8048#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8049#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8050#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8051#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8052#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8053
f0f59a00
VS
8054#define _PCH_DP_D 0xe4300
8055#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8056#define _PCH_DPD_AUX_CH_CTL 0xe4310
8057#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8058#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8059#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8060#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8061#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8062
bdabdb63
VS
8063#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8064#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8065
8db9d77b 8066/* CPT */
086f8e84
VS
8067#define _TRANS_DP_CTL_A 0xe0300
8068#define _TRANS_DP_CTL_B 0xe1300
8069#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8070#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8071#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8072#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8073#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8074#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8075#define TRANS_DP_AUDIO_ONLY (1 << 26)
8076#define TRANS_DP_ENH_FRAMING (1 << 18)
8077#define TRANS_DP_8BPC (0 << 9)
8078#define TRANS_DP_10BPC (1 << 9)
8079#define TRANS_DP_6BPC (2 << 9)
8080#define TRANS_DP_12BPC (3 << 9)
8081#define TRANS_DP_BPC_MASK (3 << 9)
8082#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8083#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8084#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8085#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8086#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8087
8088/* SNB eDP training params */
8089/* SNB A-stepping */
5ee8ee86
PZ
8090#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8091#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8092#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8093#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8094/* SNB B-stepping */
5ee8ee86
PZ
8095#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8096#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8097#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8098#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8099#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8100#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8101
1a2eb460 8102/* IVB */
5ee8ee86
PZ
8103#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8104#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8105#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8106#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8107#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8108#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8109#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8110
8111/* legacy values */
5ee8ee86
PZ
8112#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8113#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8114#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8115#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8116#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8117
5ee8ee86 8118#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8119
f0f59a00 8120#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8121
274008e8
SAK
8122#define RC6_LOCATION _MMIO(0xD40)
8123#define RC6_CTX_IN_DRAM (1 << 0)
8124#define RC6_CTX_BASE _MMIO(0xD48)
8125#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8126#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8127#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8128#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8129#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8130#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8131#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8132#define FORCEWAKE _MMIO(0xA18C)
8133#define FORCEWAKE_VLV _MMIO(0x1300b0)
8134#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8135#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8136#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8137#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8138#define FORCEWAKE_ACK _MMIO(0x130090)
8139#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8140#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8141#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8142#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8143
f0f59a00 8144#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8145#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8146#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8147#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8148#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8149#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8150#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8151#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8152#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8153#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8154#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8155#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8156#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8157#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8158#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8159#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8160#define FORCEWAKE_KERNEL BIT(0)
8161#define FORCEWAKE_USER BIT(1)
8162#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8163#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8164#define ECOBUS _MMIO(0xa180)
5ee8ee86 8165#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8166#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8167#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8168#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8169#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8170
f0f59a00 8171#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8172#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8173#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8174#define GT_FIFO_SBDROPERR (1 << 6)
8175#define GT_FIFO_BLOBDROPERR (1 << 5)
8176#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8177#define GT_FIFO_DROPERR (1 << 3)
8178#define GT_FIFO_OVFERR (1 << 2)
8179#define GT_FIFO_IAWRERR (1 << 1)
8180#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8181
f0f59a00 8182#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8183#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8184#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8185#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8186#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8187
f0f59a00 8188#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8189#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8190#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8191#define EDRAM_ENABLED 0x1
c02e85a0
MK
8192#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8193#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8194#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8195
f0f59a00 8196#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8197# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8198# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8199# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8200# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8201
f0f59a00 8202#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8203# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8204# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8205# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8206# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8207# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8208# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8209
f0f59a00 8210#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8211# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8212
f0f59a00 8213#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8214#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8215#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8216
f0f59a00
VS
8217#define GEN6_RCGCTL1 _MMIO(0x9410)
8218#define GEN6_RCGCTL2 _MMIO(0x9414)
8219#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8220
f0f59a00 8221#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8222#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8223#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8224#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8225
f0f59a00
VS
8226#define GEN6_GFXPAUSE _MMIO(0xA000)
8227#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8228#define GEN6_TURBO_DISABLE (1 << 31)
8229#define GEN6_FREQUENCY(x) ((x) << 25)
8230#define HSW_FREQUENCY(x) ((x) << 24)
8231#define GEN9_FREQUENCY(x) ((x) << 23)
8232#define GEN6_OFFSET(x) ((x) << 19)
8233#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8234#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8235#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8236#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8237#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8238#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8239#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8240#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8241#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8242#define GEN7_RC_CTL_TO_MODE (1 << 28)
8243#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8244#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8245#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8246#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8247#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8248#define GEN6_CAGF_SHIFT 8
f82855d3 8249#define HSW_CAGF_SHIFT 7
de43ae9d 8250#define GEN9_CAGF_SHIFT 23
ccab5c82 8251#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8252#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8253#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8254#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8255#define GEN6_RP_MEDIA_TURBO (1 << 11)
8256#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8257#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8258#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8259#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8260#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8261#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8262#define GEN6_RP_ENABLE (1 << 7)
8263#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8264#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8265#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8266#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8267#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8268#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8269#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8270#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8271#define GEN6_RP_EI_MASK 0xffffff
8272#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8273#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8274#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8275#define GEN6_RP_PREV_UP _MMIO(0xA058)
8276#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8277#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8278#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8279#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8280#define GEN6_RP_UP_EI _MMIO(0xA068)
8281#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8282#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8283#define GEN6_RPDEUHWTC _MMIO(0xA080)
8284#define GEN6_RPDEUC _MMIO(0xA084)
8285#define GEN6_RPDEUCSW _MMIO(0xA088)
8286#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8287#define RC_SW_TARGET_STATE_SHIFT 16
8288#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8289#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8290#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8291#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8292#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8293#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8294#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8295#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8296#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8297#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8298#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8299#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8300#define VLV_RCEDATA _MMIO(0xA0BC)
8301#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8302#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8303#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8304#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8305#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8306#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8307#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8308#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8309#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8310#define GEN9_RENDER_PG_ENABLE (1 << 0)
8311#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8312#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8313#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8314#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8315
f0f59a00 8316#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8317#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8318#define PIXEL_OVERLAP_CNT_SHIFT 30
8319
f0f59a00
VS
8320#define GEN6_PMISR _MMIO(0x44020)
8321#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8322#define GEN6_PMIIR _MMIO(0x44028)
8323#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8324#define GEN6_PM_MBOX_EVENT (1 << 25)
8325#define GEN6_PM_THERMAL_EVENT (1 << 24)
8326#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8327#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8328#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8329#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8330#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4848405c 8331#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
8332 GEN6_PM_RP_DOWN_THRESHOLD | \
8333 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8334
f0f59a00 8335#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8336#define GEN7_GT_SCRATCH_REG_NUM 8
8337
f0f59a00 8338#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8339#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8340#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8341
f0f59a00
VS
8342#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8343#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8344#define VLV_COUNT_RANGE_HIGH (1 << 15)
8345#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8346#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8347#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8348#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8349#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8350#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8351#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8352
f0f59a00
VS
8353#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8354#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8355#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8356#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8357
f0f59a00 8358#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8359#define GEN6_PCODE_READY (1 << 31)
87660502
L
8360#define GEN6_PCODE_ERROR_MASK 0xFF
8361#define GEN6_PCODE_SUCCESS 0x0
8362#define GEN6_PCODE_ILLEGAL_CMD 0x1
8363#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8364#define GEN6_PCODE_TIMEOUT 0x3
8365#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8366#define GEN7_PCODE_TIMEOUT 0x2
8367#define GEN7_PCODE_ILLEGAL_DATA 0x3
8368#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8369#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8370#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8371#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8372#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8373#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8374#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8375#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8376#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8377#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8378#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8379#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8380#define SKL_PCODE_CDCLK_CONTROL 0x7
8381#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8382#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8383#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8384#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8385#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8386#define GEN6_PCODE_READ_D_COMP 0x10
8387#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8388#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8389#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8390 /* See also IPS_CTL */
8391#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8392#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8393#define GEN9_PCODE_SAGV_CONTROL 0x21
8394#define GEN9_SAGV_DISABLE 0x0
8395#define GEN9_SAGV_IS_DISABLED 0x1
8396#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8397#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8398#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8399#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8400#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8401
f0f59a00 8402#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8403#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8404#define GEN6_RCn_MASK 7
8405#define GEN6_RC0 0
8406#define GEN6_RC3 2
8407#define GEN6_RC6 3
8408#define GEN6_RC7 4
8409
f0f59a00 8410#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8411#define GEN8_LSLICESTAT_MASK 0x7
8412
f0f59a00
VS
8413#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8414#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8415#define CHV_SS_PG_ENABLE (1 << 1)
8416#define CHV_EU08_PG_ENABLE (1 << 9)
8417#define CHV_EU19_PG_ENABLE (1 << 17)
8418#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8419
f0f59a00
VS
8420#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8421#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8422#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8423
5ee8ee86 8424#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8425#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8426 ((slice) % 3) * 0x4)
7f992aba 8427#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8428#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8429#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8430
5ee8ee86 8431#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8432#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8433 ((slice) % 3) * 0x8)
5ee8ee86 8434#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8435#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8436 ((slice) % 3) * 0x8)
7f992aba
JM
8437#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8438#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8439#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8440#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8441#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8442#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8443#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8444#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8445
f0f59a00 8446#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8447#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8448#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8449#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8450#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8451
5bcebe76
OM
8452#define GEN8_GARBCNTL _MMIO(0xB004)
8453#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8454#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8455#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8456#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8457
8458#define GEN11_GLBLINVL _MMIO(0xB404)
8459#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8460#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8461
d65dc3e4
OM
8462#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8463#define DFR_DISABLE (1 << 9)
8464
f4a35714
OM
8465#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8466#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8467#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8468#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8469
6b967dc3
OM
8470#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8471#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8472#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8473
908ae051
OM
8474#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8475#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8476
e3689190 8477/* IVYBRIDGE DPF */
f0f59a00 8478#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8479#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8480#define GEN7_PARITY_ERROR_VALID (1 << 13)
8481#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8482#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8483#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8484 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8485#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8486 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8487#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8488 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8489#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8490
f0f59a00 8491#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8492#define GEN7_L3LOG_SIZE 0x80
8493
f0f59a00
VS
8494#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8495#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8496#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8497#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8498#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8499#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8500
f0f59a00 8501#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8502#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8503#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8504
f0f59a00 8505#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8506#define FLOW_CONTROL_ENABLE (1 << 15)
8507#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8508#define STALL_DOP_GATING_DISABLE (1 << 5)
8509#define THROTTLE_12_5 (7 << 2)
8510#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8511
f0f59a00
VS
8512#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8513#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8514#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8515#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8516#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8517
f0f59a00 8518#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8519#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8520
f0f59a00 8521#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8522#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8523
f0f59a00 8524#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8525#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8526#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8527#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8528#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8529#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8530
f0f59a00 8531#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8532#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8533#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8534#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8535
c46f111f 8536/* Audio */
f0f59a00 8537#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8538#define INTEL_AUDIO_DEVCL 0x808629FB
8539#define INTEL_AUDIO_DEVBLC 0x80862801
8540#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8541
f0f59a00 8542#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8543#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8544#define G4X_ELDV_DEVCTG (1 << 14)
8545#define G4X_ELD_ADDR_MASK (0xf << 5)
8546#define G4X_ELD_ACK (1 << 4)
f0f59a00 8547#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8548
c46f111f
JN
8549#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8550#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8551#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8552 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8553#define _IBX_AUD_CNTL_ST_A 0xE20B4
8554#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8555#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8556 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8557#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8558#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8559#define IBX_ELD_ACK (1 << 4)
f0f59a00 8560#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8561#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8562#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8563
c46f111f
JN
8564#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8565#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8566#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8567#define _CPT_AUD_CNTL_ST_A 0xE50B4
8568#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8569#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8570#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8571
c46f111f
JN
8572#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8573#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8574#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8575#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8576#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8577#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8578#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8579
ae662d31
EA
8580/* These are the 4 32-bit write offset registers for each stream
8581 * output buffer. It determines the offset from the
8582 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8583 */
f0f59a00 8584#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8585
c46f111f
JN
8586#define _IBX_AUD_CONFIG_A 0xe2000
8587#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8588#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8589#define _CPT_AUD_CONFIG_A 0xe5000
8590#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8591#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8592#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8593#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8594#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8595
b6daa025
WF
8596#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8597#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8598#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8599#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8600#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8601#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8602#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8603#define AUD_CONFIG_N(n) \
8604 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8605 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8606#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8607#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8608#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8609#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8610#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8611#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8612#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8613#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8614#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8615#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8616#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8617#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8618#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8619
9a78b6cc 8620/* HSW Audio */
c46f111f
JN
8621#define _HSW_AUD_CONFIG_A 0x65000
8622#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8623#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8624
8625#define _HSW_AUD_MISC_CTRL_A 0x65010
8626#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8627#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8628
6014ac12
LY
8629#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8630#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8631#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8632#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8633#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8634#define AUD_CONFIG_M_MASK 0xfffff
8635
c46f111f
JN
8636#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8637#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8638#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8639
8640/* Audio Digital Converter */
c46f111f
JN
8641#define _HSW_AUD_DIG_CNVT_1 0x65080
8642#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8643#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8644#define DIP_PORT_SEL_MASK 0x3
8645
8646#define _HSW_AUD_EDID_DATA_A 0x65050
8647#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8648#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8649
f0f59a00
VS
8650#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8651#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8652#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8653#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8654#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8655#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8656
f0f59a00 8657#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8658#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8659
9eb3a752 8660/* HSW Power Wells */
9c3a16c8
ID
8661#define _HSW_PWR_WELL_CTL1 0x45400
8662#define _HSW_PWR_WELL_CTL2 0x45404
8663#define _HSW_PWR_WELL_CTL3 0x45408
8664#define _HSW_PWR_WELL_CTL4 0x4540C
8665
67ca07e7
ID
8666#define _ICL_PWR_WELL_CTL_AUX1 0x45440
8667#define _ICL_PWR_WELL_CTL_AUX2 0x45444
8668#define _ICL_PWR_WELL_CTL_AUX4 0x4544C
8669
8670#define _ICL_PWR_WELL_CTL_DDI1 0x45450
8671#define _ICL_PWR_WELL_CTL_DDI2 0x45454
8672#define _ICL_PWR_WELL_CTL_DDI4 0x4545C
8673
9c3a16c8
ID
8674/*
8675 * Each power well control register contains up to 16 (request, status) HW
8676 * flag tuples. The register index and HW flag shift is determined by the
8677 * power well ID (see i915_power_well_id). There are 4 possible sources of
8678 * power well requests each source having its own set of control registers:
8679 * BIOS, DRIVER, KVMR, DEBUG.
8680 */
8681#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8682#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
9c3a16c8 8683#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8684 _HSW_PWR_WELL_CTL1, \
8685 _ICL_PWR_WELL_CTL_AUX1, \
8686 _ICL_PWR_WELL_CTL_DDI1))
9c3a16c8 8687#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8688 _HSW_PWR_WELL_CTL2, \
8689 _ICL_PWR_WELL_CTL_AUX2, \
8690 _ICL_PWR_WELL_CTL_DDI2))
8691/* KVMR doesn't have a reg for AUX or DDI power well control */
9c3a16c8
ID
8692#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8693#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8694 _HSW_PWR_WELL_CTL4, \
8695 _ICL_PWR_WELL_CTL_AUX4, \
8696 _ICL_PWR_WELL_CTL_DDI4))
9c3a16c8 8697
1af474fe
ID
8698#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8699#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8700#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
8701#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8702#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8703#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 8704#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8705
94dd5138 8706/* SKL Fuse Status */
b2891eb2
ID
8707enum skl_power_gate {
8708 SKL_PG0,
8709 SKL_PG1,
8710 SKL_PG2,
8711};
8712
f0f59a00 8713#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 8714#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
b2891eb2
ID
8715/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8716#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
67ca07e7
ID
8717/* PG0 (HW control->no power well ID), PG1..PG4 (ICL_DISP_PW1..ICL_DISP_PW4) */
8718#define ICL_PW_TO_PG(pw) ((pw) - ICL_DISP_PW_1 + SKL_PG1)
b2891eb2 8719#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8720
c559c2a0 8721#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
ddd39e4b
LDM
8722#define _CNL_AUX_ANAOVRD1_B 0x162250
8723#define _CNL_AUX_ANAOVRD1_C 0x162210
8724#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8725#define _CNL_AUX_ANAOVRD1_F 0x162A90
ddd39e4b
LDM
8726#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8727 _CNL_AUX_ANAOVRD1_B, \
8728 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8729 _CNL_AUX_ANAOVRD1_D, \
8730 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
8731#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8732#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 8733
ee5e5e7a 8734/* HDCP Key Registers */
2834d9df 8735#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8736#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8737#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8738#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8739#define HDCP_KEY_STATUS _MMIO(0x66c04)
8740#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8741#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8742#define HDCP_FUSE_DONE BIT(5)
8743#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 8744#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
8745#define HDCP_AKSV_LO _MMIO(0x66c10)
8746#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
8747
8748/* HDCP Repeater Registers */
2834d9df
R
8749#define HDCP_REP_CTL _MMIO(0x66d00)
8750#define HDCP_DDIB_REP_PRESENT BIT(30)
8751#define HDCP_DDIA_REP_PRESENT BIT(29)
8752#define HDCP_DDIC_REP_PRESENT BIT(28)
8753#define HDCP_DDID_REP_PRESENT BIT(27)
8754#define HDCP_DDIF_REP_PRESENT BIT(26)
8755#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
8756#define HDCP_DDIB_SHA1_M0 (1 << 20)
8757#define HDCP_DDIA_SHA1_M0 (2 << 20)
8758#define HDCP_DDIC_SHA1_M0 (3 << 20)
8759#define HDCP_DDID_SHA1_M0 (4 << 20)
8760#define HDCP_DDIF_SHA1_M0 (5 << 20)
8761#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 8762#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
8763#define HDCP_SHA1_READY BIT(17)
8764#define HDCP_SHA1_COMPLETE BIT(18)
8765#define HDCP_SHA1_V_MATCH BIT(19)
8766#define HDCP_SHA1_TEXT_32 (1 << 1)
8767#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8768#define HDCP_SHA1_TEXT_24 (4 << 1)
8769#define HDCP_SHA1_TEXT_16 (5 << 1)
8770#define HDCP_SHA1_TEXT_8 (6 << 1)
8771#define HDCP_SHA1_TEXT_0 (7 << 1)
8772#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8773#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8774#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8775#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8776#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 8777#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 8778#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
8779
8780/* HDCP Auth Registers */
8781#define _PORTA_HDCP_AUTHENC 0x66800
8782#define _PORTB_HDCP_AUTHENC 0x66500
8783#define _PORTC_HDCP_AUTHENC 0x66600
8784#define _PORTD_HDCP_AUTHENC 0x66700
8785#define _PORTE_HDCP_AUTHENC 0x66A00
8786#define _PORTF_HDCP_AUTHENC 0x66900
8787#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8788 _PORTA_HDCP_AUTHENC, \
8789 _PORTB_HDCP_AUTHENC, \
8790 _PORTC_HDCP_AUTHENC, \
8791 _PORTD_HDCP_AUTHENC, \
8792 _PORTE_HDCP_AUTHENC, \
9e8789ec 8793 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
8794#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8795#define HDCP_CONF_CAPTURE_AN BIT(0)
8796#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8797#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8798#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8799#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8800#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8801#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8802#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8803#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
8804#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8805#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8806#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8807#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8808#define HDCP_STATUS_AUTH BIT(21)
8809#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
8810#define HDCP_STATUS_RI_MATCH BIT(19)
8811#define HDCP_STATUS_R0_READY BIT(18)
8812#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 8813#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 8814#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 8815
e7e104c3 8816/* Per-pipe DDI Function Control */
086f8e84
VS
8817#define _TRANS_DDI_FUNC_CTL_A 0x60400
8818#define _TRANS_DDI_FUNC_CTL_B 0x61400
8819#define _TRANS_DDI_FUNC_CTL_C 0x62400
8820#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8821#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8822
5ee8ee86 8823#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 8824/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 8825#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 8826#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
8827#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
8828#define TRANS_DDI_PORT_NONE (0 << 28)
8829#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
8830#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
8831#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
8832#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
8833#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
8834#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
8835#define TRANS_DDI_BPC_MASK (7 << 20)
8836#define TRANS_DDI_BPC_8 (0 << 20)
8837#define TRANS_DDI_BPC_10 (1 << 20)
8838#define TRANS_DDI_BPC_6 (2 << 20)
8839#define TRANS_DDI_BPC_12 (3 << 20)
8840#define TRANS_DDI_PVSYNC (1 << 17)
8841#define TRANS_DDI_PHSYNC (1 << 16)
8842#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
8843#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
8844#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
8845#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
8846#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
8847#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
8848#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
8849#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
8850#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
8851#define TRANS_DDI_BFI_ENABLE (1 << 4)
8852#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
8853#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
8854#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8855 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8856 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8857
0e87f667 8858/* DisplayPort Transport Control */
086f8e84
VS
8859#define _DP_TP_CTL_A 0x64040
8860#define _DP_TP_CTL_B 0x64140
f0f59a00 8861#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86
PZ
8862#define DP_TP_CTL_ENABLE (1 << 31)
8863#define DP_TP_CTL_MODE_SST (0 << 27)
8864#define DP_TP_CTL_MODE_MST (1 << 27)
8865#define DP_TP_CTL_FORCE_ACT (1 << 25)
8866#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
8867#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
8868#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
8869#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
8870#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
8871#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
8872#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
8873#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
8874#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
8875#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 8876
e411b2c1 8877/* DisplayPort Transport Status */
086f8e84
VS
8878#define _DP_TP_STATUS_A 0x64044
8879#define _DP_TP_STATUS_B 0x64144
f0f59a00 8880#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5ee8ee86
PZ
8881#define DP_TP_STATUS_IDLE_DONE (1 << 25)
8882#define DP_TP_STATUS_ACT_SENT (1 << 24)
8883#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
8884#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
8885#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8886#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8887#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8888
03f896a1 8889/* DDI Buffer Control */
086f8e84
VS
8890#define _DDI_BUF_CTL_A 0x64000
8891#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8892#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 8893#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 8894#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
8895#define DDI_BUF_EMP_MASK (0xf << 24)
8896#define DDI_BUF_PORT_REVERSAL (1 << 16)
8897#define DDI_BUF_IS_IDLE (1 << 7)
8898#define DDI_A_4_LANES (1 << 4)
17aa6be9 8899#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8900#define DDI_PORT_WIDTH_MASK (7 << 1)
8901#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 8902#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 8903
bb879a44 8904/* DDI Buffer Translations */
086f8e84
VS
8905#define _DDI_BUF_TRANS_A 0x64E00
8906#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8907#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8908#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8909#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8910
7501a4d8
ED
8911/* Sideband Interface (SBI) is programmed indirectly, via
8912 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8913 * which contains the payload */
f0f59a00
VS
8914#define SBI_ADDR _MMIO(0xC6000)
8915#define SBI_DATA _MMIO(0xC6004)
8916#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
8917#define SBI_CTL_DEST_ICLK (0x0 << 16)
8918#define SBI_CTL_DEST_MPHY (0x1 << 16)
8919#define SBI_CTL_OP_IORD (0x2 << 8)
8920#define SBI_CTL_OP_IOWR (0x3 << 8)
8921#define SBI_CTL_OP_CRRD (0x6 << 8)
8922#define SBI_CTL_OP_CRWR (0x7 << 8)
8923#define SBI_RESPONSE_FAIL (0x1 << 1)
8924#define SBI_RESPONSE_SUCCESS (0x0 << 1)
8925#define SBI_BUSY (0x1 << 0)
8926#define SBI_READY (0x0 << 0)
52f025ef 8927
ccf1c867 8928/* SBI offsets */
f7be2c21 8929#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8930#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 8931#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
8932#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
8933#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 8934#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
8935#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
8936#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
8937#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
8938#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 8939#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8940#define SBI_SSCCTL 0x020c
ccf1c867 8941#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
8942#define SBI_SSCCTL_PATHALT (1 << 3)
8943#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 8944#define SBI_SSCAUXDIV6 0x0610
8802e5b6 8945#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
8946#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
8947#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 8948#define SBI_DBUFF0 0x2a00
2fa86a1f 8949#define SBI_GEN0 0x1f00
5ee8ee86 8950#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 8951
52f025ef 8952/* LPT PIXCLK_GATE */
f0f59a00 8953#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
8954#define PIXCLK_GATE_UNGATE (1 << 0)
8955#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 8956
e93ea06a 8957/* SPLL */
f0f59a00 8958#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
8959#define SPLL_PLL_ENABLE (1 << 31)
8960#define SPLL_PLL_SSC (1 << 28)
8961#define SPLL_PLL_NON_SSC (2 << 28)
8962#define SPLL_PLL_LCPLL (3 << 28)
8963#define SPLL_PLL_REF_MASK (3 << 28)
8964#define SPLL_PLL_FREQ_810MHz (0 << 26)
8965#define SPLL_PLL_FREQ_1350MHz (1 << 26)
8966#define SPLL_PLL_FREQ_2700MHz (2 << 26)
8967#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 8968
4dffc404 8969/* WRPLL */
086f8e84
VS
8970#define _WRPLL_CTL1 0x46040
8971#define _WRPLL_CTL2 0x46060
f0f59a00 8972#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
8973#define WRPLL_PLL_ENABLE (1 << 31)
8974#define WRPLL_PLL_SSC (1 << 28)
8975#define WRPLL_PLL_NON_SSC (2 << 28)
8976#define WRPLL_PLL_LCPLL (3 << 28)
8977#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 8978/* WRPLL divider programming */
5ee8ee86 8979#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 8980#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
8981#define WRPLL_DIVIDER_POST(x) ((x) << 8)
8982#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 8983#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 8984#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 8985#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 8986#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 8987
fec9181c 8988/* Port clock selection */
086f8e84
VS
8989#define _PORT_CLK_SEL_A 0x46100
8990#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8991#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
8992#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
8993#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
8994#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
8995#define PORT_CLK_SEL_SPLL (3 << 29)
8996#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
8997#define PORT_CLK_SEL_WRPLL1 (4 << 29)
8998#define PORT_CLK_SEL_WRPLL2 (5 << 29)
8999#define PORT_CLK_SEL_NONE (7 << 29)
9000#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9001
78b60ce7
PZ
9002/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9003#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9004#define DDI_CLK_SEL_NONE (0x0 << 28)
9005#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9006#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9007#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9008#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9009#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9010#define DDI_CLK_SEL_MASK (0xF << 28)
9011
bb523fc0 9012/* Transcoder clock selection */
086f8e84
VS
9013#define _TRANS_CLK_SEL_A 0x46140
9014#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9015#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9016/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9017#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9018#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9019
7f1052a8
VS
9020#define CDCLK_FREQ _MMIO(0x46200)
9021
086f8e84
VS
9022#define _TRANSA_MSA_MISC 0x60410
9023#define _TRANSB_MSA_MISC 0x61410
9024#define _TRANSC_MSA_MISC 0x62410
9025#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9026#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9027
5ee8ee86
PZ
9028#define TRANS_MSA_SYNC_CLK (1 << 0)
9029#define TRANS_MSA_6_BPC (0 << 5)
9030#define TRANS_MSA_8_BPC (1 << 5)
9031#define TRANS_MSA_10_BPC (2 << 5)
9032#define TRANS_MSA_12_BPC (3 << 5)
9033#define TRANS_MSA_16_BPC (4 << 5)
dae84799 9034
90e8d31c 9035/* LCPLL Control */
f0f59a00 9036#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9037#define LCPLL_PLL_DISABLE (1 << 31)
9038#define LCPLL_PLL_LOCK (1 << 30)
9039#define LCPLL_CLK_FREQ_MASK (3 << 26)
9040#define LCPLL_CLK_FREQ_450 (0 << 26)
9041#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9042#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9043#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9044#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9045#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9046#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9047#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9048#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9049#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9050
326ac39b
S
9051/*
9052 * SKL Clocks
9053 */
9054
9055/* CDCLK_CTL */
f0f59a00 9056#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9057#define CDCLK_FREQ_SEL_MASK (3 << 26)
9058#define CDCLK_FREQ_450_432 (0 << 26)
9059#define CDCLK_FREQ_540 (1 << 26)
9060#define CDCLK_FREQ_337_308 (2 << 26)
9061#define CDCLK_FREQ_675_617 (3 << 26)
9062#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9063#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9064#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9065#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9066#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9067#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9068#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9069#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9070#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9071#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9072#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9073
326ac39b 9074/* LCPLL_CTL */
f0f59a00
VS
9075#define LCPLL1_CTL _MMIO(0x46010)
9076#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9077#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9078
9079/* DPLL control1 */
f0f59a00 9080#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9081#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9082#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9083#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9084#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9085#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9086#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9087#define DPLL_CTRL1_LINK_RATE_2700 0
9088#define DPLL_CTRL1_LINK_RATE_1350 1
9089#define DPLL_CTRL1_LINK_RATE_810 2
9090#define DPLL_CTRL1_LINK_RATE_1620 3
9091#define DPLL_CTRL1_LINK_RATE_1080 4
9092#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9093
9094/* DPLL control2 */
f0f59a00 9095#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9096#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9097#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9098#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9099#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9100#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9101
9102/* DPLL Status */
f0f59a00 9103#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9104#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9105
9106/* DPLL cfg */
086f8e84
VS
9107#define _DPLL1_CFGCR1 0x6C040
9108#define _DPLL2_CFGCR1 0x6C048
9109#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9110#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9111#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9112#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9113#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9114
086f8e84
VS
9115#define _DPLL1_CFGCR2 0x6C044
9116#define _DPLL2_CFGCR2 0x6C04C
9117#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9118#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9119#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9120#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9121#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9122#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9123#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9124#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9125#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9126#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9127#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9128#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9129#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9130#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9131#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9132#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9133#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9134
da3b891b 9135#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9136#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9137
555e38d2
RV
9138/*
9139 * CNL Clocks
9140 */
9141#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9142#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9143#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9144 (port) + 10))
376faf8a 9145#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9146 (port) * 2)
376faf8a
RV
9147#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9148#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9149
a927c927
RV
9150/* CNL PLL */
9151#define DPLL0_ENABLE 0x46010
9152#define DPLL1_ENABLE 0x46014
9153#define PLL_ENABLE (1 << 31)
9154#define PLL_LOCK (1 << 30)
9155#define PLL_POWER_ENABLE (1 << 27)
9156#define PLL_POWER_STATE (1 << 26)
9157#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9158
1fa11ee2
PZ
9159#define TBT_PLL_ENABLE _MMIO(0x46020)
9160
78b60ce7
PZ
9161#define _MG_PLL1_ENABLE 0x46030
9162#define _MG_PLL2_ENABLE 0x46034
9163#define _MG_PLL3_ENABLE 0x46038
9164#define _MG_PLL4_ENABLE 0x4603C
9165/* Bits are the same as DPLL0_ENABLE */
9166#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9167 _MG_PLL2_ENABLE)
9168
9169#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9170#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9171#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9172#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9173#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9174#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
78b60ce7
PZ
9175#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9176 _MG_REFCLKIN_CTL_PORT1, \
9177 _MG_REFCLKIN_CTL_PORT2)
9178
9179#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9180#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9181#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9182#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9183#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9184#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9185#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9186#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
78b60ce7
PZ
9187#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9188 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9189 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9190
9191#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9192#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9193#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9194#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9195#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9196#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9197#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9198#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
78b60ce7 9199#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
bd99ce08 9200#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
78b60ce7 9201#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
bd99ce08 9202#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
78b60ce7
PZ
9203#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9204 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9205 _MG_CLKTOP2_HSCLKCTL_PORT2)
9206
9207#define _MG_PLL_DIV0_PORT1 0x168A00
9208#define _MG_PLL_DIV0_PORT2 0x169A00
9209#define _MG_PLL_DIV0_PORT3 0x16AA00
9210#define _MG_PLL_DIV0_PORT4 0x16BA00
9211#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9212#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9213#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9214#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9215 _MG_PLL_DIV0_PORT2)
9216
9217#define _MG_PLL_DIV1_PORT1 0x168A04
9218#define _MG_PLL_DIV1_PORT2 0x169A04
9219#define _MG_PLL_DIV1_PORT3 0x16AA04
9220#define _MG_PLL_DIV1_PORT4 0x16BA04
9221#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9222#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9223#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9224#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9225#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9226#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9227#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9228#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9229 _MG_PLL_DIV1_PORT2)
9230
9231#define _MG_PLL_LF_PORT1 0x168A08
9232#define _MG_PLL_LF_PORT2 0x169A08
9233#define _MG_PLL_LF_PORT3 0x16AA08
9234#define _MG_PLL_LF_PORT4 0x16BA08
9235#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9236#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9237#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9238#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9239#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9240#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9241#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9242 _MG_PLL_LF_PORT2)
9243
9244#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9245#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9246#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9247#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9248#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9249#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9250#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9251#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9252#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9253#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9254#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9255 _MG_PLL_FRAC_LOCK_PORT1, \
9256 _MG_PLL_FRAC_LOCK_PORT2)
9257
9258#define _MG_PLL_SSC_PORT1 0x168A10
9259#define _MG_PLL_SSC_PORT2 0x169A10
9260#define _MG_PLL_SSC_PORT3 0x16AA10
9261#define _MG_PLL_SSC_PORT4 0x16BA10
9262#define MG_PLL_SSC_EN (1 << 28)
9263#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9264#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9265#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9266#define MG_PLL_SSC_FLLEN (1 << 9)
9267#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9268#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9269 _MG_PLL_SSC_PORT2)
9270
9271#define _MG_PLL_BIAS_PORT1 0x168A14
9272#define _MG_PLL_BIAS_PORT2 0x169A14
9273#define _MG_PLL_BIAS_PORT3 0x16AA14
9274#define _MG_PLL_BIAS_PORT4 0x16BA14
9275#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9276#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9277#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9278#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9279#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9280#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9281#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9282#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9283#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9284#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9285#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9286#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9287#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
78b60ce7
PZ
9288#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9289 _MG_PLL_BIAS_PORT2)
9290
9291#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9292#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9293#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9294#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9295#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9296#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9297#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9298#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9299#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9300#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9301 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9302 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9303
a927c927
RV
9304#define _CNL_DPLL0_CFGCR0 0x6C000
9305#define _CNL_DPLL1_CFGCR0 0x6C080
9306#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9307#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9308#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9309#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9310#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9311#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9312#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9313#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9314#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9315#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9316#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9317#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9318#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9319#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9320#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9321#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9322#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9323
9324#define _CNL_DPLL0_CFGCR1 0x6C004
9325#define _CNL_DPLL1_CFGCR1 0x6C084
9326#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9327#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9328#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9329#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9330#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9331#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9332#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9333#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9334#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9335#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9336#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9337#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9338#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9339#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9340#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9341#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9342#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9343#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9344#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9345#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9346#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9347
78b60ce7
PZ
9348#define _ICL_DPLL0_CFGCR0 0x164000
9349#define _ICL_DPLL1_CFGCR0 0x164080
9350#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9351 _ICL_DPLL1_CFGCR0)
9352
9353#define _ICL_DPLL0_CFGCR1 0x164004
9354#define _ICL_DPLL1_CFGCR1 0x164084
9355#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9356 _ICL_DPLL1_CFGCR1)
9357
f8437dd1 9358/* BXT display engine PLL */
f0f59a00 9359#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9360#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9361#define BXT_DE_PLL_RATIO_MASK 0xff
9362
f0f59a00 9363#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9364#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9365#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9366#define CNL_CDCLK_PLL_RATIO(x) (x)
9367#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9368
664326f8 9369/* GEN9 DC */
f0f59a00 9370#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9371#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9372#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9373#define DC_STATE_EN_DC9 (1 << 3)
9374#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9375#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9376
f0f59a00 9377#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9378#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9379#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9380
9ccd5aeb
PZ
9381/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9382 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9383#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9384#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9385#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9386#define D_COMP_COMP_FORCE (1 << 8)
9387#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9388
69e94b7e 9389/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9390#define _PIPE_WM_LINETIME_A 0x45270
9391#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9392#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9393#define PIPE_WM_LINETIME_MASK (0x1ff)
9394#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9395#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9396#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9397
9398/* SFUSE_STRAP */
f0f59a00 9399#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9400#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9401#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9402#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9403#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9404#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9405#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9406#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9407#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9408
f0f59a00 9409#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9410#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9411
f0f59a00 9412#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9413#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9414#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9415#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9416
86d3efce
VS
9417/* pipe CSC */
9418#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9419#define _PIPE_A_CSC_COEFF_BY 0x49014
9420#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9421#define _PIPE_A_CSC_COEFF_BU 0x4901c
9422#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9423#define _PIPE_A_CSC_COEFF_BV 0x49024
9424#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9425#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9426#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9427#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9428#define _PIPE_A_CSC_PREOFF_HI 0x49030
9429#define _PIPE_A_CSC_PREOFF_ME 0x49034
9430#define _PIPE_A_CSC_PREOFF_LO 0x49038
9431#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9432#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9433#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9434
9435#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9436#define _PIPE_B_CSC_COEFF_BY 0x49114
9437#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9438#define _PIPE_B_CSC_COEFF_BU 0x4911c
9439#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9440#define _PIPE_B_CSC_COEFF_BV 0x49124
9441#define _PIPE_B_CSC_MODE 0x49128
9442#define _PIPE_B_CSC_PREOFF_HI 0x49130
9443#define _PIPE_B_CSC_PREOFF_ME 0x49134
9444#define _PIPE_B_CSC_PREOFF_LO 0x49138
9445#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9446#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9447#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9448
f0f59a00
VS
9449#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9450#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9451#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9452#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9453#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9454#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9455#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9456#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9457#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9458#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9459#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9460#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9461#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9462
82cf435b
LL
9463/* pipe degamma/gamma LUTs on IVB+ */
9464#define _PAL_PREC_INDEX_A 0x4A400
9465#define _PAL_PREC_INDEX_B 0x4AC00
9466#define _PAL_PREC_INDEX_C 0x4B400
9467#define PAL_PREC_10_12_BIT (0 << 31)
9468#define PAL_PREC_SPLIT_MODE (1 << 31)
9469#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9470#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9471#define _PAL_PREC_DATA_A 0x4A404
9472#define _PAL_PREC_DATA_B 0x4AC04
9473#define _PAL_PREC_DATA_C 0x4B404
9474#define _PAL_PREC_GC_MAX_A 0x4A410
9475#define _PAL_PREC_GC_MAX_B 0x4AC10
9476#define _PAL_PREC_GC_MAX_C 0x4B410
9477#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9478#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9479#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9480#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9481#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9482#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9483
9484#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9485#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9486#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9487#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9488
9751bafc
ACO
9489#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9490#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9491#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9492#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9493#define _PRE_CSC_GAMC_DATA_A 0x4A488
9494#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9495#define _PRE_CSC_GAMC_DATA_C 0x4B488
9496
9497#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9498#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9499
29dc3739
LL
9500/* pipe CSC & degamma/gamma LUTs on CHV */
9501#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9502#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9503#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9504#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9505#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9506#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9507#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9508#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9509#define CGM_PIPE_MODE_GAMMA (1 << 2)
9510#define CGM_PIPE_MODE_CSC (1 << 1)
9511#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9512
9513#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9514#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9515#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9516#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9517#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9518#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9519#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9520#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9521
9522#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9523#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9524#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9525#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9526#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9527#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9528#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9529#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9530
e7d7cad0
JN
9531/* MIPI DSI registers */
9532
0ad4dc88 9533#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9534#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9535
bcc65700
D
9536#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9537#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9538#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9539#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9540
27efd256
MC
9541#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9542#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9543#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9544 _ICL_DSI_ESC_CLK_DIV0, \
9545 _ICL_DSI_ESC_CLK_DIV1)
9546#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9547#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9548#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9549 _ICL_DPHY_ESC_CLK_DIV0, \
9550 _ICL_DPHY_ESC_CLK_DIV1)
9551#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9552#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9553#define ICL_ESC_CLK_DIV_MASK 0x1ff
9554#define ICL_ESC_CLK_DIV_SHIFT 0
9555
aec0246f
US
9556/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9557#define GEN4_TIMESTAMP _MMIO(0x2358)
9558#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9559#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9560
dab91783
LL
9561#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9562#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9563#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9564#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9565#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9566
aec0246f
US
9567#define _PIPE_FRMTMSTMP_A 0x70048
9568#define PIPE_FRMTMSTMP(pipe) \
9569 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9570
11b8e4f5
SS
9571/* BXT MIPI clock controls */
9572#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9573
f0f59a00 9574#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9575#define BXT_MIPI1_DIV_SHIFT 26
9576#define BXT_MIPI2_DIV_SHIFT 10
9577#define BXT_MIPI_DIV_SHIFT(port) \
9578 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9579 BXT_MIPI2_DIV_SHIFT)
782d25ca 9580
11b8e4f5 9581/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9582#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9583#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9584#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9585 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9586 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9587#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9588#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9589#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9590 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9591 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9592#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 9593 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
9594/* RX upper control divider to select actual RX clock output from 8x */
9595#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9596#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9597#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9598 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9599 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9600#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9601#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9602#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9603 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9604 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9605#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 9606 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
9607/* 8/3X divider to select the actual 8/3X clock output from 8x */
9608#define BXT_MIPI1_8X_BY3_SHIFT 19
9609#define BXT_MIPI2_8X_BY3_SHIFT 3
9610#define BXT_MIPI_8X_BY3_SHIFT(port) \
9611 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9612 BXT_MIPI2_8X_BY3_SHIFT)
9613#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9614#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9615#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9616 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9617 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9618#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 9619 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
9620/* RX lower control divider to select actual RX clock output from 8x */
9621#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9622#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9623#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9624 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9625 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9626#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9627#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9628#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9629 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9630 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9631#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 9632 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
9633
9634#define RX_DIVIDER_BIT_1_2 0x3
9635#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9636
d2e08c0f
SS
9637/* BXT MIPI mode configure */
9638#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9639#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9640#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9641 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9642
9643#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9644#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9645#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9646 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9647
9648#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9649#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9650#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9651 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9652
f0f59a00 9653#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9654#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9655#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9656#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9657#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
9658#define BXT_DSIC_16X_BY2 (1 << 10)
9659#define BXT_DSIC_16X_BY3 (2 << 10)
9660#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 9661#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 9662#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
9663#define BXT_DSIA_16X_BY2 (1 << 8)
9664#define BXT_DSIA_16X_BY3 (2 << 8)
9665#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 9666#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
9667#define BXT_DSI_FREQ_SEL_SHIFT 8
9668#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9669
9670#define BXT_DSI_PLL_RATIO_MAX 0x7D
9671#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
9672#define GLK_DSI_PLL_RATIO_MAX 0x6F
9673#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 9674#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 9675#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 9676
f0f59a00 9677#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
9678#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9679#define BXT_DSI_PLL_LOCKED (1 << 30)
9680
3230bf14 9681#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 9682#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 9683#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
9684
9685 /* BXT port control */
9686#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9687#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 9688#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 9689
1881a423
US
9690#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9691#define STAP_SELECT (1 << 0)
9692
9693#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9694#define HS_IO_CTRL_SELECT (1 << 0)
9695
e7d7cad0 9696#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
9697#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9698#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 9699#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
9700#define DUAL_LINK_MODE_MASK (1 << 26)
9701#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9702#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 9703#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
9704#define FLOPPED_HSTX (1 << 23)
9705#define DE_INVERT (1 << 19) /* XXX */
9706#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9707#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9708#define AFE_LATCHOUT (1 << 17)
9709#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9710#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9711#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9712#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9713#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9714#define CSB_SHIFT 9
9715#define CSB_MASK (3 << 9)
9716#define CSB_20MHZ (0 << 9)
9717#define CSB_10MHZ (1 << 9)
9718#define CSB_40MHZ (2 << 9)
9719#define BANDGAP_MASK (1 << 8)
9720#define BANDGAP_PNW_CIRCUIT (0 << 8)
9721#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9722#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9723#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9724#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9725#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9726#define TEARING_EFFECT_MASK (3 << 2)
9727#define TEARING_EFFECT_OFF (0 << 2)
9728#define TEARING_EFFECT_DSI (1 << 2)
9729#define TEARING_EFFECT_GPIO (2 << 2)
9730#define LANE_CONFIGURATION_SHIFT 0
9731#define LANE_CONFIGURATION_MASK (3 << 0)
9732#define LANE_CONFIGURATION_4LANE (0 << 0)
9733#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9734#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9735
9736#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 9737#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 9738#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
9739#define TEARING_EFFECT_DELAY_SHIFT 0
9740#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9741
9742/* XXX: all bits reserved */
4ad83e94 9743#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
9744
9745/* MIPI DSI Controller and D-PHY registers */
9746
4ad83e94 9747#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 9748#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 9749#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
9750#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9751#define ULPS_STATE_MASK (3 << 1)
9752#define ULPS_STATE_ENTER (2 << 1)
9753#define ULPS_STATE_EXIT (1 << 1)
9754#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9755#define DEVICE_READY (1 << 0)
9756
4ad83e94 9757#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 9758#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 9759#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 9760#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 9761#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 9762#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
9763#define TEARING_EFFECT (1 << 31)
9764#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9765#define GEN_READ_DATA_AVAIL (1 << 29)
9766#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9767#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9768#define RX_PROT_VIOLATION (1 << 26)
9769#define RX_INVALID_TX_LENGTH (1 << 25)
9770#define ACK_WITH_NO_ERROR (1 << 24)
9771#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9772#define LP_RX_TIMEOUT (1 << 22)
9773#define HS_TX_TIMEOUT (1 << 21)
9774#define DPI_FIFO_UNDERRUN (1 << 20)
9775#define LOW_CONTENTION (1 << 19)
9776#define HIGH_CONTENTION (1 << 18)
9777#define TXDSI_VC_ID_INVALID (1 << 17)
9778#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9779#define TXCHECKSUM_ERROR (1 << 15)
9780#define TXECC_MULTIBIT_ERROR (1 << 14)
9781#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9782#define TXFALSE_CONTROL_ERROR (1 << 12)
9783#define RXDSI_VC_ID_INVALID (1 << 11)
9784#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9785#define RXCHECKSUM_ERROR (1 << 9)
9786#define RXECC_MULTIBIT_ERROR (1 << 8)
9787#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9788#define RXFALSE_CONTROL_ERROR (1 << 6)
9789#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9790#define RX_LP_TX_SYNC_ERROR (1 << 4)
9791#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9792#define RXEOT_SYNC_ERROR (1 << 2)
9793#define RXSOT_SYNC_ERROR (1 << 1)
9794#define RXSOT_ERROR (1 << 0)
9795
4ad83e94 9796#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 9797#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 9798#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
9799#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9800#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9801#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9802#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9803#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9804#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9805#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9806#define VID_MODE_FORMAT_MASK (0xf << 7)
9807#define VID_MODE_NOT_SUPPORTED (0 << 7)
9808#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
9809#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9810#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
9811#define VID_MODE_FORMAT_RGB888 (4 << 7)
9812#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9813#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9814#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9815#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9816#define DATA_LANES_PRG_REG_SHIFT 0
9817#define DATA_LANES_PRG_REG_MASK (7 << 0)
9818
4ad83e94 9819#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 9820#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 9821#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
9822#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9823
4ad83e94 9824#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 9825#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 9826#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
9827#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9828
4ad83e94 9829#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 9830#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 9831#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
9832#define TURN_AROUND_TIMEOUT_MASK 0x3f
9833
4ad83e94 9834#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 9835#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 9836#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
9837#define DEVICE_RESET_TIMER_MASK 0xffff
9838
4ad83e94 9839#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 9840#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 9841#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
9842#define VERTICAL_ADDRESS_SHIFT 16
9843#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9844#define HORIZONTAL_ADDRESS_SHIFT 0
9845#define HORIZONTAL_ADDRESS_MASK 0xffff
9846
4ad83e94 9847#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 9848#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 9849#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
9850#define DBI_FIFO_EMPTY_HALF (0 << 0)
9851#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9852#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9853
9854/* regs below are bits 15:0 */
4ad83e94 9855#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 9856#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 9857#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 9858
4ad83e94 9859#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 9860#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 9861#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 9862
4ad83e94 9863#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 9864#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 9865#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 9866
4ad83e94 9867#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 9868#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 9869#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 9870
4ad83e94 9871#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 9872#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 9873#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 9874
4ad83e94 9875#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 9876#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 9877#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 9878
4ad83e94 9879#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 9880#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 9881#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 9882
4ad83e94 9883#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 9884#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 9885#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 9886
3230bf14
JN
9887/* regs above are bits 15:0 */
9888
4ad83e94 9889#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 9890#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 9891#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
9892#define DPI_LP_MODE (1 << 6)
9893#define BACKLIGHT_OFF (1 << 5)
9894#define BACKLIGHT_ON (1 << 4)
9895#define COLOR_MODE_OFF (1 << 3)
9896#define COLOR_MODE_ON (1 << 2)
9897#define TURN_ON (1 << 1)
9898#define SHUTDOWN (1 << 0)
9899
4ad83e94 9900#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 9901#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 9902#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
9903#define COMMAND_BYTE_SHIFT 0
9904#define COMMAND_BYTE_MASK (0x3f << 0)
9905
4ad83e94 9906#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 9907#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 9908#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
9909#define MASTER_INIT_TIMER_SHIFT 0
9910#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9911
4ad83e94 9912#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 9913#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 9914#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 9915 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
9916#define MAX_RETURN_PKT_SIZE_SHIFT 0
9917#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9918
4ad83e94 9919#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 9920#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 9921#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
9922#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9923#define DISABLE_VIDEO_BTA (1 << 3)
9924#define IP_TG_CONFIG (1 << 2)
9925#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9926#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9927#define VIDEO_MODE_BURST (3 << 0)
9928
4ad83e94 9929#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 9930#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 9931#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
9932#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9933#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
9934#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9935#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9936#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9937#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9938#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9939#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9940#define CLOCKSTOP (1 << 1)
9941#define EOT_DISABLE (1 << 0)
9942
4ad83e94 9943#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 9944#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 9945#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
9946#define LP_BYTECLK_SHIFT 0
9947#define LP_BYTECLK_MASK (0xffff << 0)
9948
b426f985
D
9949#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9950#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9951#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9952
9953#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9954#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9955#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9956
3230bf14 9957/* bits 31:0 */
4ad83e94 9958#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 9959#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 9960#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
9961
9962/* bits 31:0 */
4ad83e94 9963#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 9964#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 9965#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 9966
4ad83e94 9967#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 9968#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 9969#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 9970#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 9971#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 9972#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
9973#define LONG_PACKET_WORD_COUNT_SHIFT 8
9974#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9975#define SHORT_PACKET_PARAM_SHIFT 8
9976#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9977#define VIRTUAL_CHANNEL_SHIFT 6
9978#define VIRTUAL_CHANNEL_MASK (3 << 6)
9979#define DATA_TYPE_SHIFT 0
395b2913 9980#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
9981/* data type values, see include/video/mipi_display.h */
9982
4ad83e94 9983#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 9984#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 9985#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
9986#define DPI_FIFO_EMPTY (1 << 28)
9987#define DBI_FIFO_EMPTY (1 << 27)
9988#define LP_CTRL_FIFO_EMPTY (1 << 26)
9989#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9990#define LP_CTRL_FIFO_FULL (1 << 24)
9991#define HS_CTRL_FIFO_EMPTY (1 << 18)
9992#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9993#define HS_CTRL_FIFO_FULL (1 << 16)
9994#define LP_DATA_FIFO_EMPTY (1 << 10)
9995#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9996#define LP_DATA_FIFO_FULL (1 << 8)
9997#define HS_DATA_FIFO_EMPTY (1 << 2)
9998#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9999#define HS_DATA_FIFO_FULL (1 << 0)
10000
4ad83e94 10001#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10002#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10003#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10004#define DBI_HS_LP_MODE_MASK (1 << 0)
10005#define DBI_LP_MODE (1 << 0)
10006#define DBI_HS_MODE (0 << 0)
10007
4ad83e94 10008#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10009#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10010#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10011#define EXIT_ZERO_COUNT_SHIFT 24
10012#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10013#define TRAIL_COUNT_SHIFT 16
10014#define TRAIL_COUNT_MASK (0x1f << 16)
10015#define CLK_ZERO_COUNT_SHIFT 8
10016#define CLK_ZERO_COUNT_MASK (0xff << 8)
10017#define PREPARE_COUNT_SHIFT 0
10018#define PREPARE_COUNT_MASK (0x3f << 0)
10019
10020/* bits 31:0 */
4ad83e94 10021#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10022#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10023#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10024
10025#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10026#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10027#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10028#define LP_HS_SSW_CNT_SHIFT 16
10029#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10030#define HS_LP_PWR_SW_CNT_SHIFT 0
10031#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10032
4ad83e94 10033#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10034#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10035#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10036#define STOP_STATE_STALL_COUNTER_SHIFT 0
10037#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10038
4ad83e94 10039#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10040#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10041#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10042#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10043#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10044#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10045#define RX_CONTENTION_DETECTED (1 << 0)
10046
10047/* XXX: only pipe A ?!? */
4ad83e94 10048#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10049#define DBI_TYPEC_ENABLE (1 << 31)
10050#define DBI_TYPEC_WIP (1 << 30)
10051#define DBI_TYPEC_OPTION_SHIFT 28
10052#define DBI_TYPEC_OPTION_MASK (3 << 28)
10053#define DBI_TYPEC_FREQ_SHIFT 24
10054#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10055#define DBI_TYPEC_OVERRIDE (1 << 8)
10056#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10057#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10058
10059
10060/* MIPI adapter registers */
10061
4ad83e94 10062#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 10063#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 10064#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
10065#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10066#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10067#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10068#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10069#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10070#define READ_REQUEST_PRIORITY_SHIFT 3
10071#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10072#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10073#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10074#define RGB_FLIP_TO_BGR (1 << 2)
10075
6b93e9c8 10076#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 10077#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 10078#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
10079#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10080#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10081#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10082#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10083#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10084#define GLK_LP_WAKE (1 << 22)
10085#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10086#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10087#define GLK_FIREWALL_ENABLE (1 << 16)
10088#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10089#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10090#define BXT_DSC_ENABLE (1 << 3)
10091#define BXT_RGB_FLIP (1 << 2)
10092#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10093#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 10094
4ad83e94 10095#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 10096#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 10097#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
10098#define DATA_MEM_ADDRESS_SHIFT 5
10099#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10100#define DATA_VALID (1 << 0)
10101
4ad83e94 10102#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 10103#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 10104#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
10105#define DATA_LENGTH_SHIFT 0
10106#define DATA_LENGTH_MASK (0xfffff << 0)
10107
4ad83e94 10108#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 10109#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 10110#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
10111#define COMMAND_MEM_ADDRESS_SHIFT 5
10112#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10113#define AUTO_PWG_ENABLE (1 << 2)
10114#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10115#define COMMAND_VALID (1 << 0)
10116
4ad83e94 10117#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 10118#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 10119#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
10120#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10121#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10122
4ad83e94 10123#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 10124#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 10125#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 10126
4ad83e94 10127#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 10128#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 10129#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
10130#define READ_DATA_VALID(n) (1 << (n))
10131
a57c774a 10132/* For UMS only (deprecated): */
5c969aa7
DL
10133#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10134#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 10135
3bbaba0c 10136/* MOCS (Memory Object Control State) registers */
f0f59a00 10137#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 10138
f0f59a00
VS
10139#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10140#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10141#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10142#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10143#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
10144/* Media decoder 2 MOCS registers */
10145#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 10146
73f4e8a3
OM
10147#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10148#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10149#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10150#define PMFLUSHDONE_LNEBLK (1 << 22)
10151
d5165ebd
TG
10152/* gamt regs */
10153#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10154#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10155#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10156#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10157#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10158
93564044
VS
10159#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10160#define MMCD_PCLA (1 << 31)
10161#define MMCD_HOTSPOT_EN (1 << 27)
10162
ad186f3f
PZ
10163#define _ICL_PHY_MISC_A 0x64C00
10164#define _ICL_PHY_MISC_B 0x64C04
10165#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10166 _ICL_PHY_MISC_B)
10167#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10168
585fb111 10169#endif /* _I915_REG_H_ */