]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: start moving runtime device info to a separate struct
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
e67005e5
JN
142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
ce64645d
JN
155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
e67005e5
JN
157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
8d97b4a9
JN
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
161#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
162#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
163#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
164#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
165
166#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
167#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
168#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
169#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
170#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
171
172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
173
174#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
175#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
176#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 177
a7c0149f
JN
178/*
179 * Device info offset array based helpers for groups of registers with unevenly
180 * spaced base offsets.
181 */
182#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
183 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
184 dev_priv->info.display_mmio_offset)
185#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
186 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
187 dev_priv->info.display_mmio_offset)
188#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
189 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
190 dev_priv->info.display_mmio_offset)
191
5ee4a7a6 192#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
193#define _MASKED_FIELD(mask, value) ({ \
194 if (__builtin_constant_p(mask)) \
195 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
196 if (__builtin_constant_p(value)) \
197 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
198 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
199 BUILD_BUG_ON_MSG((value) & ~(mask), \
200 "Incorrect value for mask"); \
5ee4a7a6 201 __MASKED_FIELD(mask, value); })
98533251
DL
202#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
203#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
204
237ae7c7 205/* Engine ID */
98533251 206
237ae7c7
MW
207#define RCS_HW 0
208#define VCS_HW 1
209#define BCS_HW 2
210#define VECS_HW 3
211#define VCS2_HW 4
022d3093
TU
212#define VCS3_HW 6
213#define VCS4_HW 7
214#define VECS2_HW 12
6b26c86d 215
0908180b
DCS
216/* Engine class */
217
218#define RENDER_CLASS 0
219#define VIDEO_DECODE_CLASS 1
220#define VIDEO_ENHANCEMENT_CLASS 2
221#define COPY_ENGINE_CLASS 3
222#define OTHER_CLASS 4
b46a33e2
TU
223#define MAX_ENGINE_CLASS 4
224
d02b98b8 225#define OTHER_GTPM_INSTANCE 1
022d3093 226#define MAX_ENGINE_INSTANCE 3
0908180b 227
585fb111
JB
228/* PCI config space */
229
e10fa551
JL
230#define MCHBAR_I915 0x44
231#define MCHBAR_I965 0x48
232#define MCHBAR_SIZE (4 * 4096)
233
234#define DEVEN 0x54
235#define DEVEN_MCHBAR_EN (1 << 28)
236
40006c43 237/* BSM in include/drm/i915_drm.h */
e10fa551 238
1b1d2716
VS
239#define HPLLCC 0xc0 /* 85x only */
240#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
241#define GC_CLOCK_133_200 (0 << 0)
242#define GC_CLOCK_100_200 (1 << 0)
243#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
244#define GC_CLOCK_133_266 (3 << 0)
245#define GC_CLOCK_133_200_2 (4 << 0)
246#define GC_CLOCK_133_266_2 (5 << 0)
247#define GC_CLOCK_166_266 (6 << 0)
248#define GC_CLOCK_166_250 (7 << 0)
249
e10fa551
JL
250#define I915_GDRST 0xc0 /* PCI config register */
251#define GRDOM_FULL (0 << 2)
252#define GRDOM_RENDER (1 << 2)
253#define GRDOM_MEDIA (3 << 2)
254#define GRDOM_MASK (3 << 2)
255#define GRDOM_RESET_STATUS (1 << 1)
256#define GRDOM_RESET_ENABLE (1 << 0)
257
8fdded82
VS
258/* BSpec only has register offset, PCI device and bit found empirically */
259#define I830_CLOCK_GATE 0xc8 /* device 0 */
260#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
261
e10fa551
JL
262#define GCDGMBUS 0xcc
263
f97108d1 264#define GCFGC2 0xda
585fb111
JB
265#define GCFGC 0xf0 /* 915+ only */
266#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
267#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 268#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
269#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
270#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
271#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
272#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
273#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
274#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 275#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
276#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
277#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
278#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
279#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
280#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
281#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
282#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
283#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
284#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
285#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
286#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
287#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
288#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
289#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
290#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
291#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
292#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
293#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
294#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 295
e10fa551
JL
296#define ASLE 0xe4
297#define ASLS 0xfc
298
299#define SWSCI 0xe8
300#define SWSCI_SCISEL (1 << 15)
301#define SWSCI_GSSCIE (1 << 0)
302
303#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 304
585fb111 305
f0f59a00 306#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
307#define ILK_GRDOM_FULL (0 << 1)
308#define ILK_GRDOM_RENDER (1 << 1)
309#define ILK_GRDOM_MEDIA (3 << 1)
310#define ILK_GRDOM_MASK (3 << 1)
311#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 312
f0f59a00 313#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 314#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
315#define GEN6_MBC_SNPCR_MASK (3 << 21)
316#define GEN6_MBC_SNPCR_MAX (0 << 21)
317#define GEN6_MBC_SNPCR_MED (1 << 21)
318#define GEN6_MBC_SNPCR_LOW (2 << 21)
319#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 320
f0f59a00
VS
321#define VLV_G3DCTL _MMIO(0x9024)
322#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 323
f0f59a00 324#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
325#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
326#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
327#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
328#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
329#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
330
f0f59a00 331#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
332#define GEN6_GRDOM_FULL (1 << 0)
333#define GEN6_GRDOM_RENDER (1 << 1)
334#define GEN6_GRDOM_MEDIA (1 << 2)
335#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 336#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 337#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 338#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
339/* GEN11 changed all bit defs except for FULL & RENDER */
340#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
341#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
342#define GEN11_GRDOM_BLT (1 << 2)
343#define GEN11_GRDOM_GUC (1 << 3)
344#define GEN11_GRDOM_MEDIA (1 << 5)
345#define GEN11_GRDOM_MEDIA2 (1 << 6)
346#define GEN11_GRDOM_MEDIA3 (1 << 7)
347#define GEN11_GRDOM_MEDIA4 (1 << 8)
348#define GEN11_GRDOM_VECS (1 << 13)
349#define GEN11_GRDOM_VECS2 (1 << 14)
f513ac76
OM
350#define GEN11_GRDOM_SFC0 (1 << 17)
351#define GEN11_GRDOM_SFC1 (1 << 18)
352
353#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
354#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
355
356#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
357#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
358#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
359#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
360#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
361
362#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
363#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
364#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
365#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
366#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
367#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
cff458c2 368
5ee8ee86
PZ
369#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
370#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
371#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
372#define PP_DIR_DCLV_2G 0xffffffff
373
5ee8ee86
PZ
374#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
375#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 376
f0f59a00 377#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
378#define GEN8_RPCS_ENABLE (1 << 31)
379#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
380#define GEN8_RPCS_S_CNT_SHIFT 15
381#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
b212f0a4
TU
382#define GEN11_RPCS_S_CNT_SHIFT 12
383#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
0cea6502
JM
384#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
385#define GEN8_RPCS_SS_CNT_SHIFT 8
386#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
387#define GEN8_RPCS_EU_MAX_SHIFT 4
388#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
389#define GEN8_RPCS_EU_MIN_SHIFT 0
390#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
391
f89823c2
LL
392#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
393/* HSW only */
394#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
395#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
396#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
397#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
398/* HSW+ */
399#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
400#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
401#define HSW_RCS_INHIBIT (1 << 8)
402/* Gen8 */
403#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
404#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
405#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
406#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
407#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
408#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
409#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
410#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
411#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
412#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
413
f0f59a00 414#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
415#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
416#define ECOCHK_SNB_BIT (1 << 10)
417#define ECOCHK_DIS_TLB (1 << 8)
418#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
419#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
420#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
421#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
422#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
423#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
424#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
425#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 426
f0f59a00 427#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
428#define ECOBITS_SNB_BIT (1 << 13)
429#define ECOBITS_PPGTT_CACHE64B (3 << 8)
430#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 431
f0f59a00 432#define GAB_CTL _MMIO(0x24000)
5ee8ee86 433#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 434
f0f59a00 435#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
436#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
437#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
438#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
439#define GEN6_STOLEN_RESERVED_1M (0 << 4)
440#define GEN6_STOLEN_RESERVED_512K (1 << 4)
441#define GEN6_STOLEN_RESERVED_256K (2 << 4)
442#define GEN6_STOLEN_RESERVED_128K (3 << 4)
443#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
444#define GEN7_STOLEN_RESERVED_1M (0 << 5)
445#define GEN7_STOLEN_RESERVED_256K (1 << 5)
446#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
447#define GEN8_STOLEN_RESERVED_1M (0 << 7)
448#define GEN8_STOLEN_RESERVED_2M (1 << 7)
449#define GEN8_STOLEN_RESERVED_4M (2 << 7)
450#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 451#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 452#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 453
585fb111
JB
454/* VGA stuff */
455
456#define VGA_ST01_MDA 0x3ba
457#define VGA_ST01_CGA 0x3da
458
f0f59a00 459#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
460#define VGA_MSR_WRITE 0x3c2
461#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
462#define VGA_MSR_MEM_EN (1 << 1)
463#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 464
5434fd92 465#define VGA_SR_INDEX 0x3c4
f930ddd0 466#define SR01 1
5434fd92 467#define VGA_SR_DATA 0x3c5
585fb111
JB
468
469#define VGA_AR_INDEX 0x3c0
5ee8ee86 470#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
471#define VGA_AR_DATA_WRITE 0x3c0
472#define VGA_AR_DATA_READ 0x3c1
473
474#define VGA_GR_INDEX 0x3ce
475#define VGA_GR_DATA 0x3cf
476/* GR05 */
477#define VGA_GR_MEM_READ_MODE_SHIFT 3
478#define VGA_GR_MEM_READ_MODE_PLANE 1
479/* GR06 */
480#define VGA_GR_MEM_MODE_MASK 0xc
481#define VGA_GR_MEM_MODE_SHIFT 2
482#define VGA_GR_MEM_A0000_AFFFF 0
483#define VGA_GR_MEM_A0000_BFFFF 1
484#define VGA_GR_MEM_B0000_B7FFF 2
485#define VGA_GR_MEM_B0000_BFFFF 3
486
487#define VGA_DACMASK 0x3c6
488#define VGA_DACRX 0x3c7
489#define VGA_DACWX 0x3c8
490#define VGA_DACDATA 0x3c9
491
492#define VGA_CR_INDEX_MDA 0x3b4
493#define VGA_CR_DATA_MDA 0x3b5
494#define VGA_CR_INDEX_CGA 0x3d4
495#define VGA_CR_DATA_CGA 0x3d5
496
f0f59a00
VS
497#define MI_PREDICATE_SRC0 _MMIO(0x2400)
498#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
499#define MI_PREDICATE_SRC1 _MMIO(0x2408)
500#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 501
f0f59a00 502#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
503#define LOWER_SLICE_ENABLED (1 << 0)
504#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 505
5947de9b
BV
506/*
507 * Registers used only by the command parser
508 */
f0f59a00
VS
509#define BCS_SWCTRL _MMIO(0x22200)
510
511#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
512#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
513#define HS_INVOCATION_COUNT _MMIO(0x2300)
514#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
515#define DS_INVOCATION_COUNT _MMIO(0x2308)
516#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
517#define IA_VERTICES_COUNT _MMIO(0x2310)
518#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
519#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
520#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
521#define VS_INVOCATION_COUNT _MMIO(0x2320)
522#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
523#define GS_INVOCATION_COUNT _MMIO(0x2328)
524#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
525#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
526#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
527#define CL_INVOCATION_COUNT _MMIO(0x2338)
528#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
529#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
530#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
531#define PS_INVOCATION_COUNT _MMIO(0x2348)
532#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
533#define PS_DEPTH_COUNT _MMIO(0x2350)
534#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
535
536/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
537#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
538#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 539
f0f59a00
VS
540#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
541#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 542
f0f59a00
VS
543#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
544#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
545#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
546#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
547#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
548#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 549
f0f59a00
VS
550#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
551#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
552#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 553
1b85066b
JJ
554/* There are the 16 64-bit CS General Purpose Registers */
555#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
556#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
557
a941795a 558#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
559#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
560#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
561#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
562#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
563#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
564#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
565#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
566#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
567#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
568#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
569#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
570#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 571#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
572#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
573#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
574
575#define GEN8_OACTXID _MMIO(0x2364)
576
19f81df2 577#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
578#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
579#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
580#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
581#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 582
d7965152 583#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
584#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
585#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
586#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
587#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 588#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
589#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
590#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
591
592#define GEN8_OACTXCONTROL _MMIO(0x2360)
593#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
594#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
595#define GEN8_OA_TIMER_ENABLE (1 << 1)
596#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
597
598#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
599#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
600#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
601#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
602#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 603
19f81df2 604#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 605#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 606#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
607
608#define GEN7_OASTATUS1 _MMIO(0x2364)
609#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
610#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
611#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
612#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
613
614#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
615#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
616#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
617
618#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
619#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
620#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
621#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
622#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
623
624#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 625#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 626#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 627#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 628
5ee8ee86
PZ
629#define OABUFFER_SIZE_128K (0 << 3)
630#define OABUFFER_SIZE_256K (1 << 3)
631#define OABUFFER_SIZE_512K (2 << 3)
632#define OABUFFER_SIZE_1M (3 << 3)
633#define OABUFFER_SIZE_2M (4 << 3)
634#define OABUFFER_SIZE_4M (5 << 3)
635#define OABUFFER_SIZE_8M (6 << 3)
636#define OABUFFER_SIZE_16M (7 << 3)
d7965152 637
19f81df2
RB
638/*
639 * Flexible, Aggregate EU Counter Registers.
640 * Note: these aren't contiguous
641 */
d7965152 642#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
643#define EU_PERF_CNTL1 _MMIO(0xe558)
644#define EU_PERF_CNTL2 _MMIO(0xe658)
645#define EU_PERF_CNTL3 _MMIO(0xe758)
646#define EU_PERF_CNTL4 _MMIO(0xe45c)
647#define EU_PERF_CNTL5 _MMIO(0xe55c)
648#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 649
d7965152
RB
650/*
651 * OA Boolean state
652 */
653
d7965152
RB
654#define OASTARTTRIG1 _MMIO(0x2710)
655#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
656#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
657
658#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
659#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
660#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
661#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
662#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
663#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
664#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
665#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
666#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
667#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
668#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
669#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
670#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
671#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
672#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
673#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
674#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
675#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
676#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
677#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
678#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
679#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
680#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
681#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
682#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
683#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
684#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
685#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
686#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
687#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
688
689#define OASTARTTRIG3 _MMIO(0x2718)
690#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
691#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
692#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
693#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
694#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
695#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
696#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
697#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
698#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
699
700#define OASTARTTRIG4 _MMIO(0x271c)
701#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
702#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
703#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
704#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
705#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
706#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
707#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
708#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
709#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
710
711#define OASTARTTRIG5 _MMIO(0x2720)
712#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
713#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
714
715#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
716#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
717#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
718#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
719#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
720#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
721#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
722#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
723#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
724#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
725#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
726#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
727#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
728#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
729#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
730#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
731#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
732#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
733#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
734#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
735#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
736#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
737#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
738#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
739#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
740#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
741#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
742#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
743#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
744#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
745
746#define OASTARTTRIG7 _MMIO(0x2728)
747#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
748#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
749#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
750#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
751#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
752#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
753#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
754#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
755#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
756
757#define OASTARTTRIG8 _MMIO(0x272c)
758#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
759#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
760#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
761#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
762#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
763#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
764#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
765#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
766#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
767
7853d92e
LL
768#define OAREPORTTRIG1 _MMIO(0x2740)
769#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
770#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
771
772#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
773#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
774#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
775#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
776#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
777#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
778#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
779#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
780#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
781#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
782#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
783#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
784#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
785#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
786#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
787#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
788#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
789#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
790#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
791#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
792#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
793#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
794#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
795#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
796#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
797#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
798
799#define OAREPORTTRIG3 _MMIO(0x2748)
800#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
801#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
802#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
803#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
804#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
805#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
806#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
807#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
808#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
809
810#define OAREPORTTRIG4 _MMIO(0x274c)
811#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
812#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
813#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
814#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
815#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
816#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
817#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
818#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
819#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
820
821#define OAREPORTTRIG5 _MMIO(0x2750)
822#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
823#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
824
825#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
826#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
827#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
828#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
829#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
830#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
831#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
832#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
833#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
834#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
835#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
836#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
837#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
838#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
839#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
840#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
841#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
842#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
843#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
844#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
845#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
846#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
847#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
848#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
849#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
850#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
851
852#define OAREPORTTRIG7 _MMIO(0x2758)
853#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
854#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
855#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
856#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
857#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
858#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
859#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
860#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
861#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
862
863#define OAREPORTTRIG8 _MMIO(0x275c)
864#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
865#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
866#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
867#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
868#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
869#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
870#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
871#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
872#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
873
d7965152
RB
874/* CECX_0 */
875#define OACEC_COMPARE_LESS_OR_EQUAL 6
876#define OACEC_COMPARE_NOT_EQUAL 5
877#define OACEC_COMPARE_LESS_THAN 4
878#define OACEC_COMPARE_GREATER_OR_EQUAL 3
879#define OACEC_COMPARE_EQUAL 2
880#define OACEC_COMPARE_GREATER_THAN 1
881#define OACEC_COMPARE_ANY_EQUAL 0
882
883#define OACEC_COMPARE_VALUE_MASK 0xffff
884#define OACEC_COMPARE_VALUE_SHIFT 3
885
5ee8ee86
PZ
886#define OACEC_SELECT_NOA (0 << 19)
887#define OACEC_SELECT_PREV (1 << 19)
888#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
889
890/* CECX_1 */
891#define OACEC_MASK_MASK 0xffff
892#define OACEC_CONSIDERATIONS_MASK 0xffff
893#define OACEC_CONSIDERATIONS_SHIFT 16
894
895#define OACEC0_0 _MMIO(0x2770)
896#define OACEC0_1 _MMIO(0x2774)
897#define OACEC1_0 _MMIO(0x2778)
898#define OACEC1_1 _MMIO(0x277c)
899#define OACEC2_0 _MMIO(0x2780)
900#define OACEC2_1 _MMIO(0x2784)
901#define OACEC3_0 _MMIO(0x2788)
902#define OACEC3_1 _MMIO(0x278c)
903#define OACEC4_0 _MMIO(0x2790)
904#define OACEC4_1 _MMIO(0x2794)
905#define OACEC5_0 _MMIO(0x2798)
906#define OACEC5_1 _MMIO(0x279c)
907#define OACEC6_0 _MMIO(0x27a0)
908#define OACEC6_1 _MMIO(0x27a4)
909#define OACEC7_0 _MMIO(0x27a8)
910#define OACEC7_1 _MMIO(0x27ac)
911
f89823c2
LL
912/* OA perf counters */
913#define OA_PERFCNT1_LO _MMIO(0x91B8)
914#define OA_PERFCNT1_HI _MMIO(0x91BC)
915#define OA_PERFCNT2_LO _MMIO(0x91C0)
916#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
917#define OA_PERFCNT3_LO _MMIO(0x91C8)
918#define OA_PERFCNT3_HI _MMIO(0x91CC)
919#define OA_PERFCNT4_LO _MMIO(0x91D8)
920#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
921
922#define OA_PERFMATRIX_LO _MMIO(0x91C8)
923#define OA_PERFMATRIX_HI _MMIO(0x91CC)
924
925/* RPM unit config (Gen8+) */
926#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
927#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
928#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
929#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
930#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
931#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
932#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
933#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
934#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
935#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
936#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
937#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
938#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
939
f89823c2 940#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 941#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 942
dab91783
LL
943/* GPM unit config (Gen9+) */
944#define CTC_MODE _MMIO(0xA26C)
945#define CTC_SOURCE_PARAMETER_MASK 1
946#define CTC_SOURCE_CRYSTAL_CLOCK 0
947#define CTC_SOURCE_DIVIDE_LOGIC 1
948#define CTC_SHIFT_PARAMETER_SHIFT 1
949#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
950
5888576b
LL
951/* RCP unit config (Gen8+) */
952#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 953
a54b19f1
LL
954/* NOA (HSW) */
955#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
956#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
957#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
958#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
959#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
960#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
961#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
962#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
963#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
964#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
965
966#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
967
f89823c2
LL
968/* NOA (Gen8+) */
969#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
970
971#define MICRO_BP0_0 _MMIO(0x9800)
972#define MICRO_BP0_2 _MMIO(0x9804)
973#define MICRO_BP0_1 _MMIO(0x9808)
974
975#define MICRO_BP1_0 _MMIO(0x980C)
976#define MICRO_BP1_2 _MMIO(0x9810)
977#define MICRO_BP1_1 _MMIO(0x9814)
978
979#define MICRO_BP2_0 _MMIO(0x9818)
980#define MICRO_BP2_2 _MMIO(0x981C)
981#define MICRO_BP2_1 _MMIO(0x9820)
982
983#define MICRO_BP3_0 _MMIO(0x9824)
984#define MICRO_BP3_2 _MMIO(0x9828)
985#define MICRO_BP3_1 _MMIO(0x982C)
986
987#define MICRO_BP_TRIGGER _MMIO(0x9830)
988#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
989#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
990#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
991
992#define GDT_CHICKEN_BITS _MMIO(0x9840)
993#define GT_NOA_ENABLE 0x00000080
994
995#define NOA_DATA _MMIO(0x986C)
996#define NOA_WRITE _MMIO(0x9888)
180b813c 997
220375aa
BV
998#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
999#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1000#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1001
dc96e9b8
CW
1002/*
1003 * Reset registers
1004 */
f0f59a00 1005#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
1006#define DEBUG_RESET_FULL (1 << 7)
1007#define DEBUG_RESET_RENDER (1 << 8)
1008#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 1009
57f350b6 1010/*
5a09ae9f
JN
1011 * IOSF sideband
1012 */
f0f59a00 1013#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1014#define IOSF_DEVFN_SHIFT 24
1015#define IOSF_OPCODE_SHIFT 16
1016#define IOSF_PORT_SHIFT 8
1017#define IOSF_BYTE_ENABLES_SHIFT 4
1018#define IOSF_BAR_SHIFT 1
5ee8ee86 1019#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
1020#define IOSF_PORT_BUNIT 0x03
1021#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1022#define IOSF_PORT_NC 0x11
1023#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1024#define IOSF_PORT_GPIO_NC 0x13
1025#define IOSF_PORT_CCK 0x14
4688d45f
JN
1026#define IOSF_PORT_DPIO_2 0x1a
1027#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1028#define IOSF_PORT_GPIO_SC 0x48
1029#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1030#define IOSF_PORT_CCU 0xa9
7071af97
JN
1031#define CHV_IOSF_PORT_GPIO_N 0x13
1032#define CHV_IOSF_PORT_GPIO_SE 0x48
1033#define CHV_IOSF_PORT_GPIO_E 0xa8
1034#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1035#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1036#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1037
30a970c6
JB
1038/* See configdb bunit SB addr map */
1039#define BUNIT_REG_BISOC 0x11
1040
30a970c6 1041#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1042#define DSPFREQSTAT_SHIFT_CHV 24
1043#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1044#define DSPFREQGUAR_SHIFT_CHV 8
1045#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1046#define DSPFREQSTAT_SHIFT 30
1047#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1048#define DSPFREQGUAR_SHIFT 14
1049#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1050#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1051#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1052#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1053#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1054#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1055#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1056#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1057#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1058#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1059#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1060#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1061#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1062#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1063#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1064#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1065
c3fdb9d8 1066/*
438b8dc4
ID
1067 * i915_power_well_id:
1068 *
4739a9d2
ID
1069 * IDs used to look up power wells. Power wells accessed directly bypassing
1070 * the power domains framework must be assigned a unique ID. The rest of power
1071 * wells must be assigned DISP_PW_ID_NONE.
438b8dc4
ID
1072 */
1073enum i915_power_well_id {
4739a9d2
ID
1074 DISP_PW_ID_NONE,
1075
2183b499
ID
1076 VLV_DISP_PW_DISP2D,
1077 BXT_DISP_PW_DPIO_CMN_A,
1078 VLV_DISP_PW_DPIO_CMN_BC,
1079 GLK_DISP_PW_DPIO_CMN_C,
1080 CHV_DISP_PW_DPIO_CMN_D,
4739a9d2
ID
1081 HSW_DISP_PW_GLOBAL,
1082 SKL_DISP_PW_MISC_IO,
1083 SKL_DISP_PW_1,
94dd5138
S
1084 SKL_DISP_PW_2,
1085};
1086
02f4c9e0
CML
1087#define PUNIT_REG_PWRGT_CTRL 0x60
1088#define PUNIT_REG_PWRGT_STATUS 0x61
d13dd05a
ID
1089#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1090#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1091#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1092#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1093#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1094
1095#define PUNIT_PWGT_IDX_RENDER 0
1096#define PUNIT_PWGT_IDX_MEDIA 1
1097#define PUNIT_PWGT_IDX_DISP2D 3
1098#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1099#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1100#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1101#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1102#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1103#define PUNIT_PWGT_IDX_DPIO_RX0 10
1104#define PUNIT_PWGT_IDX_DPIO_RX1 11
1105#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
02f4c9e0 1106
5a09ae9f
JN
1107#define PUNIT_REG_GPU_LFM 0xd3
1108#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1109#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1110#define GPLLENABLE (1 << 4)
1111#define GENFREQSTATUS (1 << 0)
5a09ae9f 1112#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1113#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1114
1115#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1116#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1117
095acd5f
D
1118#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1119#define FB_GFX_FREQ_FUSE_MASK 0xff
1120#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1121#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1122#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1123
1124#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1125#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1126
fc1ac8de
VS
1127#define PUNIT_REG_DDR_SETUP2 0x139
1128#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1129#define FORCE_DDR_LOW_FREQ (1 << 1)
1130#define FORCE_DDR_HIGH_FREQ (1 << 0)
1131
2b6b3a09
D
1132#define PUNIT_GPU_STATUS_REG 0xdb
1133#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1134#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1135#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1136#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1137
1138#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1139#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1140#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1141
5a09ae9f
JN
1142#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1143#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1144#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1145#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1146#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1147#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1148#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1149#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1150#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1151#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1152
af7187b7
PZ
1153#define VLV_TURBO_SOC_OVERRIDE 0x04
1154#define VLV_OVERRIDE_EN 1
1155#define VLV_SOC_TDP_EN (1 << 1)
1156#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1157#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1158
be4fc046 1159/* vlv2 north clock has */
24eb2d59
CML
1160#define CCK_FUSE_REG 0x8
1161#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1162#define CCK_REG_DSI_PLL_FUSE 0x44
1163#define CCK_REG_DSI_PLL_CONTROL 0x48
1164#define DSI_PLL_VCO_EN (1 << 31)
1165#define DSI_PLL_LDO_GATE (1 << 30)
1166#define DSI_PLL_P1_POST_DIV_SHIFT 17
1167#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1168#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1169#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1170#define DSI_PLL_MUX_MASK (3 << 9)
1171#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1172#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1173#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1174#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1175#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1176#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1177#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1178#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1179#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1180#define DSI_PLL_LOCK (1 << 0)
1181#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1182#define DSI_PLL_LFSR (1 << 31)
1183#define DSI_PLL_FRACTION_EN (1 << 30)
1184#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1185#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1186#define DSI_PLL_USYNC_CNT_SHIFT 18
1187#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1188#define DSI_PLL_N1_DIV_SHIFT 16
1189#define DSI_PLL_N1_DIV_MASK (3 << 16)
1190#define DSI_PLL_M1_DIV_SHIFT 0
1191#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1192#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1193#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1194#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1195#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1196#define CCK_TRUNK_FORCE_ON (1 << 17)
1197#define CCK_TRUNK_FORCE_OFF (1 << 16)
1198#define CCK_FREQUENCY_STATUS (0x1f << 8)
1199#define CCK_FREQUENCY_STATUS_SHIFT 8
1200#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1201
f38861b8 1202/* DPIO registers */
5a09ae9f 1203#define DPIO_DEVFN 0
5a09ae9f 1204
f0f59a00 1205#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1206#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1207#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1208#define DPIO_SFR_BYPASS (1 << 1)
1209#define DPIO_CMNRST (1 << 0)
57f350b6 1210
e4607fcf
CML
1211#define DPIO_PHY(pipe) ((pipe) >> 1)
1212#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1213
598fac6b
DV
1214/*
1215 * Per pipe/PLL DPIO regs
1216 */
ab3c759a 1217#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1218#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1219#define DPIO_POST_DIV_DAC 0
1220#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1221#define DPIO_POST_DIV_LVDS1 2
1222#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1223#define DPIO_K_SHIFT (24) /* 4 bits */
1224#define DPIO_P1_SHIFT (21) /* 3 bits */
1225#define DPIO_P2_SHIFT (16) /* 5 bits */
1226#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1227#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1228#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1229#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1230#define _VLV_PLL_DW3_CH1 0x802c
1231#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1232
ab3c759a 1233#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1234#define DPIO_REFSEL_OVERRIDE 27
1235#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1236#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1237#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1238#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1239#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1240#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1241#define _VLV_PLL_DW5_CH1 0x8034
1242#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1243
ab3c759a
CML
1244#define _VLV_PLL_DW7_CH0 0x801c
1245#define _VLV_PLL_DW7_CH1 0x803c
1246#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1247
ab3c759a
CML
1248#define _VLV_PLL_DW8_CH0 0x8040
1249#define _VLV_PLL_DW8_CH1 0x8060
1250#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1251
ab3c759a
CML
1252#define VLV_PLL_DW9_BCAST 0xc044
1253#define _VLV_PLL_DW9_CH0 0x8044
1254#define _VLV_PLL_DW9_CH1 0x8064
1255#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1256
ab3c759a
CML
1257#define _VLV_PLL_DW10_CH0 0x8048
1258#define _VLV_PLL_DW10_CH1 0x8068
1259#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1260
ab3c759a
CML
1261#define _VLV_PLL_DW11_CH0 0x804c
1262#define _VLV_PLL_DW11_CH1 0x806c
1263#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1264
ab3c759a
CML
1265/* Spec for ref block start counts at DW10 */
1266#define VLV_REF_DW13 0x80ac
598fac6b 1267
ab3c759a 1268#define VLV_CMN_DW0 0x8100
dc96e9b8 1269
598fac6b
DV
1270/*
1271 * Per DDI channel DPIO regs
1272 */
1273
ab3c759a
CML
1274#define _VLV_PCS_DW0_CH0 0x8200
1275#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1276#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1277#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1278#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1279#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1280#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1281
97fd4d5c
VS
1282#define _VLV_PCS01_DW0_CH0 0x200
1283#define _VLV_PCS23_DW0_CH0 0x400
1284#define _VLV_PCS01_DW0_CH1 0x2600
1285#define _VLV_PCS23_DW0_CH1 0x2800
1286#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1287#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1288
ab3c759a
CML
1289#define _VLV_PCS_DW1_CH0 0x8204
1290#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1291#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1292#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1293#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1294#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1295#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1296#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1297
97fd4d5c
VS
1298#define _VLV_PCS01_DW1_CH0 0x204
1299#define _VLV_PCS23_DW1_CH0 0x404
1300#define _VLV_PCS01_DW1_CH1 0x2604
1301#define _VLV_PCS23_DW1_CH1 0x2804
1302#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1303#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1304
ab3c759a
CML
1305#define _VLV_PCS_DW8_CH0 0x8220
1306#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1307#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1308#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1309#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1310
1311#define _VLV_PCS01_DW8_CH0 0x0220
1312#define _VLV_PCS23_DW8_CH0 0x0420
1313#define _VLV_PCS01_DW8_CH1 0x2620
1314#define _VLV_PCS23_DW8_CH1 0x2820
1315#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1316#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1317
1318#define _VLV_PCS_DW9_CH0 0x8224
1319#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1320#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1321#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1322#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1323#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1324#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1325#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1326#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1327
a02ef3c7
VS
1328#define _VLV_PCS01_DW9_CH0 0x224
1329#define _VLV_PCS23_DW9_CH0 0x424
1330#define _VLV_PCS01_DW9_CH1 0x2624
1331#define _VLV_PCS23_DW9_CH1 0x2824
1332#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1333#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1334
9d556c99
CML
1335#define _CHV_PCS_DW10_CH0 0x8228
1336#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1337#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1338#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1339#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1340#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1341#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1342#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1343#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1344#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1345#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1346
1966e59e
VS
1347#define _VLV_PCS01_DW10_CH0 0x0228
1348#define _VLV_PCS23_DW10_CH0 0x0428
1349#define _VLV_PCS01_DW10_CH1 0x2628
1350#define _VLV_PCS23_DW10_CH1 0x2828
1351#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1352#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1353
ab3c759a
CML
1354#define _VLV_PCS_DW11_CH0 0x822c
1355#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1356#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1357#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1358#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1359#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1360#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1361
570e2a74
VS
1362#define _VLV_PCS01_DW11_CH0 0x022c
1363#define _VLV_PCS23_DW11_CH0 0x042c
1364#define _VLV_PCS01_DW11_CH1 0x262c
1365#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1366#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1367#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1368
2e523e98
VS
1369#define _VLV_PCS01_DW12_CH0 0x0230
1370#define _VLV_PCS23_DW12_CH0 0x0430
1371#define _VLV_PCS01_DW12_CH1 0x2630
1372#define _VLV_PCS23_DW12_CH1 0x2830
1373#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1374#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1375
ab3c759a
CML
1376#define _VLV_PCS_DW12_CH0 0x8230
1377#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1378#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1379#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1380#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1381#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1382#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1383#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1384
1385#define _VLV_PCS_DW14_CH0 0x8238
1386#define _VLV_PCS_DW14_CH1 0x8438
1387#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1388
1389#define _VLV_PCS_DW23_CH0 0x825c
1390#define _VLV_PCS_DW23_CH1 0x845c
1391#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1392
1393#define _VLV_TX_DW2_CH0 0x8288
1394#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1395#define DPIO_SWING_MARGIN000_SHIFT 16
1396#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1397#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1398#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1399
1400#define _VLV_TX_DW3_CH0 0x828c
1401#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1402/* The following bit for CHV phy */
5ee8ee86 1403#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1404#define DPIO_SWING_MARGIN101_SHIFT 16
1405#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1406#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1407
1408#define _VLV_TX_DW4_CH0 0x8290
1409#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1410#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1411#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1412#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1413#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1414#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1415
1416#define _VLV_TX3_DW4_CH0 0x690
1417#define _VLV_TX3_DW4_CH1 0x2a90
1418#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1419
1420#define _VLV_TX_DW5_CH0 0x8294
1421#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1422#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1423#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1424
1425#define _VLV_TX_DW11_CH0 0x82ac
1426#define _VLV_TX_DW11_CH1 0x84ac
1427#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1428
1429#define _VLV_TX_DW14_CH0 0x82b8
1430#define _VLV_TX_DW14_CH1 0x84b8
1431#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1432
9d556c99
CML
1433/* CHV dpPhy registers */
1434#define _CHV_PLL_DW0_CH0 0x8000
1435#define _CHV_PLL_DW0_CH1 0x8180
1436#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1437
1438#define _CHV_PLL_DW1_CH0 0x8004
1439#define _CHV_PLL_DW1_CH1 0x8184
1440#define DPIO_CHV_N_DIV_SHIFT 8
1441#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1442#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1443
1444#define _CHV_PLL_DW2_CH0 0x8008
1445#define _CHV_PLL_DW2_CH1 0x8188
1446#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1447
1448#define _CHV_PLL_DW3_CH0 0x800c
1449#define _CHV_PLL_DW3_CH1 0x818c
1450#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1451#define DPIO_CHV_FIRST_MOD (0 << 8)
1452#define DPIO_CHV_SECOND_MOD (1 << 8)
1453#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1454#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1455#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1456
1457#define _CHV_PLL_DW6_CH0 0x8018
1458#define _CHV_PLL_DW6_CH1 0x8198
1459#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1460#define DPIO_CHV_INT_COEFF_SHIFT 8
1461#define DPIO_CHV_PROP_COEFF_SHIFT 0
1462#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1463
d3eee4ba
VP
1464#define _CHV_PLL_DW8_CH0 0x8020
1465#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1466#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1467#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1468#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1469
1470#define _CHV_PLL_DW9_CH0 0x8024
1471#define _CHV_PLL_DW9_CH1 0x81A4
1472#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1473#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1474#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1475#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1476
6669e39f
VS
1477#define _CHV_CMN_DW0_CH0 0x8100
1478#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1479#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1480#define DPIO_ALLDL_POWERDOWN (1 << 1)
1481#define DPIO_ANYDL_POWERDOWN (1 << 0)
1482
b9e5ac3c
VS
1483#define _CHV_CMN_DW5_CH0 0x8114
1484#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1485#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1486#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1487#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1488#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1489#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1490#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1491#define CHV_BUFLEFTENA1_MASK (3 << 22)
1492
9d556c99
CML
1493#define _CHV_CMN_DW13_CH0 0x8134
1494#define _CHV_CMN_DW0_CH1 0x8080
1495#define DPIO_CHV_S1_DIV_SHIFT 21
1496#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1497#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1498#define DPIO_CHV_K_DIV_SHIFT 4
1499#define DPIO_PLL_FREQLOCK (1 << 1)
1500#define DPIO_PLL_LOCK (1 << 0)
1501#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1502
1503#define _CHV_CMN_DW14_CH0 0x8138
1504#define _CHV_CMN_DW1_CH1 0x8084
1505#define DPIO_AFC_RECAL (1 << 14)
1506#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1507#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1508#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1509#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1510#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1511#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1512#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1513#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1514#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1515#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1516
9197c88b
VS
1517#define _CHV_CMN_DW19_CH0 0x814c
1518#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1519#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1520#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1521#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1522#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1523
9197c88b
VS
1524#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1525
e0fce78f
VS
1526#define CHV_CMN_DW28 0x8170
1527#define DPIO_CL1POWERDOWNEN (1 << 23)
1528#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1529#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1530#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1531#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1532#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1533
9d556c99 1534#define CHV_CMN_DW30 0x8178
3e288786 1535#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1536#define DPIO_LRC_BYPASS (1 << 3)
1537
1538#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1539 (lane) * 0x200 + (offset))
1540
f72df8db
VS
1541#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1542#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1543#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1544#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1545#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1546#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1547#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1548#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1549#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1550#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1551#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1552#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1553#define DPIO_FRC_LATENCY_SHFIT 8
1554#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1555#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1556
1557/* BXT PHY registers */
ed37892e
ACO
1558#define _BXT_PHY0_BASE 0x6C000
1559#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1560#define _BXT_PHY2_BASE 0x163000
1561#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1562 _BXT_PHY1_BASE, \
1563 _BXT_PHY2_BASE)
ed37892e
ACO
1564
1565#define _BXT_PHY(phy, reg) \
1566 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1567
1568#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1569 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1570 (reg_ch1) - _BXT_PHY0_BASE))
1571#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1572 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1573
f0f59a00 1574#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1575#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1576
e93da0a0
ID
1577#define _BXT_PHY_CTL_DDI_A 0x64C00
1578#define _BXT_PHY_CTL_DDI_B 0x64C10
1579#define _BXT_PHY_CTL_DDI_C 0x64C20
1580#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1581#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1582#define BXT_PHY_LANE_ENABLED (1 << 8)
1583#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1584 _BXT_PHY_CTL_DDI_B)
1585
5c6706e5
VK
1586#define _PHY_CTL_FAMILY_EDP 0x64C80
1587#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1588#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1589#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1590#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1591 _PHY_CTL_FAMILY_EDP, \
1592 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1593
dfb82408
S
1594/* BXT PHY PLL registers */
1595#define _PORT_PLL_A 0x46074
1596#define _PORT_PLL_B 0x46078
1597#define _PORT_PLL_C 0x4607c
1598#define PORT_PLL_ENABLE (1 << 31)
1599#define PORT_PLL_LOCK (1 << 30)
1600#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1601#define PORT_PLL_POWER_ENABLE (1 << 26)
1602#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1603#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1604
1605#define _PORT_PLL_EBB_0_A 0x162034
1606#define _PORT_PLL_EBB_0_B 0x6C034
1607#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1608#define PORT_PLL_P1_SHIFT 13
1609#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1610#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1611#define PORT_PLL_P2_SHIFT 8
1612#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1613#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1614#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1615 _PORT_PLL_EBB_0_B, \
1616 _PORT_PLL_EBB_0_C)
dfb82408
S
1617
1618#define _PORT_PLL_EBB_4_A 0x162038
1619#define _PORT_PLL_EBB_4_B 0x6C038
1620#define _PORT_PLL_EBB_4_C 0x6C344
1621#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1622#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1623#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1624 _PORT_PLL_EBB_4_B, \
1625 _PORT_PLL_EBB_4_C)
dfb82408
S
1626
1627#define _PORT_PLL_0_A 0x162100
1628#define _PORT_PLL_0_B 0x6C100
1629#define _PORT_PLL_0_C 0x6C380
1630/* PORT_PLL_0_A */
1631#define PORT_PLL_M2_MASK 0xFF
1632/* PORT_PLL_1_A */
aa610dcb
ID
1633#define PORT_PLL_N_SHIFT 8
1634#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1635#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1636/* PORT_PLL_2_A */
1637#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1638/* PORT_PLL_3_A */
1639#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1640/* PORT_PLL_6_A */
1641#define PORT_PLL_PROP_COEFF_MASK 0xF
1642#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1643#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1644#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1645#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1646/* PORT_PLL_8_A */
1647#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1648/* PORT_PLL_9_A */
05712c15
ID
1649#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1650#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1651/* PORT_PLL_10_A */
5ee8ee86 1652#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1653#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1654#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1655#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1656#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1657 _PORT_PLL_0_B, \
1658 _PORT_PLL_0_C)
1659#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1660 (idx) * 4)
dfb82408 1661
5c6706e5
VK
1662/* BXT PHY common lane registers */
1663#define _PORT_CL1CM_DW0_A 0x162000
1664#define _PORT_CL1CM_DW0_BC 0x6C000
1665#define PHY_POWER_GOOD (1 << 16)
b61e7996 1666#define PHY_RESERVED (1 << 7)
ed37892e 1667#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1668
d72e84cc
MK
1669#define _PORT_CL1CM_DW9_A 0x162024
1670#define _PORT_CL1CM_DW9_BC 0x6C024
1671#define IREF0RC_OFFSET_SHIFT 8
1672#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1673#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 1674
d72e84cc
MK
1675#define _PORT_CL1CM_DW10_A 0x162028
1676#define _PORT_CL1CM_DW10_BC 0x6C028
1677#define IREF1RC_OFFSET_SHIFT 8
1678#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1679#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1680
1681#define _PORT_CL1CM_DW28_A 0x162070
1682#define _PORT_CL1CM_DW28_BC 0x6C070
1683#define OCL1_POWER_DOWN_EN (1 << 23)
1684#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1685#define SUS_CLK_CONFIG 0x3
1686#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1687
1688#define _PORT_CL1CM_DW30_A 0x162078
1689#define _PORT_CL1CM_DW30_BC 0x6C078
1690#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1691#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1692
1693/*
1694 * CNL/ICL Port/COMBO-PHY Registers
1695 */
4e53840f
LDM
1696#define _ICL_COMBOPHY_A 0x162000
1697#define _ICL_COMBOPHY_B 0x6C000
1698#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1699 _ICL_COMBOPHY_B)
1700
d72e84cc 1701/* CNL/ICL Port CL_DW registers */
4e53840f
LDM
1702#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1703 4 * (dw))
1704
1705#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1706#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
d72e84cc
MK
1707#define CL_POWER_DOWN_ENABLE (1 << 4)
1708#define SUS_CLOCK_CONFIG (3 << 0)
ad186f3f 1709
4e53840f 1710#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
166869b3
MC
1711#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1712#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1713#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1714#define PWR_UP_ALL_LANES (0x0 << 4)
1715#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1716#define PWR_DOWN_LN_3_2 (0xc << 4)
1717#define PWR_DOWN_LN_3 (0x8 << 4)
1718#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1719#define PWR_DOWN_LN_1_0 (0x3 << 4)
1720#define PWR_DOWN_LN_1 (0x2 << 4)
1721#define PWR_DOWN_LN_3_1 (0xa << 4)
1722#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1723#define PWR_DOWN_LN_MASK (0xf << 4)
1724#define PWR_DOWN_LN_SHIFT 4
1725
4e53840f 1726#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
67ca07e7 1727#define ICL_LANE_ENABLE_AUX (1 << 0)
67ca07e7 1728
d72e84cc 1729/* CNL/ICL Port COMP_DW registers */
4e53840f
LDM
1730#define _ICL_PORT_COMP 0x100
1731#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1732 _ICL_PORT_COMP + 4 * (dw))
1733
d72e84cc 1734#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
4e53840f 1735#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
d72e84cc 1736#define COMP_INIT (1 << 31)
5c6706e5 1737
d72e84cc 1738#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
4e53840f
LDM
1739#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1740
d72e84cc 1741#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
4e53840f 1742#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
d72e84cc
MK
1743#define PROCESS_INFO_DOT_0 (0 << 26)
1744#define PROCESS_INFO_DOT_1 (1 << 26)
1745#define PROCESS_INFO_DOT_4 (2 << 26)
1746#define PROCESS_INFO_MASK (7 << 26)
1747#define PROCESS_INFO_SHIFT 26
1748#define VOLTAGE_INFO_0_85V (0 << 24)
1749#define VOLTAGE_INFO_0_95V (1 << 24)
1750#define VOLTAGE_INFO_1_05V (2 << 24)
1751#define VOLTAGE_INFO_MASK (3 << 24)
1752#define VOLTAGE_INFO_SHIFT 24
1753
1754#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
4e53840f 1755#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
d72e84cc
MK
1756
1757#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
4e53840f 1758#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
5c6706e5 1759
d72e84cc 1760/* CNL/ICL Port PCS registers */
04416108
RV
1761#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1762#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1763#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1764#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1765#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1766#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1767#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1768#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1769#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1770#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1771#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1772 _CNL_PORT_PCS_DW1_GRP_AE, \
1773 _CNL_PORT_PCS_DW1_GRP_B, \
1774 _CNL_PORT_PCS_DW1_GRP_C, \
1775 _CNL_PORT_PCS_DW1_GRP_D, \
1776 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f 1777 _CNL_PORT_PCS_DW1_GRP_F))
da9cb11f 1778#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1779 _CNL_PORT_PCS_DW1_LN0_AE, \
1780 _CNL_PORT_PCS_DW1_LN0_B, \
1781 _CNL_PORT_PCS_DW1_LN0_C, \
1782 _CNL_PORT_PCS_DW1_LN0_D, \
1783 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1784 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1785
4e53840f
LDM
1786#define _ICL_PORT_PCS_AUX 0x300
1787#define _ICL_PORT_PCS_GRP 0x600
1788#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1789#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1790 _ICL_PORT_PCS_AUX + 4 * (dw))
1791#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1792 _ICL_PORT_PCS_GRP + 4 * (dw))
1793#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1794 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1795#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1796#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1797#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
04416108
RV
1798#define COMMON_KEEPER_EN (1 << 26)
1799
d72e84cc 1800/* CNL/ICL Port TX registers */
4635b573
MK
1801#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1802#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1803#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1804#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1805#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1806#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1807#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1808#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1809#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1810#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1811#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1812 _CNL_PORT_TX_AE_GRP_OFFSET, \
1813 _CNL_PORT_TX_B_GRP_OFFSET, \
1814 _CNL_PORT_TX_B_GRP_OFFSET, \
1815 _CNL_PORT_TX_D_GRP_OFFSET, \
1816 _CNL_PORT_TX_AE_GRP_OFFSET, \
1817 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1818 4 * (dw))
4635b573
MK
1819#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1820 _CNL_PORT_TX_AE_LN0_OFFSET, \
1821 _CNL_PORT_TX_B_LN0_OFFSET, \
1822 _CNL_PORT_TX_B_LN0_OFFSET, \
1823 _CNL_PORT_TX_D_LN0_OFFSET, \
1824 _CNL_PORT_TX_AE_LN0_OFFSET, \
1825 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1826 4 * (dw))
4635b573 1827
4e53840f
LDM
1828#define _ICL_PORT_TX_AUX 0x380
1829#define _ICL_PORT_TX_GRP 0x680
1830#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1831
1832#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1833 _ICL_PORT_TX_AUX + 4 * (dw))
1834#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1835 _ICL_PORT_TX_GRP + 4 * (dw))
1836#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1837 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1838
1839#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1840#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1841#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1842#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1843#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
7487508e 1844#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1845#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1846#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1847#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1848#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1849#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1850#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1851#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1852
04416108
RV
1853#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1854#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1855#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1856#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1857#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
9e8789ec 1858 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1859 _CNL_PORT_TX_DW4_LN0_AE)))
4e53840f
LDM
1860#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1861#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1862#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
1863#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
04416108
RV
1864#define LOADGEN_SELECT (1 << 31)
1865#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1866#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1867#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1868#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1869#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1870#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1871
4e53840f
LDM
1872#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1873#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1874#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1875#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1876#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
04416108 1877#define TX_TRAINING_EN (1 << 31)
5bb975de 1878#define TAP2_DISABLE (1 << 30)
04416108
RV
1879#define TAP3_DISABLE (1 << 29)
1880#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1881#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1882#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1883#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1884
4635b573
MK
1885#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1886#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
b265a2a6
CT
1887#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1888#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1889#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
1890#define ICL_PORT_TX_DW7_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
04416108 1891#define N_SCALAR(x) ((x) << 24)
1f588aeb 1892#define N_SCALAR_MASK (0x7F << 24)
04416108 1893
a38bb309 1894#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
c92f47b5
MN
1895 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1896
a38bb309
MN
1897#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1898#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1899#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1900#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1901#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1902#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1903#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1904#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1905#define MG_TX1_LINK_PARAMS(port, ln) \
1906 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1907 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1908 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1909
1910#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1911#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1912#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1913#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1914#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1915#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1916#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1917#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1918#define MG_TX2_LINK_PARAMS(port, ln) \
1919 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1920 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1921 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1922#define CRI_USE_FS32 (1 << 5)
1923
1924#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1925#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1926#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1927#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1928#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1929#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1930#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1931#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1932#define MG_TX1_PISO_READLOAD(port, ln) \
1933 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1934 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1935 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1936
1937#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1938#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1939#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1940#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1941#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1942#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1943#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1944#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1945#define MG_TX2_PISO_READLOAD(port, ln) \
1946 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1947 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1948 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1949#define CRI_CALCINIT (1 << 1)
1950
1951#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1952#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1953#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1954#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1955#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1956#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1957#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1958#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1959#define MG_TX1_SWINGCTRL(port, ln) \
1960 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1961 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1962 MG_TX_SWINGCTRL_TX1LN1_PORT1)
1963
1964#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1965#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1966#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1967#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1968#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1969#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1970#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1971#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1972#define MG_TX2_SWINGCTRL(port, ln) \
1973 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1974 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1975 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1976#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1977#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1978
1979#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1980#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1981#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1982#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1983#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1984#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1985#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1986#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1987#define MG_TX1_DRVCTRL(port, ln) \
1988 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1989 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1990 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
1991
1992#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1993#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1994#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1995#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1996#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1997#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1998#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1999#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2000#define MG_TX2_DRVCTRL(port, ln) \
2001 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2002 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2003 MG_TX_DRVCTRL_TX2LN1_PORT1)
2004#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2005#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2006#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2007#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2008#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2009#define CRI_LOADGEN_SEL(x) ((x) << 12)
2010#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2011
2012#define MG_CLKHUB_LN0_PORT1 0x16839C
2013#define MG_CLKHUB_LN1_PORT1 0x16879C
2014#define MG_CLKHUB_LN0_PORT2 0x16939C
2015#define MG_CLKHUB_LN1_PORT2 0x16979C
2016#define MG_CLKHUB_LN0_PORT3 0x16A39C
2017#define MG_CLKHUB_LN1_PORT3 0x16A79C
2018#define MG_CLKHUB_LN0_PORT4 0x16B39C
2019#define MG_CLKHUB_LN1_PORT4 0x16B79C
2020#define MG_CLKHUB(port, ln) \
2021 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
2022 MG_CLKHUB_LN0_PORT2, \
2023 MG_CLKHUB_LN1_PORT1)
2024#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2025
2026#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2027#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2028#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2029#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2030#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2031#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2032#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2033#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2034#define MG_TX1_DCC(port, ln) \
2035 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
2036 MG_TX_DCC_TX1LN0_PORT2, \
2037 MG_TX_DCC_TX1LN1_PORT1)
2038#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2039#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2040#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2041#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2042#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2043#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2044#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2045#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2046#define MG_TX2_DCC(port, ln) \
2047 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2048 MG_TX_DCC_TX2LN0_PORT2, \
2049 MG_TX_DCC_TX2LN1_PORT1)
2050#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2051#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2052#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2053
340a44be
PZ
2054#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2055#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2056#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2057#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2058#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2059#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2060#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2061#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2062#define MG_DP_MODE(port, ln) \
2063 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2064 MG_DP_MODE_LN0_ACU_PORT2, \
2065 MG_DP_MODE_LN1_ACU_PORT1)
2066#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2067#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
bc334d91
PZ
2068#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2069#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2070#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2071#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2072#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2073
2074#define MG_MISC_SUS0_PORT1 0x168814
2075#define MG_MISC_SUS0_PORT2 0x169814
2076#define MG_MISC_SUS0_PORT3 0x16A814
2077#define MG_MISC_SUS0_PORT4 0x16B814
2078#define MG_MISC_SUS0(tc_port) \
2079 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2080#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2081#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2082#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2083#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2084#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2085#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2086#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2087#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
340a44be 2088
842d4166
ACO
2089/* The spec defines this only for BXT PHY0, but lets assume that this
2090 * would exist for PHY1 too if it had a second channel.
2091 */
2092#define _PORT_CL2CM_DW6_A 0x162358
2093#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2094#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2095#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2096
a6576a8d
AS
2097#define FIA1_BASE 0x163000
2098
a2bc69a1 2099/* ICL PHY DFLEX registers */
a6576a8d 2100#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
b4335ec0
MN
2101#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2102#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2103#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2104#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2105#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2106#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
a2bc69a1 2107
5c6706e5
VK
2108/* BXT PHY Ref registers */
2109#define _PORT_REF_DW3_A 0x16218C
2110#define _PORT_REF_DW3_BC 0x6C18C
2111#define GRC_DONE (1 << 22)
ed37892e 2112#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2113
2114#define _PORT_REF_DW6_A 0x162198
2115#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2116#define GRC_CODE_SHIFT 24
2117#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2118#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2119#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2120#define GRC_CODE_SLOW_SHIFT 8
2121#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2122#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2123#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2124
2125#define _PORT_REF_DW8_A 0x1621A0
2126#define _PORT_REF_DW8_BC 0x6C1A0
2127#define GRC_DIS (1 << 15)
2128#define GRC_RDY_OVRD (1 << 1)
ed37892e 2129#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2130
dfb82408 2131/* BXT PHY PCS registers */
96fb9f9b
VK
2132#define _PORT_PCS_DW10_LN01_A 0x162428
2133#define _PORT_PCS_DW10_LN01_B 0x6C428
2134#define _PORT_PCS_DW10_LN01_C 0x6C828
2135#define _PORT_PCS_DW10_GRP_A 0x162C28
2136#define _PORT_PCS_DW10_GRP_B 0x6CC28
2137#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2138#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2139 _PORT_PCS_DW10_LN01_B, \
2140 _PORT_PCS_DW10_LN01_C)
2141#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2142 _PORT_PCS_DW10_GRP_B, \
2143 _PORT_PCS_DW10_GRP_C)
2144
96fb9f9b
VK
2145#define TX2_SWING_CALC_INIT (1 << 31)
2146#define TX1_SWING_CALC_INIT (1 << 30)
2147
dfb82408
S
2148#define _PORT_PCS_DW12_LN01_A 0x162430
2149#define _PORT_PCS_DW12_LN01_B 0x6C430
2150#define _PORT_PCS_DW12_LN01_C 0x6C830
2151#define _PORT_PCS_DW12_LN23_A 0x162630
2152#define _PORT_PCS_DW12_LN23_B 0x6C630
2153#define _PORT_PCS_DW12_LN23_C 0x6CA30
2154#define _PORT_PCS_DW12_GRP_A 0x162c30
2155#define _PORT_PCS_DW12_GRP_B 0x6CC30
2156#define _PORT_PCS_DW12_GRP_C 0x6CE30
2157#define LANESTAGGER_STRAP_OVRD (1 << 6)
2158#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2159#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2160 _PORT_PCS_DW12_LN01_B, \
2161 _PORT_PCS_DW12_LN01_C)
2162#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2163 _PORT_PCS_DW12_LN23_B, \
2164 _PORT_PCS_DW12_LN23_C)
2165#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2166 _PORT_PCS_DW12_GRP_B, \
2167 _PORT_PCS_DW12_GRP_C)
dfb82408 2168
5c6706e5
VK
2169/* BXT PHY TX registers */
2170#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2171 ((lane) & 1) * 0x80)
2172
96fb9f9b
VK
2173#define _PORT_TX_DW2_LN0_A 0x162508
2174#define _PORT_TX_DW2_LN0_B 0x6C508
2175#define _PORT_TX_DW2_LN0_C 0x6C908
2176#define _PORT_TX_DW2_GRP_A 0x162D08
2177#define _PORT_TX_DW2_GRP_B 0x6CD08
2178#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2179#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2180 _PORT_TX_DW2_LN0_B, \
2181 _PORT_TX_DW2_LN0_C)
2182#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2183 _PORT_TX_DW2_GRP_B, \
2184 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2185#define MARGIN_000_SHIFT 16
2186#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2187#define UNIQ_TRANS_SCALE_SHIFT 8
2188#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2189
2190#define _PORT_TX_DW3_LN0_A 0x16250C
2191#define _PORT_TX_DW3_LN0_B 0x6C50C
2192#define _PORT_TX_DW3_LN0_C 0x6C90C
2193#define _PORT_TX_DW3_GRP_A 0x162D0C
2194#define _PORT_TX_DW3_GRP_B 0x6CD0C
2195#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2196#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2197 _PORT_TX_DW3_LN0_B, \
2198 _PORT_TX_DW3_LN0_C)
2199#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2200 _PORT_TX_DW3_GRP_B, \
2201 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2202#define SCALE_DCOMP_METHOD (1 << 26)
2203#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2204
2205#define _PORT_TX_DW4_LN0_A 0x162510
2206#define _PORT_TX_DW4_LN0_B 0x6C510
2207#define _PORT_TX_DW4_LN0_C 0x6C910
2208#define _PORT_TX_DW4_GRP_A 0x162D10
2209#define _PORT_TX_DW4_GRP_B 0x6CD10
2210#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2211#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2212 _PORT_TX_DW4_LN0_B, \
2213 _PORT_TX_DW4_LN0_C)
2214#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2215 _PORT_TX_DW4_GRP_B, \
2216 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2217#define DEEMPH_SHIFT 24
2218#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2219
51b3ee35
ACO
2220#define _PORT_TX_DW5_LN0_A 0x162514
2221#define _PORT_TX_DW5_LN0_B 0x6C514
2222#define _PORT_TX_DW5_LN0_C 0x6C914
2223#define _PORT_TX_DW5_GRP_A 0x162D14
2224#define _PORT_TX_DW5_GRP_B 0x6CD14
2225#define _PORT_TX_DW5_GRP_C 0x6CF14
2226#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2227 _PORT_TX_DW5_LN0_B, \
2228 _PORT_TX_DW5_LN0_C)
2229#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2230 _PORT_TX_DW5_GRP_B, \
2231 _PORT_TX_DW5_GRP_C)
2232#define DCC_DELAY_RANGE_1 (1 << 9)
2233#define DCC_DELAY_RANGE_2 (1 << 8)
2234
5c6706e5
VK
2235#define _PORT_TX_DW14_LN0_A 0x162538
2236#define _PORT_TX_DW14_LN0_B 0x6C538
2237#define _PORT_TX_DW14_LN0_C 0x6C938
2238#define LATENCY_OPTIM_SHIFT 30
2239#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2240#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2241 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2242 _PORT_TX_DW14_LN0_C) + \
2243 _BXT_LANE_OFFSET(lane))
5c6706e5 2244
f8896f5d 2245/* UAIMI scratch pad register 1 */
f0f59a00 2246#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2247/* SKL VccIO mask */
2248#define SKL_VCCIO_MASK 0x1
2249/* SKL balance leg register */
f0f59a00 2250#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2251/* I_boost values */
5ee8ee86
PZ
2252#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2253#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2254/* Balance leg disable bits */
2255#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2256#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2257
585fb111 2258/*
de151cf6 2259 * Fence registers
eecf613a
VS
2260 * [0-7] @ 0x2000 gen2,gen3
2261 * [8-15] @ 0x3000 945,g33,pnv
2262 *
2263 * [0-15] @ 0x3000 gen4,gen5
2264 *
2265 * [0-15] @ 0x100000 gen6,vlv,chv
2266 * [0-31] @ 0x100000 gen7+
585fb111 2267 */
f0f59a00 2268#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2269#define I830_FENCE_START_MASK 0x07f80000
2270#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2271#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2272#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2273#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2274#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2275#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2276#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2277
2278#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2279#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2280
f0f59a00
VS
2281#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2282#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2283#define I965_FENCE_PITCH_SHIFT 2
2284#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2285#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2286#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2287
f0f59a00
VS
2288#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2289#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2290#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2291#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2292
2b6b3a09 2293
f691e2f4 2294/* control register for cpu gtt access */
f0f59a00 2295#define TILECTL _MMIO(0x101000)
f691e2f4 2296#define TILECTL_SWZCTL (1 << 0)
e3a29055 2297#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2298#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2299#define TILECTL_BACKSNOOP_DIS (1 << 3)
2300
de151cf6
JB
2301/*
2302 * Instruction and interrupt control regs
2303 */
f0f59a00 2304#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2305#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2306#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2307#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2308#define PRB0_BASE (0x2030 - 0x30)
2309#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2310#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2311#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2312#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2313#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2314#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2315#define RENDER_RING_BASE 0x02000
2316#define BSD_RING_BASE 0x04000
2317#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2318#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2319#define GEN11_BSD_RING_BASE 0x1c0000
2320#define GEN11_BSD2_RING_BASE 0x1c4000
2321#define GEN11_BSD3_RING_BASE 0x1d0000
2322#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2323#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2324#define GEN11_VEBOX_RING_BASE 0x1c8000
2325#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2326#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2327#define RING_TAIL(base) _MMIO((base) + 0x30)
2328#define RING_HEAD(base) _MMIO((base) + 0x34)
2329#define RING_START(base) _MMIO((base) + 0x38)
2330#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2331#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2332#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2333#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2334#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2335#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2336#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2337#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2338#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2339#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2340#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2341#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2342#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2343#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2344#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2345#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2346#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2347#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2348#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2349#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2350#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2351#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2352#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2353#define RESET_CTL_REQUEST_RESET (1 << 0)
2354#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2355#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2356
f0f59a00 2357#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2358#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2359#define GEN7_WR_WATERMARK _MMIO(0x4028)
2360#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2361#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2362#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2363#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2364#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2365#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2366/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2367#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2368#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2369#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2370#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2371
f0f59a00 2372#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2373#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2374#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2375#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2376#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2377#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2378#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2379#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2380#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2381#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2382#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2383#define DONE_REG _MMIO(0x40b0)
2384#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2385#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2386#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2387#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2388#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2389#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2390#define RING_ACTHD(base) _MMIO((base) + 0x74)
2391#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2392#define RING_NOPID(base) _MMIO((base) + 0x94)
2393#define RING_IMR(base) _MMIO((base) + 0xa8)
2394#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2395#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2396#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2397#define TAIL_ADDR 0x001FFFF8
2398#define HEAD_WRAP_COUNT 0xFFE00000
2399#define HEAD_WRAP_ONE 0x00200000
2400#define HEAD_ADDR 0x001FFFFC
2401#define RING_NR_PAGES 0x001FF000
2402#define RING_REPORT_MASK 0x00000006
2403#define RING_REPORT_64K 0x00000002
2404#define RING_REPORT_128K 0x00000004
2405#define RING_NO_REPORT 0x00000000
2406#define RING_VALID_MASK 0x00000001
2407#define RING_VALID 0x00000001
2408#define RING_INVALID 0x00000000
5ee8ee86
PZ
2409#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2410#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2411#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2412
5ee8ee86 2413#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2414#define RING_MAX_NONPRIV_SLOTS 12
2415
f0f59a00 2416#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2417
4ba9c1f7 2418#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2419#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2420
9a6330cf
MA
2421#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2422#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
85f04aa5 2423#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
9a6330cf 2424
c0b730d5 2425#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2426#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2427#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2428#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2429
8168bd48 2430#if 0
f0f59a00
VS
2431#define PRB0_TAIL _MMIO(0x2030)
2432#define PRB0_HEAD _MMIO(0x2034)
2433#define PRB0_START _MMIO(0x2038)
2434#define PRB0_CTL _MMIO(0x203c)
2435#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2436#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2437#define PRB1_START _MMIO(0x2048) /* 915+ only */
2438#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2439#endif
f0f59a00
VS
2440#define IPEIR_I965 _MMIO(0x2064)
2441#define IPEHR_I965 _MMIO(0x2068)
2442#define GEN7_SC_INSTDONE _MMIO(0x7100)
2443#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2444#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2445#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2446#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2447#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2448#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2449#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2450#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2451#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2452#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2453#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2454#define RING_IPEIR(base) _MMIO((base) + 0x64)
2455#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2456/*
2457 * On GEN4, only the render ring INSTDONE exists and has a different
2458 * layout than the GEN7+ version.
bd93a50e 2459 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2460 */
5ee8ee86
PZ
2461#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2462#define RING_INSTPS(base) _MMIO((base) + 0x70)
2463#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2464#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2465#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2466#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2467#define INSTPS _MMIO(0x2070) /* 965+ only */
2468#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2469#define ACTHD_I965 _MMIO(0x2074)
2470#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2471#define HWS_ADDRESS_MASK 0xfffff000
2472#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2473#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2474#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2475#define IPEIR _MMIO(0x2088)
2476#define IPEHR _MMIO(0x208c)
2477#define GEN2_INSTDONE _MMIO(0x2090)
2478#define NOPID _MMIO(0x2094)
2479#define HWSTAM _MMIO(0x2098)
2480#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2481#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2482#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2483#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2484#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2485#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2486#define RING_BBADDR(base) _MMIO((base) + 0x140)
2487#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2488#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2489#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2490#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2491#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2492
2493#define ERROR_GEN6 _MMIO(0x40a0)
2494#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2495#define ERR_INT_POISON (1 << 31)
2496#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2497#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2498#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2499#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2500#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2501#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2502#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2503#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2504#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2505
f0f59a00
VS
2506#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2507#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2508#define FAULT_VA_HIGH_BITS (0xf << 0)
2509#define FAULT_GTT_SEL (1 << 4)
6c826f34 2510
f0f59a00 2511#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2512#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2513
8ac3e1bb
MK
2514#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2515#define CLAIM_ER_CLR (1 << 31)
2516#define CLAIM_ER_OVERFLOW (1 << 16)
2517#define CLAIM_ER_CTR_MASK 0xffff
2518
f0f59a00 2519#define DERRMR _MMIO(0x44050)
4e0bbc31 2520/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2521#define DERRMR_PIPEA_SCANLINE (1 << 0)
2522#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2523#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2524#define DERRMR_PIPEA_VBLANK (1 << 3)
2525#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2526#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2527#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2528#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2529#define DERRMR_PIPEB_VBLANK (1 << 11)
2530#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2531/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2532#define DERRMR_PIPEC_SCANLINE (1 << 14)
2533#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2534#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2535#define DERRMR_PIPEC_VBLANK (1 << 21)
2536#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2537
0f3b6849 2538
de6e2eaf
EA
2539/* GM45+ chicken bits -- debug workaround bits that may be required
2540 * for various sorts of correct behavior. The top 16 bits of each are
2541 * the enables for writing to the corresponding low bit.
2542 */
f0f59a00 2543#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2544#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2545#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2546
2547#define FF_SLICE_CHICKEN _MMIO(0x2088)
2548#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2549
de6e2eaf
EA
2550/* Disables pipelining of read flushes past the SF-WIZ interface.
2551 * Required on all Ironlake steppings according to the B-Spec, but the
2552 * particular danger of not doing so is not specified.
2553 */
2554# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2555#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2556#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2557#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2558#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2559#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2560#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2561#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2562
f0f59a00 2563#define MI_MODE _MMIO(0x209c)
71cf39b1 2564# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2565# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2566# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2567# define MODE_IDLE (1 << 9)
9991ae78 2568# define STOP_RING (1 << 8)
71cf39b1 2569
f0f59a00
VS
2570#define GEN6_GT_MODE _MMIO(0x20d0)
2571#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2572#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2573#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2574#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2575#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2576#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2577#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2578#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2579#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2580
a8ab5ed5
TG
2581/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2582#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2583#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
622b3f68 2584#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
a8ab5ed5 2585
b1e429fe
TG
2586/* WaClearTdlStateAckDirtyBits */
2587#define GEN8_STATE_ACK _MMIO(0x20F0)
2588#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2589#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2590#define GEN9_STATE_ACK_TDL0 (1 << 12)
2591#define GEN9_STATE_ACK_TDL1 (1 << 13)
2592#define GEN9_STATE_ACK_TDL2 (1 << 14)
2593#define GEN9_STATE_ACK_TDL3 (1 << 15)
2594#define GEN9_SUBSLICE_TDL_ACK_BITS \
2595 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2596 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2597
f0f59a00
VS
2598#define GFX_MODE _MMIO(0x2520)
2599#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2600#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2601#define GFX_RUN_LIST_ENABLE (1 << 15)
2602#define GFX_INTERRUPT_STEERING (1 << 14)
2603#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2604#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2605#define GFX_REPLAY_MODE (1 << 11)
2606#define GFX_PSMI_GRANULARITY (1 << 10)
2607#define GFX_PPGTT_ENABLE (1 << 9)
2608#define GEN8_GFX_PPGTT_48B (1 << 7)
2609
2610#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2611#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2612#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2613#define GFX_FORWARD_VBLANK_COND (2 << 5)
2614
2615#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2616
a7e806de 2617#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2618#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2619#define BXT_MIPI_BASE 0x60000
a7e806de 2620
f0f59a00
VS
2621#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2622#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2623#define SCPD0 _MMIO(0x209c) /* 915+ only */
2624#define IER _MMIO(0x20a0)
2625#define IIR _MMIO(0x20a4)
2626#define IMR _MMIO(0x20a8)
2627#define ISR _MMIO(0x20ac)
2628#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2629#define GINT_DIS (1 << 22)
2630#define GCFG_DIS (1 << 8)
f0f59a00
VS
2631#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2632#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2633#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2634#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2635#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2636#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2637#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2638#define VLV_PCBR_ADDR_SHIFT 12
2639
5ee8ee86 2640#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2641#define EIR _MMIO(0x20b0)
2642#define EMR _MMIO(0x20b4)
2643#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2644#define GM45_ERROR_PAGE_TABLE (1 << 5)
2645#define GM45_ERROR_MEM_PRIV (1 << 4)
2646#define I915_ERROR_PAGE_TABLE (1 << 4)
2647#define GM45_ERROR_CP_PRIV (1 << 3)
2648#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2649#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2650#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2651#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2652#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2653 will not assert AGPBUSY# and will only
2654 be delivered when out of C3. */
5ee8ee86
PZ
2655#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2656#define INSTPM_TLB_INVALIDATE (1 << 9)
2657#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2658#define ACTHD _MMIO(0x20c8)
2659#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2660#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2661#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2662#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2663#define FW_BLC _MMIO(0x20d8)
2664#define FW_BLC2 _MMIO(0x20dc)
2665#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2666#define FW_BLC_SELF_EN_MASK (1 << 31)
2667#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2668#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2669#define MM_BURST_LENGTH 0x00700000
2670#define MM_FIFO_WATERMARK 0x0001F000
2671#define LM_BURST_LENGTH 0x00000700
2672#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2673#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2674
78005497
MK
2675#define MBUS_ABOX_CTL _MMIO(0x45038)
2676#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2677#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2678#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2679#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2680#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2681#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2682#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2683#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2684
2685#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2686#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2687#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2688 _PIPEB_MBUS_DBOX_CTL)
2689#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2690#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2691#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2692#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2693#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2694#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2695
2696#define MBUS_UBOX_CTL _MMIO(0x4503C)
2697#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2698#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2699
45503ded
KP
2700/* Make render/texture TLB fetches lower priorty than associated data
2701 * fetches. This is not turned on by default
2702 */
2703#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2704
2705/* Isoch request wait on GTT enable (Display A/B/C streams).
2706 * Make isoch requests stall on the TLB update. May cause
2707 * display underruns (test mode only)
2708 */
2709#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2710
2711/* Block grant count for isoch requests when block count is
2712 * set to a finite value.
2713 */
2714#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2715#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2716#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2717#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2718#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2719
2720/* Enable render writes to complete in C2/C3/C4 power states.
2721 * If this isn't enabled, render writes are prevented in low
2722 * power states. That seems bad to me.
2723 */
2724#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2725
2726/* This acknowledges an async flip immediately instead
2727 * of waiting for 2TLB fetches.
2728 */
2729#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2730
2731/* Enables non-sequential data reads through arbiter
2732 */
0206e353 2733#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2734
2735/* Disable FSB snooping of cacheable write cycles from binner/render
2736 * command stream
2737 */
2738#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2739
2740/* Arbiter time slice for non-isoch streams */
2741#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2742#define MI_ARB_TIME_SLICE_1 (0 << 5)
2743#define MI_ARB_TIME_SLICE_2 (1 << 5)
2744#define MI_ARB_TIME_SLICE_4 (2 << 5)
2745#define MI_ARB_TIME_SLICE_6 (3 << 5)
2746#define MI_ARB_TIME_SLICE_8 (4 << 5)
2747#define MI_ARB_TIME_SLICE_10 (5 << 5)
2748#define MI_ARB_TIME_SLICE_14 (6 << 5)
2749#define MI_ARB_TIME_SLICE_16 (7 << 5)
2750
2751/* Low priority grace period page size */
2752#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2753#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2754
2755/* Disable display A/B trickle feed */
2756#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2757
2758/* Set display plane priority */
2759#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2760#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2761
f0f59a00 2762#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2763#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2764#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2765
f0f59a00 2766#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2767#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2768#define CM0_IZ_OPT_DISABLE (1 << 6)
2769#define CM0_ZR_OPT_DISABLE (1 << 5)
2770#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2771#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2772#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2773#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2774#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2775#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2776#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2777#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2778#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2779#define ECO_GATING_CX_ONLY (1 << 3)
2780#define ECO_FLIP_DONE (1 << 0)
585fb111 2781
f0f59a00 2782#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2783#define RC_OP_FLUSH_ENABLE (1 << 0)
2784#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2785#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2786#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2787#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2788#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2789
f0f59a00 2790#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2791#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2792#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2793
f0f59a00 2794#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2795#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2796#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2797#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2798
19f81df2
RB
2799#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2800#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2801
693d11c3 2802/* Fuse readout registers for GT */
b8ec759e
LL
2803#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2804#define HSW_F1_EU_DIS_SHIFT 16
2805#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2806#define HSW_F1_EU_DIS_10EUS 0
2807#define HSW_F1_EU_DIS_8EUS 1
2808#define HSW_F1_EU_DIS_6EUS 2
2809
f0f59a00 2810#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2811#define CHV_FGT_DISABLE_SS0 (1 << 10)
2812#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2813#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2814#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2815#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2816#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2817#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2818#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2819#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2820#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2821
f0f59a00 2822#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2823#define GEN8_F2_SS_DIS_SHIFT 21
2824#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2825#define GEN8_F2_S_ENA_SHIFT 25
2826#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2827
2828#define GEN9_F2_SS_DIS_SHIFT 20
2829#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2830
4e9767bc
BW
2831#define GEN10_F2_S_ENA_SHIFT 22
2832#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2833#define GEN10_F2_SS_DIS_SHIFT 18
2834#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2835
fe864b76
YZ
2836#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2837#define GEN10_L3BANK_PAIR_COUNT 4
2838#define GEN10_L3BANK_MASK 0x0F
2839
f0f59a00 2840#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2841#define GEN8_EU_DIS0_S0_MASK 0xffffff
2842#define GEN8_EU_DIS0_S1_SHIFT 24
2843#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2844
f0f59a00 2845#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2846#define GEN8_EU_DIS1_S1_MASK 0xffff
2847#define GEN8_EU_DIS1_S2_SHIFT 16
2848#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2849
f0f59a00 2850#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2851#define GEN8_EU_DIS2_S2_MASK 0xff
2852
5ee8ee86 2853#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2854
4e9767bc
BW
2855#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2856#define GEN10_EU_DIS_SS_MASK 0xff
2857
26376a7e
OM
2858#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2859#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2860#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2861#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2862
8b5eb5e2
KG
2863#define GEN11_EU_DISABLE _MMIO(0x9134)
2864#define GEN11_EU_DIS_MASK 0xFF
2865
2866#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2867#define GEN11_GT_S_ENA_MASK 0xFF
2868
2869#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2870
f0f59a00 2871#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2872#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2873#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2874#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2875#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2876
cc609d5d
BW
2877/* On modern GEN architectures interrupt control consists of two sets
2878 * of registers. The first set pertains to the ring generating the
2879 * interrupt. The second control is for the functional block generating the
2880 * interrupt. These are PM, GT, DE, etc.
2881 *
2882 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2883 * GT interrupt bits, so we don't need to duplicate the defines.
2884 *
2885 * These defines should cover us well from SNB->HSW with minor exceptions
2886 * it can also work on ILK.
2887 */
2888#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2889#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2890#define GT_BLT_USER_INTERRUPT (1 << 22)
2891#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2892#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2893#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2894#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2895#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2896#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2897#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2898#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2899#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2900#define GT_RENDER_USER_INTERRUPT (1 << 0)
2901
12638c57
BW
2902#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2903#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2904
772c2a51 2905#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2906 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2907 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2908
cc609d5d 2909/* These are all the "old" interrupts */
5ee8ee86
PZ
2910#define ILK_BSD_USER_INTERRUPT (1 << 5)
2911
2912#define I915_PM_INTERRUPT (1 << 31)
2913#define I915_ISP_INTERRUPT (1 << 22)
2914#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2915#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2916#define I915_MIPIC_INTERRUPT (1 << 19)
2917#define I915_MIPIA_INTERRUPT (1 << 18)
2918#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2919#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2920#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2921#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2922#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2923#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2924#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2925#define I915_HWB_OOM_INTERRUPT (1 << 13)
2926#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2927#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2928#define I915_MISC_INTERRUPT (1 << 11)
2929#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2930#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2931#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2932#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2933#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2934#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2935#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2936#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2937#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2938#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2939#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2940#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2941#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2942#define I915_DEBUG_INTERRUPT (1 << 2)
2943#define I915_WINVALID_INTERRUPT (1 << 1)
2944#define I915_USER_INTERRUPT (1 << 1)
2945#define I915_ASLE_INTERRUPT (1 << 0)
2946#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2947
eef57324
JA
2948#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2949#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2950
d5d8c3a1 2951/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2952#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2953#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2954
d5d8c3a1
PLB
2955#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2956#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2957#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2958#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2959 _VLV_AUD_PORT_EN_B_DBG, \
2960 _VLV_AUD_PORT_EN_C_DBG, \
2961 _VLV_AUD_PORT_EN_D_DBG)
2962#define VLV_AMP_MUTE (1 << 1)
2963
f0f59a00 2964#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2965
f0f59a00 2966#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2967#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2968#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
2969#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2970#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2971#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2972#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 2973#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
2974#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2975#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2976#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2977#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2978#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2979#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2980#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2981#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 2982
585fb111
JB
2983/*
2984 * Framebuffer compression (915+ only)
2985 */
2986
f0f59a00
VS
2987#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2988#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2989#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2990#define FBC_CTL_EN (1 << 31)
2991#define FBC_CTL_PERIODIC (1 << 30)
585fb111 2992#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
2993#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2994#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 2995#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2996#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2997#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 2998#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 2999#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
3000#define FBC_STAT_COMPRESSING (1 << 31)
3001#define FBC_STAT_COMPRESSED (1 << 30)
3002#define FBC_STAT_MODIFIED (1 << 29)
82f34496 3003#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 3004#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
3005#define FBC_CTL_FENCE_DBL (0 << 4)
3006#define FBC_CTL_IDLE_IMM (0 << 2)
3007#define FBC_CTL_IDLE_FULL (1 << 2)
3008#define FBC_CTL_IDLE_LINE (2 << 2)
3009#define FBC_CTL_IDLE_DEBUG (3 << 2)
3010#define FBC_CTL_CPU_FENCE (1 << 1)
3011#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
3012#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3013#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
3014
3015#define FBC_LL_SIZE (1536)
3016
44fff99f 3017#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 3018#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 3019
74dff282 3020/* Framebuffer compression for GM45+ */
f0f59a00
VS
3021#define DPFC_CB_BASE _MMIO(0x3200)
3022#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3023#define DPFC_CTL_EN (1 << 31)
3024#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3025#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3026#define DPFC_CTL_FENCE_EN (1 << 29)
3027#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3028#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3029#define DPFC_SR_EN (1 << 10)
3030#define DPFC_CTL_LIMIT_1X (0 << 6)
3031#define DPFC_CTL_LIMIT_2X (1 << 6)
3032#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 3033#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 3034#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
3035#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3036#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3037#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3038#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 3039#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
3040#define DPFC_INVAL_SEG_SHIFT (16)
3041#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3042#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3043#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3044#define DPFC_STATUS2 _MMIO(0x3214)
3045#define DPFC_FENCE_YOFF _MMIO(0x3218)
3046#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3047#define DPFC_HT_MODIFY (1 << 31)
74dff282 3048
b52eb4dc 3049/* Framebuffer compression for Ironlake */
f0f59a00
VS
3050#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3051#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3052#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3053/* The bit 28-8 is reserved */
3054#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3055#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3056#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3057#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3058#define IVB_FBC_STATUS2 _MMIO(0x43214)
3059#define IVB_FBC_COMP_SEG_MASK 0x7ff
3060#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3061#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3062#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3063#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3064#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3065#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3066#define ILK_FBC_RT_VALID (1 << 0)
3067#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3068
f0f59a00 3069#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3070#define ILK_FBCQ_DIS (1 << 22)
3071#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3072
b52eb4dc 3073
9c04f015
YL
3074/*
3075 * Framebuffer compression for Sandybridge
3076 *
3077 * The following two registers are of type GTTMMADR
3078 */
f0f59a00 3079#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3080#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3081#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3082
abe959c7 3083/* Framebuffer compression for Ivybridge */
f0f59a00 3084#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3085
f0f59a00 3086#define IPS_CTL _MMIO(0x43408)
42db64ef 3087#define IPS_ENABLE (1 << 31)
9c04f015 3088
f0f59a00 3089#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3090#define FBC_REND_NUKE (1 << 2)
3091#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3092
585fb111
JB
3093/*
3094 * GPIO regs
3095 */
dce88879
LDM
3096#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3097 4 * (gpio))
3098
585fb111
JB
3099# define GPIO_CLOCK_DIR_MASK (1 << 0)
3100# define GPIO_CLOCK_DIR_IN (0 << 1)
3101# define GPIO_CLOCK_DIR_OUT (1 << 1)
3102# define GPIO_CLOCK_VAL_MASK (1 << 2)
3103# define GPIO_CLOCK_VAL_OUT (1 << 3)
3104# define GPIO_CLOCK_VAL_IN (1 << 4)
3105# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3106# define GPIO_DATA_DIR_MASK (1 << 8)
3107# define GPIO_DATA_DIR_IN (0 << 9)
3108# define GPIO_DATA_DIR_OUT (1 << 9)
3109# define GPIO_DATA_VAL_MASK (1 << 10)
3110# define GPIO_DATA_VAL_OUT (1 << 11)
3111# define GPIO_DATA_VAL_IN (1 << 12)
3112# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3113
f0f59a00 3114#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3115#define GMBUS_AKSV_SELECT (1 << 11)
3116#define GMBUS_RATE_100KHZ (0 << 8)
3117#define GMBUS_RATE_50KHZ (1 << 8)
3118#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3119#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3120#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3121#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
988c7015
JN
3122#define GMBUS_PIN_DISABLED 0
3123#define GMBUS_PIN_SSC 1
3124#define GMBUS_PIN_VGADDC 2
3125#define GMBUS_PIN_PANEL 3
3126#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3127#define GMBUS_PIN_DPC 4 /* HDMIC */
3128#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3129#define GMBUS_PIN_DPD 6 /* HDMID */
3130#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3131#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3132#define GMBUS_PIN_2_BXT 2
3133#define GMBUS_PIN_3_BXT 3
3d02352c 3134#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3135#define GMBUS_PIN_9_TC1_ICP 9
3136#define GMBUS_PIN_10_TC2_ICP 10
3137#define GMBUS_PIN_11_TC3_ICP 11
3138#define GMBUS_PIN_12_TC4_ICP 12
3139
3140#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3141#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3142#define GMBUS_SW_CLR_INT (1 << 31)
3143#define GMBUS_SW_RDY (1 << 30)
3144#define GMBUS_ENT (1 << 29) /* enable timeout */
3145#define GMBUS_CYCLE_NONE (0 << 25)
3146#define GMBUS_CYCLE_WAIT (1 << 25)
3147#define GMBUS_CYCLE_INDEX (2 << 25)
3148#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3149#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3150#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3151#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3152#define GMBUS_SLAVE_INDEX_SHIFT 8
3153#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3154#define GMBUS_SLAVE_READ (1 << 0)
3155#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3156#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3157#define GMBUS_INUSE (1 << 15)
3158#define GMBUS_HW_WAIT_PHASE (1 << 14)
3159#define GMBUS_STALL_TIMEOUT (1 << 13)
3160#define GMBUS_INT (1 << 12)
3161#define GMBUS_HW_RDY (1 << 11)
3162#define GMBUS_SATOER (1 << 10)
3163#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3164#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3165#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3166#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3167#define GMBUS_NAK_EN (1 << 3)
3168#define GMBUS_IDLE_EN (1 << 2)
3169#define GMBUS_HW_WAIT_EN (1 << 1)
3170#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3171#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3172#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3173
585fb111
JB
3174/*
3175 * Clock control & power management
3176 */
2d401b17
VS
3177#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3178#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3179#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3180#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3181
f0f59a00
VS
3182#define VGA0 _MMIO(0x6000)
3183#define VGA1 _MMIO(0x6004)
3184#define VGA_PD _MMIO(0x6010)
585fb111
JB
3185#define VGA0_PD_P2_DIV_4 (1 << 7)
3186#define VGA0_PD_P1_DIV_2 (1 << 5)
3187#define VGA0_PD_P1_SHIFT 0
3188#define VGA0_PD_P1_MASK (0x1f << 0)
3189#define VGA1_PD_P2_DIV_4 (1 << 15)
3190#define VGA1_PD_P1_DIV_2 (1 << 13)
3191#define VGA1_PD_P1_SHIFT 8
3192#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3193#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3194#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3195#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3196#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3197#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3198#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3199#define DPLL_VGA_MODE_DIS (1 << 28)
3200#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3201#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3202#define DPLL_MODE_MASK (3 << 26)
3203#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3204#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3205#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3206#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3207#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3208#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3209#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3210#define DPLL_LOCK_VLV (1 << 15)
3211#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3212#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3213#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3214#define DPLL_PORTC_READY_MASK (0xf << 4)
3215#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3216
585fb111 3217#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3218
3219/* Additional CHV pll/phy registers */
f0f59a00 3220#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3221#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3222#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3223#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3224#define PHY_LDO_DELAY_0NS 0x0
3225#define PHY_LDO_DELAY_200NS 0x1
3226#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3227#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3228#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3229#define PHY_CH_SU_PSR 0x1
3230#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3231#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3232#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3233#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3234#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3235#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3236#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3237
585fb111
JB
3238/*
3239 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3240 * this field (only one bit may be set).
3241 */
3242#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3243#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3244#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3245/* i830, required in DVO non-gang */
3246#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3247#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3248#define PLL_REF_INPUT_DREFCLK (0 << 13)
3249#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3250#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3251#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3252#define PLL_REF_INPUT_MASK (3 << 13)
3253#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3254/* Ironlake */
b9055052
ZW
3255# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3256# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3257# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3258# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3259# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3260
585fb111
JB
3261/*
3262 * Parallel to Serial Load Pulse phase selection.
3263 * Selects the phase for the 10X DPLL clock for the PCIe
3264 * digital display port. The range is 4 to 13; 10 or more
3265 * is just a flip delay. The default is 6
3266 */
3267#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3268#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3269/*
3270 * SDVO multiplier for 945G/GM. Not used on 965.
3271 */
3272#define SDVO_MULTIPLIER_MASK 0x000000ff
3273#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3274#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3275
2d401b17
VS
3276#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3277#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3278#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3279#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3280
585fb111
JB
3281/*
3282 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3283 *
3284 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3285 */
3286#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3287#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3288/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3289#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3290#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3291/*
3292 * SDVO/UDI pixel multiplier.
3293 *
3294 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3295 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3296 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3297 * dummy bytes in the datastream at an increased clock rate, with both sides of
3298 * the link knowing how many bytes are fill.
3299 *
3300 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3301 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3302 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3303 * through an SDVO command.
3304 *
3305 * This register field has values of multiplication factor minus 1, with
3306 * a maximum multiplier of 5 for SDVO.
3307 */
3308#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3309#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3310/*
3311 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3312 * This best be set to the default value (3) or the CRT won't work. No,
3313 * I don't entirely understand what this does...
3314 */
3315#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3316#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3317
19ab4ed3
VS
3318#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3319
f0f59a00
VS
3320#define _FPA0 0x6040
3321#define _FPA1 0x6044
3322#define _FPB0 0x6048
3323#define _FPB1 0x604c
3324#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3325#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3326#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3327#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3328#define FP_N_DIV_SHIFT 16
3329#define FP_M1_DIV_MASK 0x00003f00
3330#define FP_M1_DIV_SHIFT 8
3331#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3332#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3333#define FP_M2_DIV_SHIFT 0
f0f59a00 3334#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3335#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3336#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3337#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3338#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3339#define DPLLB_TEST_N_BYPASS (1 << 19)
3340#define DPLLB_TEST_M_BYPASS (1 << 18)
3341#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3342#define DPLLA_TEST_N_BYPASS (1 << 3)
3343#define DPLLA_TEST_M_BYPASS (1 << 2)
3344#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3345#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3346#define DSTATE_GFX_RESET_I830 (1 << 6)
3347#define DSTATE_PLL_D3_OFF (1 << 3)
3348#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3349#define DSTATE_DOT_CLOCK_GATING (1 << 0)
f0f59a00 3350#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3351# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3352# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3353# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3354# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3355# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3356# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3357# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3358# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3359# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3360# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3361# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3362# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3363# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3364# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3365# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3366# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3367# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3368# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3369# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3370# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3371# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3372# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3373# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3374# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3375# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3376# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3377# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3378# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3379# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3380/*
652c393a
JB
3381 * This bit must be set on the 830 to prevent hangs when turning off the
3382 * overlay scaler.
3383 */
3384# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3385# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3386# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3387# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3388# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3389
f0f59a00 3390#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3391# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3392# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3393# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3394# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3395# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3396# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3397# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3398# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3399# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3400/* This bit must be unset on 855,865 */
652c393a
JB
3401# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3402# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3403# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3404# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3405/* This bit must be set on 855,865. */
652c393a
JB
3406# define SV_CLOCK_GATE_DISABLE (1 << 0)
3407# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3408# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3409# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3410# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3411# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3412# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3413# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3414# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3415# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3416# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3417# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3418# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3419# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3420# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3421# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3422# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3423# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3424
3425# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3426/* This bit must always be set on 965G/965GM */
652c393a
JB
3427# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3428# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3429# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3430# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3431# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3432# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3433/* This bit must always be set on 965G */
652c393a
JB
3434# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3435# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3436# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3437# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3438# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3439# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3440# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3441# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3442# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3443# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3444# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3445# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3446# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3447# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3448# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3449# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3450# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3451# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3452# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3453
f0f59a00 3454#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3455#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3456#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3457#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3458
f0f59a00 3459#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3460#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3461
f0f59a00
VS
3462#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3463#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3464
f0f59a00 3465#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3466#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3467
f0f59a00 3468#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3469
f0f59a00 3470#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3471#define CDCLK_FREQ_SHIFT 4
3472#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3473#define CZCLK_FREQ_MASK 0xf
1e69cd74 3474
f0f59a00 3475#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3476#define PFI_CREDIT_63 (9 << 28) /* chv only */
3477#define PFI_CREDIT_31 (8 << 28) /* chv only */
3478#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3479#define PFI_CREDIT_RESEND (1 << 27)
3480#define VGA_FAST_MODE_DISABLE (1 << 14)
3481
f0f59a00 3482#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3483
585fb111
JB
3484/*
3485 * Palette regs
3486 */
74c1e826
JN
3487#define _PALETTE_A 0xa000
3488#define _PALETTE_B 0xa800
3489#define _CHV_PALETTE_C 0xc000
3490#define PALETTE(pipe, i) _MMIO(dev_priv->info.display_mmio_offset + \
3491 _PICK((pipe), _PALETTE_A, \
3492 _PALETTE_B, _CHV_PALETTE_C) + \
3493 (i) * 4)
585fb111 3494
673a394b
EA
3495/* MCH MMIO space */
3496
3497/*
3498 * MCHBAR mirror.
3499 *
3500 * This mirrors the MCHBAR MMIO space whose location is determined by
3501 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3502 * every way. It is not accessible from the CP register read instructions.
3503 *
515b2392
PZ
3504 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3505 * just read.
673a394b
EA
3506 */
3507#define MCHBAR_MIRROR_BASE 0x10000
3508
1398261a
YL
3509#define MCHBAR_MIRROR_BASE_SNB 0x140000
3510
f0f59a00
VS
3511#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3512#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3513#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3514#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3515#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3516
3ebecd07 3517/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3518#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3519
646b4269 3520/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3521#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3522#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3523#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3524#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3525#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3526#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3527#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3528#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3529#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3530
646b4269 3531/* Pineview MCH register contains DDR3 setting */
f0f59a00 3532#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3533#define CSHRDDR3CTL_DDR3 (1 << 2)
3534
646b4269 3535/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3536#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3537#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3538
646b4269 3539/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3540#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3541#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3542#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3543#define MAD_DIMM_ECC_MASK (0x3 << 24)
3544#define MAD_DIMM_ECC_OFF (0x0 << 24)
3545#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3546#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3547#define MAD_DIMM_ECC_ON (0x3 << 24)
3548#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3549#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3550#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3551#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3552#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3553#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3554#define MAD_DIMM_A_SELECT (0x1 << 16)
3555/* DIMM sizes are in multiples of 256mb. */
3556#define MAD_DIMM_B_SIZE_SHIFT 8
3557#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3558#define MAD_DIMM_A_SIZE_SHIFT 0
3559#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3560
646b4269 3561/* snb MCH registers for priority tuning */
f0f59a00 3562#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3563#define MCH_SSKPD_WM0_MASK 0x3f
3564#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3565
f0f59a00 3566#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3567
b11248df 3568/* Clocking configuration register */
f0f59a00 3569#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3570#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3571#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3572#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3573#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3574#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3575#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3576#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3577/*
3578 * Note that on at least on ELK the below value is reported for both
3579 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3580 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3581 */
3582#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3583#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3584#define CLKCFG_MEM_533 (1 << 4)
3585#define CLKCFG_MEM_667 (2 << 4)
3586#define CLKCFG_MEM_800 (3 << 4)
3587#define CLKCFG_MEM_MASK (7 << 4)
3588
f0f59a00
VS
3589#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3590#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3591
f0f59a00 3592#define TSC1 _MMIO(0x11001)
5ee8ee86 3593#define TSE (1 << 0)
f0f59a00
VS
3594#define TR1 _MMIO(0x11006)
3595#define TSFS _MMIO(0x11020)
7648fa99
JB
3596#define TSFS_SLOPE_MASK 0x0000ff00
3597#define TSFS_SLOPE_SHIFT 8
3598#define TSFS_INTR_MASK 0x000000ff
3599
f0f59a00
VS
3600#define CRSTANDVID _MMIO(0x11100)
3601#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3602#define PXVFREQ_PX_MASK 0x7f000000
3603#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3604#define VIDFREQ_BASE _MMIO(0x11110)
3605#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3606#define VIDFREQ2 _MMIO(0x11114)
3607#define VIDFREQ3 _MMIO(0x11118)
3608#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3609#define VIDFREQ_P0_MASK 0x1f000000
3610#define VIDFREQ_P0_SHIFT 24
3611#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3612#define VIDFREQ_P0_CSCLK_SHIFT 20
3613#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3614#define VIDFREQ_P0_CRCLK_SHIFT 16
3615#define VIDFREQ_P1_MASK 0x00001f00
3616#define VIDFREQ_P1_SHIFT 8
3617#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3618#define VIDFREQ_P1_CSCLK_SHIFT 4
3619#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3620#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3621#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3622#define INTTOEXT_MAP3_SHIFT 24
3623#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3624#define INTTOEXT_MAP2_SHIFT 16
3625#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3626#define INTTOEXT_MAP1_SHIFT 8
3627#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3628#define INTTOEXT_MAP0_SHIFT 0
3629#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3630#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3631#define MEMCTL_CMD_MASK 0xe000
3632#define MEMCTL_CMD_SHIFT 13
3633#define MEMCTL_CMD_RCLK_OFF 0
3634#define MEMCTL_CMD_RCLK_ON 1
3635#define MEMCTL_CMD_CHFREQ 2
3636#define MEMCTL_CMD_CHVID 3
3637#define MEMCTL_CMD_VMMOFF 4
3638#define MEMCTL_CMD_VMMON 5
5ee8ee86 3639#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3640 when command complete */
3641#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3642#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3643#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3644#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3645#define MEMIHYST _MMIO(0x1117c)
3646#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3647#define MEMINT_RSEXIT_EN (1 << 8)
3648#define MEMINT_CX_SUPR_EN (1 << 7)
3649#define MEMINT_CONT_BUSY_EN (1 << 6)
3650#define MEMINT_AVG_BUSY_EN (1 << 5)
3651#define MEMINT_EVAL_CHG_EN (1 << 4)
3652#define MEMINT_MON_IDLE_EN (1 << 3)
3653#define MEMINT_UP_EVAL_EN (1 << 2)
3654#define MEMINT_DOWN_EVAL_EN (1 << 1)
3655#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3656#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3657#define MEM_RSEXIT_MASK 0xc000
3658#define MEM_RSEXIT_SHIFT 14
3659#define MEM_CONT_BUSY_MASK 0x3000
3660#define MEM_CONT_BUSY_SHIFT 12
3661#define MEM_AVG_BUSY_MASK 0x0c00
3662#define MEM_AVG_BUSY_SHIFT 10
3663#define MEM_EVAL_CHG_MASK 0x0300
3664#define MEM_EVAL_BUSY_SHIFT 8
3665#define MEM_MON_IDLE_MASK 0x00c0
3666#define MEM_MON_IDLE_SHIFT 6
3667#define MEM_UP_EVAL_MASK 0x0030
3668#define MEM_UP_EVAL_SHIFT 4
3669#define MEM_DOWN_EVAL_MASK 0x000c
3670#define MEM_DOWN_EVAL_SHIFT 2
3671#define MEM_SW_CMD_MASK 0x0003
3672#define MEM_INT_STEER_GFX 0
3673#define MEM_INT_STEER_CMR 1
3674#define MEM_INT_STEER_SMI 2
3675#define MEM_INT_STEER_SCI 3
f0f59a00 3676#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3677#define MEMINT_RSEXIT (1 << 7)
3678#define MEMINT_CONT_BUSY (1 << 6)
3679#define MEMINT_AVG_BUSY (1 << 5)
3680#define MEMINT_EVAL_CHG (1 << 4)
3681#define MEMINT_MON_IDLE (1 << 3)
3682#define MEMINT_UP_EVAL (1 << 2)
3683#define MEMINT_DOWN_EVAL (1 << 1)
3684#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3685#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3686#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3687#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3688#define MEMMODE_BOOST_FREQ_SHIFT 24
3689#define MEMMODE_IDLE_MODE_MASK 0x00030000
3690#define MEMMODE_IDLE_MODE_SHIFT 16
3691#define MEMMODE_IDLE_MODE_EVAL 0
3692#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3693#define MEMMODE_HWIDLE_EN (1 << 15)
3694#define MEMMODE_SWMODE_EN (1 << 14)
3695#define MEMMODE_RCLK_GATE (1 << 13)
3696#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3697#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3698#define MEMMODE_FSTART_SHIFT 8
3699#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3700#define MEMMODE_FMAX_SHIFT 4
3701#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3702#define RCBMAXAVG _MMIO(0x1119c)
3703#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3704#define SWMEMCMD_RENDER_OFF (0 << 13)
3705#define SWMEMCMD_RENDER_ON (1 << 13)
3706#define SWMEMCMD_SWFREQ (2 << 13)
3707#define SWMEMCMD_TARVID (3 << 13)
3708#define SWMEMCMD_VRM_OFF (4 << 13)
3709#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3710#define CMDSTS (1 << 12)
3711#define SFCAVM (1 << 11)
f97108d1
JB
3712#define SWFREQ_MASK 0x0380 /* P0-7 */
3713#define SWFREQ_SHIFT 7
3714#define TARVID_MASK 0x001f
f0f59a00
VS
3715#define MEMSTAT_CTG _MMIO(0x111a0)
3716#define RCBMINAVG _MMIO(0x111a0)
3717#define RCUPEI _MMIO(0x111b0)
3718#define RCDNEI _MMIO(0x111b4)
3719#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3720#define RS1EN (1 << 31)
3721#define RS2EN (1 << 30)
3722#define RS3EN (1 << 29)
3723#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3724#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3725#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3726#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3727#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3728#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3729#define RSX_STATUS_MASK (7 << 20)
3730#define RSX_STATUS_ON (0 << 20)
3731#define RSX_STATUS_RC1 (1 << 20)
3732#define RSX_STATUS_RC1E (2 << 20)
3733#define RSX_STATUS_RS1 (3 << 20)
3734#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3735#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3736#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3737#define RSX_STATUS_RSVD2 (7 << 20)
3738#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3739#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3740#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3741#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3742#define RS1CONTSAV_MASK (3 << 14)
3743#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3744#define RS1CONTSAV_RSVD (1 << 14)
3745#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3746#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3747#define NORMSLEXLAT_MASK (3 << 12)
3748#define SLOW_RS123 (0 << 12)
3749#define SLOW_RS23 (1 << 12)
3750#define SLOW_RS3 (2 << 12)
3751#define NORMAL_RS123 (3 << 12)
3752#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3753#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3754#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3755#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3756#define RS_CSTATE_MASK (3 << 4)
3757#define RS_CSTATE_C367_RS1 (0 << 4)
3758#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3759#define RS_CSTATE_RSVD (2 << 4)
3760#define RS_CSTATE_C367_RS2 (3 << 4)
3761#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3762#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3763#define VIDCTL _MMIO(0x111c0)
3764#define VIDSTS _MMIO(0x111c8)
3765#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3766#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3767#define MEMSTAT_VID_MASK 0x7f00
3768#define MEMSTAT_VID_SHIFT 8
3769#define MEMSTAT_PSTATE_MASK 0x00f8
3770#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3771#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3772#define MEMSTAT_SRC_CTL_MASK 0x0003
3773#define MEMSTAT_SRC_CTL_CORE 0
3774#define MEMSTAT_SRC_CTL_TRB 1
3775#define MEMSTAT_SRC_CTL_THM 2
3776#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3777#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3778#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3779#define PMMISC _MMIO(0x11214)
5ee8ee86 3780#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3781#define SDEW _MMIO(0x1124c)
3782#define CSIEW0 _MMIO(0x11250)
3783#define CSIEW1 _MMIO(0x11254)
3784#define CSIEW2 _MMIO(0x11258)
3785#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3786#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3787#define MCHAFE _MMIO(0x112c0)
3788#define CSIEC _MMIO(0x112e0)
3789#define DMIEC _MMIO(0x112e4)
3790#define DDREC _MMIO(0x112e8)
3791#define PEG0EC _MMIO(0x112ec)
3792#define PEG1EC _MMIO(0x112f0)
3793#define GFXEC _MMIO(0x112f4)
3794#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3795#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3796#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3797#define ECR_GPFE (1 << 31)
3798#define ECR_IMONE (1 << 30)
7648fa99 3799#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3800#define OGW0 _MMIO(0x11608)
3801#define OGW1 _MMIO(0x1160c)
3802#define EG0 _MMIO(0x11610)
3803#define EG1 _MMIO(0x11614)
3804#define EG2 _MMIO(0x11618)
3805#define EG3 _MMIO(0x1161c)
3806#define EG4 _MMIO(0x11620)
3807#define EG5 _MMIO(0x11624)
3808#define EG6 _MMIO(0x11628)
3809#define EG7 _MMIO(0x1162c)
3810#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3811#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3812#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3813#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3814#define CSIPLL0 _MMIO(0x12c10)
3815#define DDRMPLL1 _MMIO(0X12c20)
3816#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3817
f0f59a00 3818#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3819#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3820
f0f59a00
VS
3821#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3822#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3823#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3824#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3825#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3826
8a292d01
VS
3827/*
3828 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3829 * 8300) freezing up around GPU hangs. Looks as if even
3830 * scheduling/timer interrupts start misbehaving if the RPS
3831 * EI/thresholds are "bad", leading to a very sluggish or even
3832 * frozen machine.
3833 */
3834#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3835#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3836#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3837#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3838 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3839 INTERVAL_0_833_US(us) : \
3840 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3841 INTERVAL_1_28_US(us))
3842
52530cba
AG
3843#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3844#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3845#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3846#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3847 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3848 INTERVAL_0_833_TO_US(interval) : \
3849 INTERVAL_1_33_TO_US(interval)) : \
3850 INTERVAL_1_28_TO_US(interval))
3851
aa40d6bb
ZN
3852/*
3853 * Logical Context regs
3854 */
ec62ed3e
CW
3855#define CCID _MMIO(0x2180)
3856#define CCID_EN BIT(0)
3857#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3858#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3859/*
3860 * Notes on SNB/IVB/VLV context size:
3861 * - Power context is saved elsewhere (LLC or stolen)
3862 * - Ring/execlist context is saved on SNB, not on IVB
3863 * - Extended context size already includes render context size
3864 * - We always need to follow the extended context size.
3865 * SNB BSpec has comments indicating that we should use the
3866 * render context size instead if execlists are disabled, but
3867 * based on empirical testing that's just nonsense.
3868 * - Pipelined/VF state is saved on SNB/IVB respectively
3869 * - GT1 size just indicates how much of render context
3870 * doesn't need saving on GT1
3871 */
f0f59a00 3872#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3873#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3874#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3875#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3876#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3877#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3878#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3879 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3880 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3881#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3882#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3883#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3884#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3885#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3886#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3887#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3888#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3889 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3890
c01fc532
ZW
3891enum {
3892 INTEL_ADVANCED_CONTEXT = 0,
3893 INTEL_LEGACY_32B_CONTEXT,
3894 INTEL_ADVANCED_AD_CONTEXT,
3895 INTEL_LEGACY_64B_CONTEXT
3896};
3897
2355cf08
MK
3898enum {
3899 FAULT_AND_HANG = 0,
3900 FAULT_AND_HALT, /* Debug only */
3901 FAULT_AND_STREAM,
3902 FAULT_AND_CONTINUE /* Unsupported */
3903};
3904
5ee8ee86
PZ
3905#define GEN8_CTX_VALID (1 << 0)
3906#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3907#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3908#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3909#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3910#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3911
2355cf08
MK
3912#define GEN8_CTX_ID_SHIFT 32
3913#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3914#define GEN11_SW_CTX_ID_SHIFT 37
3915#define GEN11_SW_CTX_ID_WIDTH 11
3916#define GEN11_ENGINE_CLASS_SHIFT 61
3917#define GEN11_ENGINE_CLASS_WIDTH 3
3918#define GEN11_ENGINE_INSTANCE_SHIFT 48
3919#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3920
f0f59a00
VS
3921#define CHV_CLK_CTL1 _MMIO(0x101100)
3922#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3923#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3924
585fb111
JB
3925/*
3926 * Overlay regs
3927 */
3928
f0f59a00
VS
3929#define OVADD _MMIO(0x30000)
3930#define DOVSTA _MMIO(0x30008)
5ee8ee86 3931#define OC_BUF (0x3 << 20)
f0f59a00
VS
3932#define OGAMC5 _MMIO(0x30010)
3933#define OGAMC4 _MMIO(0x30014)
3934#define OGAMC3 _MMIO(0x30018)
3935#define OGAMC2 _MMIO(0x3001c)
3936#define OGAMC1 _MMIO(0x30020)
3937#define OGAMC0 _MMIO(0x30024)
585fb111 3938
d965e7ac
ID
3939/*
3940 * GEN9 clock gating regs
3941 */
3942#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3943#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3944#define PWM2_GATING_DIS (1 << 14)
3945#define PWM1_GATING_DIS (1 << 13)
3946
6481d5ed
VS
3947#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3948#define BXT_GMBUS_GATING_DIS (1 << 14)
3949
ed69cd40
ID
3950#define _CLKGATE_DIS_PSL_A 0x46520
3951#define _CLKGATE_DIS_PSL_B 0x46524
3952#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3953#define DUPS1_GATING_DIS (1 << 15)
3954#define DUPS2_GATING_DIS (1 << 19)
3955#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
3956#define DPF_GATING_DIS (1 << 10)
3957#define DPF_RAM_GATING_DIS (1 << 9)
3958#define DPFR_GATING_DIS (1 << 8)
3959
3960#define CLKGATE_DIS_PSL(pipe) \
3961 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3962
90007bca
RV
3963/*
3964 * GEN10 clock gating regs
3965 */
3966#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3967#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3968#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 3969#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 3970
a4713c5a
RV
3971#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3972#define GWUNIT_CLKGATE_DIS (1 << 16)
3973
01ab0f92
RA
3974#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3975#define VFUNIT_CLKGATE_DIS (1 << 20)
3976
5ba700c7
OM
3977#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3978#define CGPSF_CLKGATE_DIS (1 << 3)
3979
585fb111
JB
3980/*
3981 * Display engine regs
3982 */
3983
8bf1e9f1 3984/* Pipe A CRC regs */
a57c774a 3985#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3986#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3987/* ivb+ source selection */
8bf1e9f1
SH
3988#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3989#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3990#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3991/* ilk+ source selection */
5a6b5c84
DV
3992#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3993#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3994#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3995/* embedded DP port on the north display block, reserved on ivb */
3996#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3997#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3998/* vlv source selection */
3999#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4000#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4001#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4002/* with DP port the pipe source is invalid */
4003#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4004#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4005#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4006/* gen3+ source selection */
4007#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4008#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4009#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4010/* with DP/TV port the pipe source is invalid */
4011#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4012#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4013#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4014#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4015#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4016/* gen2 doesn't have source selection bits */
52f843f6 4017#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 4018
5a6b5c84
DV
4019#define _PIPE_CRC_RES_1_A_IVB 0x60064
4020#define _PIPE_CRC_RES_2_A_IVB 0x60068
4021#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4022#define _PIPE_CRC_RES_4_A_IVB 0x60070
4023#define _PIPE_CRC_RES_5_A_IVB 0x60074
4024
a57c774a
AK
4025#define _PIPE_CRC_RES_RED_A 0x60060
4026#define _PIPE_CRC_RES_GREEN_A 0x60064
4027#define _PIPE_CRC_RES_BLUE_A 0x60068
4028#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4029#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
4030
4031/* Pipe B CRC regs */
5a6b5c84
DV
4032#define _PIPE_CRC_RES_1_B_IVB 0x61064
4033#define _PIPE_CRC_RES_2_B_IVB 0x61068
4034#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4035#define _PIPE_CRC_RES_4_B_IVB 0x61070
4036#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 4037
f0f59a00
VS
4038#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4039#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4040#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4041#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4042#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4043#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4044
4045#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4046#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4047#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4048#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4049#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4050
585fb111 4051/* Pipe A timing regs */
a57c774a
AK
4052#define _HTOTAL_A 0x60000
4053#define _HBLANK_A 0x60004
4054#define _HSYNC_A 0x60008
4055#define _VTOTAL_A 0x6000c
4056#define _VBLANK_A 0x60010
4057#define _VSYNC_A 0x60014
4058#define _PIPEASRC 0x6001c
4059#define _BCLRPAT_A 0x60020
4060#define _VSYNCSHIFT_A 0x60028
ebb69c95 4061#define _PIPE_MULT_A 0x6002c
585fb111
JB
4062
4063/* Pipe B timing regs */
a57c774a
AK
4064#define _HTOTAL_B 0x61000
4065#define _HBLANK_B 0x61004
4066#define _HSYNC_B 0x61008
4067#define _VTOTAL_B 0x6100c
4068#define _VBLANK_B 0x61010
4069#define _VSYNC_B 0x61014
4070#define _PIPEBSRC 0x6101c
4071#define _BCLRPAT_B 0x61020
4072#define _VSYNCSHIFT_B 0x61028
ebb69c95 4073#define _PIPE_MULT_B 0x6102c
a57c774a 4074
7b56caf3
MC
4075/* DSI 0 timing regs */
4076#define _HTOTAL_DSI0 0x6b000
4077#define _HSYNC_DSI0 0x6b008
4078#define _VTOTAL_DSI0 0x6b00c
4079#define _VSYNC_DSI0 0x6b014
4080#define _VSYNCSHIFT_DSI0 0x6b028
4081
4082/* DSI 1 timing regs */
4083#define _HTOTAL_DSI1 0x6b800
4084#define _HSYNC_DSI1 0x6b808
4085#define _VTOTAL_DSI1 0x6b80c
4086#define _VSYNC_DSI1 0x6b814
4087#define _VSYNCSHIFT_DSI1 0x6b828
4088
a57c774a
AK
4089#define TRANSCODER_A_OFFSET 0x60000
4090#define TRANSCODER_B_OFFSET 0x61000
4091#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4092#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a 4093#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
4094#define TRANSCODER_DSI0_OFFSET 0x6b000
4095#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 4096
f0f59a00
VS
4097#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4098#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4099#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4100#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4101#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4102#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4103#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4104#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4105#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4106#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4107
c8f7df58
RV
4108/* VLV eDP PSR registers */
4109#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4110#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
4111#define VLV_EDP_PSR_ENABLE (1 << 0)
4112#define VLV_EDP_PSR_RESET (1 << 1)
4113#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4114#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4115#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4116#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4117#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4118#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4119#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4120#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4121#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4122#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4123
4124#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4125#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4126#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4127#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4128#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4129#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4130
4131#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4132#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4133#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4134#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4135#define VLV_EDP_PSR_DISABLED (0 << 0)
4136#define VLV_EDP_PSR_INACTIVE (1 << 0)
4137#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4138#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4139#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4140#define VLV_EDP_PSR_EXIT (5 << 0)
4141#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4142#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4143
ed8546ac 4144/* HSW+ eDP PSR registers */
443a389f
VS
4145#define HSW_EDP_PSR_BASE 0x64800
4146#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4147#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4148#define EDP_PSR_ENABLE (1 << 31)
4149#define BDW_PSR_SINGLE_FRAME (1 << 30)
4150#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4151#define EDP_PSR_LINK_STANDBY (1 << 27)
4152#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4153#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4154#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4155#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4156#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4157#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4158#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4159#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4160#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4161#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4162#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4163#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4164#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4165#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4166#define EDP_PSR_TP1_TIME_500us (0 << 4)
4167#define EDP_PSR_TP1_TIME_100us (1 << 4)
4168#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4169#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4170#define EDP_PSR_IDLE_FRAME_SHIFT 0
4171
fc340442
DV
4172/* Bspec claims those aren't shifted but stay at 0x64800 */
4173#define EDP_PSR_IMR _MMIO(0x64834)
4174#define EDP_PSR_IIR _MMIO(0x64838)
c0871805
ID
4175#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4176#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4177#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4178#define EDP_PSR_TRANSCODER_C_SHIFT 24
4179#define EDP_PSR_TRANSCODER_B_SHIFT 16
4180#define EDP_PSR_TRANSCODER_A_SHIFT 8
4181#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
fc340442 4182
f0f59a00 4183#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4184#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4185#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4186#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4187#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4188#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4189
f0f59a00 4190#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4191
861023e0 4192#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4193#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4194#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4195#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4196#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4197#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4198#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4199#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4200#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4201#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4202#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4203#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4204#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4205#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4206#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4207#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4208#define EDP_PSR_STATUS_COUNT_SHIFT 16
4209#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4210#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4211#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4212#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4213#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4214#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4215#define EDP_PSR_STATUS_IDLE_MASK 0xf
4216
f0f59a00 4217#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4218#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4219
62801bf6 4220#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4221#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4222#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4223#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4224#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
fc6ff9dc 4225#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
5ee8ee86 4226#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4227
f0f59a00 4228#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4229#define EDP_PSR2_ENABLE (1 << 31)
4230#define EDP_SU_TRACK_ENABLE (1 << 30)
4231#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4232#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4233#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4234#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4235#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4236#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4237#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4238#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4239#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4240#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4241#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4242#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4243#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4244#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4245
bc18b4df
JRS
4246#define _PSR_EVENT_TRANS_A 0x60848
4247#define _PSR_EVENT_TRANS_B 0x61848
4248#define _PSR_EVENT_TRANS_C 0x62848
4249#define _PSR_EVENT_TRANS_D 0x63848
4250#define _PSR_EVENT_TRANS_EDP 0x6F848
4251#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4252#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4253#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4254#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4255#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4256#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4257#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4258#define PSR_EVENT_MEMORY_UP (1 << 10)
4259#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4260#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4261#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
fc6ff9dc 4262#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
bc18b4df
JRS
4263#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4264#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4265#define PSR_EVENT_VBI_ENABLE (1 << 2)
4266#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4267#define PSR_EVENT_PSR_DISABLE (1 << 0)
4268
861023e0 4269#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4270#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4271#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4272
585fb111 4273/* VGA port control */
f0f59a00
VS
4274#define ADPA _MMIO(0x61100)
4275#define PCH_ADPA _MMIO(0xe1100)
4276#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4277
5ee8ee86 4278#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4279#define ADPA_DAC_DISABLE 0
6102a8ee 4280#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4281#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4282#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4283#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4284#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4285#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4286#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4287#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4288#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4289#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4290#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4291#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4292#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4293#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4294#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4295#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4296#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4297#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4298#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4299#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4300#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4301#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4302#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4303#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4304#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4305#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4306#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4307#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4308#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4309#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4310#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4311#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4312#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4313#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4314#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4315#define ADPA_DPMS_MASK (~(3 << 10))
4316#define ADPA_DPMS_ON (0 << 10)
4317#define ADPA_DPMS_SUSPEND (1 << 10)
4318#define ADPA_DPMS_STANDBY (2 << 10)
4319#define ADPA_DPMS_OFF (3 << 10)
585fb111 4320
939fe4d7 4321
585fb111 4322/* Hotplug control (945+ only) */
f0f59a00 4323#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4324#define PORTB_HOTPLUG_INT_EN (1 << 29)
4325#define PORTC_HOTPLUG_INT_EN (1 << 28)
4326#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4327#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4328#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4329#define TV_HOTPLUG_INT_EN (1 << 18)
4330#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4331#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4332 PORTC_HOTPLUG_INT_EN | \
4333 PORTD_HOTPLUG_INT_EN | \
4334 SDVOC_HOTPLUG_INT_EN | \
4335 SDVOB_HOTPLUG_INT_EN | \
4336 CRT_HOTPLUG_INT_EN)
585fb111 4337#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4338#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4339/* must use period 64 on GM45 according to docs */
4340#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4341#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4342#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4343#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4344#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4345#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4346#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4347#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4348#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4349#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4350#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4351#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4352
f0f59a00 4353#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4354/*
0780cd36 4355 * HDMI/DP bits are g4x+
0ce99f74
DV
4356 *
4357 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4358 * Please check the detailed lore in the commit message for for experimental
4359 * evidence.
4360 */
0780cd36
VS
4361/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4362#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4363#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4364#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4365/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4366#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4367#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4368#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4369#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4370#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4371#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4372#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4373#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4374#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4375#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4376#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4377#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4378/* CRT/TV common between gen3+ */
585fb111
JB
4379#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4380#define TV_HOTPLUG_INT_STATUS (1 << 10)
4381#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4382#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4383#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4384#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4385#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4386#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4387#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4388#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4389
084b612e
CW
4390/* SDVO is different across gen3/4 */
4391#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4392#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4393/*
4394 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4395 * since reality corrobates that they're the same as on gen3. But keep these
4396 * bits here (and the comment!) to help any other lost wanderers back onto the
4397 * right tracks.
4398 */
084b612e
CW
4399#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4400#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4401#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4402#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4403#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4404 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4405 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4406 PORTB_HOTPLUG_INT_STATUS | \
4407 PORTC_HOTPLUG_INT_STATUS | \
4408 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4409
4410#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4411 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4412 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4413 PORTB_HOTPLUG_INT_STATUS | \
4414 PORTC_HOTPLUG_INT_STATUS | \
4415 PORTD_HOTPLUG_INT_STATUS)
585fb111 4416
c20cd312
PZ
4417/* SDVO and HDMI port control.
4418 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4419#define _GEN3_SDVOB 0x61140
4420#define _GEN3_SDVOC 0x61160
4421#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4422#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4423#define GEN4_HDMIB GEN3_SDVOB
4424#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4425#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4426#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4427#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4428#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4429#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4430#define PCH_HDMIC _MMIO(0xe1150)
4431#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4432
f0f59a00 4433#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4434#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4435#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4436#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4437#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4438#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4439#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4440#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4441
c20cd312
PZ
4442/* Gen 3 SDVO bits: */
4443#define SDVO_ENABLE (1 << 31)
76203467 4444#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4445#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4446#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4447#define SDVO_STALL_SELECT (1 << 29)
4448#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4449/*
585fb111 4450 * 915G/GM SDVO pixel multiplier.
585fb111 4451 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4452 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4453 */
c20cd312 4454#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4455#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4456#define SDVO_PHASE_SELECT_MASK (15 << 19)
4457#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4458#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4459#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4460#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4461#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4462#define SDVO_DETECTED (1 << 2)
585fb111 4463/* Bits to be preserved when writing */
c20cd312
PZ
4464#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4465 SDVO_INTERRUPT_ENABLE)
4466#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4467
4468/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4469#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4470#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4471#define SDVO_ENCODING_SDVO (0 << 10)
4472#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4473#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4474#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4475#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4476#define SDVO_AUDIO_ENABLE (1 << 6)
4477/* VSYNC/HSYNC bits new with 965, default is to be set */
4478#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4479#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4480
4481/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4482#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4483#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4484
4485/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4486#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4487#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4488#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4489
44f37d1f 4490/* CHV SDVO/HDMI bits: */
76203467 4491#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4492#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4493#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4494
585fb111
JB
4495
4496/* DVO port control */
f0f59a00
VS
4497#define _DVOA 0x61120
4498#define DVOA _MMIO(_DVOA)
4499#define _DVOB 0x61140
4500#define DVOB _MMIO(_DVOB)
4501#define _DVOC 0x61160
4502#define DVOC _MMIO(_DVOC)
585fb111 4503#define DVO_ENABLE (1 << 31)
b45a2588
VS
4504#define DVO_PIPE_SEL_SHIFT 30
4505#define DVO_PIPE_SEL_MASK (1 << 30)
4506#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4507#define DVO_PIPE_STALL_UNUSED (0 << 28)
4508#define DVO_PIPE_STALL (1 << 28)
4509#define DVO_PIPE_STALL_TV (2 << 28)
4510#define DVO_PIPE_STALL_MASK (3 << 28)
4511#define DVO_USE_VGA_SYNC (1 << 15)
4512#define DVO_DATA_ORDER_I740 (0 << 14)
4513#define DVO_DATA_ORDER_FP (1 << 14)
4514#define DVO_VSYNC_DISABLE (1 << 11)
4515#define DVO_HSYNC_DISABLE (1 << 10)
4516#define DVO_VSYNC_TRISTATE (1 << 9)
4517#define DVO_HSYNC_TRISTATE (1 << 8)
4518#define DVO_BORDER_ENABLE (1 << 7)
4519#define DVO_DATA_ORDER_GBRG (1 << 6)
4520#define DVO_DATA_ORDER_RGGB (0 << 6)
4521#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4522#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4523#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4524#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4525#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4526#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4527#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4528#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4529#define DVOA_SRCDIM _MMIO(0x61124)
4530#define DVOB_SRCDIM _MMIO(0x61144)
4531#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4532#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4533#define DVO_SRCDIM_VERTICAL_SHIFT 0
4534
4535/* LVDS port control */
f0f59a00 4536#define LVDS _MMIO(0x61180)
585fb111
JB
4537/*
4538 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4539 * the DPLL semantics change when the LVDS is assigned to that pipe.
4540 */
4541#define LVDS_PORT_EN (1 << 31)
4542/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4543#define LVDS_PIPE_SEL_SHIFT 30
4544#define LVDS_PIPE_SEL_MASK (1 << 30)
4545#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4546#define LVDS_PIPE_SEL_SHIFT_CPT 29
4547#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4548#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4549/* LVDS dithering flag on 965/g4x platform */
4550#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4551/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4552#define LVDS_VSYNC_POLARITY (1 << 21)
4553#define LVDS_HSYNC_POLARITY (1 << 20)
4554
a3e17eb8
ZY
4555/* Enable border for unscaled (or aspect-scaled) display */
4556#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4557/*
4558 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4559 * pixel.
4560 */
4561#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4562#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4563#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4564/*
4565 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4566 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4567 * on.
4568 */
4569#define LVDS_A3_POWER_MASK (3 << 6)
4570#define LVDS_A3_POWER_DOWN (0 << 6)
4571#define LVDS_A3_POWER_UP (3 << 6)
4572/*
4573 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4574 * is set.
4575 */
4576#define LVDS_CLKB_POWER_MASK (3 << 4)
4577#define LVDS_CLKB_POWER_DOWN (0 << 4)
4578#define LVDS_CLKB_POWER_UP (3 << 4)
4579/*
4580 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4581 * setting for whether we are in dual-channel mode. The B3 pair will
4582 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4583 */
4584#define LVDS_B0B3_POWER_MASK (3 << 2)
4585#define LVDS_B0B3_POWER_DOWN (0 << 2)
4586#define LVDS_B0B3_POWER_UP (3 << 2)
4587
3c17fe4b 4588/* Video Data Island Packet control */
f0f59a00 4589#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4590/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4591 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4592 * of the infoframe structure specified by CEA-861. */
4593#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4594#define VIDEO_DIP_VSC_DATA_SIZE 36
4c614831 4595#define VIDEO_DIP_PPS_DATA_SIZE 132
f0f59a00 4596#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4597/* Pre HSW: */
3c17fe4b 4598#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4599#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4600#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4601#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4602#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4603#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4604#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4605#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4606#define VIDEO_DIP_SELECT_AVI (0 << 19)
4607#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4608#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4609#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4610#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4611#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4612#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4613#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4614/* HSW and later: */
a670be33
DP
4615#define DRM_DIP_ENABLE (1 << 28)
4616#define PSR_VSC_BIT_7_SET (1 << 27)
4617#define VSC_SELECT_MASK (0x3 << 25)
4618#define VSC_SELECT_SHIFT 25
4619#define VSC_DIP_HW_HEA_DATA (0 << 25)
4620#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4621#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4622#define VSC_DIP_SW_HEA_DATA (3 << 25)
4623#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
4624#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4625#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4626#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4627#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4628#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4629#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4630
585fb111 4631/* Panel power sequencing */
44cb734c
ID
4632#define PPS_BASE 0x61200
4633#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4634#define PCH_PPS_BASE 0xC7200
4635
4636#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4637 PPS_BASE + (reg) + \
4638 (pps_idx) * 0x100)
4639
4640#define _PP_STATUS 0x61200
4641#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4642#define PP_ON (1 << 31)
f4ff2120
MC
4643
4644#define _PP_CONTROL_1 0xc7204
4645#define _PP_CONTROL_2 0xc7304
4646#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4647 _PP_CONTROL_2)
4648#define POWER_CYCLE_DELAY_MASK (0x1f << 4)
4649#define POWER_CYCLE_DELAY_SHIFT 4
4650#define VDD_OVERRIDE_FORCE (1 << 3)
4651#define BACKLIGHT_ENABLE (1 << 2)
4652#define PWR_DOWN_ON_RESET (1 << 1)
4653#define PWR_STATE_TARGET (1 << 0)
585fb111
JB
4654/*
4655 * Indicates that all dependencies of the panel are on:
4656 *
4657 * - PLL enabled
4658 * - pipe enabled
4659 * - LVDS/DVOB/DVOC on
4660 */
44cb734c
ID
4661#define PP_READY (1 << 30)
4662#define PP_SEQUENCE_NONE (0 << 28)
4663#define PP_SEQUENCE_POWER_UP (1 << 28)
4664#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4665#define PP_SEQUENCE_MASK (3 << 28)
4666#define PP_SEQUENCE_SHIFT 28
4667#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4668#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4669#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4670#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4671#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4672#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4673#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4674#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4675#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4676#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4677#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4678
4679#define _PP_CONTROL 0x61204
4680#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4681#define PANEL_UNLOCK_REGS (0xabcd << 16)
4682#define PANEL_UNLOCK_MASK (0xffff << 16)
4683#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4684#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4685#define EDP_FORCE_VDD (1 << 3)
4686#define EDP_BLC_ENABLE (1 << 2)
4687#define PANEL_POWER_RESET (1 << 1)
4688#define PANEL_POWER_OFF (0 << 0)
4689#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4690
4691#define _PP_ON_DELAYS 0x61208
4692#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4693#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4694#define PANEL_PORT_SELECT_MASK (3 << 30)
4695#define PANEL_PORT_SELECT_LVDS (0 << 30)
4696#define PANEL_PORT_SELECT_DPA (1 << 30)
4697#define PANEL_PORT_SELECT_DPC (2 << 30)
4698#define PANEL_PORT_SELECT_DPD (3 << 30)
4699#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4700#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4701#define PANEL_POWER_UP_DELAY_SHIFT 16
4702#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4703#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4704
4705#define _PP_OFF_DELAYS 0x6120C
4706#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4707#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4708#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4709#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4710#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4711
4712#define _PP_DIVISOR 0x61210
4713#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4714#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4715#define PP_REFERENCE_DIVIDER_SHIFT 8
4716#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4717#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4718
4719/* Panel fitting */
f0f59a00 4720#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4721#define PFIT_ENABLE (1 << 31)
4722#define PFIT_PIPE_MASK (3 << 29)
4723#define PFIT_PIPE_SHIFT 29
4724#define VERT_INTERP_DISABLE (0 << 10)
4725#define VERT_INTERP_BILINEAR (1 << 10)
4726#define VERT_INTERP_MASK (3 << 10)
4727#define VERT_AUTO_SCALE (1 << 9)
4728#define HORIZ_INTERP_DISABLE (0 << 6)
4729#define HORIZ_INTERP_BILINEAR (1 << 6)
4730#define HORIZ_INTERP_MASK (3 << 6)
4731#define HORIZ_AUTO_SCALE (1 << 5)
4732#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4733#define PFIT_FILTER_FUZZY (0 << 24)
4734#define PFIT_SCALING_AUTO (0 << 26)
4735#define PFIT_SCALING_PROGRAMMED (1 << 26)
4736#define PFIT_SCALING_PILLAR (2 << 26)
4737#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4738#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4739/* Pre-965 */
4740#define PFIT_VERT_SCALE_SHIFT 20
4741#define PFIT_VERT_SCALE_MASK 0xfff00000
4742#define PFIT_HORIZ_SCALE_SHIFT 4
4743#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4744/* 965+ */
4745#define PFIT_VERT_SCALE_SHIFT_965 16
4746#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4747#define PFIT_HORIZ_SCALE_SHIFT_965 0
4748#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4749
f0f59a00 4750#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4751
5c969aa7
DL
4752#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4753#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4754#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4755 _VLV_BLC_PWM_CTL2_B)
07bf139b 4756
5c969aa7
DL
4757#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4758#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4759#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4760 _VLV_BLC_PWM_CTL_B)
07bf139b 4761
5c969aa7
DL
4762#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4763#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4764#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4765 _VLV_BLC_HIST_CTL_B)
07bf139b 4766
585fb111 4767/* Backlight control */
f0f59a00 4768#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4769#define BLM_PWM_ENABLE (1 << 31)
4770#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4771#define BLM_PIPE_SELECT (1 << 29)
4772#define BLM_PIPE_SELECT_IVB (3 << 29)
4773#define BLM_PIPE_A (0 << 29)
4774#define BLM_PIPE_B (1 << 29)
4775#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4776#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4777#define BLM_TRANSCODER_B BLM_PIPE_B
4778#define BLM_TRANSCODER_C BLM_PIPE_C
4779#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4780#define BLM_PIPE(pipe) ((pipe) << 29)
4781#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4782#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4783#define BLM_PHASE_IN_ENABLE (1 << 25)
4784#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4785#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4786#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4787#define BLM_PHASE_IN_COUNT_SHIFT (8)
4788#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4789#define BLM_PHASE_IN_INCR_SHIFT (0)
4790#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4791#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4792/*
4793 * This is the most significant 15 bits of the number of backlight cycles in a
4794 * complete cycle of the modulated backlight control.
4795 *
4796 * The actual value is this field multiplied by two.
4797 */
7cf41601
DV
4798#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4799#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4800#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4801/*
4802 * This is the number of cycles out of the backlight modulation cycle for which
4803 * the backlight is on.
4804 *
4805 * This field must be no greater than the number of cycles in the complete
4806 * backlight modulation cycle.
4807 */
4808#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4809#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4810#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4811#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4812
f0f59a00 4813#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4814#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4815
7cf41601
DV
4816/* New registers for PCH-split platforms. Safe where new bits show up, the
4817 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4818#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4819#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4820
f0f59a00 4821#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4822
7cf41601
DV
4823/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4824 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4825#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4826#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4827#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4828#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4829#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4830
f0f59a00 4831#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4832#define UTIL_PIN_ENABLE (1 << 31)
4833
022e4e52
SK
4834#define UTIL_PIN_PIPE(x) ((x) << 29)
4835#define UTIL_PIN_PIPE_MASK (3 << 29)
4836#define UTIL_PIN_MODE_PWM (1 << 24)
4837#define UTIL_PIN_MODE_MASK (0xf << 24)
4838#define UTIL_PIN_POLARITY (1 << 22)
4839
0fb890c0 4840/* BXT backlight register definition. */
022e4e52 4841#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4842#define BXT_BLC_PWM_ENABLE (1 << 31)
4843#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4844#define _BXT_BLC_PWM_FREQ1 0xC8254
4845#define _BXT_BLC_PWM_DUTY1 0xC8258
4846
4847#define _BXT_BLC_PWM_CTL2 0xC8350
4848#define _BXT_BLC_PWM_FREQ2 0xC8354
4849#define _BXT_BLC_PWM_DUTY2 0xC8358
4850
f0f59a00 4851#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4852 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4853#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4854 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4855#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4856 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4857
f0f59a00 4858#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4859#define PCH_GTC_ENABLE (1 << 31)
4860
585fb111 4861/* TV port control */
f0f59a00 4862#define TV_CTL _MMIO(0x68000)
646b4269 4863/* Enables the TV encoder */
585fb111 4864# define TV_ENC_ENABLE (1 << 31)
646b4269 4865/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4866# define TV_ENC_PIPE_SEL_SHIFT 30
4867# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4868# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4869/* Outputs composite video (DAC A only) */
585fb111 4870# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4871/* Outputs SVideo video (DAC B/C) */
585fb111 4872# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4873/* Outputs Component video (DAC A/B/C) */
585fb111 4874# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4875/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4876# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4877# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4878/* Enables slow sync generation (945GM only) */
585fb111 4879# define TV_SLOW_SYNC (1 << 20)
646b4269 4880/* Selects 4x oversampling for 480i and 576p */
585fb111 4881# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4882/* Selects 2x oversampling for 720p and 1080i */
585fb111 4883# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4884/* Selects no oversampling for 1080p */
585fb111 4885# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4886/* Selects 8x oversampling */
585fb111 4887# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4888/* Selects progressive mode rather than interlaced */
585fb111 4889# define TV_PROGRESSIVE (1 << 17)
646b4269 4890/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4891# define TV_PAL_BURST (1 << 16)
646b4269 4892/* Field for setting delay of Y compared to C */
585fb111 4893# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4894/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4895# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4896/*
585fb111
JB
4897 * Enables a fix for the 915GM only.
4898 *
4899 * Not sure what it does.
4900 */
4901# define TV_ENC_C0_FIX (1 << 10)
646b4269 4902/* Bits that must be preserved by software */
d2d9f232 4903# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4904# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4905/* Read-only state that reports all features enabled */
585fb111 4906# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4907/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4908# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4909/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4910# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4911/* Normal operation */
585fb111 4912# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4913/* Encoder test pattern 1 - combo pattern */
585fb111 4914# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4915/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4916# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4917/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4918# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4919/* Encoder test pattern 4 - random noise */
585fb111 4920# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4921/* Encoder test pattern 5 - linear color ramps */
585fb111 4922# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4923/*
585fb111
JB
4924 * This test mode forces the DACs to 50% of full output.
4925 *
4926 * This is used for load detection in combination with TVDAC_SENSE_MASK
4927 */
4928# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4929# define TV_TEST_MODE_MASK (7 << 0)
4930
f0f59a00 4931#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4932# define TV_DAC_SAVE 0x00ffff00
646b4269 4933/*
585fb111
JB
4934 * Reports that DAC state change logic has reported change (RO).
4935 *
4936 * This gets cleared when TV_DAC_STATE_EN is cleared
4937*/
4938# define TVDAC_STATE_CHG (1 << 31)
4939# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4940/* Reports that DAC A voltage is above the detect threshold */
585fb111 4941# define TVDAC_A_SENSE (1 << 30)
646b4269 4942/* Reports that DAC B voltage is above the detect threshold */
585fb111 4943# define TVDAC_B_SENSE (1 << 29)
646b4269 4944/* Reports that DAC C voltage is above the detect threshold */
585fb111 4945# define TVDAC_C_SENSE (1 << 28)
646b4269 4946/*
585fb111
JB
4947 * Enables DAC state detection logic, for load-based TV detection.
4948 *
4949 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4950 * to off, for load detection to work.
4951 */
4952# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4953/* Sets the DAC A sense value to high */
585fb111 4954# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4955/* Sets the DAC B sense value to high */
585fb111 4956# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4957/* Sets the DAC C sense value to high */
585fb111 4958# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4959/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4960# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4961/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4962# define ENC_TVDAC_SLEW_FAST (1 << 6)
4963# define DAC_A_1_3_V (0 << 4)
4964# define DAC_A_1_1_V (1 << 4)
4965# define DAC_A_0_7_V (2 << 4)
cb66c692 4966# define DAC_A_MASK (3 << 4)
585fb111
JB
4967# define DAC_B_1_3_V (0 << 2)
4968# define DAC_B_1_1_V (1 << 2)
4969# define DAC_B_0_7_V (2 << 2)
cb66c692 4970# define DAC_B_MASK (3 << 2)
585fb111
JB
4971# define DAC_C_1_3_V (0 << 0)
4972# define DAC_C_1_1_V (1 << 0)
4973# define DAC_C_0_7_V (2 << 0)
cb66c692 4974# define DAC_C_MASK (3 << 0)
585fb111 4975
646b4269 4976/*
585fb111
JB
4977 * CSC coefficients are stored in a floating point format with 9 bits of
4978 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4979 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4980 * -1 (0x3) being the only legal negative value.
4981 */
f0f59a00 4982#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4983# define TV_RY_MASK 0x07ff0000
4984# define TV_RY_SHIFT 16
4985# define TV_GY_MASK 0x00000fff
4986# define TV_GY_SHIFT 0
4987
f0f59a00 4988#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4989# define TV_BY_MASK 0x07ff0000
4990# define TV_BY_SHIFT 16
646b4269 4991/*
585fb111
JB
4992 * Y attenuation for component video.
4993 *
4994 * Stored in 1.9 fixed point.
4995 */
4996# define TV_AY_MASK 0x000003ff
4997# define TV_AY_SHIFT 0
4998
f0f59a00 4999#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
5000# define TV_RU_MASK 0x07ff0000
5001# define TV_RU_SHIFT 16
5002# define TV_GU_MASK 0x000007ff
5003# define TV_GU_SHIFT 0
5004
f0f59a00 5005#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
5006# define TV_BU_MASK 0x07ff0000
5007# define TV_BU_SHIFT 16
646b4269 5008/*
585fb111
JB
5009 * U attenuation for component video.
5010 *
5011 * Stored in 1.9 fixed point.
5012 */
5013# define TV_AU_MASK 0x000003ff
5014# define TV_AU_SHIFT 0
5015
f0f59a00 5016#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
5017# define TV_RV_MASK 0x0fff0000
5018# define TV_RV_SHIFT 16
5019# define TV_GV_MASK 0x000007ff
5020# define TV_GV_SHIFT 0
5021
f0f59a00 5022#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
5023# define TV_BV_MASK 0x07ff0000
5024# define TV_BV_SHIFT 16
646b4269 5025/*
585fb111
JB
5026 * V attenuation for component video.
5027 *
5028 * Stored in 1.9 fixed point.
5029 */
5030# define TV_AV_MASK 0x000007ff
5031# define TV_AV_SHIFT 0
5032
f0f59a00 5033#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 5034/* 2s-complement brightness adjustment */
585fb111
JB
5035# define TV_BRIGHTNESS_MASK 0xff000000
5036# define TV_BRIGHTNESS_SHIFT 24
646b4269 5037/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5038# define TV_CONTRAST_MASK 0x00ff0000
5039# define TV_CONTRAST_SHIFT 16
646b4269 5040/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5041# define TV_SATURATION_MASK 0x0000ff00
5042# define TV_SATURATION_SHIFT 8
646b4269 5043/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
5044# define TV_HUE_MASK 0x000000ff
5045# define TV_HUE_SHIFT 0
5046
f0f59a00 5047#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 5048/* Controls the DAC level for black */
585fb111
JB
5049# define TV_BLACK_LEVEL_MASK 0x01ff0000
5050# define TV_BLACK_LEVEL_SHIFT 16
646b4269 5051/* Controls the DAC level for blanking */
585fb111
JB
5052# define TV_BLANK_LEVEL_MASK 0x000001ff
5053# define TV_BLANK_LEVEL_SHIFT 0
5054
f0f59a00 5055#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5056/* Number of pixels in the hsync. */
585fb111
JB
5057# define TV_HSYNC_END_MASK 0x1fff0000
5058# define TV_HSYNC_END_SHIFT 16
646b4269 5059/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5060# define TV_HTOTAL_MASK 0x00001fff
5061# define TV_HTOTAL_SHIFT 0
5062
f0f59a00 5063#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5064/* Enables the colorburst (needed for non-component color) */
585fb111 5065# define TV_BURST_ENA (1 << 31)
646b4269 5066/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5067# define TV_HBURST_START_SHIFT 16
5068# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5069/* Length of the colorburst */
585fb111
JB
5070# define TV_HBURST_LEN_SHIFT 0
5071# define TV_HBURST_LEN_MASK 0x0001fff
5072
f0f59a00 5073#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5074/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5075# define TV_HBLANK_END_SHIFT 16
5076# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5077/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5078# define TV_HBLANK_START_SHIFT 0
5079# define TV_HBLANK_START_MASK 0x0001fff
5080
f0f59a00 5081#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5082/* XXX */
585fb111
JB
5083# define TV_NBR_END_SHIFT 16
5084# define TV_NBR_END_MASK 0x07ff0000
646b4269 5085/* XXX */
585fb111
JB
5086# define TV_VI_END_F1_SHIFT 8
5087# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5088/* XXX */
585fb111
JB
5089# define TV_VI_END_F2_SHIFT 0
5090# define TV_VI_END_F2_MASK 0x0000003f
5091
f0f59a00 5092#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5093/* Length of vsync, in half lines */
585fb111
JB
5094# define TV_VSYNC_LEN_MASK 0x07ff0000
5095# define TV_VSYNC_LEN_SHIFT 16
646b4269 5096/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5097 * number of half lines.
5098 */
5099# define TV_VSYNC_START_F1_MASK 0x00007f00
5100# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5101/*
585fb111
JB
5102 * Offset of the start of vsync in field 2, measured in one less than the
5103 * number of half lines.
5104 */
5105# define TV_VSYNC_START_F2_MASK 0x0000007f
5106# define TV_VSYNC_START_F2_SHIFT 0
5107
f0f59a00 5108#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5109/* Enables generation of the equalization signal */
585fb111 5110# define TV_EQUAL_ENA (1 << 31)
646b4269 5111/* Length of vsync, in half lines */
585fb111
JB
5112# define TV_VEQ_LEN_MASK 0x007f0000
5113# define TV_VEQ_LEN_SHIFT 16
646b4269 5114/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5115 * the number of half lines.
5116 */
5117# define TV_VEQ_START_F1_MASK 0x0007f00
5118# define TV_VEQ_START_F1_SHIFT 8
646b4269 5119/*
585fb111
JB
5120 * Offset of the start of equalization in field 2, measured in one less than
5121 * the number of half lines.
5122 */
5123# define TV_VEQ_START_F2_MASK 0x000007f
5124# define TV_VEQ_START_F2_SHIFT 0
5125
f0f59a00 5126#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5127/*
585fb111
JB
5128 * Offset to start of vertical colorburst, measured in one less than the
5129 * number of lines from vertical start.
5130 */
5131# define TV_VBURST_START_F1_MASK 0x003f0000
5132# define TV_VBURST_START_F1_SHIFT 16
646b4269 5133/*
585fb111
JB
5134 * Offset to the end of vertical colorburst, measured in one less than the
5135 * number of lines from the start of NBR.
5136 */
5137# define TV_VBURST_END_F1_MASK 0x000000ff
5138# define TV_VBURST_END_F1_SHIFT 0
5139
f0f59a00 5140#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5141/*
585fb111
JB
5142 * Offset to start of vertical colorburst, measured in one less than the
5143 * number of lines from vertical start.
5144 */
5145# define TV_VBURST_START_F2_MASK 0x003f0000
5146# define TV_VBURST_START_F2_SHIFT 16
646b4269 5147/*
585fb111
JB
5148 * Offset to the end of vertical colorburst, measured in one less than the
5149 * number of lines from the start of NBR.
5150 */
5151# define TV_VBURST_END_F2_MASK 0x000000ff
5152# define TV_VBURST_END_F2_SHIFT 0
5153
f0f59a00 5154#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5155/*
585fb111
JB
5156 * Offset to start of vertical colorburst, measured in one less than the
5157 * number of lines from vertical start.
5158 */
5159# define TV_VBURST_START_F3_MASK 0x003f0000
5160# define TV_VBURST_START_F3_SHIFT 16
646b4269 5161/*
585fb111
JB
5162 * Offset to the end of vertical colorburst, measured in one less than the
5163 * number of lines from the start of NBR.
5164 */
5165# define TV_VBURST_END_F3_MASK 0x000000ff
5166# define TV_VBURST_END_F3_SHIFT 0
5167
f0f59a00 5168#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5169/*
585fb111
JB
5170 * Offset to start of vertical colorburst, measured in one less than the
5171 * number of lines from vertical start.
5172 */
5173# define TV_VBURST_START_F4_MASK 0x003f0000
5174# define TV_VBURST_START_F4_SHIFT 16
646b4269 5175/*
585fb111
JB
5176 * Offset to the end of vertical colorburst, measured in one less than the
5177 * number of lines from the start of NBR.
5178 */
5179# define TV_VBURST_END_F4_MASK 0x000000ff
5180# define TV_VBURST_END_F4_SHIFT 0
5181
f0f59a00 5182#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5183/* Turns on the first subcarrier phase generation DDA */
585fb111 5184# define TV_SC_DDA1_EN (1 << 31)
646b4269 5185/* Turns on the first subcarrier phase generation DDA */
585fb111 5186# define TV_SC_DDA2_EN (1 << 30)
646b4269 5187/* Turns on the first subcarrier phase generation DDA */
585fb111 5188# define TV_SC_DDA3_EN (1 << 29)
646b4269 5189/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5190# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5191/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5192# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5193/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5194# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5195/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5196# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5197/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5198# define TV_BURST_LEVEL_MASK 0x00ff0000
5199# define TV_BURST_LEVEL_SHIFT 16
646b4269 5200/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5201# define TV_SCDDA1_INC_MASK 0x00000fff
5202# define TV_SCDDA1_INC_SHIFT 0
5203
f0f59a00 5204#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5205/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5206# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5207# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5208/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5209# define TV_SCDDA2_INC_MASK 0x00007fff
5210# define TV_SCDDA2_INC_SHIFT 0
5211
f0f59a00 5212#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5213/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5214# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5215# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5216/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5217# define TV_SCDDA3_INC_MASK 0x00007fff
5218# define TV_SCDDA3_INC_SHIFT 0
5219
f0f59a00 5220#define TV_WIN_POS _MMIO(0x68070)
646b4269 5221/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5222# define TV_XPOS_MASK 0x1fff0000
5223# define TV_XPOS_SHIFT 16
646b4269 5224/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5225# define TV_YPOS_MASK 0x00000fff
5226# define TV_YPOS_SHIFT 0
5227
f0f59a00 5228#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5229/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5230# define TV_XSIZE_MASK 0x1fff0000
5231# define TV_XSIZE_SHIFT 16
646b4269 5232/*
585fb111
JB
5233 * Vertical size of the display window, measured in pixels.
5234 *
5235 * Must be even for interlaced modes.
5236 */
5237# define TV_YSIZE_MASK 0x00000fff
5238# define TV_YSIZE_SHIFT 0
5239
f0f59a00 5240#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5241/*
585fb111
JB
5242 * Enables automatic scaling calculation.
5243 *
5244 * If set, the rest of the registers are ignored, and the calculated values can
5245 * be read back from the register.
5246 */
5247# define TV_AUTO_SCALE (1 << 31)
646b4269 5248/*
585fb111
JB
5249 * Disables the vertical filter.
5250 *
5251 * This is required on modes more than 1024 pixels wide */
5252# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5253/* Enables adaptive vertical filtering */
585fb111
JB
5254# define TV_VADAPT (1 << 28)
5255# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5256/* Selects the least adaptive vertical filtering mode */
585fb111 5257# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5258/* Selects the moderately adaptive vertical filtering mode */
585fb111 5259# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5260/* Selects the most adaptive vertical filtering mode */
585fb111 5261# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5262/*
585fb111
JB
5263 * Sets the horizontal scaling factor.
5264 *
5265 * This should be the fractional part of the horizontal scaling factor divided
5266 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5267 *
5268 * (src width - 1) / ((oversample * dest width) - 1)
5269 */
5270# define TV_HSCALE_FRAC_MASK 0x00003fff
5271# define TV_HSCALE_FRAC_SHIFT 0
5272
f0f59a00 5273#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5274/*
585fb111
JB
5275 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5276 *
5277 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5278 */
5279# define TV_VSCALE_INT_MASK 0x00038000
5280# define TV_VSCALE_INT_SHIFT 15
646b4269 5281/*
585fb111
JB
5282 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5283 *
5284 * \sa TV_VSCALE_INT_MASK
5285 */
5286# define TV_VSCALE_FRAC_MASK 0x00007fff
5287# define TV_VSCALE_FRAC_SHIFT 0
5288
f0f59a00 5289#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5290/*
585fb111
JB
5291 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5292 *
5293 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5294 *
5295 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5296 */
5297# define TV_VSCALE_IP_INT_MASK 0x00038000
5298# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5299/*
585fb111
JB
5300 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5301 *
5302 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5303 *
5304 * \sa TV_VSCALE_IP_INT_MASK
5305 */
5306# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5307# define TV_VSCALE_IP_FRAC_SHIFT 0
5308
f0f59a00 5309#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5310# define TV_CC_ENABLE (1 << 31)
646b4269 5311/*
585fb111
JB
5312 * Specifies which field to send the CC data in.
5313 *
5314 * CC data is usually sent in field 0.
5315 */
5316# define TV_CC_FID_MASK (1 << 27)
5317# define TV_CC_FID_SHIFT 27
646b4269 5318/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5319# define TV_CC_HOFF_MASK 0x03ff0000
5320# define TV_CC_HOFF_SHIFT 16
646b4269 5321/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5322# define TV_CC_LINE_MASK 0x0000003f
5323# define TV_CC_LINE_SHIFT 0
5324
f0f59a00 5325#define TV_CC_DATA _MMIO(0x68094)
585fb111 5326# define TV_CC_RDY (1 << 31)
646b4269 5327/* Second word of CC data to be transmitted. */
585fb111
JB
5328# define TV_CC_DATA_2_MASK 0x007f0000
5329# define TV_CC_DATA_2_SHIFT 16
646b4269 5330/* First word of CC data to be transmitted. */
585fb111
JB
5331# define TV_CC_DATA_1_MASK 0x0000007f
5332# define TV_CC_DATA_1_SHIFT 0
5333
f0f59a00
VS
5334#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5335#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5336#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5337#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5338
040d87f1 5339/* Display Port */
f0f59a00
VS
5340#define DP_A _MMIO(0x64000) /* eDP */
5341#define DP_B _MMIO(0x64100)
5342#define DP_C _MMIO(0x64200)
5343#define DP_D _MMIO(0x64300)
040d87f1 5344
f0f59a00
VS
5345#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5346#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5347#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5348
040d87f1 5349#define DP_PORT_EN (1 << 31)
59b74c49
VS
5350#define DP_PIPE_SEL_SHIFT 30
5351#define DP_PIPE_SEL_MASK (1 << 30)
5352#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5353#define DP_PIPE_SEL_SHIFT_IVB 29
5354#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5355#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5356#define DP_PIPE_SEL_SHIFT_CHV 16
5357#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5358#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5359
040d87f1
KP
5360/* Link training mode - select a suitable mode for each stage */
5361#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5362#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5363#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5364#define DP_LINK_TRAIN_OFF (3 << 28)
5365#define DP_LINK_TRAIN_MASK (3 << 28)
5366#define DP_LINK_TRAIN_SHIFT 28
5367
8db9d77b
ZW
5368/* CPT Link training mode */
5369#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5370#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5371#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5372#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5373#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5374#define DP_LINK_TRAIN_SHIFT_CPT 8
5375
040d87f1
KP
5376/* Signal voltages. These are mostly controlled by the other end */
5377#define DP_VOLTAGE_0_4 (0 << 25)
5378#define DP_VOLTAGE_0_6 (1 << 25)
5379#define DP_VOLTAGE_0_8 (2 << 25)
5380#define DP_VOLTAGE_1_2 (3 << 25)
5381#define DP_VOLTAGE_MASK (7 << 25)
5382#define DP_VOLTAGE_SHIFT 25
5383
5384/* Signal pre-emphasis levels, like voltages, the other end tells us what
5385 * they want
5386 */
5387#define DP_PRE_EMPHASIS_0 (0 << 22)
5388#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5389#define DP_PRE_EMPHASIS_6 (2 << 22)
5390#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5391#define DP_PRE_EMPHASIS_MASK (7 << 22)
5392#define DP_PRE_EMPHASIS_SHIFT 22
5393
5394/* How many wires to use. I guess 3 was too hard */
17aa6be9 5395#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5396#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5397#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5398
5399/* Mystic DPCD version 1.1 special mode */
5400#define DP_ENHANCED_FRAMING (1 << 18)
5401
32f9d658
ZW
5402/* eDP */
5403#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5404#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5405#define DP_PLL_FREQ_MASK (3 << 16)
5406
646b4269 5407/* locked once port is enabled */
040d87f1
KP
5408#define DP_PORT_REVERSAL (1 << 15)
5409
32f9d658
ZW
5410/* eDP */
5411#define DP_PLL_ENABLE (1 << 14)
5412
646b4269 5413/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5414#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5415
5416#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5417#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5418
646b4269 5419/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5420#define DP_COLOR_RANGE_16_235 (1 << 8)
5421
646b4269 5422/* Turn on the audio link */
040d87f1
KP
5423#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5424
646b4269 5425/* vs and hs sync polarity */
040d87f1
KP
5426#define DP_SYNC_VS_HIGH (1 << 4)
5427#define DP_SYNC_HS_HIGH (1 << 3)
5428
646b4269 5429/* A fantasy */
040d87f1
KP
5430#define DP_DETECTED (1 << 2)
5431
646b4269 5432/* The aux channel provides a way to talk to the
040d87f1
KP
5433 * signal sink for DDC etc. Max packet size supported
5434 * is 20 bytes in each direction, hence the 5 fixed
5435 * data registers
5436 */
da00bdcf
VS
5437#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5438#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5439#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5440#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5441#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5442#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5443
5444#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5445#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5446#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5447#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5448#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5449#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5450
5451#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5452#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5453#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5454#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5455#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5456#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5457
5458#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5459#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5460#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5461#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5462#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5463#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5464
bb187e93
JA
5465#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5466#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5467#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5468#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5469#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5470#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5471
a324fcac
RV
5472#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5473#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5474#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5475#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5476#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5477#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5478
bdabdb63
VS
5479#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5480#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5481
5482#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5483#define DP_AUX_CH_CTL_DONE (1 << 30)
5484#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5485#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5486#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5487#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5488#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5489#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5490#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5491#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5492#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5493#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5494#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5495#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5496#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5497#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5498#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5499#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5500#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5501#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5502#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5503#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5504#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5505#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6f211ed4 5506#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
395b2913 5507#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5508#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5509#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5510
5511/*
5512 * Computing GMCH M and N values for the Display Port link
5513 *
5514 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5515 *
5516 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5517 *
5518 * The GMCH value is used internally
5519 *
5520 * bytes_per_pixel is the number of bytes coming out of the plane,
5521 * which is after the LUTs, so we want the bytes for our color format.
5522 * For our current usage, this is always 3, one byte for R, G and B.
5523 */
e3b95f1e
DV
5524#define _PIPEA_DATA_M_G4X 0x70050
5525#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5526
5527/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5528#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5529#define TU_SIZE_SHIFT 25
a65851af 5530#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5531
a65851af
VS
5532#define DATA_LINK_M_N_MASK (0xffffff)
5533#define DATA_LINK_N_MAX (0x800000)
040d87f1 5534
e3b95f1e
DV
5535#define _PIPEA_DATA_N_G4X 0x70054
5536#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5537#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5538
5539/*
5540 * Computing Link M and N values for the Display Port link
5541 *
5542 * Link M / N = pixel_clock / ls_clk
5543 *
5544 * (the DP spec calls pixel_clock the 'strm_clk')
5545 *
5546 * The Link value is transmitted in the Main Stream
5547 * Attributes and VB-ID.
5548 */
5549
e3b95f1e
DV
5550#define _PIPEA_LINK_M_G4X 0x70060
5551#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5552#define PIPEA_DP_LINK_M_MASK (0xffffff)
5553
e3b95f1e
DV
5554#define _PIPEA_LINK_N_G4X 0x70064
5555#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5556#define PIPEA_DP_LINK_N_MASK (0xffffff)
5557
f0f59a00
VS
5558#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5559#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5560#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5561#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5562
585fb111
JB
5563/* Display & cursor control */
5564
5565/* Pipe A */
a57c774a 5566#define _PIPEADSL 0x70000
837ba00f
PZ
5567#define DSL_LINEMASK_GEN2 0x00000fff
5568#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5569#define _PIPEACONF 0x70008
5ee8ee86 5570#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5571#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5572#define PIPECONF_DOUBLE_WIDE (1 << 30)
5573#define I965_PIPECONF_ACTIVE (1 << 30)
5574#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5575#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5576#define PIPECONF_SINGLE_WIDE 0
5577#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5578#define PIPECONF_PIPE_LOCKED (1 << 25)
5eddb70b 5579#define PIPECONF_PALETTE 0
5ee8ee86
PZ
5580#define PIPECONF_GAMMA (1 << 24)
5581#define PIPECONF_FORCE_BORDER (1 << 25)
59df7b17 5582#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5583#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5584/* Note that pre-gen3 does not support interlaced display directly. Panel
5585 * fitting must be disabled on pre-ilk for interlaced. */
5586#define PIPECONF_PROGRESSIVE (0 << 21)
5587#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5588#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5589#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5590#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5591/* Ironlake and later have a complete new set of values for interlaced. PFIT
5592 * means panel fitter required, PF means progressive fetch, DBL means power
5593 * saving pixel doubling. */
5594#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5595#define PIPECONF_INTERLACED_ILK (3 << 21)
5596#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5597#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5598#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5599#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5600#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5601#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5602#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5603#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5604#define PIPECONF_8BPC (0 << 5)
5605#define PIPECONF_10BPC (1 << 5)
5606#define PIPECONF_6BPC (2 << 5)
5607#define PIPECONF_12BPC (3 << 5)
5608#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5609#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5610#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5611#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5612#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5613#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5614#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5615#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5616#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5617#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5618#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5619#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5620#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5621#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5622#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5623#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5624#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5625#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5626#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5627#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5628#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5629#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5630#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5631#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5632#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5633#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5634#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5635#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5636#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5637#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5638#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5639#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5640#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5641#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5642#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5643#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5644#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5645#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5646#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5647#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5648#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5649#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5650#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5651#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5652#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5653#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5654#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5655#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5656#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5657#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5658#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5659#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5660#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5661
755e9019
ID
5662#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5663#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5664
84fd4f4e
RB
5665#define PIPE_A_OFFSET 0x70000
5666#define PIPE_B_OFFSET 0x71000
5667#define PIPE_C_OFFSET 0x72000
5668#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5669/*
5670 * There's actually no pipe EDP. Some pipe registers have
5671 * simply shifted from the pipe to the transcoder, while
5672 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5673 * to access such registers in transcoder EDP.
5674 */
5675#define PIPE_EDP_OFFSET 0x7f000
5676
372610f3
MC
5677/* ICL DSI 0 and 1 */
5678#define PIPE_DSI0_OFFSET 0x7b000
5679#define PIPE_DSI1_OFFSET 0x7b800
5680
f0f59a00
VS
5681#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5682#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5683#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5684#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5685#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5686
756f85cf
PZ
5687#define _PIPE_MISC_A 0x70030
5688#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5689#define PIPEMISC_YUV420_ENABLE (1 << 27)
5690#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5691#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5692#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5693#define PIPEMISC_DITHER_8_BPC (0 << 5)
5694#define PIPEMISC_DITHER_10_BPC (1 << 5)
5695#define PIPEMISC_DITHER_6_BPC (2 << 5)
5696#define PIPEMISC_DITHER_12_BPC (3 << 5)
5697#define PIPEMISC_DITHER_ENABLE (1 << 4)
5698#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5699#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5700#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5701
f0f59a00 5702#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5703#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5704#define PIPEB_HLINE_INT_EN (1 << 28)
5705#define PIPEB_VBLANK_INT_EN (1 << 27)
5706#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5707#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5708#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5709#define PIPE_PSR_INT_EN (1 << 22)
5710#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5711#define PIPEA_HLINE_INT_EN (1 << 20)
5712#define PIPEA_VBLANK_INT_EN (1 << 19)
5713#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5714#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5715#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5716#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5717#define PIPEC_HLINE_INT_EN (1 << 12)
5718#define PIPEC_VBLANK_INT_EN (1 << 11)
5719#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5720#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5721#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5722
f0f59a00 5723#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5724#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5725#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5726#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5727#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5728#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5729#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5730#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5731#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5732#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5733#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5734#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5735#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5736#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5737#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5738#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5739#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5740#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5741#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5742#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5743#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5744#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5745#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5746#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5747#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5748#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5749#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5750#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5751#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5752
f0f59a00 5753#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5754#define DSPARB_CSTART_MASK (0x7f << 7)
5755#define DSPARB_CSTART_SHIFT 7
5756#define DSPARB_BSTART_MASK (0x7f)
5757#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5758#define DSPARB_BEND_SHIFT 9 /* on 855 */
5759#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5760#define DSPARB_SPRITEA_SHIFT_VLV 0
5761#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5762#define DSPARB_SPRITEB_SHIFT_VLV 8
5763#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5764#define DSPARB_SPRITEC_SHIFT_VLV 16
5765#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5766#define DSPARB_SPRITED_SHIFT_VLV 24
5767#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5768#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5769#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5770#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5771#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5772#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5773#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5774#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5775#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5776#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5777#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5778#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5779#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5780#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5781#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5782#define DSPARB_SPRITEE_SHIFT_VLV 0
5783#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5784#define DSPARB_SPRITEF_SHIFT_VLV 8
5785#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5786
0a560674 5787/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5788#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674 5789#define DSPFW_SR_SHIFT 23
5ee8ee86 5790#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5791#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5792#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5793#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5794#define DSPFW_PLANEB_MASK (0x7f << 8)
5795#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5796#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5797#define DSPFW_PLANEA_MASK (0x7f << 0)
5798#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5799#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
5ee8ee86 5800#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5801#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5802#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5803#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5804#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5805#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5806#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5807#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5808#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5809#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5810#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5811#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5812#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5813#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5814#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5815#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
5ee8ee86
PZ
5816#define DSPFW_HPLL_SR_EN (1 << 31)
5817#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5818#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5819#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5820#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5821#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5822#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5823#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5824
5825/* vlv/chv */
f0f59a00 5826#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5827#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5828#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5829#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5830#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5831#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5832#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5833#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5834#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5835#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5836#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5837#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5838#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5839#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5840#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5841#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5842#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5843#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5844#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5845#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5846#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5847#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5848#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5849#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5850#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5851#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5852#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5853#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5854#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5855#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5856#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5857#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5858#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5859#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5860#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5861#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5862#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5863#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5864#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5865#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5866#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5867#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5868#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5869#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5870#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5871#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5872#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5873
5874/* vlv/chv high order bits */
f0f59a00 5875#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5876#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5877#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5878#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5879#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5880#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5881#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5882#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5883#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5884#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5885#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5886#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5887#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5888#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5889#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5890#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5891#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5892#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5893#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5894#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5895#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5896#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5897#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5898#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5899#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5900#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5901#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5902#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5903#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5904#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5905#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5906#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5907#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5908#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5909#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5910#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5911#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5912#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5913#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5914#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5915#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5916#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5917
12a3c055 5918/* drain latency register values*/
f0f59a00 5919#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5920#define DDL_CURSOR_SHIFT 24
5ee8ee86 5921#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5922#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5923#define DDL_PRECISION_HIGH (1 << 7)
5924#define DDL_PRECISION_LOW (0 << 7)
0948c265 5925#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5926
f0f59a00 5927#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5928#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5929#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5930
c231775c 5931#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5932#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5933
7662c8bd 5934/* FIFO watermark sizes etc */
0e442c60 5935#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5936#define I915_FIFO_LINE_SIZE 64
5937#define I830_FIFO_LINE_SIZE 32
0e442c60 5938
ceb04246 5939#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5940#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5941#define I965_FIFO_SIZE 512
5942#define I945_FIFO_SIZE 127
7662c8bd 5943#define I915_FIFO_SIZE 95
dff33cfc 5944#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5945#define I830_FIFO_SIZE 95
0e442c60 5946
ceb04246 5947#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5948#define G4X_MAX_WM 0x3f
7662c8bd
SL
5949#define I915_MAX_WM 0x3f
5950
f2b115e6
AJ
5951#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5952#define PINEVIEW_FIFO_LINE_SIZE 64
5953#define PINEVIEW_MAX_WM 0x1ff
5954#define PINEVIEW_DFT_WM 0x3f
5955#define PINEVIEW_DFT_HPLLOFF_WM 0
5956#define PINEVIEW_GUARD_WM 10
5957#define PINEVIEW_CURSOR_FIFO 64
5958#define PINEVIEW_CURSOR_MAX_WM 0x3f
5959#define PINEVIEW_CURSOR_DFT_WM 0
5960#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5961
ceb04246 5962#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5963#define I965_CURSOR_FIFO 64
5964#define I965_CURSOR_MAX_WM 32
5965#define I965_CURSOR_DFT_WM 8
7f8a8569 5966
fae1267d 5967/* Watermark register definitions for SKL */
086f8e84
VS
5968#define _CUR_WM_A_0 0x70140
5969#define _CUR_WM_B_0 0x71140
5970#define _PLANE_WM_1_A_0 0x70240
5971#define _PLANE_WM_1_B_0 0x71240
5972#define _PLANE_WM_2_A_0 0x70340
5973#define _PLANE_WM_2_B_0 0x71340
5974#define _PLANE_WM_TRANS_1_A_0 0x70268
5975#define _PLANE_WM_TRANS_1_B_0 0x71268
5976#define _PLANE_WM_TRANS_2_A_0 0x70368
5977#define _PLANE_WM_TRANS_2_B_0 0x71368
5978#define _CUR_WM_TRANS_A_0 0x70168
5979#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5980#define PLANE_WM_EN (1 << 31)
5981#define PLANE_WM_LINES_SHIFT 14
5982#define PLANE_WM_LINES_MASK 0x1f
5983#define PLANE_WM_BLOCKS_MASK 0x3ff
5984
086f8e84 5985#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5986#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5987#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5988
086f8e84
VS
5989#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5990#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5991#define _PLANE_WM_BASE(pipe, plane) \
5992 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5993#define PLANE_WM(pipe, plane, level) \
f0f59a00 5994 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5995#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5996 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5997#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5998 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5999#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 6000 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 6001
7f8a8569 6002/* define the Watermark register on Ironlake */
f0f59a00 6003#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 6004#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 6005#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 6006#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 6007#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 6008#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 6009
f0f59a00
VS
6010#define WM0_PIPEB_ILK _MMIO(0x45104)
6011#define WM0_PIPEC_IVB _MMIO(0x45200)
6012#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 6013#define WM1_LP_SR_EN (1 << 31)
7f8a8569 6014#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
6015#define WM1_LP_LATENCY_MASK (0x7f << 24)
6016#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 6017#define WM1_LP_FBC_SHIFT 20
416f4727 6018#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 6019#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 6020#define WM1_LP_SR_SHIFT 8
1996d624 6021#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 6022#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 6023#define WM2_LP_EN (1 << 31)
f0f59a00 6024#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 6025#define WM3_LP_EN (1 << 31)
f0f59a00
VS
6026#define WM1S_LP_ILK _MMIO(0x45120)
6027#define WM2S_LP_IVB _MMIO(0x45124)
6028#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 6029#define WM1S_LP_EN (1 << 31)
7f8a8569 6030
cca32e9a
PZ
6031#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6032 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6033 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6034
7f8a8569 6035/* Memory latency timer register */
f0f59a00 6036#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
6037#define MLTR_WM1_SHIFT 0
6038#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
6039/* the unit of memory self-refresh latency time is 0.5us */
6040#define ILK_SRLT_MASK 0x3f
6041
1398261a
YL
6042
6043/* the address where we get all kinds of latency value */
f0f59a00 6044#define SSKPD _MMIO(0x5d10)
1398261a
YL
6045#define SSKPD_WM_MASK 0x3f
6046#define SSKPD_WM0_SHIFT 0
6047#define SSKPD_WM1_SHIFT 8
6048#define SSKPD_WM2_SHIFT 16
6049#define SSKPD_WM3_SHIFT 24
6050
585fb111
JB
6051/*
6052 * The two pipe frame counter registers are not synchronized, so
6053 * reading a stable value is somewhat tricky. The following code
6054 * should work:
6055 *
6056 * do {
6057 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6058 * PIPE_FRAME_HIGH_SHIFT;
6059 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6060 * PIPE_FRAME_LOW_SHIFT);
6061 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6062 * PIPE_FRAME_HIGH_SHIFT);
6063 * } while (high1 != high2);
6064 * frame = (high1 << 8) | low1;
6065 */
25a2e2d0 6066#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6067#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6068#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6069#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6070#define PIPE_FRAME_LOW_MASK 0xff000000
6071#define PIPE_FRAME_LOW_SHIFT 24
6072#define PIPE_PIXEL_MASK 0x00ffffff
6073#define PIPE_PIXEL_SHIFT 0
9880b7a5 6074/* GM45+ just has to be different */
fd8f507c
VS
6075#define _PIPEA_FRMCOUNT_G4X 0x70040
6076#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6077#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6078#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6079
6080/* Cursor A & B regs */
5efb3e28 6081#define _CURACNTR 0x70080
14b60391
JB
6082/* Old style CUR*CNTR flags (desktop 8xx) */
6083#define CURSOR_ENABLE 0x80000000
6084#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6085#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6086#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6087#define CURSOR_FORMAT_SHIFT 24
6088#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6089#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6090#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6091#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6092#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6093#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6094/* New style CUR*CNTR flags */
b99b9ec1
VS
6095#define MCURSOR_MODE 0x27
6096#define MCURSOR_MODE_DISABLE 0x00
6097#define MCURSOR_MODE_128_32B_AX 0x02
6098#define MCURSOR_MODE_256_32B_AX 0x03
6099#define MCURSOR_MODE_64_32B_AX 0x07
6100#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6101#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6102#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6103#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6104#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6105#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6106#define MCURSOR_GAMMA_ENABLE (1 << 26)
5ee8ee86
PZ
6107#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6108#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6109#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6110#define _CURABASE 0x70084
6111#define _CURAPOS 0x70088
585fb111
JB
6112#define CURSOR_POS_MASK 0x007FF
6113#define CURSOR_POS_SIGN 0x8000
6114#define CURSOR_X_SHIFT 0
6115#define CURSOR_Y_SHIFT 16
024faac7
VS
6116#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6117#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6118#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6119#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6120#define _CURBCNTR 0x700c0
6121#define _CURBBASE 0x700c4
6122#define _CURBPOS 0x700c8
585fb111 6123
65a21cd6
JB
6124#define _CURBCNTR_IVB 0x71080
6125#define _CURBBASE_IVB 0x71084
6126#define _CURBPOS_IVB 0x71088
6127
5efb3e28
VS
6128#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6129#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6130#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6131#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6132#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6133
5efb3e28
VS
6134#define CURSOR_A_OFFSET 0x70080
6135#define CURSOR_B_OFFSET 0x700c0
6136#define CHV_CURSOR_C_OFFSET 0x700e0
6137#define IVB_CURSOR_B_OFFSET 0x71080
6138#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6139
585fb111 6140/* Display A control */
a57c774a 6141#define _DSPACNTR 0x70180
5ee8ee86 6142#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6143#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6144#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6145#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6146#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6147#define DISPPLANE_YUV422 (0x0 << 26)
6148#define DISPPLANE_8BPP (0x2 << 26)
6149#define DISPPLANE_BGRA555 (0x3 << 26)
6150#define DISPPLANE_BGRX555 (0x4 << 26)
6151#define DISPPLANE_BGRX565 (0x5 << 26)
6152#define DISPPLANE_BGRX888 (0x6 << 26)
6153#define DISPPLANE_BGRA888 (0x7 << 26)
6154#define DISPPLANE_RGBX101010 (0x8 << 26)
6155#define DISPPLANE_RGBA101010 (0x9 << 26)
6156#define DISPPLANE_BGRX101010 (0xa << 26)
6157#define DISPPLANE_RGBX161616 (0xc << 26)
6158#define DISPPLANE_RGBX888 (0xe << 26)
6159#define DISPPLANE_RGBA888 (0xf << 26)
6160#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6161#define DISPPLANE_STEREO_DISABLE 0
5ee8ee86 6162#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
b24e7179 6163#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6164#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6165#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6166#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6167#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6168#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6169#define DISPPLANE_NO_LINE_DOUBLE 0
6170#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6171#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6172#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6173#define DISPPLANE_ROTATE_180 (1 << 15)
6174#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6175#define DISPPLANE_TILED (1 << 10)
6176#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6177#define _DSPAADDR 0x70184
6178#define _DSPASTRIDE 0x70188
6179#define _DSPAPOS 0x7018C /* reserved */
6180#define _DSPASIZE 0x70190
6181#define _DSPASURF 0x7019C /* 965+ only */
6182#define _DSPATILEOFF 0x701A4 /* 965+ only */
6183#define _DSPAOFFSET 0x701A4 /* HSW */
6184#define _DSPASURFLIVE 0x701AC
6185
f0f59a00
VS
6186#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6187#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6188#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6189#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6190#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6191#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6192#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6193#define DSPLINOFF(plane) DSPADDR(plane)
6194#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6195#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6196
c14b0485
VS
6197/* CHV pipe B blender and primary plane */
6198#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6199#define CHV_BLEND_LEGACY (0 << 30)
6200#define CHV_BLEND_ANDROID (1 << 30)
6201#define CHV_BLEND_MPO (2 << 30)
6202#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6203#define _CHV_CANVAS_A 0x60a04
6204#define _PRIMPOS_A 0x60a08
6205#define _PRIMSIZE_A 0x60a0c
6206#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6207#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6208
f0f59a00
VS
6209#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6210#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6211#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6212#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6213#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6214
446f2545
AR
6215/* Display/Sprite base address macros */
6216#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6217#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6218#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6219
85fa792b
VS
6220/*
6221 * VBIOS flags
6222 * gen2:
6223 * [00:06] alm,mgm
6224 * [10:16] all
6225 * [30:32] alm,mgm
6226 * gen3+:
6227 * [00:0f] all
6228 * [10:1f] all
6229 * [30:32] all
6230 */
f0f59a00
VS
6231#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6232#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6233#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6234#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6235
6236/* Pipe B */
5c969aa7
DL
6237#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6238#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6239#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6240#define _PIPEBFRAMEHIGH 0x71040
6241#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6242#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6243#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6244
585fb111
JB
6245
6246/* Display B control */
5c969aa7 6247#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5ee8ee86 6248#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6249#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6250#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6251#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6252#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6253#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6254#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6255#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6256#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6257#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6258#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6259#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6260
372610f3
MC
6261/* ICL DSI 0 and 1 */
6262#define _PIPEDSI0CONF 0x7b008
6263#define _PIPEDSI1CONF 0x7b808
6264
b840d907
JB
6265/* Sprite A control */
6266#define _DVSACNTR 0x72180
5ee8ee86
PZ
6267#define DVS_ENABLE (1 << 31)
6268#define DVS_GAMMA_ENABLE (1 << 30)
6269#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6270#define DVS_PIXFORMAT_MASK (3 << 25)
6271#define DVS_FORMAT_YUV422 (0 << 25)
6272#define DVS_FORMAT_RGBX101010 (1 << 25)
6273#define DVS_FORMAT_RGBX888 (2 << 25)
6274#define DVS_FORMAT_RGBX161616 (3 << 25)
6275#define DVS_PIPE_CSC_ENABLE (1 << 24)
6276#define DVS_SOURCE_KEY (1 << 22)
6277#define DVS_RGB_ORDER_XBGR (1 << 20)
6278#define DVS_YUV_FORMAT_BT709 (1 << 18)
6279#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6280#define DVS_YUV_ORDER_YUYV (0 << 16)
6281#define DVS_YUV_ORDER_UYVY (1 << 16)
6282#define DVS_YUV_ORDER_YVYU (2 << 16)
6283#define DVS_YUV_ORDER_VYUY (3 << 16)
6284#define DVS_ROTATE_180 (1 << 15)
6285#define DVS_DEST_KEY (1 << 2)
6286#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6287#define DVS_TILED (1 << 10)
b840d907
JB
6288#define _DVSALINOFF 0x72184
6289#define _DVSASTRIDE 0x72188
6290#define _DVSAPOS 0x7218c
6291#define _DVSASIZE 0x72190
6292#define _DVSAKEYVAL 0x72194
6293#define _DVSAKEYMSK 0x72198
6294#define _DVSASURF 0x7219c
6295#define _DVSAKEYMAXVAL 0x721a0
6296#define _DVSATILEOFF 0x721a4
6297#define _DVSASURFLIVE 0x721ac
6298#define _DVSASCALE 0x72204
5ee8ee86
PZ
6299#define DVS_SCALE_ENABLE (1 << 31)
6300#define DVS_FILTER_MASK (3 << 29)
6301#define DVS_FILTER_MEDIUM (0 << 29)
6302#define DVS_FILTER_ENHANCING (1 << 29)
6303#define DVS_FILTER_SOFTENING (2 << 29)
6304#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6305#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6306#define _DVSAGAMC 0x72300
6307
6308#define _DVSBCNTR 0x73180
6309#define _DVSBLINOFF 0x73184
6310#define _DVSBSTRIDE 0x73188
6311#define _DVSBPOS 0x7318c
6312#define _DVSBSIZE 0x73190
6313#define _DVSBKEYVAL 0x73194
6314#define _DVSBKEYMSK 0x73198
6315#define _DVSBSURF 0x7319c
6316#define _DVSBKEYMAXVAL 0x731a0
6317#define _DVSBTILEOFF 0x731a4
6318#define _DVSBSURFLIVE 0x731ac
6319#define _DVSBSCALE 0x73204
6320#define _DVSBGAMC 0x73300
6321
f0f59a00
VS
6322#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6323#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6324#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6325#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6326#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6327#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6328#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6329#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6330#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6331#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6332#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6333#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6334
6335#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6336#define SPRITE_ENABLE (1 << 31)
6337#define SPRITE_GAMMA_ENABLE (1 << 30)
6338#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6339#define SPRITE_PIXFORMAT_MASK (7 << 25)
6340#define SPRITE_FORMAT_YUV422 (0 << 25)
6341#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6342#define SPRITE_FORMAT_RGBX888 (2 << 25)
6343#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6344#define SPRITE_FORMAT_YUV444 (4 << 25)
6345#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6346#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6347#define SPRITE_SOURCE_KEY (1 << 22)
6348#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6349#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6350#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6351#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6352#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6353#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6354#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6355#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6356#define SPRITE_ROTATE_180 (1 << 15)
6357#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6358#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6359#define SPRITE_TILED (1 << 10)
6360#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6361#define _SPRA_LINOFF 0x70284
6362#define _SPRA_STRIDE 0x70288
6363#define _SPRA_POS 0x7028c
6364#define _SPRA_SIZE 0x70290
6365#define _SPRA_KEYVAL 0x70294
6366#define _SPRA_KEYMSK 0x70298
6367#define _SPRA_SURF 0x7029c
6368#define _SPRA_KEYMAX 0x702a0
6369#define _SPRA_TILEOFF 0x702a4
c54173a8 6370#define _SPRA_OFFSET 0x702a4
32ae46bf 6371#define _SPRA_SURFLIVE 0x702ac
b840d907 6372#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6373#define SPRITE_SCALE_ENABLE (1 << 31)
6374#define SPRITE_FILTER_MASK (3 << 29)
6375#define SPRITE_FILTER_MEDIUM (0 << 29)
6376#define SPRITE_FILTER_ENHANCING (1 << 29)
6377#define SPRITE_FILTER_SOFTENING (2 << 29)
6378#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6379#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6380#define _SPRA_GAMC 0x70400
6381
6382#define _SPRB_CTL 0x71280
6383#define _SPRB_LINOFF 0x71284
6384#define _SPRB_STRIDE 0x71288
6385#define _SPRB_POS 0x7128c
6386#define _SPRB_SIZE 0x71290
6387#define _SPRB_KEYVAL 0x71294
6388#define _SPRB_KEYMSK 0x71298
6389#define _SPRB_SURF 0x7129c
6390#define _SPRB_KEYMAX 0x712a0
6391#define _SPRB_TILEOFF 0x712a4
c54173a8 6392#define _SPRB_OFFSET 0x712a4
32ae46bf 6393#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6394#define _SPRB_SCALE 0x71304
6395#define _SPRB_GAMC 0x71400
6396
f0f59a00
VS
6397#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6398#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6399#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6400#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6401#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6402#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6403#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6404#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6405#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6406#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6407#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6408#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6409#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6410#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6411
921c3b67 6412#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6413#define SP_ENABLE (1 << 31)
6414#define SP_GAMMA_ENABLE (1 << 30)
6415#define SP_PIXFORMAT_MASK (0xf << 26)
6416#define SP_FORMAT_YUV422 (0 << 26)
6417#define SP_FORMAT_BGR565 (5 << 26)
6418#define SP_FORMAT_BGRX8888 (6 << 26)
6419#define SP_FORMAT_BGRA8888 (7 << 26)
6420#define SP_FORMAT_RGBX1010102 (8 << 26)
6421#define SP_FORMAT_RGBA1010102 (9 << 26)
6422#define SP_FORMAT_RGBX8888 (0xe << 26)
6423#define SP_FORMAT_RGBA8888 (0xf << 26)
6424#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6425#define SP_SOURCE_KEY (1 << 22)
6426#define SP_YUV_FORMAT_BT709 (1 << 18)
6427#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6428#define SP_YUV_ORDER_YUYV (0 << 16)
6429#define SP_YUV_ORDER_UYVY (1 << 16)
6430#define SP_YUV_ORDER_YVYU (2 << 16)
6431#define SP_YUV_ORDER_VYUY (3 << 16)
6432#define SP_ROTATE_180 (1 << 15)
6433#define SP_TILED (1 << 10)
6434#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6435#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6436#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6437#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6438#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6439#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6440#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6441#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6442#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6443#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6444#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6445#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6446#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6447#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6448#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6449#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6450#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6451#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6452#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6453
6454#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6455#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6456#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6457#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6458#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6459#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6460#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6461#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6462#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6463#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6464#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6465#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6466#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6467#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6468
83c04a62
VS
6469#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6470 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6471
6472#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6473#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6474#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6475#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6476#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6477#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6478#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6479#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6480#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6481#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6482#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6483#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6484#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6485#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6486
6ca2aeb2
VS
6487/*
6488 * CHV pipe B sprite CSC
6489 *
6490 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6491 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6492 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6493 */
83c04a62
VS
6494#define _MMIO_CHV_SPCSC(plane_id, reg) \
6495 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6496
6497#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6498#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6499#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6500#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6501#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6502
83c04a62
VS
6503#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6504#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6505#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6506#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6507#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6508#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6509#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6510
83c04a62
VS
6511#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6512#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6513#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6514#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6515#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6516
83c04a62
VS
6517#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6518#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6519#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6520#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6521#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6522
70d21f0e
DL
6523/* Skylake plane registers */
6524
6525#define _PLANE_CTL_1_A 0x70180
6526#define _PLANE_CTL_2_A 0x70280
6527#define _PLANE_CTL_3_A 0x70380
6528#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6529#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6530#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6531/*
6532 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6533 * expanded to include bit 23 as well. However, the shift-24 based values
6534 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6535 */
70d21f0e 6536#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6537#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6538#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6539#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6540#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6541#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6542#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6543#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6544#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6545#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6546#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6547#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6548#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6549#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6550#define PLANE_CTL_ORDER_BGRX (0 << 20)
6551#define PLANE_CTL_ORDER_RGBX (1 << 20)
1e364f90 6552#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
b0f5c0ba 6553#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6554#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6555#define PLANE_CTL_YUV422_YUYV (0 << 16)
6556#define PLANE_CTL_YUV422_UYVY (1 << 16)
6557#define PLANE_CTL_YUV422_YVYU (2 << 16)
6558#define PLANE_CTL_YUV422_VYUY (3 << 16)
53867b46 6559#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
70d21f0e 6560#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6561#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6562#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6563#define PLANE_CTL_TILED_LINEAR (0 << 10)
6564#define PLANE_CTL_TILED_X (1 << 10)
6565#define PLANE_CTL_TILED_Y (4 << 10)
6566#define PLANE_CTL_TILED_YF (5 << 10)
6567#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6568#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6569#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6570#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6571#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6572#define PLANE_CTL_ROTATE_MASK 0x3
6573#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6574#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6575#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6576#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6577#define _PLANE_STRIDE_1_A 0x70188
6578#define _PLANE_STRIDE_2_A 0x70288
6579#define _PLANE_STRIDE_3_A 0x70388
6580#define _PLANE_POS_1_A 0x7018c
6581#define _PLANE_POS_2_A 0x7028c
6582#define _PLANE_POS_3_A 0x7038c
6583#define _PLANE_SIZE_1_A 0x70190
6584#define _PLANE_SIZE_2_A 0x70290
6585#define _PLANE_SIZE_3_A 0x70390
6586#define _PLANE_SURF_1_A 0x7019c
6587#define _PLANE_SURF_2_A 0x7029c
6588#define _PLANE_SURF_3_A 0x7039c
6589#define _PLANE_OFFSET_1_A 0x701a4
6590#define _PLANE_OFFSET_2_A 0x702a4
6591#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6592#define _PLANE_KEYVAL_1_A 0x70194
6593#define _PLANE_KEYVAL_2_A 0x70294
6594#define _PLANE_KEYMSK_1_A 0x70198
6595#define _PLANE_KEYMSK_2_A 0x70298
b2081525 6596#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
dc2a41b4
DL
6597#define _PLANE_KEYMAX_1_A 0x701a0
6598#define _PLANE_KEYMAX_2_A 0x702a0
7b012bd6 6599#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
2e2adb05
VS
6600#define _PLANE_AUX_DIST_1_A 0x701c0
6601#define _PLANE_AUX_DIST_2_A 0x702c0
6602#define _PLANE_AUX_OFFSET_1_A 0x701c4
6603#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
6604#define _PLANE_CUS_CTL_1_A 0x701c8
6605#define _PLANE_CUS_CTL_2_A 0x702c8
6606#define PLANE_CUS_ENABLE (1 << 31)
6607#define PLANE_CUS_PLANE_6 (0 << 30)
6608#define PLANE_CUS_PLANE_7 (1 << 30)
6609#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6610#define PLANE_CUS_HPHASE_0 (0 << 16)
6611#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6612#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6613#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6614#define PLANE_CUS_VPHASE_0 (0 << 12)
6615#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6616#define PLANE_CUS_VPHASE_0_5 (2 << 12)
47f9ea8b
ACO
6617#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6618#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6619#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6620#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6621#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6a255da7 6622#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
077ef1f0 6623#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6624#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6625#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6626#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6627#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6628#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6629#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6630#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6631#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6632#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6633#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6634#define _PLANE_BUF_CFG_1_A 0x7027c
6635#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6636#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6637#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6638
6a255da7
US
6639/* Input CSC Register Definitions */
6640#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6641#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6642
6643#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6644#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6645
6646#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6647 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6648 _PLANE_INPUT_CSC_RY_GY_1_B)
6649#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6650 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6651 _PLANE_INPUT_CSC_RY_GY_2_B)
6652
6653#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6654 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6655 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6656
6657#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6658#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6659
6660#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6661#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6662
6663#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6664 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6665 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6666#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6667 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6668 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6669#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6670 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6671 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6672
6673#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6674#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6675
6676#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6677#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6678
6679#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6680 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6681 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6682#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6683 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6684 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6685#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6686 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6687 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 6688
70d21f0e
DL
6689#define _PLANE_CTL_1_B 0x71180
6690#define _PLANE_CTL_2_B 0x71280
6691#define _PLANE_CTL_3_B 0x71380
6692#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6693#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6694#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6695#define PLANE_CTL(pipe, plane) \
f0f59a00 6696 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6697
6698#define _PLANE_STRIDE_1_B 0x71188
6699#define _PLANE_STRIDE_2_B 0x71288
6700#define _PLANE_STRIDE_3_B 0x71388
6701#define _PLANE_STRIDE_1(pipe) \
6702 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6703#define _PLANE_STRIDE_2(pipe) \
6704 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6705#define _PLANE_STRIDE_3(pipe) \
6706 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6707#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6708 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6709
6710#define _PLANE_POS_1_B 0x7118c
6711#define _PLANE_POS_2_B 0x7128c
6712#define _PLANE_POS_3_B 0x7138c
6713#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6714#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6715#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6716#define PLANE_POS(pipe, plane) \
f0f59a00 6717 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6718
6719#define _PLANE_SIZE_1_B 0x71190
6720#define _PLANE_SIZE_2_B 0x71290
6721#define _PLANE_SIZE_3_B 0x71390
6722#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6723#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6724#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6725#define PLANE_SIZE(pipe, plane) \
f0f59a00 6726 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6727
6728#define _PLANE_SURF_1_B 0x7119c
6729#define _PLANE_SURF_2_B 0x7129c
6730#define _PLANE_SURF_3_B 0x7139c
6731#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6732#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6733#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6734#define PLANE_SURF(pipe, plane) \
f0f59a00 6735 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6736
6737#define _PLANE_OFFSET_1_B 0x711a4
6738#define _PLANE_OFFSET_2_B 0x712a4
6739#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6740#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6741#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6742 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6743
dc2a41b4
DL
6744#define _PLANE_KEYVAL_1_B 0x71194
6745#define _PLANE_KEYVAL_2_B 0x71294
6746#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6747#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6748#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6749 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6750
6751#define _PLANE_KEYMSK_1_B 0x71198
6752#define _PLANE_KEYMSK_2_B 0x71298
6753#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6754#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6755#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6756 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6757
6758#define _PLANE_KEYMAX_1_B 0x711a0
6759#define _PLANE_KEYMAX_2_B 0x712a0
6760#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6761#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6762#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6763 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6764
8211bd5b
DL
6765#define _PLANE_BUF_CFG_1_B 0x7127c
6766#define _PLANE_BUF_CFG_2_B 0x7137c
37cde11b
MK
6767#define SKL_DDB_ENTRY_MASK 0x3FF
6768#define ICL_DDB_ENTRY_MASK 0x7FF
6769#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6770#define _PLANE_BUF_CFG_1(pipe) \
6771 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6772#define _PLANE_BUF_CFG_2(pipe) \
6773 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6774#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6775 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6776
2cd601c6
CK
6777#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6778#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6779#define _PLANE_NV12_BUF_CFG_1(pipe) \
6780 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6781#define _PLANE_NV12_BUF_CFG_2(pipe) \
6782 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6783#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6784 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6785
2e2adb05
VS
6786#define _PLANE_AUX_DIST_1_B 0x711c0
6787#define _PLANE_AUX_DIST_2_B 0x712c0
6788#define _PLANE_AUX_DIST_1(pipe) \
6789 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6790#define _PLANE_AUX_DIST_2(pipe) \
6791 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6792#define PLANE_AUX_DIST(pipe, plane) \
6793 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6794
6795#define _PLANE_AUX_OFFSET_1_B 0x711c4
6796#define _PLANE_AUX_OFFSET_2_B 0x712c4
6797#define _PLANE_AUX_OFFSET_1(pipe) \
6798 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6799#define _PLANE_AUX_OFFSET_2(pipe) \
6800 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6801#define PLANE_AUX_OFFSET(pipe, plane) \
6802 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6803
cb2458ba
ML
6804#define _PLANE_CUS_CTL_1_B 0x711c8
6805#define _PLANE_CUS_CTL_2_B 0x712c8
6806#define _PLANE_CUS_CTL_1(pipe) \
6807 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6808#define _PLANE_CUS_CTL_2(pipe) \
6809 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6810#define PLANE_CUS_CTL(pipe, plane) \
6811 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6812
47f9ea8b
ACO
6813#define _PLANE_COLOR_CTL_1_B 0x711CC
6814#define _PLANE_COLOR_CTL_2_B 0x712CC
6815#define _PLANE_COLOR_CTL_3_B 0x713CC
6816#define _PLANE_COLOR_CTL_1(pipe) \
6817 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6818#define _PLANE_COLOR_CTL_2(pipe) \
6819 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6820#define PLANE_COLOR_CTL(pipe, plane) \
6821 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6822
6823#/* SKL new cursor registers */
8211bd5b
DL
6824#define _CUR_BUF_CFG_A 0x7017c
6825#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6826#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6827
585fb111 6828/* VBIOS regs */
f0f59a00 6829#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6830# define VGA_DISP_DISABLE (1 << 31)
6831# define VGA_2X_MODE (1 << 30)
6832# define VGA_PIPE_B_SELECT (1 << 29)
6833
f0f59a00 6834#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6835
f2b115e6 6836/* Ironlake */
b9055052 6837
f0f59a00 6838#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6839
f0f59a00 6840#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6841#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6842#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6843#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6844#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6845#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6846#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6847#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6848#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6849#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6850#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6851
6852/* refresh rate hardware control */
f0f59a00 6853#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6854#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6855#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6856
f0f59a00 6857#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6858#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6859#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6860#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6861#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6862#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6863#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6864
f0f59a00 6865#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6866# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6867# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6868
f0f59a00 6869#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6870# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6871
f0f59a00 6872#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6873#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6874#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6875#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6876
6877
a57c774a 6878#define _PIPEA_DATA_M1 0x60030
5eddb70b 6879#define PIPE_DATA_M1_OFFSET 0
a57c774a 6880#define _PIPEA_DATA_N1 0x60034
5eddb70b 6881#define PIPE_DATA_N1_OFFSET 0
b9055052 6882
a57c774a 6883#define _PIPEA_DATA_M2 0x60038
5eddb70b 6884#define PIPE_DATA_M2_OFFSET 0
a57c774a 6885#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6886#define PIPE_DATA_N2_OFFSET 0
b9055052 6887
a57c774a 6888#define _PIPEA_LINK_M1 0x60040
5eddb70b 6889#define PIPE_LINK_M1_OFFSET 0
a57c774a 6890#define _PIPEA_LINK_N1 0x60044
5eddb70b 6891#define PIPE_LINK_N1_OFFSET 0
b9055052 6892
a57c774a 6893#define _PIPEA_LINK_M2 0x60048
5eddb70b 6894#define PIPE_LINK_M2_OFFSET 0
a57c774a 6895#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6896#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6897
6898/* PIPEB timing regs are same start from 0x61000 */
6899
a57c774a
AK
6900#define _PIPEB_DATA_M1 0x61030
6901#define _PIPEB_DATA_N1 0x61034
6902#define _PIPEB_DATA_M2 0x61038
6903#define _PIPEB_DATA_N2 0x6103c
6904#define _PIPEB_LINK_M1 0x61040
6905#define _PIPEB_LINK_N1 0x61044
6906#define _PIPEB_LINK_M2 0x61048
6907#define _PIPEB_LINK_N2 0x6104c
6908
f0f59a00
VS
6909#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6910#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6911#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6912#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6913#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6914#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6915#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6916#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6917
6918/* CPU panel fitter */
9db4a9c7
JB
6919/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6920#define _PFA_CTL_1 0x68080
6921#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6922#define PF_ENABLE (1 << 31)
6923#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6924#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6925#define PF_FILTER_MASK (3 << 23)
6926#define PF_FILTER_PROGRAMMED (0 << 23)
6927#define PF_FILTER_MED_3x3 (1 << 23)
6928#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6929#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6930#define _PFA_WIN_SZ 0x68074
6931#define _PFB_WIN_SZ 0x68874
6932#define _PFA_WIN_POS 0x68070
6933#define _PFB_WIN_POS 0x68870
6934#define _PFA_VSCALE 0x68084
6935#define _PFB_VSCALE 0x68884
6936#define _PFA_HSCALE 0x68090
6937#define _PFB_HSCALE 0x68890
6938
f0f59a00
VS
6939#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6940#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6941#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6942#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6943#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6944
bd2e244f
JB
6945#define _PSA_CTL 0x68180
6946#define _PSB_CTL 0x68980
5ee8ee86 6947#define PS_ENABLE (1 << 31)
bd2e244f
JB
6948#define _PSA_WIN_SZ 0x68174
6949#define _PSB_WIN_SZ 0x68974
6950#define _PSA_WIN_POS 0x68170
6951#define _PSB_WIN_POS 0x68970
6952
f0f59a00
VS
6953#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6954#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6955#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6956
1c9a2d4a
CK
6957/*
6958 * Skylake scalers
6959 */
6960#define _PS_1A_CTRL 0x68180
6961#define _PS_2A_CTRL 0x68280
6962#define _PS_1B_CTRL 0x68980
6963#define _PS_2B_CTRL 0x68A80
6964#define _PS_1C_CTRL 0x69180
6965#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
6966#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6967#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6968#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6969#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6970#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 6971#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 6972#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6973#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6974#define PS_FILTER_MASK (3 << 23)
6975#define PS_FILTER_MEDIUM (0 << 23)
6976#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6977#define PS_FILTER_BILINEAR (3 << 23)
6978#define PS_VERT3TAP (1 << 21)
6979#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6980#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6981#define PS_PWRUP_PROGRESS (1 << 17)
6982#define PS_V_FILTER_BYPASS (1 << 8)
6983#define PS_VADAPT_EN (1 << 7)
6984#define PS_VADAPT_MODE_MASK (3 << 5)
6985#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6986#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6987#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
6988#define PS_PLANE_Y_SEL_MASK (7 << 5)
6989#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
1c9a2d4a
CK
6990
6991#define _PS_PWR_GATE_1A 0x68160
6992#define _PS_PWR_GATE_2A 0x68260
6993#define _PS_PWR_GATE_1B 0x68960
6994#define _PS_PWR_GATE_2B 0x68A60
6995#define _PS_PWR_GATE_1C 0x69160
6996#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6997#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6998#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6999#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7000#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7001#define PS_PWR_GATE_SLPEN_8 0
7002#define PS_PWR_GATE_SLPEN_16 1
7003#define PS_PWR_GATE_SLPEN_24 2
7004#define PS_PWR_GATE_SLPEN_32 3
7005
7006#define _PS_WIN_POS_1A 0x68170
7007#define _PS_WIN_POS_2A 0x68270
7008#define _PS_WIN_POS_1B 0x68970
7009#define _PS_WIN_POS_2B 0x68A70
7010#define _PS_WIN_POS_1C 0x69170
7011
7012#define _PS_WIN_SZ_1A 0x68174
7013#define _PS_WIN_SZ_2A 0x68274
7014#define _PS_WIN_SZ_1B 0x68974
7015#define _PS_WIN_SZ_2B 0x68A74
7016#define _PS_WIN_SZ_1C 0x69174
7017
7018#define _PS_VSCALE_1A 0x68184
7019#define _PS_VSCALE_2A 0x68284
7020#define _PS_VSCALE_1B 0x68984
7021#define _PS_VSCALE_2B 0x68A84
7022#define _PS_VSCALE_1C 0x69184
7023
7024#define _PS_HSCALE_1A 0x68190
7025#define _PS_HSCALE_2A 0x68290
7026#define _PS_HSCALE_1B 0x68990
7027#define _PS_HSCALE_2B 0x68A90
7028#define _PS_HSCALE_1C 0x69190
7029
7030#define _PS_VPHASE_1A 0x68188
7031#define _PS_VPHASE_2A 0x68288
7032#define _PS_VPHASE_1B 0x68988
7033#define _PS_VPHASE_2B 0x68A88
7034#define _PS_VPHASE_1C 0x69188
0a59952b
VS
7035#define PS_Y_PHASE(x) ((x) << 16)
7036#define PS_UV_RGB_PHASE(x) ((x) << 0)
7037#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7038#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
7039
7040#define _PS_HPHASE_1A 0x68194
7041#define _PS_HPHASE_2A 0x68294
7042#define _PS_HPHASE_1B 0x68994
7043#define _PS_HPHASE_2B 0x68A94
7044#define _PS_HPHASE_1C 0x69194
7045
7046#define _PS_ECC_STAT_1A 0x681D0
7047#define _PS_ECC_STAT_2A 0x682D0
7048#define _PS_ECC_STAT_1B 0x689D0
7049#define _PS_ECC_STAT_2B 0x68AD0
7050#define _PS_ECC_STAT_1C 0x691D0
7051
e67005e5 7052#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 7053#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7054 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7055 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 7056#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7057 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7058 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 7059#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7060 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7061 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 7062#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7063 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7064 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 7065#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7066 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7067 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 7068#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7069 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7070 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 7071#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7072 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7073 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 7074#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7075 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7076 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 7077#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 7078 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 7079 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 7080
b9055052 7081/* legacy palette */
9db4a9c7
JB
7082#define _LGC_PALETTE_A 0x4a000
7083#define _LGC_PALETTE_B 0x4a800
f0f59a00 7084#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 7085
42db64ef
PZ
7086#define _GAMMA_MODE_A 0x4a480
7087#define _GAMMA_MODE_B 0x4ac80
f0f59a00 7088#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 7089#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
7090#define GAMMA_MODE_MODE_8BIT (0 << 0)
7091#define GAMMA_MODE_MODE_10BIT (1 << 0)
7092#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
7093#define GAMMA_MODE_MODE_SPLIT (3 << 0)
7094
8337206d 7095/* DMC/CSR */
f0f59a00 7096#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7097#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7098#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7099#define CSR_SSP_BASE _MMIO(0x8F074)
7100#define CSR_HTP_SKL _MMIO(0x8F004)
7101#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7102#define CSR_LAST_WRITE_VALUE 0xc003b400
7103/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7104#define CSR_MMIO_START_RANGE 0x80000
7105#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7106#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7107#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7108#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 7109
b9055052
ZW
7110/* interrupts */
7111#define DE_MASTER_IRQ_CONTROL (1 << 31)
7112#define DE_SPRITEB_FLIP_DONE (1 << 29)
7113#define DE_SPRITEA_FLIP_DONE (1 << 28)
7114#define DE_PLANEB_FLIP_DONE (1 << 27)
7115#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7116#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7117#define DE_PCU_EVENT (1 << 25)
7118#define DE_GTT_FAULT (1 << 24)
7119#define DE_POISON (1 << 23)
7120#define DE_PERFORM_COUNTER (1 << 22)
7121#define DE_PCH_EVENT (1 << 21)
7122#define DE_AUX_CHANNEL_A (1 << 20)
7123#define DE_DP_A_HOTPLUG (1 << 19)
7124#define DE_GSE (1 << 18)
7125#define DE_PIPEB_VBLANK (1 << 15)
7126#define DE_PIPEB_EVEN_FIELD (1 << 14)
7127#define DE_PIPEB_ODD_FIELD (1 << 13)
7128#define DE_PIPEB_LINE_COMPARE (1 << 12)
7129#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7130#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7131#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7132#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7133#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7134#define DE_PIPEA_EVEN_FIELD (1 << 6)
7135#define DE_PIPEA_ODD_FIELD (1 << 5)
7136#define DE_PIPEA_LINE_COMPARE (1 << 4)
7137#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7138#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7139#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7140#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7141#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7142
b1f14ad0 7143/* More Ivybridge lolz */
5ee8ee86
PZ
7144#define DE_ERR_INT_IVB (1 << 30)
7145#define DE_GSE_IVB (1 << 29)
7146#define DE_PCH_EVENT_IVB (1 << 28)
7147#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7148#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7149#define DE_EDP_PSR_INT_HSW (1 << 19)
7150#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7151#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7152#define DE_PIPEC_VBLANK_IVB (1 << 10)
7153#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7154#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7155#define DE_PIPEB_VBLANK_IVB (1 << 5)
7156#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7157#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7158#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7159#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7160#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7161
f0f59a00 7162#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7163#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7164
f0f59a00
VS
7165#define DEISR _MMIO(0x44000)
7166#define DEIMR _MMIO(0x44004)
7167#define DEIIR _MMIO(0x44008)
7168#define DEIER _MMIO(0x4400c)
b9055052 7169
f0f59a00
VS
7170#define GTISR _MMIO(0x44010)
7171#define GTIMR _MMIO(0x44014)
7172#define GTIIR _MMIO(0x44018)
7173#define GTIER _MMIO(0x4401c)
b9055052 7174
f0f59a00 7175#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7176#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7177#define GEN8_PCU_IRQ (1 << 30)
7178#define GEN8_DE_PCH_IRQ (1 << 23)
7179#define GEN8_DE_MISC_IRQ (1 << 22)
7180#define GEN8_DE_PORT_IRQ (1 << 20)
7181#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7182#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7183#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7184#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7185#define GEN8_GT_VECS_IRQ (1 << 6)
7186#define GEN8_GT_GUC_IRQ (1 << 5)
7187#define GEN8_GT_PM_IRQ (1 << 4)
7188#define GEN8_GT_VCS2_IRQ (1 << 3)
7189#define GEN8_GT_VCS1_IRQ (1 << 2)
7190#define GEN8_GT_BCS_IRQ (1 << 1)
7191#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7192
f0f59a00
VS
7193#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7194#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7195#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7196#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7197
5ee8ee86
PZ
7198#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7199#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7200#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7201#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7202#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7203#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7204#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7205#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7206#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7207
abd58f01 7208#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7209#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 7210#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 7211#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 7212#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7213#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7214
f0f59a00
VS
7215#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7216#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7217#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7218#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7219#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7220#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7221#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7222#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7223#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7224#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7225#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7226#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7227#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7228#define GEN8_PIPE_VSYNC (1 << 1)
7229#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7230#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7231#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7232#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7233#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7234#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7235#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7236#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7237#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7238#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7239#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7240#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7241 (GEN8_PIPE_CURSOR_FAULT | \
7242 GEN8_PIPE_SPRITE_FAULT | \
7243 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7244#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7245 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7246 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7247 GEN9_PIPE_PLANE3_FAULT | \
7248 GEN9_PIPE_PLANE2_FAULT | \
7249 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7250
f0f59a00
VS
7251#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7252#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7253#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7254#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7255#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7256#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7257#define GEN9_AUX_CHANNEL_D (1 << 27)
7258#define GEN9_AUX_CHANNEL_C (1 << 26)
7259#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7260#define BXT_DE_PORT_HP_DDIC (1 << 5)
7261#define BXT_DE_PORT_HP_DDIB (1 << 4)
7262#define BXT_DE_PORT_HP_DDIA (1 << 3)
7263#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7264 BXT_DE_PORT_HP_DDIB | \
7265 BXT_DE_PORT_HP_DDIC)
7266#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7267#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7268#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7269
f0f59a00
VS
7270#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7271#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7272#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7273#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7274#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7275#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7276
f0f59a00
VS
7277#define GEN8_PCU_ISR _MMIO(0x444e0)
7278#define GEN8_PCU_IMR _MMIO(0x444e4)
7279#define GEN8_PCU_IIR _MMIO(0x444e8)
7280#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7281
df0d28c1
DP
7282#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7283#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7284#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7285#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7286#define GEN11_GU_MISC_GSE (1 << 27)
7287
a6358dda
TU
7288#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7289#define GEN11_MASTER_IRQ (1 << 31)
7290#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7291#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7292#define GEN11_DISPLAY_IRQ (1 << 16)
7293#define GEN11_GT_DW_IRQ(x) (1 << (x))
7294#define GEN11_GT_DW1_IRQ (1 << 1)
7295#define GEN11_GT_DW0_IRQ (1 << 0)
7296
7297#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7298#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7299#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7300#define GEN11_DE_PCH_IRQ (1 << 23)
7301#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7302#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7303#define GEN11_DE_PORT_IRQ (1 << 20)
7304#define GEN11_DE_PIPE_C (1 << 18)
7305#define GEN11_DE_PIPE_B (1 << 17)
7306#define GEN11_DE_PIPE_A (1 << 16)
7307
121e758e
DP
7308#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7309#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7310#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7311#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7312#define GEN11_TC4_HOTPLUG (1 << 19)
7313#define GEN11_TC3_HOTPLUG (1 << 18)
7314#define GEN11_TC2_HOTPLUG (1 << 17)
7315#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7316#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
121e758e
DP
7317#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7318 GEN11_TC3_HOTPLUG | \
7319 GEN11_TC2_HOTPLUG | \
7320 GEN11_TC1_HOTPLUG)
b796b971
DP
7321#define GEN11_TBT4_HOTPLUG (1 << 3)
7322#define GEN11_TBT3_HOTPLUG (1 << 2)
7323#define GEN11_TBT2_HOTPLUG (1 << 1)
7324#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7325#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
b796b971
DP
7326#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7327 GEN11_TBT3_HOTPLUG | \
7328 GEN11_TBT2_HOTPLUG | \
7329 GEN11_TBT1_HOTPLUG)
7330
7331#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7332#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7333#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7334#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7335#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7336#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7337
a6358dda
TU
7338#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7339#define GEN11_CSME (31)
7340#define GEN11_GUNIT (28)
7341#define GEN11_GUC (25)
7342#define GEN11_WDPERF (20)
7343#define GEN11_KCR (19)
7344#define GEN11_GTPM (16)
7345#define GEN11_BCS (15)
7346#define GEN11_RCS0 (0)
7347
7348#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7349#define GEN11_VECS(x) (31 - (x))
7350#define GEN11_VCS(x) (x)
7351
9e8789ec 7352#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7353
7354#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7355#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7356#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7357#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7358#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7359#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7360
9e8789ec 7361#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7362
7363#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7364#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7365
9e8789ec 7366#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7367
7368#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7369#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7370#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7371#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7372#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7373#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7374
7375#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7376#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7377#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7378#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7379#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7380#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7381#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7382#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7383#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7384
f0f59a00 7385#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7386/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7387#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7388#define ILK_DPARB_GATE (1 << 22)
7389#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7390#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7391#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7392#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7393#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7394#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7395#define ILK_HDCP_DISABLE (1 << 25)
7396#define ILK_eDP_A_DISABLE (1 << 24)
7397#define HSW_CDCLK_LIMIT (1 << 24)
7398#define ILK_DESKTOP (1 << 23)
231e54f6 7399
f0f59a00 7400#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7401#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7402#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7403#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7404#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7405#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7406
f0f59a00 7407#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7408# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7409# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7410
f0f59a00 7411#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7412#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7413#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7414#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7415#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7416
17e0adf0
MK
7417#define CHICKEN_PAR2_1 _MMIO(0x42090)
7418#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7419
f4f4b59b 7420#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7421#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7422#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7423#define GLK_CL1_PWR_DOWN (1 << 11)
7424#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7425
5654a162
PP
7426#define CHICKEN_MISC_4 _MMIO(0x4208c)
7427#define FBC_STRIDE_OVERRIDE (1 << 13)
7428#define FBC_STRIDE_MASK 0x1FFF
7429
fe4ab3ce
BW
7430#define _CHICKEN_PIPESL_1_A 0x420b0
7431#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7432#define HSW_FBCQ_DIS (1 << 22)
7433#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7434#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7435
8f19b401
ID
7436#define CHICKEN_TRANS_A _MMIO(0x420c0)
7437#define CHICKEN_TRANS_B _MMIO(0x420c4)
7438#define CHICKEN_TRANS_C _MMIO(0x420c8)
7439#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
5ee8ee86
PZ
7440#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7441#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7442#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7443#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7444#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7445#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7446#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7447
f0f59a00 7448#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7449#define DISP_FBC_MEMORY_WAKE (1 << 31)
7450#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7451#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7452#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7453#define DISP_DATA_PARTITION_5_6 (1 << 6)
7454#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7455#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7456#define DBUF_CTL_S1 _MMIO(0x45008)
7457#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7458#define DBUF_POWER_REQUEST (1 << 31)
7459#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7460#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7461#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7462#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7463#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7464#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7465
590e8ff0 7466#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7467#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7468#define MASK_WAKEMEM (1 << 13)
7469#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7470
f0f59a00 7471#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7472#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7473#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7474#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7475#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7476#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7477#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7478#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7479#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7480
186a277e
PZ
7481#define SKL_DSSM _MMIO(0x51004)
7482#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7483#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7484#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7485#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7486#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7487
a78536e7 7488#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7489#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7490
f0f59a00 7491#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7492#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7493#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7494
2c8580e4 7495#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7496#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7497#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7498#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7499#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7500#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7501#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7502#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7503#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7504
e4e0c058 7505/* GEN7 chicken */
f0f59a00 7506#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7507 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7508 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7509
7510#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7511 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7512 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7513 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7514 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7515
7516#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7517 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7518
f0f59a00 7519#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7520# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7521# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7522
f0f59a00 7523#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7524#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7525
ab062639 7526#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7527#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7528
0c7d2aed
RS
7529#define GEN7_SARCHKMD _MMIO(0xB000)
7530#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
71ffd49c 7531#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
0c7d2aed 7532
f0f59a00 7533#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7534#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7535
f0f59a00 7536#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7537/*
7538 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7539 * Using the formula in BSpec leads to a hang, while the formula here works
7540 * fine and matches the formulas for all other platforms. A BSpec change
7541 * request has been filed to clarify this.
7542 */
36579cb6
ID
7543#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7544#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7545#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7546
f0f59a00 7547#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7548#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7549#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7550#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7551#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7552
f0f59a00 7553#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7554#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7555#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7556#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7557
f0f59a00 7558#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7559#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7560
f0f59a00 7561#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7562#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7563#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7564#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7565
63801f21 7566/* GEN8 chicken */
f0f59a00 7567#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7568#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7569#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7570#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7571#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7572#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7573#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7574#define HDC_FORCE_NON_COHERENT (1 << 4)
7575#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7576
3669ab61
AS
7577#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7578
38a39a7b 7579/* GEN9 chicken */
f0f59a00 7580#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7581#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7582
0c79f9cb
MT
7583#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7584#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7585
db099c8f 7586/* WaCatErrorRejectionIssue */
f0f59a00 7587#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7588#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7589
f0f59a00 7590#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7591#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7592
f0f59a00 7593#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7594#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7595
e16a3750
VK
7596/*GEN11 chicken */
7597#define _PIPEA_CHICKEN 0x70038
7598#define _PIPEB_CHICKEN 0x71038
7599#define _PIPEC_CHICKEN 0x72038
7600#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7601#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7602 _PIPEB_CHICKEN)
7603
b9055052
ZW
7604/* PCH */
7605
dce88879
LDM
7606#define PCH_DISPLAY_BASE 0xc0000u
7607
23e81d69 7608/* south display engine interrupt: IBX */
776ad806
JB
7609#define SDE_AUDIO_POWER_D (1 << 27)
7610#define SDE_AUDIO_POWER_C (1 << 26)
7611#define SDE_AUDIO_POWER_B (1 << 25)
7612#define SDE_AUDIO_POWER_SHIFT (25)
7613#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7614#define SDE_GMBUS (1 << 24)
7615#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7616#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7617#define SDE_AUDIO_HDCP_MASK (3 << 22)
7618#define SDE_AUDIO_TRANSB (1 << 21)
7619#define SDE_AUDIO_TRANSA (1 << 20)
7620#define SDE_AUDIO_TRANS_MASK (3 << 20)
7621#define SDE_POISON (1 << 19)
7622/* 18 reserved */
7623#define SDE_FDI_RXB (1 << 17)
7624#define SDE_FDI_RXA (1 << 16)
7625#define SDE_FDI_MASK (3 << 16)
7626#define SDE_AUXD (1 << 15)
7627#define SDE_AUXC (1 << 14)
7628#define SDE_AUXB (1 << 13)
7629#define SDE_AUX_MASK (7 << 13)
7630/* 12 reserved */
b9055052
ZW
7631#define SDE_CRT_HOTPLUG (1 << 11)
7632#define SDE_PORTD_HOTPLUG (1 << 10)
7633#define SDE_PORTC_HOTPLUG (1 << 9)
7634#define SDE_PORTB_HOTPLUG (1 << 8)
7635#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7636#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7637 SDE_SDVOB_HOTPLUG | \
7638 SDE_PORTB_HOTPLUG | \
7639 SDE_PORTC_HOTPLUG | \
7640 SDE_PORTD_HOTPLUG)
776ad806
JB
7641#define SDE_TRANSB_CRC_DONE (1 << 5)
7642#define SDE_TRANSB_CRC_ERR (1 << 4)
7643#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7644#define SDE_TRANSA_CRC_DONE (1 << 2)
7645#define SDE_TRANSA_CRC_ERR (1 << 1)
7646#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7647#define SDE_TRANS_MASK (0x3f)
23e81d69 7648
31604222 7649/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7650#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7651#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7652#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7653#define SDE_AUDIO_POWER_SHIFT_CPT 29
7654#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7655#define SDE_AUXD_CPT (1 << 27)
7656#define SDE_AUXC_CPT (1 << 26)
7657#define SDE_AUXB_CPT (1 << 25)
7658#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7659#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7660#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7661#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7662#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7663#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7664#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7665#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7666#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7667 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7668 SDE_PORTD_HOTPLUG_CPT | \
7669 SDE_PORTC_HOTPLUG_CPT | \
7670 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7671#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7672 SDE_PORTD_HOTPLUG_CPT | \
7673 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7674 SDE_PORTB_HOTPLUG_CPT | \
7675 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7676#define SDE_GMBUS_CPT (1 << 17)
8664281b 7677#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7678#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7679#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7680#define SDE_FDI_RXC_CPT (1 << 8)
7681#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7682#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7683#define SDE_FDI_RXB_CPT (1 << 4)
7684#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7685#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7686#define SDE_FDI_RXA_CPT (1 << 0)
7687#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7688 SDE_AUDIO_CP_REQ_B_CPT | \
7689 SDE_AUDIO_CP_REQ_A_CPT)
7690#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7691 SDE_AUDIO_CP_CHG_B_CPT | \
7692 SDE_AUDIO_CP_CHG_A_CPT)
7693#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7694 SDE_FDI_RXB_CPT | \
7695 SDE_FDI_RXA_CPT)
b9055052 7696
31604222
AS
7697/* south display engine interrupt: ICP */
7698#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7699#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7700#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7701#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7702#define SDE_GMBUS_ICP (1 << 23)
7703#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7704#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
b9fcddab
PZ
7705#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7706#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
31604222
AS
7707#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7708 SDE_DDIA_HOTPLUG_ICP)
7709#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7710 SDE_TC3_HOTPLUG_ICP | \
7711 SDE_TC2_HOTPLUG_ICP | \
7712 SDE_TC1_HOTPLUG_ICP)
7713
f0f59a00
VS
7714#define SDEISR _MMIO(0xc4000)
7715#define SDEIMR _MMIO(0xc4004)
7716#define SDEIIR _MMIO(0xc4008)
7717#define SDEIER _MMIO(0xc400c)
b9055052 7718
f0f59a00 7719#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7720#define SERR_INT_POISON (1 << 31)
7721#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7722
b9055052 7723/* digital port hotplug */
f0f59a00 7724#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7725#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7726#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7727#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7728#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7729#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7730#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7731#define PORTD_HOTPLUG_ENABLE (1 << 20)
7732#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7733#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7734#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7735#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7736#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7737#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7738#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7739#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7740#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7741#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7742#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7743#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7744#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7745#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7746#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7747#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7748#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7749#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7750#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7751#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7752#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7753#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7754#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7755#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7756#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7757#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7758#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7759#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7760#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7761#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7762#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7763#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7764 BXT_DDIB_HPD_INVERT | \
7765 BXT_DDIC_HPD_INVERT)
b9055052 7766
f0f59a00 7767#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7768#define PORTE_HOTPLUG_ENABLE (1 << 4)
7769#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7770#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7771#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7772#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7773
31604222
AS
7774/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7775 * functionality covered in PCH_PORT_HOTPLUG is split into
7776 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7777 */
7778
7779#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7780#define ICP_DDIB_HPD_ENABLE (1 << 7)
7781#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7782#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7783#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7784#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7785#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7786#define ICP_DDIA_HPD_ENABLE (1 << 3)
05f2f03d 7787#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
31604222
AS
7788#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7789#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7790#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7791#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7792#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7793
7794#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7795#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7796/* Icelake DSC Rate Control Range Parameter Registers */
7797#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7798#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7799#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7800#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7801#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7802#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7803#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7804#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7805#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7806#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7807#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7808#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7809#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7810 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7811 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7812#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7813 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7814 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7815#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7816 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7817 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7818#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7819 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7820 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7821#define RC_BPG_OFFSET_SHIFT 10
7822#define RC_MAX_QP_SHIFT 5
7823#define RC_MIN_QP_SHIFT 0
7824
7825#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7826#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7827#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7828#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7829#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7830#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7831#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7832#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7833#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7834#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7835#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7836#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7837#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7838 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7839 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7840#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7841 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7842 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7843#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7844 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7845 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7846#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7847 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7848 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7849
7850#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7851#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7852#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7853#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7854#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7855#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7856#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7857#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7858#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7859#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7860#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7861#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7862#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7863 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7864 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7865#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7866 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7867 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7868#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7869 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7870 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7871#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7872 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7873 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7874
7875#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7876#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7877#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7878#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7879#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7880#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7881#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7882#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7883#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7884#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7885#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7886#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7887#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7888 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7889 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7890#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7891 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7892 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7893#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7894 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7895 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7896#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7897 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7898 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7899
31604222
AS
7900#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7901#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7902
9db4a9c7
JB
7903#define _PCH_DPLL_A 0xc6014
7904#define _PCH_DPLL_B 0xc6018
9e8789ec 7905#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7906
9db4a9c7 7907#define _PCH_FPA0 0xc6040
5ee8ee86 7908#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7909#define _PCH_FPA1 0xc6044
7910#define _PCH_FPB0 0xc6048
7911#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7912#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7913#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7914
f0f59a00 7915#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7916
f0f59a00 7917#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7918#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7919#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7920#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7921#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7922#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7923#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7924#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7925#define DREF_SSC_SOURCE_MASK (3 << 11)
7926#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7927#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7928#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7929#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7930#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7931#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7932#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7933#define DREF_SSC4_DOWNSPREAD (0 << 6)
7934#define DREF_SSC4_CENTERSPREAD (1 << 6)
7935#define DREF_SSC1_DISABLE (0 << 1)
7936#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7937#define DREF_SSC4_DISABLE (0)
7938#define DREF_SSC4_ENABLE (1)
7939
f0f59a00 7940#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7941#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7942#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7943#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7944#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7945#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7946#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7947#define CNP_RAWCLK_DIV(div) ((div) << 16)
7948#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
228a5cf3 7949#define CNP_RAWCLK_DEN(den) ((den) << 26)
4ef99abd 7950#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7951
f0f59a00 7952#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7953
f0f59a00
VS
7954#define PCH_SSC4_PARMS _MMIO(0xc6210)
7955#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7956
f0f59a00 7957#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7958#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7959#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7960#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7961
b9055052
ZW
7962/* transcoder */
7963
275f01b2
DV
7964#define _PCH_TRANS_HTOTAL_A 0xe0000
7965#define TRANS_HTOTAL_SHIFT 16
7966#define TRANS_HACTIVE_SHIFT 0
7967#define _PCH_TRANS_HBLANK_A 0xe0004
7968#define TRANS_HBLANK_END_SHIFT 16
7969#define TRANS_HBLANK_START_SHIFT 0
7970#define _PCH_TRANS_HSYNC_A 0xe0008
7971#define TRANS_HSYNC_END_SHIFT 16
7972#define TRANS_HSYNC_START_SHIFT 0
7973#define _PCH_TRANS_VTOTAL_A 0xe000c
7974#define TRANS_VTOTAL_SHIFT 16
7975#define TRANS_VACTIVE_SHIFT 0
7976#define _PCH_TRANS_VBLANK_A 0xe0010
7977#define TRANS_VBLANK_END_SHIFT 16
7978#define TRANS_VBLANK_START_SHIFT 0
7979#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 7980#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
7981#define TRANS_VSYNC_START_SHIFT 0
7982#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7983
e3b95f1e
DV
7984#define _PCH_TRANSA_DATA_M1 0xe0030
7985#define _PCH_TRANSA_DATA_N1 0xe0034
7986#define _PCH_TRANSA_DATA_M2 0xe0038
7987#define _PCH_TRANSA_DATA_N2 0xe003c
7988#define _PCH_TRANSA_LINK_M1 0xe0040
7989#define _PCH_TRANSA_LINK_N1 0xe0044
7990#define _PCH_TRANSA_LINK_M2 0xe0048
7991#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7992
2dcbc34d 7993/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7994#define _VIDEO_DIP_CTL_A 0xe0200
7995#define _VIDEO_DIP_DATA_A 0xe0208
7996#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7997#define GCP_COLOR_INDICATION (1 << 2)
7998#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7999#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
8000
8001#define _VIDEO_DIP_CTL_B 0xe1200
8002#define _VIDEO_DIP_DATA_B 0xe1208
8003#define _VIDEO_DIP_GCP_B 0xe1210
8004
f0f59a00
VS
8005#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8006#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8007#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 8008
2dcbc34d 8009/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
8010#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8011#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8012#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 8013
086f8e84
VS
8014#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8015#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8016#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 8017
086f8e84
VS
8018#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8019#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8020#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 8021
90b107c8 8022#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 8023 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 8024 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 8025#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 8026 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 8027 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 8028#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 8029 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 8030 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 8031
8c5f5f7c 8032/* Haswell DIP controls */
f0f59a00 8033
086f8e84
VS
8034#define _HSW_VIDEO_DIP_CTL_A 0x60200
8035#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8036#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8037#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8038#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8039#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8040#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8041#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8042#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8043#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8044#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8045#define _HSW_VIDEO_DIP_GCP_A 0x60210
8046
8047#define _HSW_VIDEO_DIP_CTL_B 0x61200
8048#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8049#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8050#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8051#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8052#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8053#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8054#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8055#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8056#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8057#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8058#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8059
7af2be6d
AS
8060/* Icelake PPS_DATA and _ECC DIP Registers.
8061 * These are available for transcoders B,C and eDP.
8062 * Adding the _A so as to reuse the _MMIO_TRANS2
8063 * definition, with which it offsets to the right location.
8064 */
8065
8066#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8067#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8068#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8069#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8070
f0f59a00
VS
8071#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8072#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8073#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8074#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8075#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8076#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7af2be6d
AS
8077#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8078#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8079
8080#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8081#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8082#define _HSW_STEREO_3D_CTL_B 0x71020
8083
8084#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8085
275f01b2
DV
8086#define _PCH_TRANS_HTOTAL_B 0xe1000
8087#define _PCH_TRANS_HBLANK_B 0xe1004
8088#define _PCH_TRANS_HSYNC_B 0xe1008
8089#define _PCH_TRANS_VTOTAL_B 0xe100c
8090#define _PCH_TRANS_VBLANK_B 0xe1010
8091#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8092#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8093
f0f59a00
VS
8094#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8095#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8096#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8097#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8098#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8099#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8100#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8101
e3b95f1e
DV
8102#define _PCH_TRANSB_DATA_M1 0xe1030
8103#define _PCH_TRANSB_DATA_N1 0xe1034
8104#define _PCH_TRANSB_DATA_M2 0xe1038
8105#define _PCH_TRANSB_DATA_N2 0xe103c
8106#define _PCH_TRANSB_LINK_M1 0xe1040
8107#define _PCH_TRANSB_LINK_N1 0xe1044
8108#define _PCH_TRANSB_LINK_M2 0xe1048
8109#define _PCH_TRANSB_LINK_N2 0xe104c
8110
f0f59a00
VS
8111#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8112#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8113#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8114#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8115#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8116#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8117#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8118#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8119
ab9412ba
DV
8120#define _PCH_TRANSACONF 0xf0008
8121#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8122#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8123#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8124#define TRANS_DISABLE (0 << 31)
8125#define TRANS_ENABLE (1 << 31)
8126#define TRANS_STATE_MASK (1 << 30)
8127#define TRANS_STATE_DISABLE (0 << 30)
8128#define TRANS_STATE_ENABLE (1 << 30)
8129#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8130#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8131#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8132#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8133#define TRANS_INTERLACE_MASK (7 << 21)
8134#define TRANS_PROGRESSIVE (0 << 21)
8135#define TRANS_INTERLACED (3 << 21)
8136#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8137#define TRANS_8BPC (0 << 5)
8138#define TRANS_10BPC (1 << 5)
8139#define TRANS_6BPC (2 << 5)
8140#define TRANS_12BPC (3 << 5)
b9055052 8141
ce40141f
DV
8142#define _TRANSA_CHICKEN1 0xf0060
8143#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8144#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8145#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8146#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8147#define _TRANSA_CHICKEN2 0xf0064
8148#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8149#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8150#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8151#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8152#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8153#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8154#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8155
f0f59a00 8156#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8157#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8158#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8159#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8160#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8161#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8162#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8163#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8164#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8165#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8166#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8167#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8168#define LPT_PWM_GRANULARITY (1 << 5)
8169#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8170
f0f59a00
VS
8171#define _FDI_RXA_CHICKEN 0xc200c
8172#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8173#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8174#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8175#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8176
f0f59a00 8177#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8178#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8179#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8180#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8181#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8182#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8183#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8184
b9055052 8185/* CPU: FDI_TX */
f0f59a00
VS
8186#define _FDI_TXA_CTL 0x60100
8187#define _FDI_TXB_CTL 0x61100
8188#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8189#define FDI_TX_DISABLE (0 << 31)
8190#define FDI_TX_ENABLE (1 << 31)
8191#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8192#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8193#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8194#define FDI_LINK_TRAIN_NONE (3 << 28)
8195#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8196#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8197#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8198#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8199#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8200#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8201#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8202#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8203/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8204 SNB has different settings. */
8205/* SNB A-stepping */
5ee8ee86
PZ
8206#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8207#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8208#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8209#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8210/* SNB B-stepping */
5ee8ee86
PZ
8211#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8212#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8213#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8214#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8215#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8216#define FDI_DP_PORT_WIDTH_SHIFT 19
8217#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8218#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8219#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8220/* Ironlake: hardwired to 1 */
5ee8ee86 8221#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8222
8223/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8224#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8225#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8226#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8227#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8228
b9055052 8229/* both Tx and Rx */
5ee8ee86
PZ
8230#define FDI_COMPOSITE_SYNC (1 << 11)
8231#define FDI_LINK_TRAIN_AUTO (1 << 10)
8232#define FDI_SCRAMBLING_ENABLE (0 << 7)
8233#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8234
8235/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8236#define _FDI_RXA_CTL 0xf000c
8237#define _FDI_RXB_CTL 0xf100c
f0f59a00 8238#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8239#define FDI_RX_ENABLE (1 << 31)
b9055052 8240/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8241#define FDI_FS_ERRC_ENABLE (1 << 27)
8242#define FDI_FE_ERRC_ENABLE (1 << 26)
8243#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8244#define FDI_8BPC (0 << 16)
8245#define FDI_10BPC (1 << 16)
8246#define FDI_6BPC (2 << 16)
8247#define FDI_12BPC (3 << 16)
8248#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8249#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8250#define FDI_RX_PLL_ENABLE (1 << 13)
8251#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8252#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8253#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8254#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8255#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8256#define FDI_PCDCLK (1 << 4)
8db9d77b 8257/* CPT */
5ee8ee86
PZ
8258#define FDI_AUTO_TRAINING (1 << 10)
8259#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8260#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8261#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8262#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8263#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8264
04945641
PZ
8265#define _FDI_RXA_MISC 0xf0010
8266#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8267#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8268#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8269#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8270#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8271#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8272#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8273#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8274#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8275
f0f59a00
VS
8276#define _FDI_RXA_TUSIZE1 0xf0030
8277#define _FDI_RXA_TUSIZE2 0xf0038
8278#define _FDI_RXB_TUSIZE1 0xf1030
8279#define _FDI_RXB_TUSIZE2 0xf1038
8280#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8281#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8282
8283/* FDI_RX interrupt register format */
5ee8ee86
PZ
8284#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8285#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8286#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8287#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8288#define FDI_RX_FS_CODE_ERR (1 << 6)
8289#define FDI_RX_FE_CODE_ERR (1 << 5)
8290#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8291#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8292#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8293#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8294#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8295
f0f59a00
VS
8296#define _FDI_RXA_IIR 0xf0014
8297#define _FDI_RXA_IMR 0xf0018
8298#define _FDI_RXB_IIR 0xf1014
8299#define _FDI_RXB_IMR 0xf1018
8300#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8301#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8302
f0f59a00
VS
8303#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8304#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8305
f0f59a00 8306#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8307#define LVDS_DETECTED (1 << 1)
8308
f0f59a00
VS
8309#define _PCH_DP_B 0xe4100
8310#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8311#define _PCH_DPB_AUX_CH_CTL 0xe4110
8312#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8313#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8314#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8315#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8316#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8317
f0f59a00
VS
8318#define _PCH_DP_C 0xe4200
8319#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8320#define _PCH_DPC_AUX_CH_CTL 0xe4210
8321#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8322#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8323#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8324#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8325#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8326
f0f59a00
VS
8327#define _PCH_DP_D 0xe4300
8328#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8329#define _PCH_DPD_AUX_CH_CTL 0xe4310
8330#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8331#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8332#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8333#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8334#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8335
bdabdb63
VS
8336#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8337#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8338
8db9d77b 8339/* CPT */
086f8e84
VS
8340#define _TRANS_DP_CTL_A 0xe0300
8341#define _TRANS_DP_CTL_B 0xe1300
8342#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8343#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8344#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8345#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8346#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8347#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8348#define TRANS_DP_AUDIO_ONLY (1 << 26)
8349#define TRANS_DP_ENH_FRAMING (1 << 18)
8350#define TRANS_DP_8BPC (0 << 9)
8351#define TRANS_DP_10BPC (1 << 9)
8352#define TRANS_DP_6BPC (2 << 9)
8353#define TRANS_DP_12BPC (3 << 9)
8354#define TRANS_DP_BPC_MASK (3 << 9)
8355#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8356#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8357#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8358#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8359#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8360
8361/* SNB eDP training params */
8362/* SNB A-stepping */
5ee8ee86
PZ
8363#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8364#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8365#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8366#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8367/* SNB B-stepping */
5ee8ee86
PZ
8368#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8369#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8370#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8371#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8372#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8373#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8374
1a2eb460 8375/* IVB */
5ee8ee86
PZ
8376#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8377#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8378#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8379#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8380#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8381#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8382#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8383
8384/* legacy values */
5ee8ee86
PZ
8385#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8386#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8387#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8388#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8389#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8390
5ee8ee86 8391#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8392
f0f59a00 8393#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8394
274008e8
SAK
8395#define RC6_LOCATION _MMIO(0xD40)
8396#define RC6_CTX_IN_DRAM (1 << 0)
8397#define RC6_CTX_BASE _MMIO(0xD48)
8398#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8399#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8400#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8401#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8402#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8403#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8404#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8405#define FORCEWAKE _MMIO(0xA18C)
8406#define FORCEWAKE_VLV _MMIO(0x1300b0)
8407#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8408#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8409#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8410#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8411#define FORCEWAKE_ACK _MMIO(0x130090)
8412#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8413#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8414#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8415#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8416
f0f59a00 8417#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8418#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8419#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8420#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8421#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8422#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8423#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8424#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8425#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8426#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8427#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8428#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8429#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8430#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8431#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8432#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8433#define FORCEWAKE_KERNEL BIT(0)
8434#define FORCEWAKE_USER BIT(1)
8435#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8436#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8437#define ECOBUS _MMIO(0xa180)
5ee8ee86 8438#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8439#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8440#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8441#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8442#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8443
f0f59a00 8444#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8445#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8446#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8447#define GT_FIFO_SBDROPERR (1 << 6)
8448#define GT_FIFO_BLOBDROPERR (1 << 5)
8449#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8450#define GT_FIFO_DROPERR (1 << 3)
8451#define GT_FIFO_OVFERR (1 << 2)
8452#define GT_FIFO_IAWRERR (1 << 1)
8453#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8454
f0f59a00 8455#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8456#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8457#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8458#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8459#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8460
f0f59a00 8461#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8462#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8463#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8464#define EDRAM_ENABLED 0x1
c02e85a0
MK
8465#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8466#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8467#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8468
f0f59a00 8469#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8470# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8471# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8472# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8473# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8474
f0f59a00 8475#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8476# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8477# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8478# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8479# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8480# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8481# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8482
f0f59a00 8483#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8484# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8485
f0f59a00 8486#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8487#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8488#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8489
f0f59a00
VS
8490#define GEN6_RCGCTL1 _MMIO(0x9410)
8491#define GEN6_RCGCTL2 _MMIO(0x9414)
8492#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8493
f0f59a00 8494#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8495#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8496#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8497#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8498
f0f59a00
VS
8499#define GEN6_GFXPAUSE _MMIO(0xA000)
8500#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8501#define GEN6_TURBO_DISABLE (1 << 31)
8502#define GEN6_FREQUENCY(x) ((x) << 25)
8503#define HSW_FREQUENCY(x) ((x) << 24)
8504#define GEN9_FREQUENCY(x) ((x) << 23)
8505#define GEN6_OFFSET(x) ((x) << 19)
8506#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8507#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8508#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8509#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8510#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8511#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8512#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8513#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8514#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8515#define GEN7_RC_CTL_TO_MODE (1 << 28)
8516#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8517#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8518#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8519#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8520#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8521#define GEN6_CAGF_SHIFT 8
f82855d3 8522#define HSW_CAGF_SHIFT 7
de43ae9d 8523#define GEN9_CAGF_SHIFT 23
ccab5c82 8524#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8525#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8526#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8527#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8528#define GEN6_RP_MEDIA_TURBO (1 << 11)
8529#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8530#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8531#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8532#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8533#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8534#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8535#define GEN6_RP_ENABLE (1 << 7)
8536#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8537#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8538#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8539#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8540#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8541#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8542#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8543#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8544#define GEN6_RP_EI_MASK 0xffffff
8545#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8546#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8547#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8548#define GEN6_RP_PREV_UP _MMIO(0xA058)
8549#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8550#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8551#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8552#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8553#define GEN6_RP_UP_EI _MMIO(0xA068)
8554#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8555#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8556#define GEN6_RPDEUHWTC _MMIO(0xA080)
8557#define GEN6_RPDEUC _MMIO(0xA084)
8558#define GEN6_RPDEUCSW _MMIO(0xA088)
8559#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8560#define RC_SW_TARGET_STATE_SHIFT 16
8561#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8562#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8563#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8564#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8565#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8566#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8567#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8568#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8569#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8570#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8571#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8572#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8573#define VLV_RCEDATA _MMIO(0xA0BC)
8574#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8575#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8576#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8577#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8578#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8579#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8580#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8581#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8582#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8583#define GEN9_RENDER_PG_ENABLE (1 << 0)
8584#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8585#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8586#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8587#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8588
f0f59a00 8589#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8590#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8591#define PIXEL_OVERLAP_CNT_SHIFT 30
8592
f0f59a00
VS
8593#define GEN6_PMISR _MMIO(0x44020)
8594#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8595#define GEN6_PMIIR _MMIO(0x44028)
8596#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8597#define GEN6_PM_MBOX_EVENT (1 << 25)
8598#define GEN6_PM_THERMAL_EVENT (1 << 24)
8599#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8600#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8601#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8602#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8603#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4668f695
CW
8604#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8605 GEN6_PM_RP_UP_THRESHOLD | \
8606 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8607 GEN6_PM_RP_DOWN_THRESHOLD | \
4912d041 8608 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8609
f0f59a00 8610#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8611#define GEN7_GT_SCRATCH_REG_NUM 8
8612
f0f59a00 8613#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8614#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8615#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8616
f0f59a00
VS
8617#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8618#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8619#define VLV_COUNT_RANGE_HIGH (1 << 15)
8620#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8621#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8622#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8623#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8624#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8625#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8626#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8627
f0f59a00
VS
8628#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8629#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8630#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8631#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8632
f0f59a00 8633#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8634#define GEN6_PCODE_READY (1 << 31)
87660502
L
8635#define GEN6_PCODE_ERROR_MASK 0xFF
8636#define GEN6_PCODE_SUCCESS 0x0
8637#define GEN6_PCODE_ILLEGAL_CMD 0x1
8638#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8639#define GEN6_PCODE_TIMEOUT 0x3
8640#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8641#define GEN7_PCODE_TIMEOUT 0x2
8642#define GEN7_PCODE_ILLEGAL_DATA 0x3
8643#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8644#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8645#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8646#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8647#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8648#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8649#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8650#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8651#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8652#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8653#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8654#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8655#define SKL_PCODE_CDCLK_CONTROL 0x7
8656#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8657#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8658#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8659#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8660#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8661#define GEN6_PCODE_READ_D_COMP 0x10
8662#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8663#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8664#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8665 /* See also IPS_CTL */
8666#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8667#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8668#define GEN9_PCODE_SAGV_CONTROL 0x21
8669#define GEN9_SAGV_DISABLE 0x0
8670#define GEN9_SAGV_IS_DISABLED 0x1
8671#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8672#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8673#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8674#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8675#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8676
f0f59a00 8677#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8678#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8679#define GEN6_RCn_MASK 7
8680#define GEN6_RC0 0
8681#define GEN6_RC3 2
8682#define GEN6_RC6 3
8683#define GEN6_RC7 4
8684
f0f59a00 8685#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8686#define GEN8_LSLICESTAT_MASK 0x7
8687
f0f59a00
VS
8688#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8689#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8690#define CHV_SS_PG_ENABLE (1 << 1)
8691#define CHV_EU08_PG_ENABLE (1 << 9)
8692#define CHV_EU19_PG_ENABLE (1 << 17)
8693#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8694
f0f59a00
VS
8695#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8696#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8697#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8698
5ee8ee86 8699#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8700#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8701 ((slice) % 3) * 0x4)
7f992aba 8702#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8703#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8704#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8705
5ee8ee86 8706#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8707#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8708 ((slice) % 3) * 0x8)
5ee8ee86 8709#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8710#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8711 ((slice) % 3) * 0x8)
7f992aba
JM
8712#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8713#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8714#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8715#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8716#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8717#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8718#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8719#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8720
f0f59a00 8721#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8722#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8723#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8724#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8725#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8726
5bcebe76
OM
8727#define GEN8_GARBCNTL _MMIO(0xB004)
8728#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8729#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8730#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8731#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8732
8733#define GEN11_GLBLINVL _MMIO(0xB404)
8734#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8735#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8736
d65dc3e4
OM
8737#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8738#define DFR_DISABLE (1 << 9)
8739
f4a35714
OM
8740#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8741#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8742#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8743#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8744
6b967dc3
OM
8745#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8746#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8747#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8748
f57f9371
OM
8749#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
8750
e3689190 8751/* IVYBRIDGE DPF */
f0f59a00 8752#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8753#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8754#define GEN7_PARITY_ERROR_VALID (1 << 13)
8755#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8756#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8757#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8758 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8759#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8760 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8761#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8762 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8763#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8764
f0f59a00 8765#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8766#define GEN7_L3LOG_SIZE 0x80
8767
f0f59a00
VS
8768#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8769#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8770#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8771#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8772#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8773#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8774
f0f59a00 8775#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8776#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8777#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8778
f0f59a00 8779#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8780#define FLOW_CONTROL_ENABLE (1 << 15)
8781#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8782#define STALL_DOP_GATING_DISABLE (1 << 5)
8783#define THROTTLE_12_5 (7 << 2)
8784#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8785
f0f59a00
VS
8786#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8787#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8788#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8789#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8790#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8791
f0f59a00 8792#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8793#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8794
f0f59a00 8795#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8796#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8797
f0f59a00 8798#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8799#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8800#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8801#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8802#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8803#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8804
f0f59a00 8805#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8806#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8807#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8808#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8809
c46f111f 8810/* Audio */
f0f59a00 8811#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8812#define INTEL_AUDIO_DEVCL 0x808629FB
8813#define INTEL_AUDIO_DEVBLC 0x80862801
8814#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8815
f0f59a00 8816#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8817#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8818#define G4X_ELDV_DEVCTG (1 << 14)
8819#define G4X_ELD_ADDR_MASK (0xf << 5)
8820#define G4X_ELD_ACK (1 << 4)
f0f59a00 8821#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8822
c46f111f
JN
8823#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8824#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8825#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8826 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8827#define _IBX_AUD_CNTL_ST_A 0xE20B4
8828#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8829#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8830 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8831#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8832#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8833#define IBX_ELD_ACK (1 << 4)
f0f59a00 8834#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8835#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8836#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8837
c46f111f
JN
8838#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8839#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8840#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8841#define _CPT_AUD_CNTL_ST_A 0xE50B4
8842#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8843#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8844#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8845
c46f111f
JN
8846#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8847#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8848#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8849#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8850#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8851#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8852#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8853
ae662d31
EA
8854/* These are the 4 32-bit write offset registers for each stream
8855 * output buffer. It determines the offset from the
8856 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8857 */
f0f59a00 8858#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8859
c46f111f
JN
8860#define _IBX_AUD_CONFIG_A 0xe2000
8861#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8862#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8863#define _CPT_AUD_CONFIG_A 0xe5000
8864#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8865#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8866#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8867#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8868#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8869
b6daa025
WF
8870#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8871#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8872#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8873#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8874#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8875#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8876#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8877#define AUD_CONFIG_N(n) \
8878 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8879 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8880#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8881#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8882#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8883#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8884#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8885#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8886#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8887#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8888#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8889#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8890#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8891#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8892#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8893
9a78b6cc 8894/* HSW Audio */
c46f111f
JN
8895#define _HSW_AUD_CONFIG_A 0x65000
8896#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8897#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8898
8899#define _HSW_AUD_MISC_CTRL_A 0x65010
8900#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8901#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8902
6014ac12
LY
8903#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8904#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8905#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8906#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8907#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8908#define AUD_CONFIG_M_MASK 0xfffff
8909
c46f111f
JN
8910#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8911#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8912#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8913
8914/* Audio Digital Converter */
c46f111f
JN
8915#define _HSW_AUD_DIG_CNVT_1 0x65080
8916#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8917#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8918#define DIP_PORT_SEL_MASK 0x3
8919
8920#define _HSW_AUD_EDID_DATA_A 0x65050
8921#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8922#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8923
f0f59a00
VS
8924#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8925#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8926#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8927#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8928#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8929#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8930
f0f59a00 8931#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8932#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8933
9c3a16c8 8934/*
75e39688
ID
8935 * HSW - ICL power wells
8936 *
8937 * Platforms have up to 3 power well control register sets, each set
8938 * controlling up to 16 power wells via a request/status HW flag tuple:
8939 * - main (HSW_PWR_WELL_CTL[1-4])
8940 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8941 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8942 * Each control register set consists of up to 4 registers used by different
8943 * sources that can request a power well to be enabled:
8944 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8945 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8946 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8947 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 8948 */
75e39688
ID
8949#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8950#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8951#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8952#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8953#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8954#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
8955
8956/* HSW/BDW power well */
8957#define HSW_PW_CTL_IDX_GLOBAL 15
8958
8959/* SKL/BXT/GLK/CNL power wells */
8960#define SKL_PW_CTL_IDX_PW_2 15
8961#define SKL_PW_CTL_IDX_PW_1 14
8962#define CNL_PW_CTL_IDX_AUX_F 12
8963#define CNL_PW_CTL_IDX_AUX_D 11
8964#define GLK_PW_CTL_IDX_AUX_C 10
8965#define GLK_PW_CTL_IDX_AUX_B 9
8966#define GLK_PW_CTL_IDX_AUX_A 8
8967#define CNL_PW_CTL_IDX_DDI_F 6
8968#define SKL_PW_CTL_IDX_DDI_D 4
8969#define SKL_PW_CTL_IDX_DDI_C 3
8970#define SKL_PW_CTL_IDX_DDI_B 2
8971#define SKL_PW_CTL_IDX_DDI_A_E 1
8972#define GLK_PW_CTL_IDX_DDI_A 1
8973#define SKL_PW_CTL_IDX_MISC_IO 0
8974
8975/* ICL - power wells */
8976#define ICL_PW_CTL_IDX_PW_4 3
8977#define ICL_PW_CTL_IDX_PW_3 2
8978#define ICL_PW_CTL_IDX_PW_2 1
8979#define ICL_PW_CTL_IDX_PW_1 0
8980
8981#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
8982#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
8983#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
8984#define ICL_PW_CTL_IDX_AUX_TBT4 11
8985#define ICL_PW_CTL_IDX_AUX_TBT3 10
8986#define ICL_PW_CTL_IDX_AUX_TBT2 9
8987#define ICL_PW_CTL_IDX_AUX_TBT1 8
8988#define ICL_PW_CTL_IDX_AUX_F 5
8989#define ICL_PW_CTL_IDX_AUX_E 4
8990#define ICL_PW_CTL_IDX_AUX_D 3
8991#define ICL_PW_CTL_IDX_AUX_C 2
8992#define ICL_PW_CTL_IDX_AUX_B 1
8993#define ICL_PW_CTL_IDX_AUX_A 0
8994
8995#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
8996#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
8997#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
8998#define ICL_PW_CTL_IDX_DDI_F 5
8999#define ICL_PW_CTL_IDX_DDI_E 4
9000#define ICL_PW_CTL_IDX_DDI_D 3
9001#define ICL_PW_CTL_IDX_DDI_C 2
9002#define ICL_PW_CTL_IDX_DDI_B 1
9003#define ICL_PW_CTL_IDX_DDI_A 0
9004
9005/* HSW - power well misc debug registers */
f0f59a00 9006#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
9007#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9008#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9009#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 9010#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 9011
94dd5138 9012/* SKL Fuse Status */
b2891eb2
ID
9013enum skl_power_gate {
9014 SKL_PG0,
9015 SKL_PG1,
9016 SKL_PG2,
1a260e11
ID
9017 ICL_PG3,
9018 ICL_PG4,
b2891eb2
ID
9019};
9020
f0f59a00 9021#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 9022#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
9023/*
9024 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9025 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9026 */
9027#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9028 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9029/*
9030 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9031 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9032 */
9033#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9034 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 9035#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 9036
75e39688 9037#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
ddd39e4b
LDM
9038#define _CNL_AUX_ANAOVRD1_B 0x162250
9039#define _CNL_AUX_ANAOVRD1_C 0x162210
9040#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 9041#define _CNL_AUX_ANAOVRD1_F 0x162A90
75e39688 9042#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
ddd39e4b
LDM
9043 _CNL_AUX_ANAOVRD1_B, \
9044 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
9045 _CNL_AUX_ANAOVRD1_D, \
9046 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
9047#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9048#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 9049
ffd7e32d
LDM
9050#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9051#define _ICL_AUX_ANAOVRD1_A 0x162398
9052#define _ICL_AUX_ANAOVRD1_B 0x6C398
9053#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9054 _ICL_AUX_ANAOVRD1_A, \
9055 _ICL_AUX_ANAOVRD1_B))
9056#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9057#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9058
ee5e5e7a 9059/* HDCP Key Registers */
2834d9df 9060#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
9061#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9062#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 9063#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
9064#define HDCP_KEY_STATUS _MMIO(0x66c04)
9065#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 9066#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
9067#define HDCP_FUSE_DONE BIT(5)
9068#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 9069#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
9070#define HDCP_AKSV_LO _MMIO(0x66c10)
9071#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
9072
9073/* HDCP Repeater Registers */
2834d9df
R
9074#define HDCP_REP_CTL _MMIO(0x66d00)
9075#define HDCP_DDIB_REP_PRESENT BIT(30)
9076#define HDCP_DDIA_REP_PRESENT BIT(29)
9077#define HDCP_DDIC_REP_PRESENT BIT(28)
9078#define HDCP_DDID_REP_PRESENT BIT(27)
9079#define HDCP_DDIF_REP_PRESENT BIT(26)
9080#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
9081#define HDCP_DDIB_SHA1_M0 (1 << 20)
9082#define HDCP_DDIA_SHA1_M0 (2 << 20)
9083#define HDCP_DDIC_SHA1_M0 (3 << 20)
9084#define HDCP_DDID_SHA1_M0 (4 << 20)
9085#define HDCP_DDIF_SHA1_M0 (5 << 20)
9086#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 9087#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
9088#define HDCP_SHA1_READY BIT(17)
9089#define HDCP_SHA1_COMPLETE BIT(18)
9090#define HDCP_SHA1_V_MATCH BIT(19)
9091#define HDCP_SHA1_TEXT_32 (1 << 1)
9092#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9093#define HDCP_SHA1_TEXT_24 (4 << 1)
9094#define HDCP_SHA1_TEXT_16 (5 << 1)
9095#define HDCP_SHA1_TEXT_8 (6 << 1)
9096#define HDCP_SHA1_TEXT_0 (7 << 1)
9097#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9098#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9099#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9100#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9101#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9102#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9103#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9104
9105/* HDCP Auth Registers */
9106#define _PORTA_HDCP_AUTHENC 0x66800
9107#define _PORTB_HDCP_AUTHENC 0x66500
9108#define _PORTC_HDCP_AUTHENC 0x66600
9109#define _PORTD_HDCP_AUTHENC 0x66700
9110#define _PORTE_HDCP_AUTHENC 0x66A00
9111#define _PORTF_HDCP_AUTHENC 0x66900
9112#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9113 _PORTA_HDCP_AUTHENC, \
9114 _PORTB_HDCP_AUTHENC, \
9115 _PORTC_HDCP_AUTHENC, \
9116 _PORTD_HDCP_AUTHENC, \
9117 _PORTE_HDCP_AUTHENC, \
9e8789ec 9118 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
9119#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9120#define HDCP_CONF_CAPTURE_AN BIT(0)
9121#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9122#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9123#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9124#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9125#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9126#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9127#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9128#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
9129#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9130#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9131#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9132#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9133#define HDCP_STATUS_AUTH BIT(21)
9134#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9135#define HDCP_STATUS_RI_MATCH BIT(19)
9136#define HDCP_STATUS_R0_READY BIT(18)
9137#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9138#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9139#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9140
3ab0a6ed
R
9141/* HDCP2.2 Registers */
9142#define _PORTA_HDCP2_BASE 0x66800
9143#define _PORTB_HDCP2_BASE 0x66500
9144#define _PORTC_HDCP2_BASE 0x66600
9145#define _PORTD_HDCP2_BASE 0x66700
9146#define _PORTE_HDCP2_BASE 0x66A00
9147#define _PORTF_HDCP2_BASE 0x66900
9148#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9149 _PORTA_HDCP2_BASE, \
9150 _PORTB_HDCP2_BASE, \
9151 _PORTC_HDCP2_BASE, \
9152 _PORTD_HDCP2_BASE, \
9153 _PORTE_HDCP2_BASE, \
9154 _PORTF_HDCP2_BASE) + (x))
9155
9156#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9157#define AUTH_LINK_AUTHENTICATED BIT(31)
9158#define AUTH_LINK_TYPE BIT(30)
9159#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9160#define AUTH_CLR_KEYS BIT(18)
9161
9162#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9163#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9164
9165#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9166#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9167#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9168#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9169#define LINK_TYPE_STATUS BIT(22)
9170#define LINK_AUTH_STATUS BIT(21)
9171#define LINK_ENCRYPTION_STATUS BIT(20)
9172
e7e104c3 9173/* Per-pipe DDI Function Control */
086f8e84
VS
9174#define _TRANS_DDI_FUNC_CTL_A 0x60400
9175#define _TRANS_DDI_FUNC_CTL_B 0x61400
9176#define _TRANS_DDI_FUNC_CTL_C 0x62400
9177#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
9178#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9179#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 9180#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9181
5ee8ee86 9182#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9183/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 9184#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 9185#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
9186#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9187#define TRANS_DDI_PORT_NONE (0 << 28)
9188#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9189#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9190#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9191#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9192#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9193#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9194#define TRANS_DDI_BPC_MASK (7 << 20)
9195#define TRANS_DDI_BPC_8 (0 << 20)
9196#define TRANS_DDI_BPC_10 (1 << 20)
9197#define TRANS_DDI_BPC_6 (2 << 20)
9198#define TRANS_DDI_BPC_12 (3 << 20)
9199#define TRANS_DDI_PVSYNC (1 << 17)
9200#define TRANS_DDI_PHSYNC (1 << 16)
9201#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9202#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9203#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9204#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9205#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9206#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9207#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9208#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9209#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9210#define TRANS_DDI_BFI_ENABLE (1 << 4)
9211#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9212#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9213#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9214 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9215 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9216
49edbd49
MC
9217#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9218#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9219#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9220#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9221#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9222#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9223#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9224 _TRANS_DDI_FUNC_CTL2_A)
9225#define PORT_SYNC_MODE_ENABLE (1 << 4)
9226#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9227#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9228#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9229
0e87f667 9230/* DisplayPort Transport Control */
086f8e84
VS
9231#define _DP_TP_CTL_A 0x64040
9232#define _DP_TP_CTL_B 0x64140
f0f59a00 9233#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86 9234#define DP_TP_CTL_ENABLE (1 << 31)
5c44b938 9235#define DP_TP_CTL_FEC_ENABLE (1 << 30)
5ee8ee86
PZ
9236#define DP_TP_CTL_MODE_SST (0 << 27)
9237#define DP_TP_CTL_MODE_MST (1 << 27)
9238#define DP_TP_CTL_FORCE_ACT (1 << 25)
9239#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9240#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9241#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9242#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9243#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9244#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9245#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9246#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9247#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9248#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9249
e411b2c1 9250/* DisplayPort Transport Status */
086f8e84
VS
9251#define _DP_TP_STATUS_A 0x64044
9252#define _DP_TP_STATUS_B 0x64144
f0f59a00 9253#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5c44b938 9254#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
5ee8ee86
PZ
9255#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9256#define DP_TP_STATUS_ACT_SENT (1 << 24)
9257#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9258#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9259#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9260#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9261#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9262
03f896a1 9263/* DDI Buffer Control */
086f8e84
VS
9264#define _DDI_BUF_CTL_A 0x64000
9265#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9266#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9267#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9268#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9269#define DDI_BUF_EMP_MASK (0xf << 24)
9270#define DDI_BUF_PORT_REVERSAL (1 << 16)
9271#define DDI_BUF_IS_IDLE (1 << 7)
9272#define DDI_A_4_LANES (1 << 4)
17aa6be9 9273#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9274#define DDI_PORT_WIDTH_MASK (7 << 1)
9275#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9276#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9277
bb879a44 9278/* DDI Buffer Translations */
086f8e84
VS
9279#define _DDI_BUF_TRANS_A 0x64E00
9280#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9281#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9282#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9283#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9284
7501a4d8
ED
9285/* Sideband Interface (SBI) is programmed indirectly, via
9286 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9287 * which contains the payload */
f0f59a00
VS
9288#define SBI_ADDR _MMIO(0xC6000)
9289#define SBI_DATA _MMIO(0xC6004)
9290#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9291#define SBI_CTL_DEST_ICLK (0x0 << 16)
9292#define SBI_CTL_DEST_MPHY (0x1 << 16)
9293#define SBI_CTL_OP_IORD (0x2 << 8)
9294#define SBI_CTL_OP_IOWR (0x3 << 8)
9295#define SBI_CTL_OP_CRRD (0x6 << 8)
9296#define SBI_CTL_OP_CRWR (0x7 << 8)
9297#define SBI_RESPONSE_FAIL (0x1 << 1)
9298#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9299#define SBI_BUSY (0x1 << 0)
9300#define SBI_READY (0x0 << 0)
52f025ef 9301
ccf1c867 9302/* SBI offsets */
f7be2c21 9303#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9304#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9305#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9306#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9307#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9308#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9309#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9310#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9311#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9312#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9313#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9314#define SBI_SSCCTL 0x020c
ccf1c867 9315#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9316#define SBI_SSCCTL_PATHALT (1 << 3)
9317#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9318#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9319#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9320#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9321#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9322#define SBI_DBUFF0 0x2a00
2fa86a1f 9323#define SBI_GEN0 0x1f00
5ee8ee86 9324#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9325
52f025ef 9326/* LPT PIXCLK_GATE */
f0f59a00 9327#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9328#define PIXCLK_GATE_UNGATE (1 << 0)
9329#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9330
e93ea06a 9331/* SPLL */
f0f59a00 9332#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
9333#define SPLL_PLL_ENABLE (1 << 31)
9334#define SPLL_PLL_SSC (1 << 28)
9335#define SPLL_PLL_NON_SSC (2 << 28)
9336#define SPLL_PLL_LCPLL (3 << 28)
9337#define SPLL_PLL_REF_MASK (3 << 28)
9338#define SPLL_PLL_FREQ_810MHz (0 << 26)
9339#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9340#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9341#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 9342
4dffc404 9343/* WRPLL */
086f8e84
VS
9344#define _WRPLL_CTL1 0x46040
9345#define _WRPLL_CTL2 0x46060
f0f59a00 9346#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
9347#define WRPLL_PLL_ENABLE (1 << 31)
9348#define WRPLL_PLL_SSC (1 << 28)
9349#define WRPLL_PLL_NON_SSC (2 << 28)
9350#define WRPLL_PLL_LCPLL (3 << 28)
9351#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 9352/* WRPLL divider programming */
5ee8ee86 9353#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9354#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9355#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9356#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9357#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9358#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9359#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9360#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9361
fec9181c 9362/* Port clock selection */
086f8e84
VS
9363#define _PORT_CLK_SEL_A 0x46100
9364#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9365#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9366#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9367#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9368#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9369#define PORT_CLK_SEL_SPLL (3 << 29)
9370#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9371#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9372#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9373#define PORT_CLK_SEL_NONE (7 << 29)
9374#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9375
78b60ce7
PZ
9376/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9377#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9378#define DDI_CLK_SEL_NONE (0x0 << 28)
9379#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9380#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9381#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9382#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9383#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9384#define DDI_CLK_SEL_MASK (0xF << 28)
9385
bb523fc0 9386/* Transcoder clock selection */
086f8e84
VS
9387#define _TRANS_CLK_SEL_A 0x46140
9388#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9389#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9390/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9391#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9392#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9393
7f1052a8
VS
9394#define CDCLK_FREQ _MMIO(0x46200)
9395
086f8e84
VS
9396#define _TRANSA_MSA_MISC 0x60410
9397#define _TRANSB_MSA_MISC 0x61410
9398#define _TRANSC_MSA_MISC 0x62410
9399#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9400#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9401
5ee8ee86 9402#define TRANS_MSA_SYNC_CLK (1 << 0)
668b6c17
SS
9403#define TRANS_MSA_SAMPLING_444 (2 << 1)
9404#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
5ee8ee86
PZ
9405#define TRANS_MSA_6_BPC (0 << 5)
9406#define TRANS_MSA_8_BPC (1 << 5)
9407#define TRANS_MSA_10_BPC (2 << 5)
9408#define TRANS_MSA_12_BPC (3 << 5)
9409#define TRANS_MSA_16_BPC (4 << 5)
dc5977da 9410#define TRANS_MSA_CEA_RANGE (1 << 3)
dae84799 9411
90e8d31c 9412/* LCPLL Control */
f0f59a00 9413#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9414#define LCPLL_PLL_DISABLE (1 << 31)
9415#define LCPLL_PLL_LOCK (1 << 30)
9416#define LCPLL_CLK_FREQ_MASK (3 << 26)
9417#define LCPLL_CLK_FREQ_450 (0 << 26)
9418#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9419#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9420#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9421#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9422#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9423#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9424#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9425#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9426#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9427
326ac39b
S
9428/*
9429 * SKL Clocks
9430 */
9431
9432/* CDCLK_CTL */
f0f59a00 9433#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9434#define CDCLK_FREQ_SEL_MASK (3 << 26)
9435#define CDCLK_FREQ_450_432 (0 << 26)
9436#define CDCLK_FREQ_540 (1 << 26)
9437#define CDCLK_FREQ_337_308 (2 << 26)
9438#define CDCLK_FREQ_675_617 (3 << 26)
9439#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9440#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9441#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9442#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9443#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9444#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9445#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9446#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9447#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9448#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9449#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9450
326ac39b 9451/* LCPLL_CTL */
f0f59a00
VS
9452#define LCPLL1_CTL _MMIO(0x46010)
9453#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9454#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9455
9456/* DPLL control1 */
f0f59a00 9457#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9458#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9459#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9460#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9461#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9462#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9463#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9464#define DPLL_CTRL1_LINK_RATE_2700 0
9465#define DPLL_CTRL1_LINK_RATE_1350 1
9466#define DPLL_CTRL1_LINK_RATE_810 2
9467#define DPLL_CTRL1_LINK_RATE_1620 3
9468#define DPLL_CTRL1_LINK_RATE_1080 4
9469#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9470
9471/* DPLL control2 */
f0f59a00 9472#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9473#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9474#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9475#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9476#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9477#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9478
9479/* DPLL Status */
f0f59a00 9480#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9481#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9482
9483/* DPLL cfg */
086f8e84
VS
9484#define _DPLL1_CFGCR1 0x6C040
9485#define _DPLL2_CFGCR1 0x6C048
9486#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9487#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9488#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9489#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9490#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9491
086f8e84
VS
9492#define _DPLL1_CFGCR2 0x6C044
9493#define _DPLL2_CFGCR2 0x6C04C
9494#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9495#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9496#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9497#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9498#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9499#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9500#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9501#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9502#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9503#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9504#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9505#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9506#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9507#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9508#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9509#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9510#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9511
da3b891b 9512#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9513#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9514
555e38d2
RV
9515/*
9516 * CNL Clocks
9517 */
9518#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9519#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9520#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9521 (port) + 10))
bb1c7edc
MK
9522#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9523#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9524 21 : (tc_port) + 12))
376faf8a 9525#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9526 (port) * 2)
376faf8a
RV
9527#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9528#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9529
a927c927
RV
9530/* CNL PLL */
9531#define DPLL0_ENABLE 0x46010
9532#define DPLL1_ENABLE 0x46014
9533#define PLL_ENABLE (1 << 31)
9534#define PLL_LOCK (1 << 30)
9535#define PLL_POWER_ENABLE (1 << 27)
9536#define PLL_POWER_STATE (1 << 26)
9537#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9538
1fa11ee2
PZ
9539#define TBT_PLL_ENABLE _MMIO(0x46020)
9540
78b60ce7
PZ
9541#define _MG_PLL1_ENABLE 0x46030
9542#define _MG_PLL2_ENABLE 0x46034
9543#define _MG_PLL3_ENABLE 0x46038
9544#define _MG_PLL4_ENABLE 0x4603C
9545/* Bits are the same as DPLL0_ENABLE */
9546#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9547 _MG_PLL2_ENABLE)
9548
9549#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9550#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9551#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9552#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9553#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9554#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
78b60ce7
PZ
9555#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9556 _MG_REFCLKIN_CTL_PORT1, \
9557 _MG_REFCLKIN_CTL_PORT2)
9558
9559#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9560#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9561#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9562#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9563#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9564#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9565#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9566#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
78b60ce7
PZ
9567#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9568 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9569 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9570
9571#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9572#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9573#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9574#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9575#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9576#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9577#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9578#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
bd99ce08 9579#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
bcaad532
MN
9580#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9581#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9582#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9583#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
78b60ce7 9584#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
7b19f544 9585#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
bd99ce08 9586#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
78b60ce7
PZ
9587#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9588 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9589 _MG_CLKTOP2_HSCLKCTL_PORT2)
9590
9591#define _MG_PLL_DIV0_PORT1 0x168A00
9592#define _MG_PLL_DIV0_PORT2 0x169A00
9593#define _MG_PLL_DIV0_PORT3 0x16AA00
9594#define _MG_PLL_DIV0_PORT4 0x16BA00
9595#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
7b19f544
MN
9596#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9597#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
78b60ce7 9598#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
7b19f544 9599#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
78b60ce7
PZ
9600#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9601#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9602 _MG_PLL_DIV0_PORT2)
9603
9604#define _MG_PLL_DIV1_PORT1 0x168A04
9605#define _MG_PLL_DIV1_PORT2 0x169A04
9606#define _MG_PLL_DIV1_PORT3 0x16AA04
9607#define _MG_PLL_DIV1_PORT4 0x16BA04
9608#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9609#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9610#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9611#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9612#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9613#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
7b19f544 9614#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
78b60ce7
PZ
9615#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9616#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9617 _MG_PLL_DIV1_PORT2)
9618
9619#define _MG_PLL_LF_PORT1 0x168A08
9620#define _MG_PLL_LF_PORT2 0x169A08
9621#define _MG_PLL_LF_PORT3 0x16AA08
9622#define _MG_PLL_LF_PORT4 0x16BA08
9623#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9624#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9625#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9626#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9627#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9628#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9629#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9630 _MG_PLL_LF_PORT2)
9631
9632#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9633#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9634#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9635#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9636#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9637#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9638#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9639#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9640#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9641#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9642#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9643 _MG_PLL_FRAC_LOCK_PORT1, \
9644 _MG_PLL_FRAC_LOCK_PORT2)
9645
9646#define _MG_PLL_SSC_PORT1 0x168A10
9647#define _MG_PLL_SSC_PORT2 0x169A10
9648#define _MG_PLL_SSC_PORT3 0x16AA10
9649#define _MG_PLL_SSC_PORT4 0x16BA10
9650#define MG_PLL_SSC_EN (1 << 28)
9651#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9652#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9653#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9654#define MG_PLL_SSC_FLLEN (1 << 9)
9655#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9656#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9657 _MG_PLL_SSC_PORT2)
9658
9659#define _MG_PLL_BIAS_PORT1 0x168A14
9660#define _MG_PLL_BIAS_PORT2 0x169A14
9661#define _MG_PLL_BIAS_PORT3 0x16AA14
9662#define _MG_PLL_BIAS_PORT4 0x16BA14
9663#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9664#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9665#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9666#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9667#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9668#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9669#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9670#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9671#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9672#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9673#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9674#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9675#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
78b60ce7
PZ
9676#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9677 _MG_PLL_BIAS_PORT2)
9678
9679#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9680#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9681#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9682#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9683#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9684#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9685#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9686#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9687#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9688#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9689 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9690 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9691
a927c927
RV
9692#define _CNL_DPLL0_CFGCR0 0x6C000
9693#define _CNL_DPLL1_CFGCR0 0x6C080
9694#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9695#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9696#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9697#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9698#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9699#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9700#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9701#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9702#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9703#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9704#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9705#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9706#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9707#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9708#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9709#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9710#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9711
9712#define _CNL_DPLL0_CFGCR1 0x6C004
9713#define _CNL_DPLL1_CFGCR1 0x6C084
9714#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9715#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9716#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9717#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9718#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9719#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9720#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9721#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9722#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9723#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9724#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9725#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9726#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9727#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9728#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9729#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9730#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9731#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9732#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9733#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9734#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9735
78b60ce7
PZ
9736#define _ICL_DPLL0_CFGCR0 0x164000
9737#define _ICL_DPLL1_CFGCR0 0x164080
9738#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9739 _ICL_DPLL1_CFGCR0)
9740
9741#define _ICL_DPLL0_CFGCR1 0x164004
9742#define _ICL_DPLL1_CFGCR1 0x164084
9743#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9744 _ICL_DPLL1_CFGCR1)
9745
f8437dd1 9746/* BXT display engine PLL */
f0f59a00 9747#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9748#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9749#define BXT_DE_PLL_RATIO_MASK 0xff
9750
f0f59a00 9751#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9752#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9753#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9754#define CNL_CDCLK_PLL_RATIO(x) (x)
9755#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9756
664326f8 9757/* GEN9 DC */
f0f59a00 9758#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9759#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9760#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9761#define DC_STATE_EN_DC9 (1 << 3)
9762#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9763#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9764
f0f59a00 9765#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9766#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9767#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9768
cbfa59d4
MK
9769#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9770#define BXT_REQ_DATA_MASK 0x3F
9771#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9772#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9773#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9774
9775#define BXT_D_CR_DRP0_DUNIT8 0x1000
9776#define BXT_D_CR_DRP0_DUNIT9 0x1200
9777#define BXT_D_CR_DRP0_DUNIT_START 8
9778#define BXT_D_CR_DRP0_DUNIT_END 11
9779#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9780 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9781 BXT_D_CR_DRP0_DUNIT9))
9782#define BXT_DRAM_RANK_MASK 0x3
9783#define BXT_DRAM_RANK_SINGLE 0x1
9784#define BXT_DRAM_RANK_DUAL 0x3
9785#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9786#define BXT_DRAM_WIDTH_SHIFT 4
9787#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9788#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9789#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9790#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9791#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9792#define BXT_DRAM_SIZE_SHIFT 6
9793#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9794#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9795#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9796#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9797#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9798
5771caf8
MK
9799#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9800#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9801#define SKL_REQ_DATA_MASK (0xF << 0)
9802
9803#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9804#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9805#define SKL_DRAM_S_SHIFT 16
9806#define SKL_DRAM_SIZE_MASK 0x3F
9807#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9808#define SKL_DRAM_WIDTH_SHIFT 8
9809#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9810#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9811#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9812#define SKL_DRAM_RANK_MASK (0x1 << 10)
9813#define SKL_DRAM_RANK_SHIFT 10
9814#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9815#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9816
9ccd5aeb
PZ
9817/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9818 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9819#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9820#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9821#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9822#define D_COMP_COMP_FORCE (1 << 8)
9823#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9824
69e94b7e 9825/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9826#define _PIPE_WM_LINETIME_A 0x45270
9827#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9828#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9829#define PIPE_WM_LINETIME_MASK (0x1ff)
9830#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9831#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9832#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9833
9834/* SFUSE_STRAP */
f0f59a00 9835#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9836#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9837#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9838#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9839#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9840#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9841#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9842#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9843#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9844
f0f59a00 9845#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9846#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9847
f0f59a00 9848#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9849#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9850#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9851#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9852
86d3efce
VS
9853/* pipe CSC */
9854#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9855#define _PIPE_A_CSC_COEFF_BY 0x49014
9856#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9857#define _PIPE_A_CSC_COEFF_BU 0x4901c
9858#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9859#define _PIPE_A_CSC_COEFF_BV 0x49024
9860#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9861#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9862#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9863#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9864#define _PIPE_A_CSC_PREOFF_HI 0x49030
9865#define _PIPE_A_CSC_PREOFF_ME 0x49034
9866#define _PIPE_A_CSC_PREOFF_LO 0x49038
9867#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9868#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9869#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9870
9871#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9872#define _PIPE_B_CSC_COEFF_BY 0x49114
9873#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9874#define _PIPE_B_CSC_COEFF_BU 0x4911c
9875#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9876#define _PIPE_B_CSC_COEFF_BV 0x49124
9877#define _PIPE_B_CSC_MODE 0x49128
9878#define _PIPE_B_CSC_PREOFF_HI 0x49130
9879#define _PIPE_B_CSC_PREOFF_ME 0x49134
9880#define _PIPE_B_CSC_PREOFF_LO 0x49138
9881#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9882#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9883#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9884
f0f59a00
VS
9885#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9886#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9887#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9888#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9889#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9890#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9891#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9892#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9893#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9894#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9895#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9896#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9897#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9898
82cf435b
LL
9899/* pipe degamma/gamma LUTs on IVB+ */
9900#define _PAL_PREC_INDEX_A 0x4A400
9901#define _PAL_PREC_INDEX_B 0x4AC00
9902#define _PAL_PREC_INDEX_C 0x4B400
9903#define PAL_PREC_10_12_BIT (0 << 31)
9904#define PAL_PREC_SPLIT_MODE (1 << 31)
9905#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9906#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9907#define _PAL_PREC_DATA_A 0x4A404
9908#define _PAL_PREC_DATA_B 0x4AC04
9909#define _PAL_PREC_DATA_C 0x4B404
9910#define _PAL_PREC_GC_MAX_A 0x4A410
9911#define _PAL_PREC_GC_MAX_B 0x4AC10
9912#define _PAL_PREC_GC_MAX_C 0x4B410
9913#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9914#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9915#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9916#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9917#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9918#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9919
9920#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9921#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9922#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9923#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9924
9751bafc
ACO
9925#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9926#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9927#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9928#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9929#define _PRE_CSC_GAMC_DATA_A 0x4A488
9930#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9931#define _PRE_CSC_GAMC_DATA_C 0x4B488
9932
9933#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9934#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9935
29dc3739
LL
9936/* pipe CSC & degamma/gamma LUTs on CHV */
9937#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9938#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9939#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9940#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9941#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9942#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9943#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9944#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9945#define CGM_PIPE_MODE_GAMMA (1 << 2)
9946#define CGM_PIPE_MODE_CSC (1 << 1)
9947#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9948
9949#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9950#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9951#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9952#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9953#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9954#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9955#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9956#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9957
9958#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9959#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9960#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9961#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9962#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9963#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9964#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9965#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9966
e7d7cad0
JN
9967/* MIPI DSI registers */
9968
0ad4dc88 9969#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9970#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9971
292272ee
MC
9972/* Gen11 DSI */
9973#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
9974 dsi0, dsi1)
9975
bcc65700
D
9976#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9977#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9978#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9979#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9980
27efd256
MC
9981#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9982#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9983#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9984 _ICL_DSI_ESC_CLK_DIV0, \
9985 _ICL_DSI_ESC_CLK_DIV1)
9986#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9987#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9988#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9989 _ICL_DPHY_ESC_CLK_DIV0, \
9990 _ICL_DPHY_ESC_CLK_DIV1)
9991#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9992#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9993#define ICL_ESC_CLK_DIV_MASK 0x1ff
9994#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 9995#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 9996
aec0246f
US
9997/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9998#define GEN4_TIMESTAMP _MMIO(0x2358)
9999#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10000#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10001
dab91783
LL
10002#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10003#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10004#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10005#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10006#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10007
aec0246f
US
10008#define _PIPE_FRMTMSTMP_A 0x70048
10009#define PIPE_FRMTMSTMP(pipe) \
10010 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10011
11b8e4f5
SS
10012/* BXT MIPI clock controls */
10013#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10014
f0f59a00 10015#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
10016#define BXT_MIPI1_DIV_SHIFT 26
10017#define BXT_MIPI2_DIV_SHIFT 10
10018#define BXT_MIPI_DIV_SHIFT(port) \
10019 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10020 BXT_MIPI2_DIV_SHIFT)
782d25ca 10021
11b8e4f5 10022/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
10023#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10024#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
10025#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10026 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10027 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
10028#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10029#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
10030#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10031 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
10032 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10033#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 10034 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
10035/* RX upper control divider to select actual RX clock output from 8x */
10036#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10037#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10038#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10039 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10040 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10041#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10042#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10043#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10044 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10045 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10046#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 10047 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
10048/* 8/3X divider to select the actual 8/3X clock output from 8x */
10049#define BXT_MIPI1_8X_BY3_SHIFT 19
10050#define BXT_MIPI2_8X_BY3_SHIFT 3
10051#define BXT_MIPI_8X_BY3_SHIFT(port) \
10052 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10053 BXT_MIPI2_8X_BY3_SHIFT)
10054#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10055#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10056#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10057 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10058 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10059#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 10060 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
10061/* RX lower control divider to select actual RX clock output from 8x */
10062#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10063#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10064#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10065 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10066 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10067#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10068#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10069#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10070 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10071 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10072#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 10073 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
10074
10075#define RX_DIVIDER_BIT_1_2 0x3
10076#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 10077
d2e08c0f
SS
10078/* BXT MIPI mode configure */
10079#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10080#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 10081#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10082 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10083
10084#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10085#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 10086#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10087 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10088
10089#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10090#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 10091#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10092 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10093
f0f59a00 10094#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
10095#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10096#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10097#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 10098#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
10099#define BXT_DSIC_16X_BY2 (1 << 10)
10100#define BXT_DSIC_16X_BY3 (2 << 10)
10101#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 10102#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 10103#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
10104#define BXT_DSIA_16X_BY2 (1 << 8)
10105#define BXT_DSIA_16X_BY3 (2 << 8)
10106#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 10107#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
10108#define BXT_DSI_FREQ_SEL_SHIFT 8
10109#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10110
10111#define BXT_DSI_PLL_RATIO_MAX 0x7D
10112#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
10113#define GLK_DSI_PLL_RATIO_MAX 0x6F
10114#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 10115#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 10116#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 10117
f0f59a00 10118#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
10119#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10120#define BXT_DSI_PLL_LOCKED (1 << 30)
10121
3230bf14 10122#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 10123#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 10124#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
10125
10126 /* BXT port control */
10127#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10128#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 10129#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 10130
21652f3b
MC
10131/* ICL DSI MODE control */
10132#define _ICL_DSI_IO_MODECTL_0 0x6B094
10133#define _ICL_DSI_IO_MODECTL_1 0x6B894
10134#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10135 _ICL_DSI_IO_MODECTL_0, \
10136 _ICL_DSI_IO_MODECTL_1)
10137#define COMBO_PHY_MODE_DSI (1 << 0)
10138
8b1b558d
AS
10139/* Display Stream Splitter Control */
10140#define DSS_CTL1 _MMIO(0x67400)
10141#define SPLITTER_ENABLE (1 << 31)
10142#define JOINER_ENABLE (1 << 30)
10143#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10144#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10145#define OVERLAP_PIXELS_MASK (0xf << 16)
10146#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10147#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10148#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
18cde299 10149#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
8b1b558d
AS
10150
10151#define DSS_CTL2 _MMIO(0x67404)
10152#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10153#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10154#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10155#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10156
18cde299
AS
10157#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10158#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10159#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10160 _ICL_PIPE_DSS_CTL1_PB, \
10161 _ICL_PIPE_DSS_CTL1_PC)
8b1b558d
AS
10162#define BIG_JOINER_ENABLE (1 << 29)
10163#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10164#define VGA_CENTERING_ENABLE (1 << 27)
10165
18cde299
AS
10166#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10167#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10168#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10169 _ICL_PIPE_DSS_CTL2_PB, \
10170 _ICL_PIPE_DSS_CTL2_PC)
8b1b558d 10171
1881a423
US
10172#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10173#define STAP_SELECT (1 << 0)
10174
10175#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10176#define HS_IO_CTRL_SELECT (1 << 0)
10177
e7d7cad0 10178#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
10179#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10180#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 10181#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
10182#define DUAL_LINK_MODE_MASK (1 << 26)
10183#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10184#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 10185#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
10186#define FLOPPED_HSTX (1 << 23)
10187#define DE_INVERT (1 << 19) /* XXX */
10188#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10189#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10190#define AFE_LATCHOUT (1 << 17)
10191#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
10192#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10193#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10194#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10195#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
10196#define CSB_SHIFT 9
10197#define CSB_MASK (3 << 9)
10198#define CSB_20MHZ (0 << 9)
10199#define CSB_10MHZ (1 << 9)
10200#define CSB_40MHZ (2 << 9)
10201#define BANDGAP_MASK (1 << 8)
10202#define BANDGAP_PNW_CIRCUIT (0 << 8)
10203#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
10204#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10205#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10206#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10207#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
10208#define TEARING_EFFECT_MASK (3 << 2)
10209#define TEARING_EFFECT_OFF (0 << 2)
10210#define TEARING_EFFECT_DSI (1 << 2)
10211#define TEARING_EFFECT_GPIO (2 << 2)
10212#define LANE_CONFIGURATION_SHIFT 0
10213#define LANE_CONFIGURATION_MASK (3 << 0)
10214#define LANE_CONFIGURATION_4LANE (0 << 0)
10215#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10216#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10217
10218#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10219#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10220#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10221#define TEARING_EFFECT_DELAY_SHIFT 0
10222#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10223
10224/* XXX: all bits reserved */
4ad83e94 10225#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10226
10227/* MIPI DSI Controller and D-PHY registers */
10228
4ad83e94 10229#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10230#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10231#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10232#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10233#define ULPS_STATE_MASK (3 << 1)
10234#define ULPS_STATE_ENTER (2 << 1)
10235#define ULPS_STATE_EXIT (1 << 1)
10236#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10237#define DEVICE_READY (1 << 0)
10238
4ad83e94 10239#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10240#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10241#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10242#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10243#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10244#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10245#define TEARING_EFFECT (1 << 31)
10246#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10247#define GEN_READ_DATA_AVAIL (1 << 29)
10248#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10249#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10250#define RX_PROT_VIOLATION (1 << 26)
10251#define RX_INVALID_TX_LENGTH (1 << 25)
10252#define ACK_WITH_NO_ERROR (1 << 24)
10253#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10254#define LP_RX_TIMEOUT (1 << 22)
10255#define HS_TX_TIMEOUT (1 << 21)
10256#define DPI_FIFO_UNDERRUN (1 << 20)
10257#define LOW_CONTENTION (1 << 19)
10258#define HIGH_CONTENTION (1 << 18)
10259#define TXDSI_VC_ID_INVALID (1 << 17)
10260#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10261#define TXCHECKSUM_ERROR (1 << 15)
10262#define TXECC_MULTIBIT_ERROR (1 << 14)
10263#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10264#define TXFALSE_CONTROL_ERROR (1 << 12)
10265#define RXDSI_VC_ID_INVALID (1 << 11)
10266#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10267#define RXCHECKSUM_ERROR (1 << 9)
10268#define RXECC_MULTIBIT_ERROR (1 << 8)
10269#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10270#define RXFALSE_CONTROL_ERROR (1 << 6)
10271#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10272#define RX_LP_TX_SYNC_ERROR (1 << 4)
10273#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10274#define RXEOT_SYNC_ERROR (1 << 2)
10275#define RXSOT_SYNC_ERROR (1 << 1)
10276#define RXSOT_ERROR (1 << 0)
10277
4ad83e94 10278#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10279#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10280#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10281#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10282#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10283#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10284#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10285#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10286#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10287#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10288#define VID_MODE_FORMAT_MASK (0xf << 7)
10289#define VID_MODE_NOT_SUPPORTED (0 << 7)
10290#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10291#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10292#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10293#define VID_MODE_FORMAT_RGB888 (4 << 7)
10294#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10295#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10296#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10297#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10298#define DATA_LANES_PRG_REG_SHIFT 0
10299#define DATA_LANES_PRG_REG_MASK (7 << 0)
10300
4ad83e94 10301#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10302#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10303#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10304#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10305
4ad83e94 10306#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10307#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10308#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10309#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10310
4ad83e94 10311#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10312#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10313#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10314#define TURN_AROUND_TIMEOUT_MASK 0x3f
10315
4ad83e94 10316#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10317#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10318#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10319#define DEVICE_RESET_TIMER_MASK 0xffff
10320
4ad83e94 10321#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10322#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10323#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10324#define VERTICAL_ADDRESS_SHIFT 16
10325#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10326#define HORIZONTAL_ADDRESS_SHIFT 0
10327#define HORIZONTAL_ADDRESS_MASK 0xffff
10328
4ad83e94 10329#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10330#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10331#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10332#define DBI_FIFO_EMPTY_HALF (0 << 0)
10333#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10334#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10335
10336/* regs below are bits 15:0 */
4ad83e94 10337#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10338#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10339#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10340
4ad83e94 10341#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10342#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10343#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10344
4ad83e94 10345#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10346#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10347#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10348
4ad83e94 10349#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10350#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10351#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10352
4ad83e94 10353#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10354#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10355#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10356
4ad83e94 10357#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10358#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10359#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10360
4ad83e94 10361#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10362#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10363#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10364
4ad83e94 10365#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10366#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10367#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10368
3230bf14
JN
10369/* regs above are bits 15:0 */
10370
4ad83e94 10371#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 10372#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 10373#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
10374#define DPI_LP_MODE (1 << 6)
10375#define BACKLIGHT_OFF (1 << 5)
10376#define BACKLIGHT_ON (1 << 4)
10377#define COLOR_MODE_OFF (1 << 3)
10378#define COLOR_MODE_ON (1 << 2)
10379#define TURN_ON (1 << 1)
10380#define SHUTDOWN (1 << 0)
10381
4ad83e94 10382#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 10383#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 10384#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
10385#define COMMAND_BYTE_SHIFT 0
10386#define COMMAND_BYTE_MASK (0x3f << 0)
10387
4ad83e94 10388#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 10389#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 10390#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
10391#define MASTER_INIT_TIMER_SHIFT 0
10392#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10393
4ad83e94 10394#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 10395#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 10396#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 10397 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
10398#define MAX_RETURN_PKT_SIZE_SHIFT 0
10399#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10400
4ad83e94 10401#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 10402#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 10403#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
10404#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10405#define DISABLE_VIDEO_BTA (1 << 3)
10406#define IP_TG_CONFIG (1 << 2)
10407#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10408#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10409#define VIDEO_MODE_BURST (3 << 0)
10410
4ad83e94 10411#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 10412#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 10413#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
10414#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10415#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
10416#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10417#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10418#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10419#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10420#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10421#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10422#define CLOCKSTOP (1 << 1)
10423#define EOT_DISABLE (1 << 0)
10424
4ad83e94 10425#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 10426#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 10427#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
10428#define LP_BYTECLK_SHIFT 0
10429#define LP_BYTECLK_MASK (0xffff << 0)
10430
b426f985
D
10431#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10432#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10433#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10434
10435#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10436#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10437#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10438
3230bf14 10439/* bits 31:0 */
4ad83e94 10440#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 10441#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 10442#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
10443
10444/* bits 31:0 */
4ad83e94 10445#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 10446#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 10447#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 10448
4ad83e94 10449#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 10450#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 10451#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 10452#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 10453#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 10454#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
10455#define LONG_PACKET_WORD_COUNT_SHIFT 8
10456#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10457#define SHORT_PACKET_PARAM_SHIFT 8
10458#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10459#define VIRTUAL_CHANNEL_SHIFT 6
10460#define VIRTUAL_CHANNEL_MASK (3 << 6)
10461#define DATA_TYPE_SHIFT 0
395b2913 10462#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
10463/* data type values, see include/video/mipi_display.h */
10464
4ad83e94 10465#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 10466#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 10467#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
10468#define DPI_FIFO_EMPTY (1 << 28)
10469#define DBI_FIFO_EMPTY (1 << 27)
10470#define LP_CTRL_FIFO_EMPTY (1 << 26)
10471#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10472#define LP_CTRL_FIFO_FULL (1 << 24)
10473#define HS_CTRL_FIFO_EMPTY (1 << 18)
10474#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10475#define HS_CTRL_FIFO_FULL (1 << 16)
10476#define LP_DATA_FIFO_EMPTY (1 << 10)
10477#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10478#define LP_DATA_FIFO_FULL (1 << 8)
10479#define HS_DATA_FIFO_EMPTY (1 << 2)
10480#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10481#define HS_DATA_FIFO_FULL (1 << 0)
10482
4ad83e94 10483#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10484#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10485#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10486#define DBI_HS_LP_MODE_MASK (1 << 0)
10487#define DBI_LP_MODE (1 << 0)
10488#define DBI_HS_MODE (0 << 0)
10489
4ad83e94 10490#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10491#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10492#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10493#define EXIT_ZERO_COUNT_SHIFT 24
10494#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10495#define TRAIL_COUNT_SHIFT 16
10496#define TRAIL_COUNT_MASK (0x1f << 16)
10497#define CLK_ZERO_COUNT_SHIFT 8
10498#define CLK_ZERO_COUNT_MASK (0xff << 8)
10499#define PREPARE_COUNT_SHIFT 0
10500#define PREPARE_COUNT_MASK (0x3f << 0)
10501
146cdf3f
MC
10502#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10503#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10504#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10505 _ICL_DSI_T_INIT_MASTER_0,\
10506 _ICL_DSI_T_INIT_MASTER_1)
10507
33868a91
MC
10508#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10509#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10510#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10511 _DPHY_CLK_TIMING_PARAM_0,\
10512 _DPHY_CLK_TIMING_PARAM_1)
10513#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10514#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10515#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10516 _DSI_CLK_TIMING_PARAM_0,\
10517 _DSI_CLK_TIMING_PARAM_1)
10518#define CLK_PREPARE_OVERRIDE (1 << 31)
10519#define CLK_PREPARE(x) ((x) << 28)
10520#define CLK_PREPARE_MASK (0x7 << 28)
10521#define CLK_PREPARE_SHIFT 28
10522#define CLK_ZERO_OVERRIDE (1 << 27)
10523#define CLK_ZERO(x) ((x) << 20)
10524#define CLK_ZERO_MASK (0xf << 20)
10525#define CLK_ZERO_SHIFT 20
10526#define CLK_PRE_OVERRIDE (1 << 19)
10527#define CLK_PRE(x) ((x) << 16)
10528#define CLK_PRE_MASK (0x3 << 16)
10529#define CLK_PRE_SHIFT 16
10530#define CLK_POST_OVERRIDE (1 << 15)
10531#define CLK_POST(x) ((x) << 8)
10532#define CLK_POST_MASK (0x7 << 8)
10533#define CLK_POST_SHIFT 8
10534#define CLK_TRAIL_OVERRIDE (1 << 7)
10535#define CLK_TRAIL(x) ((x) << 0)
10536#define CLK_TRAIL_MASK (0xf << 0)
10537#define CLK_TRAIL_SHIFT 0
10538
10539#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10540#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10541#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10542 _DPHY_DATA_TIMING_PARAM_0,\
10543 _DPHY_DATA_TIMING_PARAM_1)
10544#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10545#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10546#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10547 _DSI_DATA_TIMING_PARAM_0,\
10548 _DSI_DATA_TIMING_PARAM_1)
10549#define HS_PREPARE_OVERRIDE (1 << 31)
10550#define HS_PREPARE(x) ((x) << 24)
10551#define HS_PREPARE_MASK (0x7 << 24)
10552#define HS_PREPARE_SHIFT 24
10553#define HS_ZERO_OVERRIDE (1 << 23)
10554#define HS_ZERO(x) ((x) << 16)
10555#define HS_ZERO_MASK (0xf << 16)
10556#define HS_ZERO_SHIFT 16
10557#define HS_TRAIL_OVERRIDE (1 << 15)
10558#define HS_TRAIL(x) ((x) << 8)
10559#define HS_TRAIL_MASK (0x7 << 8)
10560#define HS_TRAIL_SHIFT 8
10561#define HS_EXIT_OVERRIDE (1 << 7)
10562#define HS_EXIT(x) ((x) << 0)
10563#define HS_EXIT_MASK (0x7 << 0)
10564#define HS_EXIT_SHIFT 0
10565
35c37ade
MC
10566#define _DPHY_TA_TIMING_PARAM_0 0x162188
10567#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10568#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10569 _DPHY_TA_TIMING_PARAM_0,\
10570 _DPHY_TA_TIMING_PARAM_1)
10571#define _DSI_TA_TIMING_PARAM_0 0x6b098
10572#define _DSI_TA_TIMING_PARAM_1 0x6b898
10573#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10574 _DSI_TA_TIMING_PARAM_0,\
10575 _DSI_TA_TIMING_PARAM_1)
10576#define TA_SURE_OVERRIDE (1 << 31)
10577#define TA_SURE(x) ((x) << 16)
10578#define TA_SURE_MASK (0x1f << 16)
10579#define TA_SURE_SHIFT 16
10580#define TA_GO_OVERRIDE (1 << 15)
10581#define TA_GO(x) ((x) << 8)
10582#define TA_GO_MASK (0xf << 8)
10583#define TA_GO_SHIFT 8
10584#define TA_GET_OVERRIDE (1 << 7)
10585#define TA_GET(x) ((x) << 0)
10586#define TA_GET_MASK (0xf << 0)
10587#define TA_GET_SHIFT 0
10588
5ffce254
MC
10589/* DSI transcoder configuration */
10590#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10591#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10592#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10593 _DSI_TRANS_FUNC_CONF_0,\
10594 _DSI_TRANS_FUNC_CONF_1)
10595#define OP_MODE_MASK (0x3 << 28)
10596#define OP_MODE_SHIFT 28
10597#define CMD_MODE_NO_GATE (0x0 << 28)
10598#define CMD_MODE_TE_GATE (0x1 << 28)
10599#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10600#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10601#define LINK_READY (1 << 20)
10602#define PIX_FMT_MASK (0x3 << 16)
10603#define PIX_FMT_SHIFT 16
10604#define PIX_FMT_RGB565 (0x0 << 16)
10605#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10606#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10607#define PIX_FMT_RGB888 (0x3 << 16)
10608#define PIX_FMT_RGB101010 (0x4 << 16)
10609#define PIX_FMT_RGB121212 (0x5 << 16)
10610#define PIX_FMT_COMPRESSED (0x6 << 16)
10611#define BGR_TRANSMISSION (1 << 15)
10612#define PIX_VIRT_CHAN(x) ((x) << 12)
10613#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10614#define PIX_VIRT_CHAN_SHIFT 12
10615#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10616#define PIX_BUF_THRESHOLD_SHIFT 10
10617#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10618#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10619#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10620#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10621#define CONTINUOUS_CLK_MASK (0x3 << 8)
10622#define CONTINUOUS_CLK_SHIFT 8
10623#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10624#define CLK_HS_OR_LP (0x2 << 8)
10625#define CLK_HS_CONTINUOUS (0x3 << 8)
10626#define LINK_CALIBRATION_MASK (0x3 << 4)
10627#define LINK_CALIBRATION_SHIFT 4
10628#define CALIBRATION_DISABLED (0x0 << 4)
10629#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10630#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10631#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10632#define EOTP_DISABLED (1 << 0)
10633
60230aac
MC
10634#define _DSI_CMD_RXCTL_0 0x6b0d4
10635#define _DSI_CMD_RXCTL_1 0x6b8d4
10636#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10637 _DSI_CMD_RXCTL_0,\
10638 _DSI_CMD_RXCTL_1)
10639#define READ_UNLOADS_DW (1 << 16)
10640#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10641#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10642#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10643#define RECEIVED_RESET_TRIGGER (1 << 12)
10644#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10645#define RECEIVED_CRC_WAS_LOST (1 << 10)
10646#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10647#define NUMBER_RX_PLOAD_DW_SHIFT 0
10648
10649#define _DSI_CMD_TXCTL_0 0x6b0d0
10650#define _DSI_CMD_TXCTL_1 0x6b8d0
10651#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10652 _DSI_CMD_TXCTL_0,\
10653 _DSI_CMD_TXCTL_1)
10654#define KEEP_LINK_IN_HS (1 << 24)
10655#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10656#define FREE_HEADER_CREDIT_SHIFT 0x8
10657#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10658#define FREE_PLOAD_CREDIT_SHIFT 0
10659#define MAX_HEADER_CREDIT 0x10
10660#define MAX_PLOAD_CREDIT 0x40
10661
808517e2
MC
10662#define _DSI_CMD_TXHDR_0 0x6b100
10663#define _DSI_CMD_TXHDR_1 0x6b900
10664#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10665 _DSI_CMD_TXHDR_0,\
10666 _DSI_CMD_TXHDR_1)
10667#define PAYLOAD_PRESENT (1 << 31)
10668#define LP_DATA_TRANSFER (1 << 30)
10669#define VBLANK_FENCE (1 << 29)
10670#define PARAM_WC_MASK (0xffff << 8)
10671#define PARAM_WC_LOWER_SHIFT 8
10672#define PARAM_WC_UPPER_SHIFT 16
10673#define VC_MASK (0x3 << 6)
10674#define VC_SHIFT 6
10675#define DT_MASK (0x3f << 0)
10676#define DT_SHIFT 0
10677
10678#define _DSI_CMD_TXPYLD_0 0x6b104
10679#define _DSI_CMD_TXPYLD_1 0x6b904
10680#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10681 _DSI_CMD_TXPYLD_0,\
10682 _DSI_CMD_TXPYLD_1)
10683
60230aac
MC
10684#define _DSI_LP_MSG_0 0x6b0d8
10685#define _DSI_LP_MSG_1 0x6b8d8
10686#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10687 _DSI_LP_MSG_0,\
10688 _DSI_LP_MSG_1)
10689#define LPTX_IN_PROGRESS (1 << 17)
10690#define LINK_IN_ULPS (1 << 16)
10691#define LINK_ULPS_TYPE_LP11 (1 << 8)
10692#define LINK_ENTER_ULPS (1 << 0)
10693
8bffd204
MC
10694/* DSI timeout registers */
10695#define _DSI_HSTX_TO_0 0x6b044
10696#define _DSI_HSTX_TO_1 0x6b844
10697#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10698 _DSI_HSTX_TO_0,\
10699 _DSI_HSTX_TO_1)
10700#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10701#define HSTX_TIMEOUT_VALUE_SHIFT 16
10702#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10703#define HSTX_TIMED_OUT (1 << 0)
10704
10705#define _DSI_LPRX_HOST_TO_0 0x6b048
10706#define _DSI_LPRX_HOST_TO_1 0x6b848
10707#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10708 _DSI_LPRX_HOST_TO_0,\
10709 _DSI_LPRX_HOST_TO_1)
10710#define LPRX_TIMED_OUT (1 << 16)
10711#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10712#define LPRX_TIMEOUT_VALUE_SHIFT 0
10713#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10714
10715#define _DSI_PWAIT_TO_0 0x6b040
10716#define _DSI_PWAIT_TO_1 0x6b840
10717#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10718 _DSI_PWAIT_TO_0,\
10719 _DSI_PWAIT_TO_1)
10720#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10721#define PRESET_TIMEOUT_VALUE_SHIFT 16
10722#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10723#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10724#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10725#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10726
10727#define _DSI_TA_TO_0 0x6b04c
10728#define _DSI_TA_TO_1 0x6b84c
10729#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10730 _DSI_TA_TO_0,\
10731 _DSI_TA_TO_1)
10732#define TA_TIMED_OUT (1 << 16)
10733#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10734#define TA_TIMEOUT_VALUE_SHIFT 0
10735#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10736
3230bf14 10737/* bits 31:0 */
4ad83e94 10738#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10739#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10740#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10741
10742#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10743#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10744#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10745#define LP_HS_SSW_CNT_SHIFT 16
10746#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10747#define HS_LP_PWR_SW_CNT_SHIFT 0
10748#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10749
4ad83e94 10750#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10751#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10752#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10753#define STOP_STATE_STALL_COUNTER_SHIFT 0
10754#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10755
4ad83e94 10756#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10757#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10758#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10759#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10760#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10761#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10762#define RX_CONTENTION_DETECTED (1 << 0)
10763
10764/* XXX: only pipe A ?!? */
4ad83e94 10765#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10766#define DBI_TYPEC_ENABLE (1 << 31)
10767#define DBI_TYPEC_WIP (1 << 30)
10768#define DBI_TYPEC_OPTION_SHIFT 28
10769#define DBI_TYPEC_OPTION_MASK (3 << 28)
10770#define DBI_TYPEC_FREQ_SHIFT 24
10771#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10772#define DBI_TYPEC_OVERRIDE (1 << 8)
10773#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10774#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10775
10776
10777/* MIPI adapter registers */
10778
4ad83e94 10779#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 10780#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 10781#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
10782#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10783#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10784#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10785#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10786#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10787#define READ_REQUEST_PRIORITY_SHIFT 3
10788#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10789#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10790#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10791#define RGB_FLIP_TO_BGR (1 << 2)
10792
6b93e9c8 10793#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 10794#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 10795#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
10796#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10797#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10798#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10799#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10800#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10801#define GLK_LP_WAKE (1 << 22)
10802#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10803#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10804#define GLK_FIREWALL_ENABLE (1 << 16)
10805#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10806#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10807#define BXT_DSC_ENABLE (1 << 3)
10808#define BXT_RGB_FLIP (1 << 2)
10809#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10810#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 10811
4ad83e94 10812#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 10813#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 10814#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
10815#define DATA_MEM_ADDRESS_SHIFT 5
10816#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10817#define DATA_VALID (1 << 0)
10818
4ad83e94 10819#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 10820#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 10821#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
10822#define DATA_LENGTH_SHIFT 0
10823#define DATA_LENGTH_MASK (0xfffff << 0)
10824
4ad83e94 10825#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 10826#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 10827#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
10828#define COMMAND_MEM_ADDRESS_SHIFT 5
10829#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10830#define AUTO_PWG_ENABLE (1 << 2)
10831#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10832#define COMMAND_VALID (1 << 0)
10833
4ad83e94 10834#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 10835#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 10836#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
10837#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10838#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10839
4ad83e94 10840#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 10841#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 10842#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 10843
4ad83e94 10844#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 10845#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 10846#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
10847#define READ_DATA_VALID(n) (1 << (n))
10848
3bbaba0c 10849/* MOCS (Memory Object Control State) registers */
f0f59a00 10850#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 10851
f0f59a00
VS
10852#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10853#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10854#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10855#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10856#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
10857/* Media decoder 2 MOCS registers */
10858#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 10859
73f4e8a3
OM
10860#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10861#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10862#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10863#define PMFLUSHDONE_LNEBLK (1 << 22)
10864
d5165ebd
TG
10865/* gamt regs */
10866#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10867#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10868#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10869#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10870#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10871
93564044
VS
10872#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10873#define MMCD_PCLA (1 << 31)
10874#define MMCD_HOTSPOT_EN (1 << 27)
10875
ad186f3f
PZ
10876#define _ICL_PHY_MISC_A 0x64C00
10877#define _ICL_PHY_MISC_B 0x64C04
10878#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10879 _ICL_PHY_MISC_B)
10880#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10881
2efbb2f0 10882/* Icelake Display Stream Compression Registers */
6f15a7de
AS
10883#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10884#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
10885#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10886#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10887#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10888#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10889#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10890 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10891 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10892#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10893 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10894 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10895#define DSC_VBR_ENABLE (1 << 19)
10896#define DSC_422_ENABLE (1 << 18)
10897#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10898#define DSC_BLOCK_PREDICTION (1 << 16)
10899#define DSC_LINE_BUF_DEPTH_SHIFT 12
10900#define DSC_BPC_SHIFT 8
10901#define DSC_VER_MIN_SHIFT 4
10902#define DSC_VER_MAJ (0x1 << 0)
10903
6f15a7de
AS
10904#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10905#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
10906#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10907#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10908#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10909#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10910#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10911 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10912 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10913#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10914 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10915 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10916#define DSC_BPP(bpp) ((bpp) << 0)
10917
6f15a7de
AS
10918#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10919#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
10920#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10921#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10922#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10923#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10924#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10925 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10926 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10927#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10928 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10929 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10930#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10931#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10932
6f15a7de
AS
10933#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10934#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
10935#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10936#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10937#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10938#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10939#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10940 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10941 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10942#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10943 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10944 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10945#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10946#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10947
6f15a7de
AS
10948#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10949#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
10950#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10951#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10952#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10953#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10954#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10955 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10956 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10957#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 10958 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
2efbb2f0
AS
10959 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10960#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10961#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10962
6f15a7de
AS
10963#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10964#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
10965#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10966#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10967#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10968#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10969#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10970 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10971 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10972#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 10973 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
2efbb2f0 10974 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 10975#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
10976#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10977
6f15a7de
AS
10978#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10979#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
10980#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10981#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10982#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10983#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10984#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10985 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10986 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10987#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10988 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10989 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
10990#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
10991#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
10992#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10993#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10994
6f15a7de
AS
10995#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
10996#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
10997#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10998#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10999#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11000#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11001#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11002 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11003 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11004#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11005 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11006 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11007#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11008#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11009
6f15a7de
AS
11010#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11011#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
11012#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11013#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11014#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11015#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11016#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11017 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11018 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11019#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11020 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11021 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11022#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11023#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11024
6f15a7de
AS
11025#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11026#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
11027#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11028#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11029#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11030#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11031#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11032 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11033 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11034#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11035 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11036 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11037#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11038#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11039
6f15a7de
AS
11040#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11041#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
11042#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11043#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11044#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11045#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11046#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11047 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11048 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11049#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11050 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11051 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11052#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11053#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11054#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11055#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11056
6f15a7de
AS
11057#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11058#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
11059#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11060#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11061#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11062#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11063#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11064 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11065 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11066#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11067 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11068 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11069
6f15a7de
AS
11070#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11071#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
11072#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11073#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11074#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11075#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11076#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11077 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11078 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11079#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11080 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11081 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11082
6f15a7de
AS
11083#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11084#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
11085#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11086#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11087#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11088#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11089#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11090 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11091 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11092#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11093 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11094 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11095
6f15a7de
AS
11096#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11097#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
11098#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11099#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11100#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11101#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11102#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11103 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11104 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11105#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11106 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11107 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11108
6f15a7de
AS
11109#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11110#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
11111#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11112#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11113#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11114#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11115#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11116 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11117 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11118#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11119 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11120 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11121
6f15a7de
AS
11122#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11123#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
11124#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11125#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11126#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11127#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11128#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11129 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11130 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11131#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11132 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11133 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
35b876db 11134#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
2efbb2f0 11135#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 11136#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 11137
dbda5111
AS
11138/* Icelake Rate Control Buffer Threshold Registers */
11139#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11140#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11141#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11142#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11143#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11144#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11145#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11146#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11147#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11148#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11149#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11150#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11151#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11152 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11153 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11154#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11155 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11156 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11157#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11158 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11159 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11160#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11161 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11162 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11163
11164#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11165#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11166#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11167#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11168#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11169#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11170#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11171#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11172#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11173#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11174#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11175#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11176#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11177 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11178 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11179#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11180 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11181 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11182#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11183 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11184 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11185#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11186 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11187 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11188
a6576a8d 11189#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
b9fcddab
PZ
11190#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11191#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
db7295c2
AM
11192#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11193#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11194#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
b9fcddab 11195
a6576a8d 11196#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
39d1e234
PZ
11197#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11198
a6576a8d 11199#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
39d1e234
PZ
11200#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11201
585fb111 11202#endif /* _I915_REG_H_ */