]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/gtt: Don't restore the non-existent PDE for GGTT
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
ce64645d
JN
142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
5eddb70b 144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
a927c927
RV
154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
ce64645d 156#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 157#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 158
98533251
DL
159#define _MASKED_FIELD(mask, value) ({ \
160 if (__builtin_constant_p(mask)) \
161 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
162 if (__builtin_constant_p(value)) \
163 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
164 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
165 BUILD_BUG_ON_MSG((value) & ~(mask), \
166 "Incorrect value for mask"); \
167 (mask) << 16 | (value); })
168#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
169#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
170
237ae7c7 171/* Engine ID */
98533251 172
237ae7c7
MW
173#define RCS_HW 0
174#define VCS_HW 1
175#define BCS_HW 2
176#define VECS_HW 3
177#define VCS2_HW 4
022d3093
TU
178#define VCS3_HW 6
179#define VCS4_HW 7
180#define VECS2_HW 12
6b26c86d 181
0908180b
DCS
182/* Engine class */
183
184#define RENDER_CLASS 0
185#define VIDEO_DECODE_CLASS 1
186#define VIDEO_ENHANCEMENT_CLASS 2
187#define COPY_ENGINE_CLASS 3
188#define OTHER_CLASS 4
b46a33e2
TU
189#define MAX_ENGINE_CLASS 4
190
d02b98b8 191#define OTHER_GTPM_INSTANCE 1
022d3093 192#define MAX_ENGINE_INSTANCE 3
0908180b 193
585fb111
JB
194/* PCI config space */
195
e10fa551
JL
196#define MCHBAR_I915 0x44
197#define MCHBAR_I965 0x48
198#define MCHBAR_SIZE (4 * 4096)
199
200#define DEVEN 0x54
201#define DEVEN_MCHBAR_EN (1 << 28)
202
40006c43 203/* BSM in include/drm/i915_drm.h */
e10fa551 204
1b1d2716
VS
205#define HPLLCC 0xc0 /* 85x only */
206#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
207#define GC_CLOCK_133_200 (0 << 0)
208#define GC_CLOCK_100_200 (1 << 0)
209#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
210#define GC_CLOCK_133_266 (3 << 0)
211#define GC_CLOCK_133_200_2 (4 << 0)
212#define GC_CLOCK_133_266_2 (5 << 0)
213#define GC_CLOCK_166_266 (6 << 0)
214#define GC_CLOCK_166_250 (7 << 0)
215
e10fa551
JL
216#define I915_GDRST 0xc0 /* PCI config register */
217#define GRDOM_FULL (0 << 2)
218#define GRDOM_RENDER (1 << 2)
219#define GRDOM_MEDIA (3 << 2)
220#define GRDOM_MASK (3 << 2)
221#define GRDOM_RESET_STATUS (1 << 1)
222#define GRDOM_RESET_ENABLE (1 << 0)
223
8fdded82
VS
224/* BSpec only has register offset, PCI device and bit found empirically */
225#define I830_CLOCK_GATE 0xc8 /* device 0 */
226#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
227
e10fa551
JL
228#define GCDGMBUS 0xcc
229
f97108d1 230#define GCFGC2 0xda
585fb111
JB
231#define GCFGC 0xf0 /* 915+ only */
232#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
233#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 234#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
235#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
236#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
237#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
238#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
239#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
240#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 241#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
242#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
243#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
244#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
245#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
246#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
247#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
248#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
249#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
250#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
251#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
252#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
253#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
254#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
255#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
256#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
257#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
258#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
259#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
260#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 261
e10fa551
JL
262#define ASLE 0xe4
263#define ASLS 0xfc
264
265#define SWSCI 0xe8
266#define SWSCI_SCISEL (1 << 15)
267#define SWSCI_GSSCIE (1 << 0)
268
269#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 270
585fb111 271
f0f59a00 272#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
273#define ILK_GRDOM_FULL (0<<1)
274#define ILK_GRDOM_RENDER (1<<1)
275#define ILK_GRDOM_MEDIA (3<<1)
276#define ILK_GRDOM_MASK (3<<1)
277#define ILK_GRDOM_RESET_ENABLE (1<<0)
278
f0f59a00 279#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
280#define GEN6_MBC_SNPCR_SHIFT 21
281#define GEN6_MBC_SNPCR_MASK (3<<21)
282#define GEN6_MBC_SNPCR_MAX (0<<21)
283#define GEN6_MBC_SNPCR_MED (1<<21)
284#define GEN6_MBC_SNPCR_LOW (2<<21)
285#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
286
f0f59a00
VS
287#define VLV_G3DCTL _MMIO(0x9024)
288#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 289
f0f59a00 290#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
291#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
292#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
293#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
294#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
295#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
296
f0f59a00 297#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
298#define GEN6_GRDOM_FULL (1 << 0)
299#define GEN6_GRDOM_RENDER (1 << 1)
300#define GEN6_GRDOM_MEDIA (1 << 2)
301#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 302#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 303#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 304#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
305/* GEN11 changed all bit defs except for FULL & RENDER */
306#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
307#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
308#define GEN11_GRDOM_BLT (1 << 2)
309#define GEN11_GRDOM_GUC (1 << 3)
310#define GEN11_GRDOM_MEDIA (1 << 5)
311#define GEN11_GRDOM_MEDIA2 (1 << 6)
312#define GEN11_GRDOM_MEDIA3 (1 << 7)
313#define GEN11_GRDOM_MEDIA4 (1 << 8)
314#define GEN11_GRDOM_VECS (1 << 13)
315#define GEN11_GRDOM_VECS2 (1 << 14)
cff458c2 316
bbdc070a
DG
317#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
318#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
319#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
5eb719cd
DV
320#define PP_DIR_DCLV_2G 0xffffffff
321
bbdc070a
DG
322#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
323#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
94e409c1 324
f0f59a00 325#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
326#define GEN8_RPCS_ENABLE (1 << 31)
327#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
328#define GEN8_RPCS_S_CNT_SHIFT 15
329#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
330#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
331#define GEN8_RPCS_SS_CNT_SHIFT 8
332#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
333#define GEN8_RPCS_EU_MAX_SHIFT 4
334#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
335#define GEN8_RPCS_EU_MIN_SHIFT 0
336#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
337
f89823c2
LL
338#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
339/* HSW only */
340#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
341#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
342#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
343#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
344/* HSW+ */
345#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
346#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
347#define HSW_RCS_INHIBIT (1 << 8)
348/* Gen8 */
349#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
350#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
351#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
352#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
353#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
354#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
355#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
356#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
357#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
358#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
359
f0f59a00 360#define GAM_ECOCHK _MMIO(0x4090)
81e231af 361#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 362#define ECOCHK_SNB_BIT (1<<10)
6381b550 363#define ECOCHK_DIS_TLB (1<<8)
e3dff585 364#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
365#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
366#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
367#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
368#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
369#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
370#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
371#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 372
f0f59a00 373#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 374#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
375#define ECOBITS_PPGTT_CACHE64B (3<<8)
376#define ECOBITS_PPGTT_CACHE4B (0<<8)
377
f0f59a00 378#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
379#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
380
f0f59a00 381#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
382#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
383#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
384#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
385#define GEN6_STOLEN_RESERVED_1M (0 << 4)
386#define GEN6_STOLEN_RESERVED_512K (1 << 4)
387#define GEN6_STOLEN_RESERVED_256K (2 << 4)
388#define GEN6_STOLEN_RESERVED_128K (3 << 4)
389#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
390#define GEN7_STOLEN_RESERVED_1M (0 << 5)
391#define GEN7_STOLEN_RESERVED_256K (1 << 5)
392#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
393#define GEN8_STOLEN_RESERVED_1M (0 << 7)
394#define GEN8_STOLEN_RESERVED_2M (1 << 7)
395#define GEN8_STOLEN_RESERVED_4M (2 << 7)
396#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 397#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
40bae736 398
585fb111
JB
399/* VGA stuff */
400
401#define VGA_ST01_MDA 0x3ba
402#define VGA_ST01_CGA 0x3da
403
f0f59a00 404#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
405#define VGA_MSR_WRITE 0x3c2
406#define VGA_MSR_READ 0x3cc
407#define VGA_MSR_MEM_EN (1<<1)
408#define VGA_MSR_CGA_MODE (1<<0)
409
5434fd92 410#define VGA_SR_INDEX 0x3c4
f930ddd0 411#define SR01 1
5434fd92 412#define VGA_SR_DATA 0x3c5
585fb111
JB
413
414#define VGA_AR_INDEX 0x3c0
415#define VGA_AR_VID_EN (1<<5)
416#define VGA_AR_DATA_WRITE 0x3c0
417#define VGA_AR_DATA_READ 0x3c1
418
419#define VGA_GR_INDEX 0x3ce
420#define VGA_GR_DATA 0x3cf
421/* GR05 */
422#define VGA_GR_MEM_READ_MODE_SHIFT 3
423#define VGA_GR_MEM_READ_MODE_PLANE 1
424/* GR06 */
425#define VGA_GR_MEM_MODE_MASK 0xc
426#define VGA_GR_MEM_MODE_SHIFT 2
427#define VGA_GR_MEM_A0000_AFFFF 0
428#define VGA_GR_MEM_A0000_BFFFF 1
429#define VGA_GR_MEM_B0000_B7FFF 2
430#define VGA_GR_MEM_B0000_BFFFF 3
431
432#define VGA_DACMASK 0x3c6
433#define VGA_DACRX 0x3c7
434#define VGA_DACWX 0x3c8
435#define VGA_DACDATA 0x3c9
436
437#define VGA_CR_INDEX_MDA 0x3b4
438#define VGA_CR_DATA_MDA 0x3b5
439#define VGA_CR_INDEX_CGA 0x3d4
440#define VGA_CR_DATA_CGA 0x3d5
441
f0f59a00
VS
442#define MI_PREDICATE_SRC0 _MMIO(0x2400)
443#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
444#define MI_PREDICATE_SRC1 _MMIO(0x2408)
445#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 446
f0f59a00 447#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
448#define LOWER_SLICE_ENABLED (1<<0)
449#define LOWER_SLICE_DISABLED (0<<0)
450
5947de9b
BV
451/*
452 * Registers used only by the command parser
453 */
f0f59a00
VS
454#define BCS_SWCTRL _MMIO(0x22200)
455
456#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
457#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
458#define HS_INVOCATION_COUNT _MMIO(0x2300)
459#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
460#define DS_INVOCATION_COUNT _MMIO(0x2308)
461#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
462#define IA_VERTICES_COUNT _MMIO(0x2310)
463#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
464#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
465#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
466#define VS_INVOCATION_COUNT _MMIO(0x2320)
467#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
468#define GS_INVOCATION_COUNT _MMIO(0x2328)
469#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
470#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
471#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
472#define CL_INVOCATION_COUNT _MMIO(0x2338)
473#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
474#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
475#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
476#define PS_INVOCATION_COUNT _MMIO(0x2348)
477#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
478#define PS_DEPTH_COUNT _MMIO(0x2350)
479#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
480
481/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
482#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
483#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 484
f0f59a00
VS
485#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
486#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 487
f0f59a00
VS
488#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
489#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
490#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
491#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
492#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
493#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 494
f0f59a00
VS
495#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
496#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
497#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 498
1b85066b
JJ
499/* There are the 16 64-bit CS General Purpose Registers */
500#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
501#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
502
a941795a 503#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
504#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
505#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
506#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
507#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
508#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
509#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
510#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
511#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
512#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
513#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
514#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
515#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
516#define GEN7_OACONTROL_FORMAT_SHIFT 2
517#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
518#define GEN7_OACONTROL_ENABLE (1<<0)
519
520#define GEN8_OACTXID _MMIO(0x2364)
521
19f81df2
RB
522#define GEN8_OA_DEBUG _MMIO(0x2B04)
523#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
524#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
525#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
526#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
527
d7965152
RB
528#define GEN8_OACONTROL _MMIO(0x2B00)
529#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
530#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
531#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
532#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
533#define GEN8_OA_REPORT_FORMAT_SHIFT 2
534#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
535#define GEN8_OA_COUNTER_ENABLE (1<<0)
536
537#define GEN8_OACTXCONTROL _MMIO(0x2360)
538#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
539#define GEN8_OA_TIMER_PERIOD_SHIFT 2
540#define GEN8_OA_TIMER_ENABLE (1<<1)
541#define GEN8_OA_COUNTER_RESUME (1<<0)
542
543#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
544#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
545#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
546#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
547#define GEN7_OABUFFER_RESUME (1<<0)
548
19f81df2 549#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 550#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 551#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
552
553#define GEN7_OASTATUS1 _MMIO(0x2364)
554#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
555#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
556#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
557#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
558
559#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
560#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
561#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
562
563#define GEN8_OASTATUS _MMIO(0x2b08)
564#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
565#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
566#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
567#define GEN8_OASTATUS_REPORT_LOST (1<<0)
568
569#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 570#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 571#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 572#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152
RB
573
574#define OABUFFER_SIZE_128K (0<<3)
575#define OABUFFER_SIZE_256K (1<<3)
576#define OABUFFER_SIZE_512K (2<<3)
577#define OABUFFER_SIZE_1M (3<<3)
578#define OABUFFER_SIZE_2M (4<<3)
579#define OABUFFER_SIZE_4M (5<<3)
580#define OABUFFER_SIZE_8M (6<<3)
581#define OABUFFER_SIZE_16M (7<<3)
582
19f81df2
RB
583/*
584 * Flexible, Aggregate EU Counter Registers.
585 * Note: these aren't contiguous
586 */
d7965152 587#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
588#define EU_PERF_CNTL1 _MMIO(0xe558)
589#define EU_PERF_CNTL2 _MMIO(0xe658)
590#define EU_PERF_CNTL3 _MMIO(0xe758)
591#define EU_PERF_CNTL4 _MMIO(0xe45c)
592#define EU_PERF_CNTL5 _MMIO(0xe55c)
593#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 594
d7965152
RB
595/*
596 * OA Boolean state
597 */
598
d7965152
RB
599#define OASTARTTRIG1 _MMIO(0x2710)
600#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
601#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
602
603#define OASTARTTRIG2 _MMIO(0x2714)
604#define OASTARTTRIG2_INVERT_A_0 (1<<0)
605#define OASTARTTRIG2_INVERT_A_1 (1<<1)
606#define OASTARTTRIG2_INVERT_A_2 (1<<2)
607#define OASTARTTRIG2_INVERT_A_3 (1<<3)
608#define OASTARTTRIG2_INVERT_A_4 (1<<4)
609#define OASTARTTRIG2_INVERT_A_5 (1<<5)
610#define OASTARTTRIG2_INVERT_A_6 (1<<6)
611#define OASTARTTRIG2_INVERT_A_7 (1<<7)
612#define OASTARTTRIG2_INVERT_A_8 (1<<8)
613#define OASTARTTRIG2_INVERT_A_9 (1<<9)
614#define OASTARTTRIG2_INVERT_A_10 (1<<10)
615#define OASTARTTRIG2_INVERT_A_11 (1<<11)
616#define OASTARTTRIG2_INVERT_A_12 (1<<12)
617#define OASTARTTRIG2_INVERT_A_13 (1<<13)
618#define OASTARTTRIG2_INVERT_A_14 (1<<14)
619#define OASTARTTRIG2_INVERT_A_15 (1<<15)
620#define OASTARTTRIG2_INVERT_B_0 (1<<16)
621#define OASTARTTRIG2_INVERT_B_1 (1<<17)
622#define OASTARTTRIG2_INVERT_B_2 (1<<18)
623#define OASTARTTRIG2_INVERT_B_3 (1<<19)
624#define OASTARTTRIG2_INVERT_C_0 (1<<20)
625#define OASTARTTRIG2_INVERT_C_1 (1<<21)
626#define OASTARTTRIG2_INVERT_D_0 (1<<22)
627#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
628#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
629#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
630#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
631#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
632#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
633
634#define OASTARTTRIG3 _MMIO(0x2718)
635#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
636#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
637#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
638#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
639#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
640#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
641#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
642#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
643#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
644
645#define OASTARTTRIG4 _MMIO(0x271c)
646#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
647#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
648#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
649#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
650#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
651#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
652#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
653#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
654#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
655
656#define OASTARTTRIG5 _MMIO(0x2720)
657#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
658#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
659
660#define OASTARTTRIG6 _MMIO(0x2724)
661#define OASTARTTRIG6_INVERT_A_0 (1<<0)
662#define OASTARTTRIG6_INVERT_A_1 (1<<1)
663#define OASTARTTRIG6_INVERT_A_2 (1<<2)
664#define OASTARTTRIG6_INVERT_A_3 (1<<3)
665#define OASTARTTRIG6_INVERT_A_4 (1<<4)
666#define OASTARTTRIG6_INVERT_A_5 (1<<5)
667#define OASTARTTRIG6_INVERT_A_6 (1<<6)
668#define OASTARTTRIG6_INVERT_A_7 (1<<7)
669#define OASTARTTRIG6_INVERT_A_8 (1<<8)
670#define OASTARTTRIG6_INVERT_A_9 (1<<9)
671#define OASTARTTRIG6_INVERT_A_10 (1<<10)
672#define OASTARTTRIG6_INVERT_A_11 (1<<11)
673#define OASTARTTRIG6_INVERT_A_12 (1<<12)
674#define OASTARTTRIG6_INVERT_A_13 (1<<13)
675#define OASTARTTRIG6_INVERT_A_14 (1<<14)
676#define OASTARTTRIG6_INVERT_A_15 (1<<15)
677#define OASTARTTRIG6_INVERT_B_0 (1<<16)
678#define OASTARTTRIG6_INVERT_B_1 (1<<17)
679#define OASTARTTRIG6_INVERT_B_2 (1<<18)
680#define OASTARTTRIG6_INVERT_B_3 (1<<19)
681#define OASTARTTRIG6_INVERT_C_0 (1<<20)
682#define OASTARTTRIG6_INVERT_C_1 (1<<21)
683#define OASTARTTRIG6_INVERT_D_0 (1<<22)
684#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
685#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
686#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
687#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
688#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
689#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
690
691#define OASTARTTRIG7 _MMIO(0x2728)
692#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
693#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
694#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
695#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
696#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
697#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
698#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
699#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
700#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
701
702#define OASTARTTRIG8 _MMIO(0x272c)
703#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
704#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
705#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
706#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
707#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
708#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
709#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
710#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
711#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
712
7853d92e
LL
713#define OAREPORTTRIG1 _MMIO(0x2740)
714#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
715#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
716
717#define OAREPORTTRIG2 _MMIO(0x2744)
718#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
719#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
720#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
721#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
722#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
723#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
724#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
725#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
726#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
727#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
728#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
729#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
730#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
731#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
732#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
733#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
734#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
735#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
736#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
737#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
738#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
739#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
740#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
741#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
742#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
743
744#define OAREPORTTRIG3 _MMIO(0x2748)
745#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
746#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
747#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
748#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
749#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
750#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
751#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
752#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
753#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
754
755#define OAREPORTTRIG4 _MMIO(0x274c)
756#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
757#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
758#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
759#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
760#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
761#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
762#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
763#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
764#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
765
766#define OAREPORTTRIG5 _MMIO(0x2750)
767#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
768#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
769
770#define OAREPORTTRIG6 _MMIO(0x2754)
771#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
772#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
773#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
774#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
775#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
776#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
777#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
778#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
779#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
780#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
781#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
782#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
783#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
784#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
785#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
786#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
787#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
788#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
789#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
790#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
791#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
792#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
793#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
794#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
795#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
796
797#define OAREPORTTRIG7 _MMIO(0x2758)
798#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
799#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
800#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
801#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
802#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
803#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
804#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
805#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
806#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
807
808#define OAREPORTTRIG8 _MMIO(0x275c)
809#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
810#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
811#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
812#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
813#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
814#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
815#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
816#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
817#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
818
d7965152
RB
819/* CECX_0 */
820#define OACEC_COMPARE_LESS_OR_EQUAL 6
821#define OACEC_COMPARE_NOT_EQUAL 5
822#define OACEC_COMPARE_LESS_THAN 4
823#define OACEC_COMPARE_GREATER_OR_EQUAL 3
824#define OACEC_COMPARE_EQUAL 2
825#define OACEC_COMPARE_GREATER_THAN 1
826#define OACEC_COMPARE_ANY_EQUAL 0
827
828#define OACEC_COMPARE_VALUE_MASK 0xffff
829#define OACEC_COMPARE_VALUE_SHIFT 3
830
831#define OACEC_SELECT_NOA (0<<19)
832#define OACEC_SELECT_PREV (1<<19)
833#define OACEC_SELECT_BOOLEAN (2<<19)
834
835/* CECX_1 */
836#define OACEC_MASK_MASK 0xffff
837#define OACEC_CONSIDERATIONS_MASK 0xffff
838#define OACEC_CONSIDERATIONS_SHIFT 16
839
840#define OACEC0_0 _MMIO(0x2770)
841#define OACEC0_1 _MMIO(0x2774)
842#define OACEC1_0 _MMIO(0x2778)
843#define OACEC1_1 _MMIO(0x277c)
844#define OACEC2_0 _MMIO(0x2780)
845#define OACEC2_1 _MMIO(0x2784)
846#define OACEC3_0 _MMIO(0x2788)
847#define OACEC3_1 _MMIO(0x278c)
848#define OACEC4_0 _MMIO(0x2790)
849#define OACEC4_1 _MMIO(0x2794)
850#define OACEC5_0 _MMIO(0x2798)
851#define OACEC5_1 _MMIO(0x279c)
852#define OACEC6_0 _MMIO(0x27a0)
853#define OACEC6_1 _MMIO(0x27a4)
854#define OACEC7_0 _MMIO(0x27a8)
855#define OACEC7_1 _MMIO(0x27ac)
856
f89823c2
LL
857/* OA perf counters */
858#define OA_PERFCNT1_LO _MMIO(0x91B8)
859#define OA_PERFCNT1_HI _MMIO(0x91BC)
860#define OA_PERFCNT2_LO _MMIO(0x91C0)
861#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
862#define OA_PERFCNT3_LO _MMIO(0x91C8)
863#define OA_PERFCNT3_HI _MMIO(0x91CC)
864#define OA_PERFCNT4_LO _MMIO(0x91D8)
865#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
866
867#define OA_PERFMATRIX_LO _MMIO(0x91C8)
868#define OA_PERFMATRIX_HI _MMIO(0x91CC)
869
870/* RPM unit config (Gen8+) */
871#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
872#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
873#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
874#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
875#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
876#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
877#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
878#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
879#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
880#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
881#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
882#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
883#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
884
f89823c2 885#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 886#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 887
dab91783
LL
888/* GPM unit config (Gen9+) */
889#define CTC_MODE _MMIO(0xA26C)
890#define CTC_SOURCE_PARAMETER_MASK 1
891#define CTC_SOURCE_CRYSTAL_CLOCK 0
892#define CTC_SOURCE_DIVIDE_LOGIC 1
893#define CTC_SHIFT_PARAMETER_SHIFT 1
894#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
895
5888576b
LL
896/* RCP unit config (Gen8+) */
897#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 898
a54b19f1
LL
899/* NOA (HSW) */
900#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
901#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
902#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
903#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
904#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
905#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
906#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
907#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
908#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
909#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
910
911#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
912
f89823c2
LL
913/* NOA (Gen8+) */
914#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
915
916#define MICRO_BP0_0 _MMIO(0x9800)
917#define MICRO_BP0_2 _MMIO(0x9804)
918#define MICRO_BP0_1 _MMIO(0x9808)
919
920#define MICRO_BP1_0 _MMIO(0x980C)
921#define MICRO_BP1_2 _MMIO(0x9810)
922#define MICRO_BP1_1 _MMIO(0x9814)
923
924#define MICRO_BP2_0 _MMIO(0x9818)
925#define MICRO_BP2_2 _MMIO(0x981C)
926#define MICRO_BP2_1 _MMIO(0x9820)
927
928#define MICRO_BP3_0 _MMIO(0x9824)
929#define MICRO_BP3_2 _MMIO(0x9828)
930#define MICRO_BP3_1 _MMIO(0x982C)
931
932#define MICRO_BP_TRIGGER _MMIO(0x9830)
933#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
934#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
935#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
936
937#define GDT_CHICKEN_BITS _MMIO(0x9840)
938#define GT_NOA_ENABLE 0x00000080
939
940#define NOA_DATA _MMIO(0x986C)
941#define NOA_WRITE _MMIO(0x9888)
180b813c 942
220375aa
BV
943#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
944#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 945#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 946
dc96e9b8
CW
947/*
948 * Reset registers
949 */
f0f59a00 950#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
951#define DEBUG_RESET_FULL (1<<7)
952#define DEBUG_RESET_RENDER (1<<8)
953#define DEBUG_RESET_DISPLAY (1<<9)
954
57f350b6 955/*
5a09ae9f
JN
956 * IOSF sideband
957 */
f0f59a00 958#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
959#define IOSF_DEVFN_SHIFT 24
960#define IOSF_OPCODE_SHIFT 16
961#define IOSF_PORT_SHIFT 8
962#define IOSF_BYTE_ENABLES_SHIFT 4
963#define IOSF_BAR_SHIFT 1
964#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
965#define IOSF_PORT_BUNIT 0x03
966#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
967#define IOSF_PORT_NC 0x11
968#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
969#define IOSF_PORT_GPIO_NC 0x13
970#define IOSF_PORT_CCK 0x14
4688d45f
JN
971#define IOSF_PORT_DPIO_2 0x1a
972#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
973#define IOSF_PORT_GPIO_SC 0x48
974#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 975#define IOSF_PORT_CCU 0xa9
7071af97
JN
976#define CHV_IOSF_PORT_GPIO_N 0x13
977#define CHV_IOSF_PORT_GPIO_SE 0x48
978#define CHV_IOSF_PORT_GPIO_E 0xa8
979#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
980#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
981#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 982
30a970c6
JB
983/* See configdb bunit SB addr map */
984#define BUNIT_REG_BISOC 0x11
985
30a970c6 986#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
987#define DSPFREQSTAT_SHIFT_CHV 24
988#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
989#define DSPFREQGUAR_SHIFT_CHV 8
990#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
991#define DSPFREQSTAT_SHIFT 30
992#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
993#define DSPFREQGUAR_SHIFT 14
994#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
995#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
996#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
997#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
998#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
999#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1000#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1001#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1002#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1003#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1004#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1005#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1006#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1007#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1008#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1009#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1010
c3fdb9d8 1011/*
438b8dc4
ID
1012 * i915_power_well_id:
1013 *
1014 * Platform specific IDs used to look up power wells and - except for custom
1015 * power wells - to define request/status register flag bit positions. As such
1016 * the set of IDs on a given platform must be unique and except for custom
1017 * power wells their value must stay fixed.
1018 */
1019enum i915_power_well_id {
120b56a2
ID
1020 /*
1021 * I830
1022 * - custom power well
1023 */
1024 I830_DISP_PW_PIPES = 0,
1025
438b8dc4
ID
1026 /*
1027 * VLV/CHV
1028 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1029 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1030 */
a30180a5
ID
1031 PUNIT_POWER_WELL_RENDER = 0,
1032 PUNIT_POWER_WELL_MEDIA = 1,
1033 PUNIT_POWER_WELL_DISP2D = 3,
1034 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1035 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1036 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1037 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1038 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1039 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1040 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1041 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1042 /* - custom power well */
1043 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1044
fb9248e2
ID
1045 /*
1046 * HSW/BDW
9c3a16c8 1047 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1048 */
1049 HSW_DISP_PW_GLOBAL = 15,
1050
438b8dc4
ID
1051 /*
1052 * GEN9+
9c3a16c8 1053 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1054 */
1055 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1056 SKL_DISP_PW_DDI_A_E,
0d03926d 1057 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1058 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1059 SKL_DISP_PW_DDI_B,
1060 SKL_DISP_PW_DDI_C,
1061 SKL_DISP_PW_DDI_D,
9787e835 1062 CNL_DISP_PW_DDI_F = 6,
0d03926d
ACO
1063
1064 GLK_DISP_PW_AUX_A = 8,
1065 GLK_DISP_PW_AUX_B,
1066 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1067 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1068 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1069 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1070 CNL_DISP_PW_AUX_D,
a324fcac 1071 CNL_DISP_PW_AUX_F,
0d03926d 1072
94dd5138
S
1073 SKL_DISP_PW_1 = 14,
1074 SKL_DISP_PW_2,
56fcfd63 1075
438b8dc4 1076 /* - custom power wells */
9f836f90 1077 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1078 BXT_DPIO_CMN_A,
1079 BXT_DPIO_CMN_BC,
438b8dc4
ID
1080 GLK_DPIO_CMN_C, /* 19 */
1081
1082 /*
1083 * Multiple platforms.
1084 * Must start following the highest ID of any platform.
1085 * - custom power wells
1086 */
1087 I915_DISP_PW_ALWAYS_ON = 20,
94dd5138
S
1088};
1089
02f4c9e0
CML
1090#define PUNIT_REG_PWRGT_CTRL 0x60
1091#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1092#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1093#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1094#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1095#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1096#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1097
5a09ae9f
JN
1098#define PUNIT_REG_GPU_LFM 0xd3
1099#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1100#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 1101#define GPLLENABLE (1<<4)
e8474409 1102#define GENFREQSTATUS (1<<0)
5a09ae9f 1103#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1104#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1105
1106#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1107#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1108
095acd5f
D
1109#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1110#define FB_GFX_FREQ_FUSE_MASK 0xff
1111#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1112#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1113#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1114
1115#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1116#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1117
fc1ac8de
VS
1118#define PUNIT_REG_DDR_SETUP2 0x139
1119#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1120#define FORCE_DDR_LOW_FREQ (1 << 1)
1121#define FORCE_DDR_HIGH_FREQ (1 << 0)
1122
2b6b3a09
D
1123#define PUNIT_GPU_STATUS_REG 0xdb
1124#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1125#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1126#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1127#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1128
1129#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1130#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1131#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1132
5a09ae9f
JN
1133#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1134#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1135#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1136#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1137#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1138#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1139#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1140#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1141#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1142#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1143
3ef62342
D
1144#define VLV_TURBO_SOC_OVERRIDE 0x04
1145#define VLV_OVERRIDE_EN 1
1146#define VLV_SOC_TDP_EN (1 << 1)
1147#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1148#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1149
be4fc046 1150/* vlv2 north clock has */
24eb2d59
CML
1151#define CCK_FUSE_REG 0x8
1152#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1153#define CCK_REG_DSI_PLL_FUSE 0x44
1154#define CCK_REG_DSI_PLL_CONTROL 0x48
1155#define DSI_PLL_VCO_EN (1 << 31)
1156#define DSI_PLL_LDO_GATE (1 << 30)
1157#define DSI_PLL_P1_POST_DIV_SHIFT 17
1158#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1159#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1160#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1161#define DSI_PLL_MUX_MASK (3 << 9)
1162#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1163#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1164#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1165#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1166#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1167#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1168#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1169#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1170#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1171#define DSI_PLL_LOCK (1 << 0)
1172#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1173#define DSI_PLL_LFSR (1 << 31)
1174#define DSI_PLL_FRACTION_EN (1 << 30)
1175#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1176#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1177#define DSI_PLL_USYNC_CNT_SHIFT 18
1178#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1179#define DSI_PLL_N1_DIV_SHIFT 16
1180#define DSI_PLL_N1_DIV_MASK (3 << 16)
1181#define DSI_PLL_M1_DIV_SHIFT 0
1182#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1183#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1184#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1185#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1186#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1187#define CCK_TRUNK_FORCE_ON (1 << 17)
1188#define CCK_TRUNK_FORCE_OFF (1 << 16)
1189#define CCK_FREQUENCY_STATUS (0x1f << 8)
1190#define CCK_FREQUENCY_STATUS_SHIFT 8
1191#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1192
f38861b8 1193/* DPIO registers */
5a09ae9f 1194#define DPIO_DEVFN 0
5a09ae9f 1195
f0f59a00 1196#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
1197#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1198#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1199#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 1200#define DPIO_CMNRST (1<<0)
57f350b6 1201
e4607fcf
CML
1202#define DPIO_PHY(pipe) ((pipe) >> 1)
1203#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1204
598fac6b
DV
1205/*
1206 * Per pipe/PLL DPIO regs
1207 */
ab3c759a 1208#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1209#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1210#define DPIO_POST_DIV_DAC 0
1211#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1212#define DPIO_POST_DIV_LVDS1 2
1213#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1214#define DPIO_K_SHIFT (24) /* 4 bits */
1215#define DPIO_P1_SHIFT (21) /* 3 bits */
1216#define DPIO_P2_SHIFT (16) /* 5 bits */
1217#define DPIO_N_SHIFT (12) /* 4 bits */
1218#define DPIO_ENABLE_CALIBRATION (1<<11)
1219#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1220#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1221#define _VLV_PLL_DW3_CH1 0x802c
1222#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1223
ab3c759a 1224#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1225#define DPIO_REFSEL_OVERRIDE 27
1226#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1227#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1228#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1229#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1230#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1231#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1232#define _VLV_PLL_DW5_CH1 0x8034
1233#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1234
ab3c759a
CML
1235#define _VLV_PLL_DW7_CH0 0x801c
1236#define _VLV_PLL_DW7_CH1 0x803c
1237#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1238
ab3c759a
CML
1239#define _VLV_PLL_DW8_CH0 0x8040
1240#define _VLV_PLL_DW8_CH1 0x8060
1241#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1242
ab3c759a
CML
1243#define VLV_PLL_DW9_BCAST 0xc044
1244#define _VLV_PLL_DW9_CH0 0x8044
1245#define _VLV_PLL_DW9_CH1 0x8064
1246#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1247
ab3c759a
CML
1248#define _VLV_PLL_DW10_CH0 0x8048
1249#define _VLV_PLL_DW10_CH1 0x8068
1250#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1251
ab3c759a
CML
1252#define _VLV_PLL_DW11_CH0 0x804c
1253#define _VLV_PLL_DW11_CH1 0x806c
1254#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1255
ab3c759a
CML
1256/* Spec for ref block start counts at DW10 */
1257#define VLV_REF_DW13 0x80ac
598fac6b 1258
ab3c759a 1259#define VLV_CMN_DW0 0x8100
dc96e9b8 1260
598fac6b
DV
1261/*
1262 * Per DDI channel DPIO regs
1263 */
1264
ab3c759a
CML
1265#define _VLV_PCS_DW0_CH0 0x8200
1266#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
1267#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1268#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
1269#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1270#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1271#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1272
97fd4d5c
VS
1273#define _VLV_PCS01_DW0_CH0 0x200
1274#define _VLV_PCS23_DW0_CH0 0x400
1275#define _VLV_PCS01_DW0_CH1 0x2600
1276#define _VLV_PCS23_DW0_CH1 0x2800
1277#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1278#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1279
ab3c759a
CML
1280#define _VLV_PCS_DW1_CH0 0x8204
1281#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1282#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1283#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1284#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1285#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1286#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1287#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1288
97fd4d5c
VS
1289#define _VLV_PCS01_DW1_CH0 0x204
1290#define _VLV_PCS23_DW1_CH0 0x404
1291#define _VLV_PCS01_DW1_CH1 0x2604
1292#define _VLV_PCS23_DW1_CH1 0x2804
1293#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1294#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1295
ab3c759a
CML
1296#define _VLV_PCS_DW8_CH0 0x8220
1297#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1298#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1299#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1300#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1301
1302#define _VLV_PCS01_DW8_CH0 0x0220
1303#define _VLV_PCS23_DW8_CH0 0x0420
1304#define _VLV_PCS01_DW8_CH1 0x2620
1305#define _VLV_PCS23_DW8_CH1 0x2820
1306#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1307#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1308
1309#define _VLV_PCS_DW9_CH0 0x8224
1310#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1311#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1312#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1313#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1314#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1315#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1316#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1317#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1318
a02ef3c7
VS
1319#define _VLV_PCS01_DW9_CH0 0x224
1320#define _VLV_PCS23_DW9_CH0 0x424
1321#define _VLV_PCS01_DW9_CH1 0x2624
1322#define _VLV_PCS23_DW9_CH1 0x2824
1323#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1324#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1325
9d556c99
CML
1326#define _CHV_PCS_DW10_CH0 0x8228
1327#define _CHV_PCS_DW10_CH1 0x8428
1328#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1329#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1330#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1331#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1332#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1333#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1334#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1335#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1336#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1337
1966e59e
VS
1338#define _VLV_PCS01_DW10_CH0 0x0228
1339#define _VLV_PCS23_DW10_CH0 0x0428
1340#define _VLV_PCS01_DW10_CH1 0x2628
1341#define _VLV_PCS23_DW10_CH1 0x2828
1342#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1343#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1344
ab3c759a
CML
1345#define _VLV_PCS_DW11_CH0 0x822c
1346#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1347#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1348#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1349#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1350#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1351#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1352
570e2a74
VS
1353#define _VLV_PCS01_DW11_CH0 0x022c
1354#define _VLV_PCS23_DW11_CH0 0x042c
1355#define _VLV_PCS01_DW11_CH1 0x262c
1356#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1357#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1358#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1359
2e523e98
VS
1360#define _VLV_PCS01_DW12_CH0 0x0230
1361#define _VLV_PCS23_DW12_CH0 0x0430
1362#define _VLV_PCS01_DW12_CH1 0x2630
1363#define _VLV_PCS23_DW12_CH1 0x2830
1364#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1365#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1366
ab3c759a
CML
1367#define _VLV_PCS_DW12_CH0 0x8230
1368#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1369#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1370#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1371#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1372#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1373#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1374#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1375
1376#define _VLV_PCS_DW14_CH0 0x8238
1377#define _VLV_PCS_DW14_CH1 0x8438
1378#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1379
1380#define _VLV_PCS_DW23_CH0 0x825c
1381#define _VLV_PCS_DW23_CH1 0x845c
1382#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1383
1384#define _VLV_TX_DW2_CH0 0x8288
1385#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1386#define DPIO_SWING_MARGIN000_SHIFT 16
1387#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1388#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1389#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1390
1391#define _VLV_TX_DW3_CH0 0x828c
1392#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1393/* The following bit for CHV phy */
1394#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1395#define DPIO_SWING_MARGIN101_SHIFT 16
1396#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1397#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1398
1399#define _VLV_TX_DW4_CH0 0x8290
1400#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1401#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1402#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1403#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1404#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1405#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1406
1407#define _VLV_TX3_DW4_CH0 0x690
1408#define _VLV_TX3_DW4_CH1 0x2a90
1409#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1410
1411#define _VLV_TX_DW5_CH0 0x8294
1412#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1413#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1414#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1415
1416#define _VLV_TX_DW11_CH0 0x82ac
1417#define _VLV_TX_DW11_CH1 0x84ac
1418#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1419
1420#define _VLV_TX_DW14_CH0 0x82b8
1421#define _VLV_TX_DW14_CH1 0x84b8
1422#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1423
9d556c99
CML
1424/* CHV dpPhy registers */
1425#define _CHV_PLL_DW0_CH0 0x8000
1426#define _CHV_PLL_DW0_CH1 0x8180
1427#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1428
1429#define _CHV_PLL_DW1_CH0 0x8004
1430#define _CHV_PLL_DW1_CH1 0x8184
1431#define DPIO_CHV_N_DIV_SHIFT 8
1432#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1433#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1434
1435#define _CHV_PLL_DW2_CH0 0x8008
1436#define _CHV_PLL_DW2_CH1 0x8188
1437#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1438
1439#define _CHV_PLL_DW3_CH0 0x800c
1440#define _CHV_PLL_DW3_CH1 0x818c
1441#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1442#define DPIO_CHV_FIRST_MOD (0 << 8)
1443#define DPIO_CHV_SECOND_MOD (1 << 8)
1444#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1445#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1446#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1447
1448#define _CHV_PLL_DW6_CH0 0x8018
1449#define _CHV_PLL_DW6_CH1 0x8198
1450#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1451#define DPIO_CHV_INT_COEFF_SHIFT 8
1452#define DPIO_CHV_PROP_COEFF_SHIFT 0
1453#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1454
d3eee4ba
VP
1455#define _CHV_PLL_DW8_CH0 0x8020
1456#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1457#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1458#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1459#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1460
1461#define _CHV_PLL_DW9_CH0 0x8024
1462#define _CHV_PLL_DW9_CH1 0x81A4
1463#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1464#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1465#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1466#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1467
6669e39f
VS
1468#define _CHV_CMN_DW0_CH0 0x8100
1469#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1470#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1471#define DPIO_ALLDL_POWERDOWN (1 << 1)
1472#define DPIO_ANYDL_POWERDOWN (1 << 0)
1473
b9e5ac3c
VS
1474#define _CHV_CMN_DW5_CH0 0x8114
1475#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1476#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1477#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1478#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1479#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1480#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1481#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1482#define CHV_BUFLEFTENA1_MASK (3 << 22)
1483
9d556c99
CML
1484#define _CHV_CMN_DW13_CH0 0x8134
1485#define _CHV_CMN_DW0_CH1 0x8080
1486#define DPIO_CHV_S1_DIV_SHIFT 21
1487#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1488#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1489#define DPIO_CHV_K_DIV_SHIFT 4
1490#define DPIO_PLL_FREQLOCK (1 << 1)
1491#define DPIO_PLL_LOCK (1 << 0)
1492#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1493
1494#define _CHV_CMN_DW14_CH0 0x8138
1495#define _CHV_CMN_DW1_CH1 0x8084
1496#define DPIO_AFC_RECAL (1 << 14)
1497#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1498#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1499#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1500#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1501#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1502#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1503#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1504#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1505#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1506#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1507
9197c88b
VS
1508#define _CHV_CMN_DW19_CH0 0x814c
1509#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1510#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1511#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1512#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1513#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1514
9197c88b
VS
1515#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1516
e0fce78f
VS
1517#define CHV_CMN_DW28 0x8170
1518#define DPIO_CL1POWERDOWNEN (1 << 23)
1519#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1520#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1521#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1522#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1523#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1524
9d556c99 1525#define CHV_CMN_DW30 0x8178
3e288786 1526#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1527#define DPIO_LRC_BYPASS (1 << 3)
1528
1529#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1530 (lane) * 0x200 + (offset))
1531
f72df8db
VS
1532#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1533#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1534#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1535#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1536#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1537#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1538#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1539#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1540#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1541#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1542#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1543#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1544#define DPIO_FRC_LATENCY_SHFIT 8
1545#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1546#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1547
1548/* BXT PHY registers */
ed37892e
ACO
1549#define _BXT_PHY0_BASE 0x6C000
1550#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1551#define _BXT_PHY2_BASE 0x163000
1552#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1553 _BXT_PHY1_BASE, \
1554 _BXT_PHY2_BASE)
ed37892e
ACO
1555
1556#define _BXT_PHY(phy, reg) \
1557 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1558
1559#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1560 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1561 (reg_ch1) - _BXT_PHY0_BASE))
1562#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1563 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1564
f0f59a00 1565#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1566#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1567
e93da0a0
ID
1568#define _BXT_PHY_CTL_DDI_A 0x64C00
1569#define _BXT_PHY_CTL_DDI_B 0x64C10
1570#define _BXT_PHY_CTL_DDI_C 0x64C20
1571#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1572#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1573#define BXT_PHY_LANE_ENABLED (1 << 8)
1574#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1575 _BXT_PHY_CTL_DDI_B)
1576
5c6706e5
VK
1577#define _PHY_CTL_FAMILY_EDP 0x64C80
1578#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1579#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1580#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1581#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1582 _PHY_CTL_FAMILY_EDP, \
1583 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1584
dfb82408
S
1585/* BXT PHY PLL registers */
1586#define _PORT_PLL_A 0x46074
1587#define _PORT_PLL_B 0x46078
1588#define _PORT_PLL_C 0x4607c
1589#define PORT_PLL_ENABLE (1 << 31)
1590#define PORT_PLL_LOCK (1 << 30)
1591#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1592#define PORT_PLL_POWER_ENABLE (1 << 26)
1593#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1594#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1595
1596#define _PORT_PLL_EBB_0_A 0x162034
1597#define _PORT_PLL_EBB_0_B 0x6C034
1598#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1599#define PORT_PLL_P1_SHIFT 13
1600#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1601#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1602#define PORT_PLL_P2_SHIFT 8
1603#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1604#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1605#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1606 _PORT_PLL_EBB_0_B, \
1607 _PORT_PLL_EBB_0_C)
dfb82408
S
1608
1609#define _PORT_PLL_EBB_4_A 0x162038
1610#define _PORT_PLL_EBB_4_B 0x6C038
1611#define _PORT_PLL_EBB_4_C 0x6C344
1612#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1613#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1614#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1615 _PORT_PLL_EBB_4_B, \
1616 _PORT_PLL_EBB_4_C)
dfb82408
S
1617
1618#define _PORT_PLL_0_A 0x162100
1619#define _PORT_PLL_0_B 0x6C100
1620#define _PORT_PLL_0_C 0x6C380
1621/* PORT_PLL_0_A */
1622#define PORT_PLL_M2_MASK 0xFF
1623/* PORT_PLL_1_A */
aa610dcb
ID
1624#define PORT_PLL_N_SHIFT 8
1625#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1626#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1627/* PORT_PLL_2_A */
1628#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1629/* PORT_PLL_3_A */
1630#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1631/* PORT_PLL_6_A */
1632#define PORT_PLL_PROP_COEFF_MASK 0xF
1633#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1634#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1635#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1636#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1637/* PORT_PLL_8_A */
1638#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1639/* PORT_PLL_9_A */
05712c15
ID
1640#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1641#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1642/* PORT_PLL_10_A */
1643#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1644#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1645#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1646#define PORT_PLL_DCO_AMP(x) ((x)<<10)
ed37892e
ACO
1647#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1648 _PORT_PLL_0_B, \
1649 _PORT_PLL_0_C)
1650#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1651 (idx) * 4)
dfb82408 1652
5c6706e5
VK
1653/* BXT PHY common lane registers */
1654#define _PORT_CL1CM_DW0_A 0x162000
1655#define _PORT_CL1CM_DW0_BC 0x6C000
1656#define PHY_POWER_GOOD (1 << 16)
b61e7996 1657#define PHY_RESERVED (1 << 7)
ed37892e 1658#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1659
d8d4a512
VS
1660#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1661#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1662#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1663
ad186f3f
PZ
1664#define _ICL_PORT_CL_DW5_A 0x162014
1665#define _ICL_PORT_CL_DW5_B 0x6C014
1666#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1667 _ICL_PORT_CL_DW5_B)
1668
5c6706e5
VK
1669#define _PORT_CL1CM_DW9_A 0x162024
1670#define _PORT_CL1CM_DW9_BC 0x6C024
1671#define IREF0RC_OFFSET_SHIFT 8
1672#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1673#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1674
1675#define _PORT_CL1CM_DW10_A 0x162028
1676#define _PORT_CL1CM_DW10_BC 0x6C028
1677#define IREF1RC_OFFSET_SHIFT 8
1678#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1679#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1680
1681#define _PORT_CL1CM_DW28_A 0x162070
1682#define _PORT_CL1CM_DW28_BC 0x6C070
1683#define OCL1_POWER_DOWN_EN (1 << 23)
1684#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1685#define SUS_CLK_CONFIG 0x3
ed37892e 1686#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1687
1688#define _PORT_CL1CM_DW30_A 0x162078
1689#define _PORT_CL1CM_DW30_BC 0x6C078
1690#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1691#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1692
04416108
RV
1693#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1694#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1695#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1696#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1697#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1698#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1699#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1700#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1701#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1702#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1703#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1704 _CNL_PORT_PCS_DW1_GRP_AE, \
1705 _CNL_PORT_PCS_DW1_GRP_B, \
1706 _CNL_PORT_PCS_DW1_GRP_C, \
1707 _CNL_PORT_PCS_DW1_GRP_D, \
1708 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f
MK
1709 _CNL_PORT_PCS_DW1_GRP_F))
1710
1711#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1712 _CNL_PORT_PCS_DW1_LN0_AE, \
1713 _CNL_PORT_PCS_DW1_LN0_B, \
1714 _CNL_PORT_PCS_DW1_LN0_C, \
1715 _CNL_PORT_PCS_DW1_LN0_D, \
1716 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1717 _CNL_PORT_PCS_DW1_LN0_F))
5bb975de
MN
1718#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1719#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1720#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1721#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
1722#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1723 _ICL_PORT_PCS_DW1_GRP_A, \
1724 _ICL_PORT_PCS_DW1_GRP_B)
1725#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1726 _ICL_PORT_PCS_DW1_LN0_A, \
1727 _ICL_PORT_PCS_DW1_LN0_B)
04416108
RV
1728#define COMMON_KEEPER_EN (1 << 26)
1729
4635b573
MK
1730/* CNL Port TX registers */
1731#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1732#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1733#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1734#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1735#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1736#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1737#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1738#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1739#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1740#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1741#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1742 _CNL_PORT_TX_AE_GRP_OFFSET, \
1743 _CNL_PORT_TX_B_GRP_OFFSET, \
1744 _CNL_PORT_TX_B_GRP_OFFSET, \
1745 _CNL_PORT_TX_D_GRP_OFFSET, \
1746 _CNL_PORT_TX_AE_GRP_OFFSET, \
1747 _CNL_PORT_TX_F_GRP_OFFSET) + \
1748 4*(dw))
1749#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1750 _CNL_PORT_TX_AE_LN0_OFFSET, \
1751 _CNL_PORT_TX_B_LN0_OFFSET, \
1752 _CNL_PORT_TX_B_LN0_OFFSET, \
1753 _CNL_PORT_TX_D_LN0_OFFSET, \
1754 _CNL_PORT_TX_AE_LN0_OFFSET, \
1755 _CNL_PORT_TX_F_LN0_OFFSET) + \
1756 4*(dw))
1757
1758#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1759#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
5bb975de
MN
1760#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1761#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1762#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1763#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
1764#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1765 _ICL_PORT_TX_DW2_GRP_A, \
1766 _ICL_PORT_TX_DW2_GRP_B)
1767#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1768 _ICL_PORT_TX_DW2_LN0_A, \
1769 _ICL_PORT_TX_DW2_LN0_B)
7487508e 1770#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1771#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1772#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1773#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1774#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1775#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1776
04416108
RV
1777#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1778#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1779#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1780#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1781#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
1782 (ln * (_CNL_PORT_TX_DW4_LN1_AE - \
1783 _CNL_PORT_TX_DW4_LN0_AE)))
5bb975de
MN
1784#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1785#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1786#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1787#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1788#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
1789#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1790 _ICL_PORT_TX_DW4_GRP_A, \
1791 _ICL_PORT_TX_DW4_GRP_B)
1792#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1793 _ICL_PORT_TX_DW4_LN0_A, \
1794 _ICL_PORT_TX_DW4_LN0_B) + \
1795 (ln * (_ICL_PORT_TX_DW4_LN1_A - \
1796 _ICL_PORT_TX_DW4_LN0_A)))
04416108
RV
1797#define LOADGEN_SELECT (1 << 31)
1798#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1799#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1800#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1801#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1802#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1803#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1804
4635b573
MK
1805#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1806#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
5bb975de
MN
1807#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1808#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1809#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1810#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
1811#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1812 _ICL_PORT_TX_DW5_GRP_A, \
1813 _ICL_PORT_TX_DW5_GRP_B)
1814#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1815 _ICL_PORT_TX_DW5_LN0_A, \
1816 _ICL_PORT_TX_DW5_LN0_B)
04416108 1817#define TX_TRAINING_EN (1 << 31)
5bb975de 1818#define TAP2_DISABLE (1 << 30)
04416108
RV
1819#define TAP3_DISABLE (1 << 29)
1820#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1821#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1822#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1823#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1824
4635b573
MK
1825#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1826#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1827#define N_SCALAR(x) ((x) << 24)
1f588aeb 1828#define N_SCALAR_MASK (0x7F << 24)
04416108 1829
c92f47b5
MN
1830#define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
1831 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1832
1833#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1834#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1835#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1836#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1837#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1838#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1839#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1840#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1841#define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \
1842 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1843 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1844 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1845
1846#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1847#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1848#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1849#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1850#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1851#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1852#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1853#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1854#define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \
1855 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1856 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1857 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1858#define CRI_USE_FS32 (1 << 5)
1859
1860#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1861#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1862#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1863#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1864#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1865#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1866#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1867#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1868#define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \
1869 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1870 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1871 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1872
1873#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1874#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1875#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1876#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1877#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1878#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1879#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1880#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1881#define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \
1882 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1883 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1884 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1885#define CRI_CALCINIT (1 << 1)
1886
1887#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1888#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1889#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1890#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1891#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1892#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1893#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1894#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1895#define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \
1896 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1897 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1898 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1)
1899
1900#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1901#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1902#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1903#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1904#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1905#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1906#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1907#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1908#define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \
1909 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1910 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1911 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1)
1912#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1913#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1914
1915#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144
1916#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544
1917#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144
1918#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544
1919#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144
1920#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544
1921#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144
1922#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544
1923#define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \
1924 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \
1925 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \
1926 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1)
1927
1928#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1929#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1930#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1931#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1932#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1933#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1934#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1935#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1936#define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \
1937 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \
1938 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \
1939 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1)
1940#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1941#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1942#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1943#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1944#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1945
842d4166
ACO
1946/* The spec defines this only for BXT PHY0, but lets assume that this
1947 * would exist for PHY1 too if it had a second channel.
1948 */
1949#define _PORT_CL2CM_DW6_A 0x162358
1950#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 1951#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
1952#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1953
d8d4a512
VS
1954#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1955#define COMP_INIT (1 << 31)
1956#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1957#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1958#define PROCESS_INFO_DOT_0 (0 << 26)
1959#define PROCESS_INFO_DOT_1 (1 << 26)
1960#define PROCESS_INFO_DOT_4 (2 << 26)
1961#define PROCESS_INFO_MASK (7 << 26)
1962#define PROCESS_INFO_SHIFT 26
1963#define VOLTAGE_INFO_0_85V (0 << 24)
1964#define VOLTAGE_INFO_0_95V (1 << 24)
1965#define VOLTAGE_INFO_1_05V (2 << 24)
1966#define VOLTAGE_INFO_MASK (3 << 24)
1967#define VOLTAGE_INFO_SHIFT 24
1968#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1969#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1970
62d4a5e1
PZ
1971#define _ICL_PORT_COMP_DW0_A 0x162100
1972#define _ICL_PORT_COMP_DW0_B 0x6C100
1973#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
1974 _ICL_PORT_COMP_DW0_B)
1975#define _ICL_PORT_COMP_DW1_A 0x162104
1976#define _ICL_PORT_COMP_DW1_B 0x6C104
1977#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
1978 _ICL_PORT_COMP_DW1_B)
1979#define _ICL_PORT_COMP_DW3_A 0x16210C
1980#define _ICL_PORT_COMP_DW3_B 0x6C10C
1981#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
1982 _ICL_PORT_COMP_DW3_B)
1983#define _ICL_PORT_COMP_DW9_A 0x162124
1984#define _ICL_PORT_COMP_DW9_B 0x6C124
1985#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
1986 _ICL_PORT_COMP_DW9_B)
1987#define _ICL_PORT_COMP_DW10_A 0x162128
1988#define _ICL_PORT_COMP_DW10_B 0x6C128
1989#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
1990 _ICL_PORT_COMP_DW10_A, \
1991 _ICL_PORT_COMP_DW10_B)
1992
5c6706e5
VK
1993/* BXT PHY Ref registers */
1994#define _PORT_REF_DW3_A 0x16218C
1995#define _PORT_REF_DW3_BC 0x6C18C
1996#define GRC_DONE (1 << 22)
ed37892e 1997#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
1998
1999#define _PORT_REF_DW6_A 0x162198
2000#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2001#define GRC_CODE_SHIFT 24
2002#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2003#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2004#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2005#define GRC_CODE_SLOW_SHIFT 8
2006#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2007#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2008#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2009
2010#define _PORT_REF_DW8_A 0x1621A0
2011#define _PORT_REF_DW8_BC 0x6C1A0
2012#define GRC_DIS (1 << 15)
2013#define GRC_RDY_OVRD (1 << 1)
ed37892e 2014#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2015
dfb82408 2016/* BXT PHY PCS registers */
96fb9f9b
VK
2017#define _PORT_PCS_DW10_LN01_A 0x162428
2018#define _PORT_PCS_DW10_LN01_B 0x6C428
2019#define _PORT_PCS_DW10_LN01_C 0x6C828
2020#define _PORT_PCS_DW10_GRP_A 0x162C28
2021#define _PORT_PCS_DW10_GRP_B 0x6CC28
2022#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2023#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2024 _PORT_PCS_DW10_LN01_B, \
2025 _PORT_PCS_DW10_LN01_C)
2026#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2027 _PORT_PCS_DW10_GRP_B, \
2028 _PORT_PCS_DW10_GRP_C)
2029
96fb9f9b
VK
2030#define TX2_SWING_CALC_INIT (1 << 31)
2031#define TX1_SWING_CALC_INIT (1 << 30)
2032
dfb82408
S
2033#define _PORT_PCS_DW12_LN01_A 0x162430
2034#define _PORT_PCS_DW12_LN01_B 0x6C430
2035#define _PORT_PCS_DW12_LN01_C 0x6C830
2036#define _PORT_PCS_DW12_LN23_A 0x162630
2037#define _PORT_PCS_DW12_LN23_B 0x6C630
2038#define _PORT_PCS_DW12_LN23_C 0x6CA30
2039#define _PORT_PCS_DW12_GRP_A 0x162c30
2040#define _PORT_PCS_DW12_GRP_B 0x6CC30
2041#define _PORT_PCS_DW12_GRP_C 0x6CE30
2042#define LANESTAGGER_STRAP_OVRD (1 << 6)
2043#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2044#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2045 _PORT_PCS_DW12_LN01_B, \
2046 _PORT_PCS_DW12_LN01_C)
2047#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2048 _PORT_PCS_DW12_LN23_B, \
2049 _PORT_PCS_DW12_LN23_C)
2050#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2051 _PORT_PCS_DW12_GRP_B, \
2052 _PORT_PCS_DW12_GRP_C)
dfb82408 2053
5c6706e5
VK
2054/* BXT PHY TX registers */
2055#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2056 ((lane) & 1) * 0x80)
2057
96fb9f9b
VK
2058#define _PORT_TX_DW2_LN0_A 0x162508
2059#define _PORT_TX_DW2_LN0_B 0x6C508
2060#define _PORT_TX_DW2_LN0_C 0x6C908
2061#define _PORT_TX_DW2_GRP_A 0x162D08
2062#define _PORT_TX_DW2_GRP_B 0x6CD08
2063#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2064#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2065 _PORT_TX_DW2_LN0_B, \
2066 _PORT_TX_DW2_LN0_C)
2067#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2068 _PORT_TX_DW2_GRP_B, \
2069 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2070#define MARGIN_000_SHIFT 16
2071#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2072#define UNIQ_TRANS_SCALE_SHIFT 8
2073#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2074
2075#define _PORT_TX_DW3_LN0_A 0x16250C
2076#define _PORT_TX_DW3_LN0_B 0x6C50C
2077#define _PORT_TX_DW3_LN0_C 0x6C90C
2078#define _PORT_TX_DW3_GRP_A 0x162D0C
2079#define _PORT_TX_DW3_GRP_B 0x6CD0C
2080#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2081#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2082 _PORT_TX_DW3_LN0_B, \
2083 _PORT_TX_DW3_LN0_C)
2084#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2085 _PORT_TX_DW3_GRP_B, \
2086 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2087#define SCALE_DCOMP_METHOD (1 << 26)
2088#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2089
2090#define _PORT_TX_DW4_LN0_A 0x162510
2091#define _PORT_TX_DW4_LN0_B 0x6C510
2092#define _PORT_TX_DW4_LN0_C 0x6C910
2093#define _PORT_TX_DW4_GRP_A 0x162D10
2094#define _PORT_TX_DW4_GRP_B 0x6CD10
2095#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2096#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2097 _PORT_TX_DW4_LN0_B, \
2098 _PORT_TX_DW4_LN0_C)
2099#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2100 _PORT_TX_DW4_GRP_B, \
2101 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2102#define DEEMPH_SHIFT 24
2103#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2104
51b3ee35
ACO
2105#define _PORT_TX_DW5_LN0_A 0x162514
2106#define _PORT_TX_DW5_LN0_B 0x6C514
2107#define _PORT_TX_DW5_LN0_C 0x6C914
2108#define _PORT_TX_DW5_GRP_A 0x162D14
2109#define _PORT_TX_DW5_GRP_B 0x6CD14
2110#define _PORT_TX_DW5_GRP_C 0x6CF14
2111#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2112 _PORT_TX_DW5_LN0_B, \
2113 _PORT_TX_DW5_LN0_C)
2114#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2115 _PORT_TX_DW5_GRP_B, \
2116 _PORT_TX_DW5_GRP_C)
2117#define DCC_DELAY_RANGE_1 (1 << 9)
2118#define DCC_DELAY_RANGE_2 (1 << 8)
2119
5c6706e5
VK
2120#define _PORT_TX_DW14_LN0_A 0x162538
2121#define _PORT_TX_DW14_LN0_B 0x6C538
2122#define _PORT_TX_DW14_LN0_C 0x6C938
2123#define LATENCY_OPTIM_SHIFT 30
2124#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2125#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2126 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2127 _PORT_TX_DW14_LN0_C) + \
2128 _BXT_LANE_OFFSET(lane))
5c6706e5 2129
f8896f5d 2130/* UAIMI scratch pad register 1 */
f0f59a00 2131#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2132/* SKL VccIO mask */
2133#define SKL_VCCIO_MASK 0x1
2134/* SKL balance leg register */
f0f59a00 2135#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
2136/* I_boost values */
2137#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2138#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2139/* Balance leg disable bits */
2140#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2141#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2142
585fb111 2143/*
de151cf6 2144 * Fence registers
eecf613a
VS
2145 * [0-7] @ 0x2000 gen2,gen3
2146 * [8-15] @ 0x3000 945,g33,pnv
2147 *
2148 * [0-15] @ 0x3000 gen4,gen5
2149 *
2150 * [0-15] @ 0x100000 gen6,vlv,chv
2151 * [0-31] @ 0x100000 gen7+
585fb111 2152 */
f0f59a00 2153#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2154#define I830_FENCE_START_MASK 0x07f80000
2155#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2156#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
2157#define I830_FENCE_PITCH_SHIFT 4
2158#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 2159#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2160#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 2161#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
2162
2163#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2164#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2165
f0f59a00
VS
2166#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2167#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2168#define I965_FENCE_PITCH_SHIFT 2
2169#define I965_FENCE_TILING_Y_SHIFT 1
2170#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 2171#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2172
f0f59a00
VS
2173#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2174#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2175#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2176#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2177
2b6b3a09 2178
f691e2f4 2179/* control register for cpu gtt access */
f0f59a00 2180#define TILECTL _MMIO(0x101000)
f691e2f4 2181#define TILECTL_SWZCTL (1 << 0)
e3a29055 2182#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2183#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2184#define TILECTL_BACKSNOOP_DIS (1 << 3)
2185
de151cf6
JB
2186/*
2187 * Instruction and interrupt control regs
2188 */
f0f59a00 2189#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2190#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2191#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
2192#define PGTBL_ER _MMIO(0x02024)
2193#define PRB0_BASE (0x2030-0x30)
2194#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2195#define PRB2_BASE (0x2050-0x30) /* gen3 */
2196#define SRB0_BASE (0x2100-0x30) /* gen2 */
2197#define SRB1_BASE (0x2110-0x30) /* gen2 */
2198#define SRB2_BASE (0x2120-0x30) /* 830 */
2199#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
2200#define RENDER_RING_BASE 0x02000
2201#define BSD_RING_BASE 0x04000
2202#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2203#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2204#define GEN11_BSD_RING_BASE 0x1c0000
2205#define GEN11_BSD2_RING_BASE 0x1c4000
2206#define GEN11_BSD3_RING_BASE 0x1d0000
2207#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2208#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2209#define GEN11_VEBOX_RING_BASE 0x1c8000
2210#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2211#define BLT_RING_BASE 0x22000
f0f59a00
VS
2212#define RING_TAIL(base) _MMIO((base)+0x30)
2213#define RING_HEAD(base) _MMIO((base)+0x34)
2214#define RING_START(base) _MMIO((base)+0x38)
2215#define RING_CTL(base) _MMIO((base)+0x3c)
62ae14b1 2216#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
f0f59a00
VS
2217#define RING_SYNC_0(base) _MMIO((base)+0x40)
2218#define RING_SYNC_1(base) _MMIO((base)+0x44)
2219#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
2220#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2221#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2222#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2223#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2224#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2225#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2226#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2227#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2228#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2229#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2230#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2231#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
2232#define GEN6_NOSYNC INVALID_MMIO_REG
2233#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2234#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2235#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2236#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2237#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
2238#define RESET_CTL_REQUEST_RESET (1 << 0)
2239#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 2240
f0f59a00 2241#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2242#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2243#define GEN7_WR_WATERMARK _MMIO(0x4028)
2244#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2245#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
2246#define ARB_MODE_SWIZZLE_SNB (1<<4)
2247#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
2248#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2249#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2250/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2251#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2252#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2253#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2254#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2255
f0f59a00 2256#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 2257#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 2258#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00 2259#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ac9793b 2260#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
b03ec3d6
MT
2261#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2262#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
828c7908 2263#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
2264#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2265#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 2266#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
2267#define DONE_REG _MMIO(0x40b0)
2268#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2269#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1790625b 2270#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4)
f0f59a00
VS
2271#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2272#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2273#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2274#define RING_ACTHD(base) _MMIO((base)+0x74)
2275#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2276#define RING_NOPID(base) _MMIO((base)+0x94)
2277#define RING_IMR(base) _MMIO((base)+0xa8)
2278#define RING_HWSTAM(base) _MMIO((base)+0x98)
2279#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2280#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
2281#define TAIL_ADDR 0x001FFFF8
2282#define HEAD_WRAP_COUNT 0xFFE00000
2283#define HEAD_WRAP_ONE 0x00200000
2284#define HEAD_ADDR 0x001FFFFC
2285#define RING_NR_PAGES 0x001FF000
2286#define RING_REPORT_MASK 0x00000006
2287#define RING_REPORT_64K 0x00000002
2288#define RING_REPORT_128K 0x00000004
2289#define RING_NO_REPORT 0x00000000
2290#define RING_VALID_MASK 0x00000001
2291#define RING_VALID 0x00000001
2292#define RING_INVALID 0x00000000
4b60e5cb
CW
2293#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2294#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 2295#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 2296
33136b06
AS
2297#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2298#define RING_MAX_NONPRIV_SLOTS 12
2299
f0f59a00 2300#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2301
4ba9c1f7
MK
2302#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2303#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2304
9a6330cf
MA
2305#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2306#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2307
c0b730d5 2308#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2309#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2310#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2311#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2312
8168bd48 2313#if 0
f0f59a00
VS
2314#define PRB0_TAIL _MMIO(0x2030)
2315#define PRB0_HEAD _MMIO(0x2034)
2316#define PRB0_START _MMIO(0x2038)
2317#define PRB0_CTL _MMIO(0x203c)
2318#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2319#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2320#define PRB1_START _MMIO(0x2048) /* 915+ only */
2321#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2322#endif
f0f59a00
VS
2323#define IPEIR_I965 _MMIO(0x2064)
2324#define IPEHR_I965 _MMIO(0x2068)
2325#define GEN7_SC_INSTDONE _MMIO(0x7100)
2326#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2327#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2328#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2329#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2330#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2331#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2332#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2333#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2334#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2335#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2336#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
f0f59a00
VS
2337#define RING_IPEIR(base) _MMIO((base)+0x64)
2338#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
2339/*
2340 * On GEN4, only the render ring INSTDONE exists and has a different
2341 * layout than the GEN7+ version.
bd93a50e 2342 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2343 */
f0f59a00
VS
2344#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2345#define RING_INSTPS(base) _MMIO((base)+0x70)
2346#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2347#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2348#define RING_INSTPM(base) _MMIO((base)+0xc0)
2349#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2350#define INSTPS _MMIO(0x2070) /* 965+ only */
2351#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2352#define ACTHD_I965 _MMIO(0x2074)
2353#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2354#define HWS_ADDRESS_MASK 0xfffff000
2355#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2356#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 2357#define PWRCTX_EN (1<<0)
f0f59a00
VS
2358#define IPEIR _MMIO(0x2088)
2359#define IPEHR _MMIO(0x208c)
2360#define GEN2_INSTDONE _MMIO(0x2090)
2361#define NOPID _MMIO(0x2094)
2362#define HWSTAM _MMIO(0x2098)
2363#define DMA_FADD_I8XX _MMIO(0x20d0)
2364#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 2365#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
2366#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2367#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2368#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2369#define RING_BBADDR(base) _MMIO((base)+0x140)
2370#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2371#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2372#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2373#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2374#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
2375
2376#define ERROR_GEN6 _MMIO(0x40a0)
2377#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 2378#define ERR_INT_POISON (1<<31)
8664281b 2379#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 2380#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 2381#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 2382#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 2383#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 2384#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 2385#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 2386#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 2387#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 2388
f0f59a00
VS
2389#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2390#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2391#define FAULT_VA_HIGH_BITS (0xf << 0)
2392#define FAULT_GTT_SEL (1 << 4)
6c826f34 2393
f0f59a00 2394#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
2395#define FPGA_DBG_RM_NOCLAIM (1<<31)
2396
8ac3e1bb
MK
2397#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2398#define CLAIM_ER_CLR (1 << 31)
2399#define CLAIM_ER_OVERFLOW (1 << 16)
2400#define CLAIM_ER_CTR_MASK 0xffff
2401
f0f59a00 2402#define DERRMR _MMIO(0x44050)
4e0bbc31 2403/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
2404#define DERRMR_PIPEA_SCANLINE (1<<0)
2405#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2406#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2407#define DERRMR_PIPEA_VBLANK (1<<3)
2408#define DERRMR_PIPEA_HBLANK (1<<5)
2409#define DERRMR_PIPEB_SCANLINE (1<<8)
2410#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2411#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2412#define DERRMR_PIPEB_VBLANK (1<<11)
2413#define DERRMR_PIPEB_HBLANK (1<<13)
2414/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2415#define DERRMR_PIPEC_SCANLINE (1<<14)
2416#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2417#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2418#define DERRMR_PIPEC_VBLANK (1<<21)
2419#define DERRMR_PIPEC_HBLANK (1<<22)
2420
0f3b6849 2421
de6e2eaf
EA
2422/* GM45+ chicken bits -- debug workaround bits that may be required
2423 * for various sorts of correct behavior. The top 16 bits of each are
2424 * the enables for writing to the corresponding low bit.
2425 */
f0f59a00 2426#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2427#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2428#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
2429/* Disables pipelining of read flushes past the SF-WIZ interface.
2430 * Required on all Ironlake steppings according to the B-Spec, but the
2431 * particular danger of not doing so is not specified.
2432 */
2433# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2434#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 2435#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2436#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2437#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
2438#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2439#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2440
f0f59a00 2441#define MI_MODE _MMIO(0x209c)
71cf39b1 2442# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2443# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2444# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2445# define MODE_IDLE (1 << 9)
9991ae78 2446# define STOP_RING (1 << 8)
71cf39b1 2447
f0f59a00
VS
2448#define GEN6_GT_MODE _MMIO(0x20d0)
2449#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2450#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2451#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2452#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2453#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2454#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2455#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2456#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2457#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2458
a8ab5ed5
TG
2459/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2460#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2461#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2462
b1e429fe
TG
2463/* WaClearTdlStateAckDirtyBits */
2464#define GEN8_STATE_ACK _MMIO(0x20F0)
2465#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2466#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2467#define GEN9_STATE_ACK_TDL0 (1 << 12)
2468#define GEN9_STATE_ACK_TDL1 (1 << 13)
2469#define GEN9_STATE_ACK_TDL2 (1 << 14)
2470#define GEN9_STATE_ACK_TDL3 (1 << 15)
2471#define GEN9_SUBSLICE_TDL_ACK_BITS \
2472 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2473 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2474
f0f59a00
VS
2475#define GFX_MODE _MMIO(0x2520)
2476#define GFX_MODE_GEN7 _MMIO(0x229c)
bbdc070a 2477#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1ec14ad3 2478#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 2479#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 2480#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
2481#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2482#define GFX_REPLAY_MODE (1<<11)
2483#define GFX_PSMI_GRANULARITY (1<<10)
2484#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 2485#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 2486
4df001d3
DG
2487#define GFX_FORWARD_VBLANK_MASK (3<<5)
2488#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2489#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2490#define GFX_FORWARD_VBLANK_COND (2<<5)
2491
225701fc
KG
2492#define GEN11_GFX_DISABLE_LEGACY_MODE (1<<3)
2493
a7e806de 2494#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2495#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2496#define BXT_MIPI_BASE 0x60000
a7e806de 2497
f0f59a00
VS
2498#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2499#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2500#define SCPD0 _MMIO(0x209c) /* 915+ only */
2501#define IER _MMIO(0x20a0)
2502#define IIR _MMIO(0x20a4)
2503#define IMR _MMIO(0x20a8)
2504#define ISR _MMIO(0x20ac)
2505#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 2506#define GINT_DIS (1<<22)
2d809570 2507#define GCFG_DIS (1<<8)
f0f59a00
VS
2508#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2509#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2510#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2511#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2512#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2513#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2514#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2515#define VLV_PCBR_ADDR_SHIFT 12
2516
90a72f87 2517#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
2518#define EIR _MMIO(0x20b0)
2519#define EMR _MMIO(0x20b4)
2520#define ESR _MMIO(0x20b8)
63eeaf38
JB
2521#define GM45_ERROR_PAGE_TABLE (1<<5)
2522#define GM45_ERROR_MEM_PRIV (1<<4)
2523#define I915_ERROR_PAGE_TABLE (1<<4)
2524#define GM45_ERROR_CP_PRIV (1<<3)
2525#define I915_ERROR_MEMORY_REFRESH (1<<1)
2526#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 2527#define INSTPM _MMIO(0x20c0)
ee980b80 2528#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 2529#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2530 will not assert AGPBUSY# and will only
2531 be delivered when out of C3. */
84f9f938 2532#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
2533#define INSTPM_TLB_INVALIDATE (1<<9)
2534#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
2535#define ACTHD _MMIO(0x20c8)
2536#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
2537#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2538#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2539#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
2540#define FW_BLC _MMIO(0x20d8)
2541#define FW_BLC2 _MMIO(0x20dc)
2542#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
2543#define FW_BLC_SELF_EN_MASK (1<<31)
2544#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2545#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
2546#define MM_BURST_LENGTH 0x00700000
2547#define MM_FIFO_WATERMARK 0x0001F000
2548#define LM_BURST_LENGTH 0x00000700
2549#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2550#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2551
78005497
MK
2552#define MBUS_ABOX_CTL _MMIO(0x45038)
2553#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2554#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2555#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2556#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2557#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2558#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2559#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2560#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2561
2562#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2563#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2564#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2565 _PIPEB_MBUS_DBOX_CTL)
2566#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2567#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2568#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2569#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2570#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2571#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2572
2573#define MBUS_UBOX_CTL _MMIO(0x4503C)
2574#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2575#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2576
45503ded
KP
2577/* Make render/texture TLB fetches lower priorty than associated data
2578 * fetches. This is not turned on by default
2579 */
2580#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2581
2582/* Isoch request wait on GTT enable (Display A/B/C streams).
2583 * Make isoch requests stall on the TLB update. May cause
2584 * display underruns (test mode only)
2585 */
2586#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2587
2588/* Block grant count for isoch requests when block count is
2589 * set to a finite value.
2590 */
2591#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2592#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2593#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2594#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2595#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2596
2597/* Enable render writes to complete in C2/C3/C4 power states.
2598 * If this isn't enabled, render writes are prevented in low
2599 * power states. That seems bad to me.
2600 */
2601#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2602
2603/* This acknowledges an async flip immediately instead
2604 * of waiting for 2TLB fetches.
2605 */
2606#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2607
2608/* Enables non-sequential data reads through arbiter
2609 */
0206e353 2610#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2611
2612/* Disable FSB snooping of cacheable write cycles from binner/render
2613 * command stream
2614 */
2615#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2616
2617/* Arbiter time slice for non-isoch streams */
2618#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2619#define MI_ARB_TIME_SLICE_1 (0 << 5)
2620#define MI_ARB_TIME_SLICE_2 (1 << 5)
2621#define MI_ARB_TIME_SLICE_4 (2 << 5)
2622#define MI_ARB_TIME_SLICE_6 (3 << 5)
2623#define MI_ARB_TIME_SLICE_8 (4 << 5)
2624#define MI_ARB_TIME_SLICE_10 (5 << 5)
2625#define MI_ARB_TIME_SLICE_14 (6 << 5)
2626#define MI_ARB_TIME_SLICE_16 (7 << 5)
2627
2628/* Low priority grace period page size */
2629#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2630#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2631
2632/* Disable display A/B trickle feed */
2633#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2634
2635/* Set display plane priority */
2636#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2637#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2638
f0f59a00 2639#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2640#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2641#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2642
f0f59a00 2643#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 2644#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
2645#define CM0_IZ_OPT_DISABLE (1<<6)
2646#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 2647#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
2648#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2649#define CM0_COLOR_EVICT_DISABLE (1<<3)
2650#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2651#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
2652#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2653#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 2654#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 2655#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2656#define ECO_GATING_CX_ONLY (1<<3)
2657#define ECO_FLIP_DONE (1<<0)
585fb111 2658
f0f59a00 2659#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2660#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2661#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2662#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2663#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2664#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2665#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2666
0bf059f3
OM
2667#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2668#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2669
f0f59a00 2670#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2671#define GEN6_BLITTER_LOCK_SHIFT 16
2672#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2673
f0f59a00 2674#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2675#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2676#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2677#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2678
19f81df2
RB
2679#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2680#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2681
693d11c3 2682/* Fuse readout registers for GT */
b8ec759e
LL
2683#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2684#define HSW_F1_EU_DIS_SHIFT 16
2685#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2686#define HSW_F1_EU_DIS_10EUS 0
2687#define HSW_F1_EU_DIS_8EUS 1
2688#define HSW_F1_EU_DIS_6EUS 2
2689
f0f59a00 2690#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2691#define CHV_FGT_DISABLE_SS0 (1 << 10)
2692#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2693#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2694#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2695#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2696#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2697#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2698#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2699#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2700#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2701
f0f59a00 2702#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2703#define GEN8_F2_SS_DIS_SHIFT 21
2704#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2705#define GEN8_F2_S_ENA_SHIFT 25
2706#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2707
2708#define GEN9_F2_SS_DIS_SHIFT 20
2709#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2710
4e9767bc
BW
2711#define GEN10_F2_S_ENA_SHIFT 22
2712#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2713#define GEN10_F2_SS_DIS_SHIFT 18
2714#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2715
fe864b76
YZ
2716#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2717#define GEN10_L3BANK_PAIR_COUNT 4
2718#define GEN10_L3BANK_MASK 0x0F
2719
f0f59a00 2720#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2721#define GEN8_EU_DIS0_S0_MASK 0xffffff
2722#define GEN8_EU_DIS0_S1_SHIFT 24
2723#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2724
f0f59a00 2725#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2726#define GEN8_EU_DIS1_S1_MASK 0xffff
2727#define GEN8_EU_DIS1_S2_SHIFT 16
2728#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2729
f0f59a00 2730#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2731#define GEN8_EU_DIS2_S2_MASK 0xff
2732
f0f59a00 2733#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2734
4e9767bc
BW
2735#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2736#define GEN10_EU_DIS_SS_MASK 0xff
2737
26376a7e
OM
2738#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2739#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2740#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2741#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2742
8b5eb5e2
KG
2743#define GEN11_EU_DISABLE _MMIO(0x9134)
2744#define GEN11_EU_DIS_MASK 0xFF
2745
2746#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2747#define GEN11_GT_S_ENA_MASK 0xFF
2748
2749#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2750
f0f59a00 2751#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2752#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2753#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2754#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2755#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2756
cc609d5d
BW
2757/* On modern GEN architectures interrupt control consists of two sets
2758 * of registers. The first set pertains to the ring generating the
2759 * interrupt. The second control is for the functional block generating the
2760 * interrupt. These are PM, GT, DE, etc.
2761 *
2762 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2763 * GT interrupt bits, so we don't need to duplicate the defines.
2764 *
2765 * These defines should cover us well from SNB->HSW with minor exceptions
2766 * it can also work on ILK.
2767 */
2768#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2769#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2770#define GT_BLT_USER_INTERRUPT (1 << 22)
2771#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2772#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2773#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2774#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2775#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2776#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2777#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2778#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2779#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2780#define GT_RENDER_USER_INTERRUPT (1 << 0)
2781
12638c57
BW
2782#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2783#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2784
772c2a51 2785#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2786 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2787 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2788
cc609d5d
BW
2789/* These are all the "old" interrupts */
2790#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2791
2792#define I915_PM_INTERRUPT (1<<31)
2793#define I915_ISP_INTERRUPT (1<<22)
2794#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2795#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2796#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2797#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2798#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2799#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2800#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2801#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2802#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2803#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2804#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2805#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2806#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2807#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2808#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2809#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2810#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2811#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2812#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2813#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2814#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2815#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2816#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2817#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2818#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2819#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2820#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2821#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2822#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2823#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2824#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2825#define I915_USER_INTERRUPT (1<<1)
2826#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2827#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2828
eef57324
JA
2829#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2830#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2831
d5d8c3a1 2832/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2833#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2834#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2835
d5d8c3a1
PLB
2836#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2837#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2838#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2839#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2840 _VLV_AUD_PORT_EN_B_DBG, \
2841 _VLV_AUD_PORT_EN_C_DBG, \
2842 _VLV_AUD_PORT_EN_D_DBG)
2843#define VLV_AMP_MUTE (1 << 1)
2844
f0f59a00 2845#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2846
f0f59a00 2847#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2848#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2849#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2850#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2851#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2852#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2853#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2854#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2855#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2856#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2857#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2858#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2859#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2860#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2861#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2862#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2863
585fb111
JB
2864/*
2865 * Framebuffer compression (915+ only)
2866 */
2867
f0f59a00
VS
2868#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2869#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2870#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2871#define FBC_CTL_EN (1<<31)
2872#define FBC_CTL_PERIODIC (1<<30)
2873#define FBC_CTL_INTERVAL_SHIFT (16)
2874#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2875#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2876#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2877#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2878#define FBC_COMMAND _MMIO(0x320c)
585fb111 2879#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2880#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2881#define FBC_STAT_COMPRESSING (1<<31)
2882#define FBC_STAT_COMPRESSED (1<<30)
2883#define FBC_STAT_MODIFIED (1<<29)
82f34496 2884#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2885#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2886#define FBC_CTL_FENCE_DBL (0<<4)
2887#define FBC_CTL_IDLE_IMM (0<<2)
2888#define FBC_CTL_IDLE_FULL (1<<2)
2889#define FBC_CTL_IDLE_LINE (2<<2)
2890#define FBC_CTL_IDLE_DEBUG (3<<2)
2891#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2892#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2893#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2894#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2895
2896#define FBC_LL_SIZE (1536)
2897
44fff99f
MK
2898#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2899#define FBC_LLC_FULLY_OPEN (1<<30)
2900
74dff282 2901/* Framebuffer compression for GM45+ */
f0f59a00
VS
2902#define DPFC_CB_BASE _MMIO(0x3200)
2903#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2904#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2905#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2906#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2907#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2908#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2909#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2910#define DPFC_SR_EN (1<<10)
2911#define DPFC_CTL_LIMIT_1X (0<<6)
2912#define DPFC_CTL_LIMIT_2X (1<<6)
2913#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2914#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2915#define DPFC_RECOMP_STALL_EN (1<<27)
2916#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2917#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2918#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2919#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2920#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2921#define DPFC_INVAL_SEG_SHIFT (16)
2922#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2923#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 2924#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
2925#define DPFC_STATUS2 _MMIO(0x3214)
2926#define DPFC_FENCE_YOFF _MMIO(0x3218)
2927#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2928#define DPFC_HT_MODIFY (1<<31)
2929
b52eb4dc 2930/* Framebuffer compression for Ironlake */
f0f59a00
VS
2931#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2932#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2933#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2934/* The bit 28-8 is reserved */
2935#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2936#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2937#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
2938#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2939#define IVB_FBC_STATUS2 _MMIO(0x43214)
2940#define IVB_FBC_COMP_SEG_MASK 0x7ff
2941#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
2942#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2943#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 2944#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 2945#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
f0f59a00 2946#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2947#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2948#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2949
f0f59a00 2950#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2951#define ILK_FBCQ_DIS (1<<22)
0206e353 2952#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2953
b52eb4dc 2954
9c04f015
YL
2955/*
2956 * Framebuffer compression for Sandybridge
2957 *
2958 * The following two registers are of type GTTMMADR
2959 */
f0f59a00 2960#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2961#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2962#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2963
abe959c7 2964/* Framebuffer compression for Ivybridge */
f0f59a00 2965#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2966
f0f59a00 2967#define IPS_CTL _MMIO(0x43408)
42db64ef 2968#define IPS_ENABLE (1 << 31)
9c04f015 2969
f0f59a00 2970#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2971#define FBC_REND_NUKE (1<<2)
2972#define FBC_REND_CACHE_CLEAN (1<<1)
2973
585fb111
JB
2974/*
2975 * GPIO regs
2976 */
f0f59a00
VS
2977#define GPIOA _MMIO(0x5010)
2978#define GPIOB _MMIO(0x5014)
2979#define GPIOC _MMIO(0x5018)
2980#define GPIOD _MMIO(0x501c)
2981#define GPIOE _MMIO(0x5020)
2982#define GPIOF _MMIO(0x5024)
2983#define GPIOG _MMIO(0x5028)
2984#define GPIOH _MMIO(0x502c)
585fb111
JB
2985# define GPIO_CLOCK_DIR_MASK (1 << 0)
2986# define GPIO_CLOCK_DIR_IN (0 << 1)
2987# define GPIO_CLOCK_DIR_OUT (1 << 1)
2988# define GPIO_CLOCK_VAL_MASK (1 << 2)
2989# define GPIO_CLOCK_VAL_OUT (1 << 3)
2990# define GPIO_CLOCK_VAL_IN (1 << 4)
2991# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2992# define GPIO_DATA_DIR_MASK (1 << 8)
2993# define GPIO_DATA_DIR_IN (0 << 9)
2994# define GPIO_DATA_DIR_OUT (1 << 9)
2995# define GPIO_DATA_VAL_MASK (1 << 10)
2996# define GPIO_DATA_VAL_OUT (1 << 11)
2997# define GPIO_DATA_VAL_IN (1 << 12)
2998# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2999
f0f59a00 3000#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
07e17a75 3001#define GMBUS_AKSV_SELECT (1<<11)
f899fc64
CW
3002#define GMBUS_RATE_100KHZ (0<<8)
3003#define GMBUS_RATE_50KHZ (1<<8)
3004#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
3005#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
3006#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
3007#define GMBUS_PIN_DISABLED 0
3008#define GMBUS_PIN_SSC 1
3009#define GMBUS_PIN_VGADDC 2
3010#define GMBUS_PIN_PANEL 3
3011#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3012#define GMBUS_PIN_DPC 4 /* HDMIC */
3013#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3014#define GMBUS_PIN_DPD 6 /* HDMID */
3015#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3016#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3017#define GMBUS_PIN_2_BXT 2
3018#define GMBUS_PIN_3_BXT 3
3d02352c 3019#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3020#define GMBUS_PIN_9_TC1_ICP 9
3021#define GMBUS_PIN_10_TC2_ICP 10
3022#define GMBUS_PIN_11_TC3_ICP 11
3023#define GMBUS_PIN_12_TC4_ICP 12
3024
3025#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3026#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
3027#define GMBUS_SW_CLR_INT (1<<31)
3028#define GMBUS_SW_RDY (1<<30)
3029#define GMBUS_ENT (1<<29) /* enable timeout */
3030#define GMBUS_CYCLE_NONE (0<<25)
3031#define GMBUS_CYCLE_WAIT (1<<25)
3032#define GMBUS_CYCLE_INDEX (2<<25)
3033#define GMBUS_CYCLE_STOP (4<<25)
3034#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3035#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
3036#define GMBUS_SLAVE_INDEX_SHIFT 8
3037#define GMBUS_SLAVE_ADDR_SHIFT 1
3038#define GMBUS_SLAVE_READ (1<<0)
3039#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 3040#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
3041#define GMBUS_INUSE (1<<15)
3042#define GMBUS_HW_WAIT_PHASE (1<<14)
3043#define GMBUS_STALL_TIMEOUT (1<<13)
3044#define GMBUS_INT (1<<12)
3045#define GMBUS_HW_RDY (1<<11)
3046#define GMBUS_SATOER (1<<10)
3047#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
3048#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3049#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
3050#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
3051#define GMBUS_NAK_EN (1<<3)
3052#define GMBUS_IDLE_EN (1<<2)
3053#define GMBUS_HW_WAIT_EN (1<<1)
3054#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 3055#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 3056#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 3057
585fb111
JB
3058/*
3059 * Clock control & power management
3060 */
2d401b17
VS
3061#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3062#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3063#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3064#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3065
f0f59a00
VS
3066#define VGA0 _MMIO(0x6000)
3067#define VGA1 _MMIO(0x6004)
3068#define VGA_PD _MMIO(0x6010)
585fb111
JB
3069#define VGA0_PD_P2_DIV_4 (1 << 7)
3070#define VGA0_PD_P1_DIV_2 (1 << 5)
3071#define VGA0_PD_P1_SHIFT 0
3072#define VGA0_PD_P1_MASK (0x1f << 0)
3073#define VGA1_PD_P2_DIV_4 (1 << 15)
3074#define VGA1_PD_P1_DIV_2 (1 << 13)
3075#define VGA1_PD_P1_SHIFT 8
3076#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3077#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3078#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3079#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3080#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3081#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3082#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3083#define DPLL_VGA_MODE_DIS (1 << 28)
3084#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3085#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3086#define DPLL_MODE_MASK (3 << 26)
3087#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3088#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3089#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3090#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3091#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3092#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3093#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 3094#define DPLL_LOCK_VLV (1<<15)
598fac6b 3095#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
3096#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
3097#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
3098#define DPLL_PORTC_READY_MASK (0xf << 4)
3099#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3100
585fb111 3101#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3102
3103/* Additional CHV pll/phy registers */
f0f59a00 3104#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3105#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3106#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 3107#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
3108#define PHY_LDO_DELAY_0NS 0x0
3109#define PHY_LDO_DELAY_200NS 0x1
3110#define PHY_LDO_DELAY_600NS 0x2
3111#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 3112#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
3113#define PHY_CH_SU_PSR 0x1
3114#define PHY_CH_DEEP_PSR 0x7
3115#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
3116#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3117#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 3118#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
3119#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
3120#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 3121
585fb111
JB
3122/*
3123 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3124 * this field (only one bit may be set).
3125 */
3126#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3127#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3128#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3129/* i830, required in DVO non-gang */
3130#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3131#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3132#define PLL_REF_INPUT_DREFCLK (0 << 13)
3133#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3134#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3135#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3136#define PLL_REF_INPUT_MASK (3 << 13)
3137#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3138/* Ironlake */
b9055052
ZW
3139# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3140# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3141# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3142# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3143# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3144
585fb111
JB
3145/*
3146 * Parallel to Serial Load Pulse phase selection.
3147 * Selects the phase for the 10X DPLL clock for the PCIe
3148 * digital display port. The range is 4 to 13; 10 or more
3149 * is just a flip delay. The default is 6
3150 */
3151#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3152#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3153/*
3154 * SDVO multiplier for 945G/GM. Not used on 965.
3155 */
3156#define SDVO_MULTIPLIER_MASK 0x000000ff
3157#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3158#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3159
2d401b17
VS
3160#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3161#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3162#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3163#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3164
585fb111
JB
3165/*
3166 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3167 *
3168 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3169 */
3170#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3171#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3172/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3173#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3174#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3175/*
3176 * SDVO/UDI pixel multiplier.
3177 *
3178 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3179 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3180 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3181 * dummy bytes in the datastream at an increased clock rate, with both sides of
3182 * the link knowing how many bytes are fill.
3183 *
3184 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3185 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3186 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3187 * through an SDVO command.
3188 *
3189 * This register field has values of multiplication factor minus 1, with
3190 * a maximum multiplier of 5 for SDVO.
3191 */
3192#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3193#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3194/*
3195 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3196 * This best be set to the default value (3) or the CRT won't work. No,
3197 * I don't entirely understand what this does...
3198 */
3199#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3200#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3201
19ab4ed3
VS
3202#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3203
f0f59a00
VS
3204#define _FPA0 0x6040
3205#define _FPA1 0x6044
3206#define _FPB0 0x6048
3207#define _FPB1 0x604c
3208#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3209#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3210#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3211#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3212#define FP_N_DIV_SHIFT 16
3213#define FP_M1_DIV_MASK 0x00003f00
3214#define FP_M1_DIV_SHIFT 8
3215#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3216#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3217#define FP_M2_DIV_SHIFT 0
f0f59a00 3218#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3219#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3220#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3221#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3222#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3223#define DPLLB_TEST_N_BYPASS (1 << 19)
3224#define DPLLB_TEST_M_BYPASS (1 << 18)
3225#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3226#define DPLLA_TEST_N_BYPASS (1 << 3)
3227#define DPLLA_TEST_M_BYPASS (1 << 2)
3228#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3229#define D_STATE _MMIO(0x6104)
dc96e9b8 3230#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
3231#define DSTATE_PLL_D3_OFF (1<<3)
3232#define DSTATE_GFX_CLOCK_GATING (1<<1)
3233#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 3234#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3235# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3236# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3237# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3238# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3239# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3240# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3241# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3242# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3243# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3244# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3245# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3246# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3247# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3248# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3249# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3250# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3251# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3252# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3253# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3254# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3255# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3256# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3257# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3258# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3259# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3260# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3261# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3262# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3263# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3264/*
652c393a
JB
3265 * This bit must be set on the 830 to prevent hangs when turning off the
3266 * overlay scaler.
3267 */
3268# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3269# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3270# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3271# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3272# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3273
f0f59a00 3274#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3275# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3276# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3277# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3278# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3279# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3280# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3281# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3282# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3283# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3284/* This bit must be unset on 855,865 */
652c393a
JB
3285# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3286# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3287# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3288# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3289/* This bit must be set on 855,865. */
652c393a
JB
3290# define SV_CLOCK_GATE_DISABLE (1 << 0)
3291# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3292# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3293# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3294# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3295# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3296# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3297# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3298# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3299# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3300# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3301# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3302# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3303# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3304# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3305# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3306# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3307# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3308
3309# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3310/* This bit must always be set on 965G/965GM */
652c393a
JB
3311# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3312# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3313# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3314# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3315# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3316# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3317/* This bit must always be set on 965G */
652c393a
JB
3318# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3319# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3320# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3321# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3322# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3323# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3324# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3325# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3326# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3327# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3328# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3329# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3330# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3331# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3332# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3333# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3334# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3335# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3336# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3337
f0f59a00 3338#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3339#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3340#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3341#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3342
f0f59a00 3343#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3344#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3345
f0f59a00
VS
3346#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3347#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3348
f0f59a00 3349#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
3350#define FW_CSPWRDWNEN (1<<15)
3351
f0f59a00 3352#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3353
f0f59a00 3354#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3355#define CDCLK_FREQ_SHIFT 4
3356#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3357#define CZCLK_FREQ_MASK 0xf
1e69cd74 3358
f0f59a00 3359#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3360#define PFI_CREDIT_63 (9 << 28) /* chv only */
3361#define PFI_CREDIT_31 (8 << 28) /* chv only */
3362#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3363#define PFI_CREDIT_RESEND (1 << 27)
3364#define VGA_FAST_MODE_DISABLE (1 << 14)
3365
f0f59a00 3366#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3367
585fb111
JB
3368/*
3369 * Palette regs
3370 */
a57c774a
AK
3371#define PALETTE_A_OFFSET 0xa000
3372#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3373#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3374#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3375 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3376
673a394b
EA
3377/* MCH MMIO space */
3378
3379/*
3380 * MCHBAR mirror.
3381 *
3382 * This mirrors the MCHBAR MMIO space whose location is determined by
3383 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3384 * every way. It is not accessible from the CP register read instructions.
3385 *
515b2392
PZ
3386 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3387 * just read.
673a394b
EA
3388 */
3389#define MCHBAR_MIRROR_BASE 0x10000
3390
1398261a
YL
3391#define MCHBAR_MIRROR_BASE_SNB 0x140000
3392
f0f59a00
VS
3393#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3394#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3395#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3396#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3397#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3398
3ebecd07 3399/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3400#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3401
646b4269 3402/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3403#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3404#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3405#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3406#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3407#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3408#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3409#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3410#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3411#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3412
646b4269 3413/* Pineview MCH register contains DDR3 setting */
f0f59a00 3414#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3415#define CSHRDDR3CTL_DDR3 (1 << 2)
3416
646b4269 3417/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3418#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3419#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3420
646b4269 3421/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3422#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3423#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3424#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3425#define MAD_DIMM_ECC_MASK (0x3 << 24)
3426#define MAD_DIMM_ECC_OFF (0x0 << 24)
3427#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3428#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3429#define MAD_DIMM_ECC_ON (0x3 << 24)
3430#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3431#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3432#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3433#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3434#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3435#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3436#define MAD_DIMM_A_SELECT (0x1 << 16)
3437/* DIMM sizes are in multiples of 256mb. */
3438#define MAD_DIMM_B_SIZE_SHIFT 8
3439#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3440#define MAD_DIMM_A_SIZE_SHIFT 0
3441#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3442
646b4269 3443/* snb MCH registers for priority tuning */
f0f59a00 3444#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3445#define MCH_SSKPD_WM0_MASK 0x3f
3446#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3447
f0f59a00 3448#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3449
b11248df 3450/* Clocking configuration register */
f0f59a00 3451#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3452#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3453#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3454#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3455#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3456#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3457#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3458#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3459/*
3460 * Note that on at least on ELK the below value is reported for both
3461 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3462 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3463 */
3464#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3465#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3466#define CLKCFG_MEM_533 (1 << 4)
3467#define CLKCFG_MEM_667 (2 << 4)
3468#define CLKCFG_MEM_800 (3 << 4)
3469#define CLKCFG_MEM_MASK (7 << 4)
3470
f0f59a00
VS
3471#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3472#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3473
f0f59a00 3474#define TSC1 _MMIO(0x11001)
ea056c14 3475#define TSE (1<<0)
f0f59a00
VS
3476#define TR1 _MMIO(0x11006)
3477#define TSFS _MMIO(0x11020)
7648fa99
JB
3478#define TSFS_SLOPE_MASK 0x0000ff00
3479#define TSFS_SLOPE_SHIFT 8
3480#define TSFS_INTR_MASK 0x000000ff
3481
f0f59a00
VS
3482#define CRSTANDVID _MMIO(0x11100)
3483#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3484#define PXVFREQ_PX_MASK 0x7f000000
3485#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3486#define VIDFREQ_BASE _MMIO(0x11110)
3487#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3488#define VIDFREQ2 _MMIO(0x11114)
3489#define VIDFREQ3 _MMIO(0x11118)
3490#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3491#define VIDFREQ_P0_MASK 0x1f000000
3492#define VIDFREQ_P0_SHIFT 24
3493#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3494#define VIDFREQ_P0_CSCLK_SHIFT 20
3495#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3496#define VIDFREQ_P0_CRCLK_SHIFT 16
3497#define VIDFREQ_P1_MASK 0x00001f00
3498#define VIDFREQ_P1_SHIFT 8
3499#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3500#define VIDFREQ_P1_CSCLK_SHIFT 4
3501#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3502#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3503#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3504#define INTTOEXT_MAP3_SHIFT 24
3505#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3506#define INTTOEXT_MAP2_SHIFT 16
3507#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3508#define INTTOEXT_MAP1_SHIFT 8
3509#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3510#define INTTOEXT_MAP0_SHIFT 0
3511#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3512#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3513#define MEMCTL_CMD_MASK 0xe000
3514#define MEMCTL_CMD_SHIFT 13
3515#define MEMCTL_CMD_RCLK_OFF 0
3516#define MEMCTL_CMD_RCLK_ON 1
3517#define MEMCTL_CMD_CHFREQ 2
3518#define MEMCTL_CMD_CHVID 3
3519#define MEMCTL_CMD_VMMOFF 4
3520#define MEMCTL_CMD_VMMON 5
3521#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3522 when command complete */
3523#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3524#define MEMCTL_FREQ_SHIFT 8
3525#define MEMCTL_SFCAVM (1<<7)
3526#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3527#define MEMIHYST _MMIO(0x1117c)
3528#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
3529#define MEMINT_RSEXIT_EN (1<<8)
3530#define MEMINT_CX_SUPR_EN (1<<7)
3531#define MEMINT_CONT_BUSY_EN (1<<6)
3532#define MEMINT_AVG_BUSY_EN (1<<5)
3533#define MEMINT_EVAL_CHG_EN (1<<4)
3534#define MEMINT_MON_IDLE_EN (1<<3)
3535#define MEMINT_UP_EVAL_EN (1<<2)
3536#define MEMINT_DOWN_EVAL_EN (1<<1)
3537#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 3538#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3539#define MEM_RSEXIT_MASK 0xc000
3540#define MEM_RSEXIT_SHIFT 14
3541#define MEM_CONT_BUSY_MASK 0x3000
3542#define MEM_CONT_BUSY_SHIFT 12
3543#define MEM_AVG_BUSY_MASK 0x0c00
3544#define MEM_AVG_BUSY_SHIFT 10
3545#define MEM_EVAL_CHG_MASK 0x0300
3546#define MEM_EVAL_BUSY_SHIFT 8
3547#define MEM_MON_IDLE_MASK 0x00c0
3548#define MEM_MON_IDLE_SHIFT 6
3549#define MEM_UP_EVAL_MASK 0x0030
3550#define MEM_UP_EVAL_SHIFT 4
3551#define MEM_DOWN_EVAL_MASK 0x000c
3552#define MEM_DOWN_EVAL_SHIFT 2
3553#define MEM_SW_CMD_MASK 0x0003
3554#define MEM_INT_STEER_GFX 0
3555#define MEM_INT_STEER_CMR 1
3556#define MEM_INT_STEER_SMI 2
3557#define MEM_INT_STEER_SCI 3
f0f59a00 3558#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
3559#define MEMINT_RSEXIT (1<<7)
3560#define MEMINT_CONT_BUSY (1<<6)
3561#define MEMINT_AVG_BUSY (1<<5)
3562#define MEMINT_EVAL_CHG (1<<4)
3563#define MEMINT_MON_IDLE (1<<3)
3564#define MEMINT_UP_EVAL (1<<2)
3565#define MEMINT_DOWN_EVAL (1<<1)
3566#define MEMINT_SW_CMD (1<<0)
f0f59a00 3567#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
3568#define MEMMODE_BOOST_EN (1<<31)
3569#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3570#define MEMMODE_BOOST_FREQ_SHIFT 24
3571#define MEMMODE_IDLE_MODE_MASK 0x00030000
3572#define MEMMODE_IDLE_MODE_SHIFT 16
3573#define MEMMODE_IDLE_MODE_EVAL 0
3574#define MEMMODE_IDLE_MODE_CONT 1
3575#define MEMMODE_HWIDLE_EN (1<<15)
3576#define MEMMODE_SWMODE_EN (1<<14)
3577#define MEMMODE_RCLK_GATE (1<<13)
3578#define MEMMODE_HW_UPDATE (1<<12)
3579#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3580#define MEMMODE_FSTART_SHIFT 8
3581#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3582#define MEMMODE_FMAX_SHIFT 4
3583#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3584#define RCBMAXAVG _MMIO(0x1119c)
3585#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3586#define SWMEMCMD_RENDER_OFF (0 << 13)
3587#define SWMEMCMD_RENDER_ON (1 << 13)
3588#define SWMEMCMD_SWFREQ (2 << 13)
3589#define SWMEMCMD_TARVID (3 << 13)
3590#define SWMEMCMD_VRM_OFF (4 << 13)
3591#define SWMEMCMD_VRM_ON (5 << 13)
3592#define CMDSTS (1<<12)
3593#define SFCAVM (1<<11)
3594#define SWFREQ_MASK 0x0380 /* P0-7 */
3595#define SWFREQ_SHIFT 7
3596#define TARVID_MASK 0x001f
f0f59a00
VS
3597#define MEMSTAT_CTG _MMIO(0x111a0)
3598#define RCBMINAVG _MMIO(0x111a0)
3599#define RCUPEI _MMIO(0x111b0)
3600#define RCDNEI _MMIO(0x111b4)
3601#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
3602#define RS1EN (1<<31)
3603#define RS2EN (1<<30)
3604#define RS3EN (1<<29)
3605#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3606#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3607#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3608#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3609#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3610#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3611#define RSX_STATUS_MASK (7<<20)
3612#define RSX_STATUS_ON (0<<20)
3613#define RSX_STATUS_RC1 (1<<20)
3614#define RSX_STATUS_RC1E (2<<20)
3615#define RSX_STATUS_RS1 (3<<20)
3616#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3617#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3618#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3619#define RSX_STATUS_RSVD2 (7<<20)
3620#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3621#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3622#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3623#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3624#define RS1CONTSAV_MASK (3<<14)
3625#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3626#define RS1CONTSAV_RSVD (1<<14)
3627#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3628#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3629#define NORMSLEXLAT_MASK (3<<12)
3630#define SLOW_RS123 (0<<12)
3631#define SLOW_RS23 (1<<12)
3632#define SLOW_RS3 (2<<12)
3633#define NORMAL_RS123 (3<<12)
3634#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3635#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3636#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3637#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3638#define RS_CSTATE_MASK (3<<4)
3639#define RS_CSTATE_C367_RS1 (0<<4)
3640#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3641#define RS_CSTATE_RSVD (2<<4)
3642#define RS_CSTATE_C367_RS2 (3<<4)
3643#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3644#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
3645#define VIDCTL _MMIO(0x111c0)
3646#define VIDSTS _MMIO(0x111c8)
3647#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3648#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3649#define MEMSTAT_VID_MASK 0x7f00
3650#define MEMSTAT_VID_SHIFT 8
3651#define MEMSTAT_PSTATE_MASK 0x00f8
3652#define MEMSTAT_PSTATE_SHIFT 3
3653#define MEMSTAT_MON_ACTV (1<<2)
3654#define MEMSTAT_SRC_CTL_MASK 0x0003
3655#define MEMSTAT_SRC_CTL_CORE 0
3656#define MEMSTAT_SRC_CTL_TRB 1
3657#define MEMSTAT_SRC_CTL_THM 2
3658#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3659#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3660#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3661#define PMMISC _MMIO(0x11214)
ea056c14 3662#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3663#define SDEW _MMIO(0x1124c)
3664#define CSIEW0 _MMIO(0x11250)
3665#define CSIEW1 _MMIO(0x11254)
3666#define CSIEW2 _MMIO(0x11258)
3667#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3668#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3669#define MCHAFE _MMIO(0x112c0)
3670#define CSIEC _MMIO(0x112e0)
3671#define DMIEC _MMIO(0x112e4)
3672#define DDREC _MMIO(0x112e8)
3673#define PEG0EC _MMIO(0x112ec)
3674#define PEG1EC _MMIO(0x112f0)
3675#define GFXEC _MMIO(0x112f4)
3676#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3677#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3678#define ECR _MMIO(0x11600)
7648fa99
JB
3679#define ECR_GPFE (1<<31)
3680#define ECR_IMONE (1<<30)
3681#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3682#define OGW0 _MMIO(0x11608)
3683#define OGW1 _MMIO(0x1160c)
3684#define EG0 _MMIO(0x11610)
3685#define EG1 _MMIO(0x11614)
3686#define EG2 _MMIO(0x11618)
3687#define EG3 _MMIO(0x1161c)
3688#define EG4 _MMIO(0x11620)
3689#define EG5 _MMIO(0x11624)
3690#define EG6 _MMIO(0x11628)
3691#define EG7 _MMIO(0x1162c)
3692#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3693#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3694#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3695#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3696#define CSIPLL0 _MMIO(0x12c10)
3697#define DDRMPLL1 _MMIO(0X12c20)
3698#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3699
f0f59a00 3700#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3701#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3702
f0f59a00
VS
3703#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3704#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3705#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3706#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3707#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3708
8a292d01
VS
3709/*
3710 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3711 * 8300) freezing up around GPU hangs. Looks as if even
3712 * scheduling/timer interrupts start misbehaving if the RPS
3713 * EI/thresholds are "bad", leading to a very sluggish or even
3714 * frozen machine.
3715 */
3716#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3717#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3718#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3719#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3720 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3721 INTERVAL_0_833_US(us) : \
3722 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3723 INTERVAL_1_28_US(us))
3724
52530cba
AG
3725#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3726#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3727#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3728#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3729 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3730 INTERVAL_0_833_TO_US(interval) : \
3731 INTERVAL_1_33_TO_US(interval)) : \
3732 INTERVAL_1_28_TO_US(interval))
3733
aa40d6bb
ZN
3734/*
3735 * Logical Context regs
3736 */
ec62ed3e
CW
3737#define CCID _MMIO(0x2180)
3738#define CCID_EN BIT(0)
3739#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3740#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3741/*
3742 * Notes on SNB/IVB/VLV context size:
3743 * - Power context is saved elsewhere (LLC or stolen)
3744 * - Ring/execlist context is saved on SNB, not on IVB
3745 * - Extended context size already includes render context size
3746 * - We always need to follow the extended context size.
3747 * SNB BSpec has comments indicating that we should use the
3748 * render context size instead if execlists are disabled, but
3749 * based on empirical testing that's just nonsense.
3750 * - Pipelined/VF state is saved on SNB/IVB respectively
3751 * - GT1 size just indicates how much of render context
3752 * doesn't need saving on GT1
3753 */
f0f59a00 3754#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3755#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3756#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3757#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3758#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3759#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3760#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3761 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3762 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3763#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3764#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3765#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3766#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3767#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3768#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3769#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3770#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3771 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3772
c01fc532
ZW
3773enum {
3774 INTEL_ADVANCED_CONTEXT = 0,
3775 INTEL_LEGACY_32B_CONTEXT,
3776 INTEL_ADVANCED_AD_CONTEXT,
3777 INTEL_LEGACY_64B_CONTEXT
3778};
3779
2355cf08
MK
3780enum {
3781 FAULT_AND_HANG = 0,
3782 FAULT_AND_HALT, /* Debug only */
3783 FAULT_AND_STREAM,
3784 FAULT_AND_CONTINUE /* Unsupported */
3785};
3786
3787#define GEN8_CTX_VALID (1<<0)
3788#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3789#define GEN8_CTX_FORCE_RESTORE (1<<2)
3790#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3791#define GEN8_CTX_PRIVILEGE (1<<8)
c01fc532 3792#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3793
2355cf08
MK
3794#define GEN8_CTX_ID_SHIFT 32
3795#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3796#define GEN11_SW_CTX_ID_SHIFT 37
3797#define GEN11_SW_CTX_ID_WIDTH 11
3798#define GEN11_ENGINE_CLASS_SHIFT 61
3799#define GEN11_ENGINE_CLASS_WIDTH 3
3800#define GEN11_ENGINE_INSTANCE_SHIFT 48
3801#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3802
f0f59a00
VS
3803#define CHV_CLK_CTL1 _MMIO(0x101100)
3804#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3805#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3806
585fb111
JB
3807/*
3808 * Overlay regs
3809 */
3810
f0f59a00
VS
3811#define OVADD _MMIO(0x30000)
3812#define DOVSTA _MMIO(0x30008)
585fb111 3813#define OC_BUF (0x3<<20)
f0f59a00
VS
3814#define OGAMC5 _MMIO(0x30010)
3815#define OGAMC4 _MMIO(0x30014)
3816#define OGAMC3 _MMIO(0x30018)
3817#define OGAMC2 _MMIO(0x3001c)
3818#define OGAMC1 _MMIO(0x30020)
3819#define OGAMC0 _MMIO(0x30024)
585fb111 3820
d965e7ac
ID
3821/*
3822 * GEN9 clock gating regs
3823 */
3824#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3825#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3826#define PWM2_GATING_DIS (1 << 14)
3827#define PWM1_GATING_DIS (1 << 13)
3828
6481d5ed
VS
3829#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3830#define BXT_GMBUS_GATING_DIS (1 << 14)
3831
ed69cd40
ID
3832#define _CLKGATE_DIS_PSL_A 0x46520
3833#define _CLKGATE_DIS_PSL_B 0x46524
3834#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3835#define DUPS1_GATING_DIS (1 << 15)
3836#define DUPS2_GATING_DIS (1 << 19)
3837#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
3838#define DPF_GATING_DIS (1 << 10)
3839#define DPF_RAM_GATING_DIS (1 << 9)
3840#define DPFR_GATING_DIS (1 << 8)
3841
3842#define CLKGATE_DIS_PSL(pipe) \
3843 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3844
90007bca
RV
3845/*
3846 * GEN10 clock gating regs
3847 */
3848#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3849#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3850#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 3851#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 3852
a4713c5a
RV
3853#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3854#define GWUNIT_CLKGATE_DIS (1 << 16)
3855
01ab0f92
RA
3856#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3857#define VFUNIT_CLKGATE_DIS (1 << 20)
3858
5ba700c7
OM
3859#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3860#define CGPSF_CLKGATE_DIS (1 << 3)
3861
585fb111
JB
3862/*
3863 * Display engine regs
3864 */
3865
8bf1e9f1 3866/* Pipe A CRC regs */
a57c774a 3867#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3868#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3869/* ivb+ source selection */
8bf1e9f1
SH
3870#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3871#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3872#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3873/* ilk+ source selection */
5a6b5c84
DV
3874#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3875#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3876#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3877/* embedded DP port on the north display block, reserved on ivb */
3878#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3879#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3880/* vlv source selection */
3881#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3882#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3883#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3884/* with DP port the pipe source is invalid */
3885#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3886#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3887#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3888/* gen3+ source selection */
3889#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3890#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3891#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3892/* with DP/TV port the pipe source is invalid */
3893#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3894#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3895#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3896#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3897#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3898/* gen2 doesn't have source selection bits */
52f843f6 3899#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3900
5a6b5c84
DV
3901#define _PIPE_CRC_RES_1_A_IVB 0x60064
3902#define _PIPE_CRC_RES_2_A_IVB 0x60068
3903#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3904#define _PIPE_CRC_RES_4_A_IVB 0x60070
3905#define _PIPE_CRC_RES_5_A_IVB 0x60074
3906
a57c774a
AK
3907#define _PIPE_CRC_RES_RED_A 0x60060
3908#define _PIPE_CRC_RES_GREEN_A 0x60064
3909#define _PIPE_CRC_RES_BLUE_A 0x60068
3910#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3911#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3912
3913/* Pipe B CRC regs */
5a6b5c84
DV
3914#define _PIPE_CRC_RES_1_B_IVB 0x61064
3915#define _PIPE_CRC_RES_2_B_IVB 0x61068
3916#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3917#define _PIPE_CRC_RES_4_B_IVB 0x61070
3918#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3919
f0f59a00
VS
3920#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3921#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3922#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3923#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3924#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3925#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3926
3927#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3928#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3929#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3930#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3931#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3932
585fb111 3933/* Pipe A timing regs */
a57c774a
AK
3934#define _HTOTAL_A 0x60000
3935#define _HBLANK_A 0x60004
3936#define _HSYNC_A 0x60008
3937#define _VTOTAL_A 0x6000c
3938#define _VBLANK_A 0x60010
3939#define _VSYNC_A 0x60014
3940#define _PIPEASRC 0x6001c
3941#define _BCLRPAT_A 0x60020
3942#define _VSYNCSHIFT_A 0x60028
ebb69c95 3943#define _PIPE_MULT_A 0x6002c
585fb111
JB
3944
3945/* Pipe B timing regs */
a57c774a
AK
3946#define _HTOTAL_B 0x61000
3947#define _HBLANK_B 0x61004
3948#define _HSYNC_B 0x61008
3949#define _VTOTAL_B 0x6100c
3950#define _VBLANK_B 0x61010
3951#define _VSYNC_B 0x61014
3952#define _PIPEBSRC 0x6101c
3953#define _BCLRPAT_B 0x61020
3954#define _VSYNCSHIFT_B 0x61028
ebb69c95 3955#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3956
3957#define TRANSCODER_A_OFFSET 0x60000
3958#define TRANSCODER_B_OFFSET 0x61000
3959#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3960#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3961#define TRANSCODER_EDP_OFFSET 0x6f000
3962
f0f59a00 3963#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3964 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3965 dev_priv->info.display_mmio_offset)
a57c774a 3966
f0f59a00
VS
3967#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3968#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3969#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3970#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3971#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3972#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3973#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3974#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3975#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3976#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3977
c8f7df58
RV
3978/* VLV eDP PSR registers */
3979#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3980#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3981#define VLV_EDP_PSR_ENABLE (1<<0)
3982#define VLV_EDP_PSR_RESET (1<<1)
3983#define VLV_EDP_PSR_MODE_MASK (7<<2)
3984#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3985#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3986#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3987#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3988#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3989#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3990#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3991#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3992#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3993
3994#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3995#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3996#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3997#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3998#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3999#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4000
4001#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4002#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
4003#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
4004#define VLV_EDP_PSR_CURR_STATE_MASK 7
4005#define VLV_EDP_PSR_DISABLED (0<<0)
4006#define VLV_EDP_PSR_INACTIVE (1<<0)
4007#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
4008#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
4009#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
4010#define VLV_EDP_PSR_EXIT (5<<0)
4011#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 4012#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4013
ed8546ac 4014/* HSW+ eDP PSR registers */
443a389f
VS
4015#define HSW_EDP_PSR_BASE 0x64800
4016#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4017#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 4018#define EDP_PSR_ENABLE (1<<31)
82c56254 4019#define BDW_PSR_SINGLE_FRAME (1<<30)
912d6412 4020#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
2b28bb1b
RV
4021#define EDP_PSR_LINK_STANDBY (1<<27)
4022#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
4023#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
4024#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
4025#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
4026#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
4027#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4028#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
4029#define EDP_PSR_TP1_TP2_SEL (0<<11)
4030#define EDP_PSR_TP1_TP3_SEL (1<<11)
4031#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
4032#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
4033#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
4034#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
4035#define EDP_PSR_TP1_TIME_500us (0<<4)
4036#define EDP_PSR_TP1_TIME_100us (1<<4)
4037#define EDP_PSR_TP1_TIME_2500us (2<<4)
4038#define EDP_PSR_TP1_TIME_0us (3<<4)
4039#define EDP_PSR_IDLE_FRAME_SHIFT 0
4040
fc340442
DV
4041/* Bspec claims those aren't shifted but stay at 0x64800 */
4042#define EDP_PSR_IMR _MMIO(0x64834)
4043#define EDP_PSR_IIR _MMIO(0x64838)
e04f7ece
VS
4044#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4045#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4046#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
fc340442 4047
f0f59a00 4048#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4049#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4050#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4051#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4052#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4053#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4054
f0f59a00 4055#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4056
861023e0 4057#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 4058#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
4059#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
4060#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
4061#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
4062#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
4063#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
4064#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
4065#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
4066#define EDP_PSR_STATUS_LINK_MASK (3<<26)
4067#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
4068#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
4069#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
4070#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4071#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4072#define EDP_PSR_STATUS_COUNT_SHIFT 16
4073#define EDP_PSR_STATUS_COUNT_MASK 0xf
4074#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
4075#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
4076#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
4077#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
4078#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
4079#define EDP_PSR_STATUS_IDLE_MASK 0xf
4080
f0f59a00 4081#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4082#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4083
62801bf6 4084#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
6433226b
NV
4085#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
4086#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
4087#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
4088#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
4089#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
62801bf6 4090#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) /* SKL+ */
2b28bb1b 4091
f0f59a00 4092#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
4093#define EDP_PSR2_ENABLE (1<<31)
4094#define EDP_SU_TRACK_ENABLE (1<<30)
5e87325f
JRS
4095#define EDP_Y_COORDINATE_VALID (1<<26) /* GLK and CNL+ */
4096#define EDP_Y_COORDINATE_ENABLE (1<<25) /* GLK and CNL+ */
474d1ec4
SJ
4097#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
4098#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
77312ae8
VN
4099#define EDP_PSR2_TP2_TIME_500us (0<<8)
4100#define EDP_PSR2_TP2_TIME_100us (1<<8)
4101#define EDP_PSR2_TP2_TIME_2500us (2<<8)
4102#define EDP_PSR2_TP2_TIME_50us (3<<8)
474d1ec4
SJ
4103#define EDP_PSR2_TP2_TIME_MASK (3<<8)
4104#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4105#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
977da084 4106#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4)
fe36181b
JRS
4107#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4108#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4109
bc18b4df
JRS
4110#define _PSR_EVENT_TRANS_A 0x60848
4111#define _PSR_EVENT_TRANS_B 0x61848
4112#define _PSR_EVENT_TRANS_C 0x62848
4113#define _PSR_EVENT_TRANS_D 0x63848
4114#define _PSR_EVENT_TRANS_EDP 0x6F848
4115#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4116#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4117#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4118#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4119#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4120#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4121#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4122#define PSR_EVENT_MEMORY_UP (1 << 10)
4123#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4124#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4125#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4126#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4127#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4128#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4129#define PSR_EVENT_VBI_ENABLE (1 << 2)
4130#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4131#define PSR_EVENT_PSR_DISABLE (1 << 0)
4132
861023e0 4133#define EDP_PSR2_STATUS _MMIO(0x6f940)
3fcb0ca1 4134#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
6ba1f9e1 4135#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4136
585fb111 4137/* VGA port control */
f0f59a00
VS
4138#define ADPA _MMIO(0x61100)
4139#define PCH_ADPA _MMIO(0xe1100)
4140#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4141
585fb111
JB
4142#define ADPA_DAC_ENABLE (1<<31)
4143#define ADPA_DAC_DISABLE 0
6102a8ee
VS
4144#define ADPA_PIPE_SEL_SHIFT 30
4145#define ADPA_PIPE_SEL_MASK (1<<30)
4146#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4147#define ADPA_PIPE_SEL_SHIFT_CPT 29
4148#define ADPA_PIPE_SEL_MASK_CPT (3<<29)
4149#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88
DV
4150#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4151#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
4152#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
4153#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
4154#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
4155#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
4156#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
4157#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
4158#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
4159#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
4160#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
4161#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
4162#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
4163#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
4164#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
4165#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
4166#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
4167#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
4168#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
4169#define ADPA_USE_VGA_HVPOLARITY (1<<15)
4170#define ADPA_SETS_HVPOLARITY 0
60222c0c 4171#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 4172#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 4173#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
4174#define ADPA_HSYNC_CNTL_ENABLE 0
4175#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
4176#define ADPA_VSYNC_ACTIVE_LOW 0
4177#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
4178#define ADPA_HSYNC_ACTIVE_LOW 0
4179#define ADPA_DPMS_MASK (~(3<<10))
4180#define ADPA_DPMS_ON (0<<10)
4181#define ADPA_DPMS_SUSPEND (1<<10)
4182#define ADPA_DPMS_STANDBY (2<<10)
4183#define ADPA_DPMS_OFF (3<<10)
4184
939fe4d7 4185
585fb111 4186/* Hotplug control (945+ only) */
f0f59a00 4187#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4188#define PORTB_HOTPLUG_INT_EN (1 << 29)
4189#define PORTC_HOTPLUG_INT_EN (1 << 28)
4190#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4191#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4192#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4193#define TV_HOTPLUG_INT_EN (1 << 18)
4194#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4195#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4196 PORTC_HOTPLUG_INT_EN | \
4197 PORTD_HOTPLUG_INT_EN | \
4198 SDVOC_HOTPLUG_INT_EN | \
4199 SDVOB_HOTPLUG_INT_EN | \
4200 CRT_HOTPLUG_INT_EN)
585fb111 4201#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4202#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4203/* must use period 64 on GM45 according to docs */
4204#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4205#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4206#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4207#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4208#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4209#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4210#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4211#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4212#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4213#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4214#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4215#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4216
f0f59a00 4217#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4218/*
0780cd36 4219 * HDMI/DP bits are g4x+
0ce99f74
DV
4220 *
4221 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4222 * Please check the detailed lore in the commit message for for experimental
4223 * evidence.
4224 */
0780cd36
VS
4225/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4226#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4227#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4228#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4229/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4230#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4231#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4232#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4233#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4234#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4235#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4236#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4237#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4238#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4239#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4240#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4241#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4242/* CRT/TV common between gen3+ */
585fb111
JB
4243#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4244#define TV_HOTPLUG_INT_STATUS (1 << 10)
4245#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4246#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4247#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4248#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4249#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4250#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4251#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4252#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4253
084b612e
CW
4254/* SDVO is different across gen3/4 */
4255#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4256#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4257/*
4258 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4259 * since reality corrobates that they're the same as on gen3. But keep these
4260 * bits here (and the comment!) to help any other lost wanderers back onto the
4261 * right tracks.
4262 */
084b612e
CW
4263#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4264#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4265#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4266#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4267#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4268 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4269 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4270 PORTB_HOTPLUG_INT_STATUS | \
4271 PORTC_HOTPLUG_INT_STATUS | \
4272 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4273
4274#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4275 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4276 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4277 PORTB_HOTPLUG_INT_STATUS | \
4278 PORTC_HOTPLUG_INT_STATUS | \
4279 PORTD_HOTPLUG_INT_STATUS)
585fb111 4280
c20cd312
PZ
4281/* SDVO and HDMI port control.
4282 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4283#define _GEN3_SDVOB 0x61140
4284#define _GEN3_SDVOC 0x61160
4285#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4286#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4287#define GEN4_HDMIB GEN3_SDVOB
4288#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4289#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4290#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4291#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4292#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4293#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4294#define PCH_HDMIC _MMIO(0xe1150)
4295#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4296
f0f59a00 4297#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4298#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4299#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4300#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4301#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4302#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4303#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4304#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4305
c20cd312
PZ
4306/* Gen 3 SDVO bits: */
4307#define SDVO_ENABLE (1 << 31)
76203467 4308#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4309#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4310#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4311#define SDVO_STALL_SELECT (1 << 29)
4312#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4313/*
585fb111 4314 * 915G/GM SDVO pixel multiplier.
585fb111 4315 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4316 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4317 */
c20cd312 4318#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4319#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4320#define SDVO_PHASE_SELECT_MASK (15 << 19)
4321#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4322#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4323#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4324#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4325#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4326#define SDVO_DETECTED (1 << 2)
585fb111 4327/* Bits to be preserved when writing */
c20cd312
PZ
4328#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4329 SDVO_INTERRUPT_ENABLE)
4330#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4331
4332/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4333#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4334#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4335#define SDVO_ENCODING_SDVO (0 << 10)
4336#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4337#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4338#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4339#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4340#define SDVO_AUDIO_ENABLE (1 << 6)
4341/* VSYNC/HSYNC bits new with 965, default is to be set */
4342#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4343#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4344
4345/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4346#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4347#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4348
4349/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4350#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4351#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4352#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4353
44f37d1f 4354/* CHV SDVO/HDMI bits: */
76203467 4355#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4356#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4357#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4358
585fb111
JB
4359
4360/* DVO port control */
f0f59a00
VS
4361#define _DVOA 0x61120
4362#define DVOA _MMIO(_DVOA)
4363#define _DVOB 0x61140
4364#define DVOB _MMIO(_DVOB)
4365#define _DVOC 0x61160
4366#define DVOC _MMIO(_DVOC)
585fb111 4367#define DVO_ENABLE (1 << 31)
b45a2588
VS
4368#define DVO_PIPE_SEL_SHIFT 30
4369#define DVO_PIPE_SEL_MASK (1 << 30)
4370#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4371#define DVO_PIPE_STALL_UNUSED (0 << 28)
4372#define DVO_PIPE_STALL (1 << 28)
4373#define DVO_PIPE_STALL_TV (2 << 28)
4374#define DVO_PIPE_STALL_MASK (3 << 28)
4375#define DVO_USE_VGA_SYNC (1 << 15)
4376#define DVO_DATA_ORDER_I740 (0 << 14)
4377#define DVO_DATA_ORDER_FP (1 << 14)
4378#define DVO_VSYNC_DISABLE (1 << 11)
4379#define DVO_HSYNC_DISABLE (1 << 10)
4380#define DVO_VSYNC_TRISTATE (1 << 9)
4381#define DVO_HSYNC_TRISTATE (1 << 8)
4382#define DVO_BORDER_ENABLE (1 << 7)
4383#define DVO_DATA_ORDER_GBRG (1 << 6)
4384#define DVO_DATA_ORDER_RGGB (0 << 6)
4385#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4386#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4387#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4388#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4389#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4390#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4391#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4392#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
4393#define DVOA_SRCDIM _MMIO(0x61124)
4394#define DVOB_SRCDIM _MMIO(0x61144)
4395#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4396#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4397#define DVO_SRCDIM_VERTICAL_SHIFT 0
4398
4399/* LVDS port control */
f0f59a00 4400#define LVDS _MMIO(0x61180)
585fb111
JB
4401/*
4402 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4403 * the DPLL semantics change when the LVDS is assigned to that pipe.
4404 */
4405#define LVDS_PORT_EN (1 << 31)
4406/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4407#define LVDS_PIPE_SEL_SHIFT 30
4408#define LVDS_PIPE_SEL_MASK (1 << 30)
4409#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4410#define LVDS_PIPE_SEL_SHIFT_CPT 29
4411#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4412#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4413/* LVDS dithering flag on 965/g4x platform */
4414#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4415/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4416#define LVDS_VSYNC_POLARITY (1 << 21)
4417#define LVDS_HSYNC_POLARITY (1 << 20)
4418
a3e17eb8
ZY
4419/* Enable border for unscaled (or aspect-scaled) display */
4420#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4421/*
4422 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4423 * pixel.
4424 */
4425#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4426#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4427#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4428/*
4429 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4430 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4431 * on.
4432 */
4433#define LVDS_A3_POWER_MASK (3 << 6)
4434#define LVDS_A3_POWER_DOWN (0 << 6)
4435#define LVDS_A3_POWER_UP (3 << 6)
4436/*
4437 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4438 * is set.
4439 */
4440#define LVDS_CLKB_POWER_MASK (3 << 4)
4441#define LVDS_CLKB_POWER_DOWN (0 << 4)
4442#define LVDS_CLKB_POWER_UP (3 << 4)
4443/*
4444 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4445 * setting for whether we are in dual-channel mode. The B3 pair will
4446 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4447 */
4448#define LVDS_B0B3_POWER_MASK (3 << 2)
4449#define LVDS_B0B3_POWER_DOWN (0 << 2)
4450#define LVDS_B0B3_POWER_UP (3 << 2)
4451
3c17fe4b 4452/* Video Data Island Packet control */
f0f59a00 4453#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4454/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4455 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4456 * of the infoframe structure specified by CEA-861. */
4457#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4458#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4459#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4460/* Pre HSW: */
3c17fe4b 4461#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4462#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4463#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4464#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4465#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4466#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4467#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4468#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4469#define VIDEO_DIP_SELECT_AVI (0 << 19)
4470#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4471#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4472#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4473#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4474#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4475#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4476#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4477/* HSW and later: */
0dd87d20
PZ
4478#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4479#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4480#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4481#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4482#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4483#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4484
585fb111 4485/* Panel power sequencing */
44cb734c
ID
4486#define PPS_BASE 0x61200
4487#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4488#define PCH_PPS_BASE 0xC7200
4489
4490#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4491 PPS_BASE + (reg) + \
4492 (pps_idx) * 0x100)
4493
4494#define _PP_STATUS 0x61200
4495#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4496#define PP_ON (1 << 31)
585fb111
JB
4497/*
4498 * Indicates that all dependencies of the panel are on:
4499 *
4500 * - PLL enabled
4501 * - pipe enabled
4502 * - LVDS/DVOB/DVOC on
4503 */
44cb734c
ID
4504#define PP_READY (1 << 30)
4505#define PP_SEQUENCE_NONE (0 << 28)
4506#define PP_SEQUENCE_POWER_UP (1 << 28)
4507#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4508#define PP_SEQUENCE_MASK (3 << 28)
4509#define PP_SEQUENCE_SHIFT 28
4510#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4511#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4512#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4513#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4514#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4515#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4516#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4517#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4518#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4519#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4520#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4521
4522#define _PP_CONTROL 0x61204
4523#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4524#define PANEL_UNLOCK_REGS (0xabcd << 16)
4525#define PANEL_UNLOCK_MASK (0xffff << 16)
4526#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4527#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4528#define EDP_FORCE_VDD (1 << 3)
4529#define EDP_BLC_ENABLE (1 << 2)
4530#define PANEL_POWER_RESET (1 << 1)
4531#define PANEL_POWER_OFF (0 << 0)
4532#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4533
4534#define _PP_ON_DELAYS 0x61208
4535#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4536#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4537#define PANEL_PORT_SELECT_MASK (3 << 30)
4538#define PANEL_PORT_SELECT_LVDS (0 << 30)
4539#define PANEL_PORT_SELECT_DPA (1 << 30)
4540#define PANEL_PORT_SELECT_DPC (2 << 30)
4541#define PANEL_PORT_SELECT_DPD (3 << 30)
4542#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4543#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4544#define PANEL_POWER_UP_DELAY_SHIFT 16
4545#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4546#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4547
4548#define _PP_OFF_DELAYS 0x6120C
4549#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4550#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4551#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4552#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4553#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4554
4555#define _PP_DIVISOR 0x61210
4556#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4557#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4558#define PP_REFERENCE_DIVIDER_SHIFT 8
4559#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4560#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4561
4562/* Panel fitting */
f0f59a00 4563#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4564#define PFIT_ENABLE (1 << 31)
4565#define PFIT_PIPE_MASK (3 << 29)
4566#define PFIT_PIPE_SHIFT 29
4567#define VERT_INTERP_DISABLE (0 << 10)
4568#define VERT_INTERP_BILINEAR (1 << 10)
4569#define VERT_INTERP_MASK (3 << 10)
4570#define VERT_AUTO_SCALE (1 << 9)
4571#define HORIZ_INTERP_DISABLE (0 << 6)
4572#define HORIZ_INTERP_BILINEAR (1 << 6)
4573#define HORIZ_INTERP_MASK (3 << 6)
4574#define HORIZ_AUTO_SCALE (1 << 5)
4575#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4576#define PFIT_FILTER_FUZZY (0 << 24)
4577#define PFIT_SCALING_AUTO (0 << 26)
4578#define PFIT_SCALING_PROGRAMMED (1 << 26)
4579#define PFIT_SCALING_PILLAR (2 << 26)
4580#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4581#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4582/* Pre-965 */
4583#define PFIT_VERT_SCALE_SHIFT 20
4584#define PFIT_VERT_SCALE_MASK 0xfff00000
4585#define PFIT_HORIZ_SCALE_SHIFT 4
4586#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4587/* 965+ */
4588#define PFIT_VERT_SCALE_SHIFT_965 16
4589#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4590#define PFIT_HORIZ_SCALE_SHIFT_965 0
4591#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4592
f0f59a00 4593#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4594
5c969aa7
DL
4595#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4596#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4597#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4598 _VLV_BLC_PWM_CTL2_B)
07bf139b 4599
5c969aa7
DL
4600#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4601#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4602#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4603 _VLV_BLC_PWM_CTL_B)
07bf139b 4604
5c969aa7
DL
4605#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4606#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4607#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4608 _VLV_BLC_HIST_CTL_B)
07bf139b 4609
585fb111 4610/* Backlight control */
f0f59a00 4611#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4612#define BLM_PWM_ENABLE (1 << 31)
4613#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4614#define BLM_PIPE_SELECT (1 << 29)
4615#define BLM_PIPE_SELECT_IVB (3 << 29)
4616#define BLM_PIPE_A (0 << 29)
4617#define BLM_PIPE_B (1 << 29)
4618#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4619#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4620#define BLM_TRANSCODER_B BLM_PIPE_B
4621#define BLM_TRANSCODER_C BLM_PIPE_C
4622#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4623#define BLM_PIPE(pipe) ((pipe) << 29)
4624#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4625#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4626#define BLM_PHASE_IN_ENABLE (1 << 25)
4627#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4628#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4629#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4630#define BLM_PHASE_IN_COUNT_SHIFT (8)
4631#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4632#define BLM_PHASE_IN_INCR_SHIFT (0)
4633#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4634#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4635/*
4636 * This is the most significant 15 bits of the number of backlight cycles in a
4637 * complete cycle of the modulated backlight control.
4638 *
4639 * The actual value is this field multiplied by two.
4640 */
7cf41601
DV
4641#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4642#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4643#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4644/*
4645 * This is the number of cycles out of the backlight modulation cycle for which
4646 * the backlight is on.
4647 *
4648 * This field must be no greater than the number of cycles in the complete
4649 * backlight modulation cycle.
4650 */
4651#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4652#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4653#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4654#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4655
f0f59a00 4656#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4657#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4658
7cf41601
DV
4659/* New registers for PCH-split platforms. Safe where new bits show up, the
4660 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4661#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4662#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4663
f0f59a00 4664#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4665
7cf41601
DV
4666/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4667 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4668#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4669#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4670#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4671#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4672#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4673
f0f59a00 4674#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4675#define UTIL_PIN_ENABLE (1 << 31)
4676
022e4e52
SK
4677#define UTIL_PIN_PIPE(x) ((x) << 29)
4678#define UTIL_PIN_PIPE_MASK (3 << 29)
4679#define UTIL_PIN_MODE_PWM (1 << 24)
4680#define UTIL_PIN_MODE_MASK (0xf << 24)
4681#define UTIL_PIN_POLARITY (1 << 22)
4682
0fb890c0 4683/* BXT backlight register definition. */
022e4e52 4684#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4685#define BXT_BLC_PWM_ENABLE (1 << 31)
4686#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4687#define _BXT_BLC_PWM_FREQ1 0xC8254
4688#define _BXT_BLC_PWM_DUTY1 0xC8258
4689
4690#define _BXT_BLC_PWM_CTL2 0xC8350
4691#define _BXT_BLC_PWM_FREQ2 0xC8354
4692#define _BXT_BLC_PWM_DUTY2 0xC8358
4693
f0f59a00 4694#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4695 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4696#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4697 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4698#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4699 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4700
f0f59a00 4701#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4702#define PCH_GTC_ENABLE (1 << 31)
4703
585fb111 4704/* TV port control */
f0f59a00 4705#define TV_CTL _MMIO(0x68000)
646b4269 4706/* Enables the TV encoder */
585fb111 4707# define TV_ENC_ENABLE (1 << 31)
646b4269 4708/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4709# define TV_ENC_PIPE_SEL_SHIFT 30
4710# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4711# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4712/* Outputs composite video (DAC A only) */
585fb111 4713# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4714/* Outputs SVideo video (DAC B/C) */
585fb111 4715# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4716/* Outputs Component video (DAC A/B/C) */
585fb111 4717# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4718/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4719# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4720# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4721/* Enables slow sync generation (945GM only) */
585fb111 4722# define TV_SLOW_SYNC (1 << 20)
646b4269 4723/* Selects 4x oversampling for 480i and 576p */
585fb111 4724# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4725/* Selects 2x oversampling for 720p and 1080i */
585fb111 4726# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4727/* Selects no oversampling for 1080p */
585fb111 4728# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4729/* Selects 8x oversampling */
585fb111 4730# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4731/* Selects progressive mode rather than interlaced */
585fb111 4732# define TV_PROGRESSIVE (1 << 17)
646b4269 4733/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4734# define TV_PAL_BURST (1 << 16)
646b4269 4735/* Field for setting delay of Y compared to C */
585fb111 4736# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4737/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4738# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4739/*
585fb111
JB
4740 * Enables a fix for the 915GM only.
4741 *
4742 * Not sure what it does.
4743 */
4744# define TV_ENC_C0_FIX (1 << 10)
646b4269 4745/* Bits that must be preserved by software */
d2d9f232 4746# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4747# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4748/* Read-only state that reports all features enabled */
585fb111 4749# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4750/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4751# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4752/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4753# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4754/* Normal operation */
585fb111 4755# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4756/* Encoder test pattern 1 - combo pattern */
585fb111 4757# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4758/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4759# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4760/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4761# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4762/* Encoder test pattern 4 - random noise */
585fb111 4763# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4764/* Encoder test pattern 5 - linear color ramps */
585fb111 4765# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4766/*
585fb111
JB
4767 * This test mode forces the DACs to 50% of full output.
4768 *
4769 * This is used for load detection in combination with TVDAC_SENSE_MASK
4770 */
4771# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4772# define TV_TEST_MODE_MASK (7 << 0)
4773
f0f59a00 4774#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4775# define TV_DAC_SAVE 0x00ffff00
646b4269 4776/*
585fb111
JB
4777 * Reports that DAC state change logic has reported change (RO).
4778 *
4779 * This gets cleared when TV_DAC_STATE_EN is cleared
4780*/
4781# define TVDAC_STATE_CHG (1 << 31)
4782# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4783/* Reports that DAC A voltage is above the detect threshold */
585fb111 4784# define TVDAC_A_SENSE (1 << 30)
646b4269 4785/* Reports that DAC B voltage is above the detect threshold */
585fb111 4786# define TVDAC_B_SENSE (1 << 29)
646b4269 4787/* Reports that DAC C voltage is above the detect threshold */
585fb111 4788# define TVDAC_C_SENSE (1 << 28)
646b4269 4789/*
585fb111
JB
4790 * Enables DAC state detection logic, for load-based TV detection.
4791 *
4792 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4793 * to off, for load detection to work.
4794 */
4795# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4796/* Sets the DAC A sense value to high */
585fb111 4797# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4798/* Sets the DAC B sense value to high */
585fb111 4799# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4800/* Sets the DAC C sense value to high */
585fb111 4801# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4802/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4803# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4804/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4805# define ENC_TVDAC_SLEW_FAST (1 << 6)
4806# define DAC_A_1_3_V (0 << 4)
4807# define DAC_A_1_1_V (1 << 4)
4808# define DAC_A_0_7_V (2 << 4)
cb66c692 4809# define DAC_A_MASK (3 << 4)
585fb111
JB
4810# define DAC_B_1_3_V (0 << 2)
4811# define DAC_B_1_1_V (1 << 2)
4812# define DAC_B_0_7_V (2 << 2)
cb66c692 4813# define DAC_B_MASK (3 << 2)
585fb111
JB
4814# define DAC_C_1_3_V (0 << 0)
4815# define DAC_C_1_1_V (1 << 0)
4816# define DAC_C_0_7_V (2 << 0)
cb66c692 4817# define DAC_C_MASK (3 << 0)
585fb111 4818
646b4269 4819/*
585fb111
JB
4820 * CSC coefficients are stored in a floating point format with 9 bits of
4821 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4822 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4823 * -1 (0x3) being the only legal negative value.
4824 */
f0f59a00 4825#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4826# define TV_RY_MASK 0x07ff0000
4827# define TV_RY_SHIFT 16
4828# define TV_GY_MASK 0x00000fff
4829# define TV_GY_SHIFT 0
4830
f0f59a00 4831#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4832# define TV_BY_MASK 0x07ff0000
4833# define TV_BY_SHIFT 16
646b4269 4834/*
585fb111
JB
4835 * Y attenuation for component video.
4836 *
4837 * Stored in 1.9 fixed point.
4838 */
4839# define TV_AY_MASK 0x000003ff
4840# define TV_AY_SHIFT 0
4841
f0f59a00 4842#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4843# define TV_RU_MASK 0x07ff0000
4844# define TV_RU_SHIFT 16
4845# define TV_GU_MASK 0x000007ff
4846# define TV_GU_SHIFT 0
4847
f0f59a00 4848#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4849# define TV_BU_MASK 0x07ff0000
4850# define TV_BU_SHIFT 16
646b4269 4851/*
585fb111
JB
4852 * U attenuation for component video.
4853 *
4854 * Stored in 1.9 fixed point.
4855 */
4856# define TV_AU_MASK 0x000003ff
4857# define TV_AU_SHIFT 0
4858
f0f59a00 4859#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4860# define TV_RV_MASK 0x0fff0000
4861# define TV_RV_SHIFT 16
4862# define TV_GV_MASK 0x000007ff
4863# define TV_GV_SHIFT 0
4864
f0f59a00 4865#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4866# define TV_BV_MASK 0x07ff0000
4867# define TV_BV_SHIFT 16
646b4269 4868/*
585fb111
JB
4869 * V attenuation for component video.
4870 *
4871 * Stored in 1.9 fixed point.
4872 */
4873# define TV_AV_MASK 0x000007ff
4874# define TV_AV_SHIFT 0
4875
f0f59a00 4876#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4877/* 2s-complement brightness adjustment */
585fb111
JB
4878# define TV_BRIGHTNESS_MASK 0xff000000
4879# define TV_BRIGHTNESS_SHIFT 24
646b4269 4880/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4881# define TV_CONTRAST_MASK 0x00ff0000
4882# define TV_CONTRAST_SHIFT 16
646b4269 4883/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4884# define TV_SATURATION_MASK 0x0000ff00
4885# define TV_SATURATION_SHIFT 8
646b4269 4886/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4887# define TV_HUE_MASK 0x000000ff
4888# define TV_HUE_SHIFT 0
4889
f0f59a00 4890#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4891/* Controls the DAC level for black */
585fb111
JB
4892# define TV_BLACK_LEVEL_MASK 0x01ff0000
4893# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4894/* Controls the DAC level for blanking */
585fb111
JB
4895# define TV_BLANK_LEVEL_MASK 0x000001ff
4896# define TV_BLANK_LEVEL_SHIFT 0
4897
f0f59a00 4898#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4899/* Number of pixels in the hsync. */
585fb111
JB
4900# define TV_HSYNC_END_MASK 0x1fff0000
4901# define TV_HSYNC_END_SHIFT 16
646b4269 4902/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4903# define TV_HTOTAL_MASK 0x00001fff
4904# define TV_HTOTAL_SHIFT 0
4905
f0f59a00 4906#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4907/* Enables the colorburst (needed for non-component color) */
585fb111 4908# define TV_BURST_ENA (1 << 31)
646b4269 4909/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4910# define TV_HBURST_START_SHIFT 16
4911# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4912/* Length of the colorburst */
585fb111
JB
4913# define TV_HBURST_LEN_SHIFT 0
4914# define TV_HBURST_LEN_MASK 0x0001fff
4915
f0f59a00 4916#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4917/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4918# define TV_HBLANK_END_SHIFT 16
4919# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4920/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4921# define TV_HBLANK_START_SHIFT 0
4922# define TV_HBLANK_START_MASK 0x0001fff
4923
f0f59a00 4924#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4925/* XXX */
585fb111
JB
4926# define TV_NBR_END_SHIFT 16
4927# define TV_NBR_END_MASK 0x07ff0000
646b4269 4928/* XXX */
585fb111
JB
4929# define TV_VI_END_F1_SHIFT 8
4930# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4931/* XXX */
585fb111
JB
4932# define TV_VI_END_F2_SHIFT 0
4933# define TV_VI_END_F2_MASK 0x0000003f
4934
f0f59a00 4935#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4936/* Length of vsync, in half lines */
585fb111
JB
4937# define TV_VSYNC_LEN_MASK 0x07ff0000
4938# define TV_VSYNC_LEN_SHIFT 16
646b4269 4939/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4940 * number of half lines.
4941 */
4942# define TV_VSYNC_START_F1_MASK 0x00007f00
4943# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4944/*
585fb111
JB
4945 * Offset of the start of vsync in field 2, measured in one less than the
4946 * number of half lines.
4947 */
4948# define TV_VSYNC_START_F2_MASK 0x0000007f
4949# define TV_VSYNC_START_F2_SHIFT 0
4950
f0f59a00 4951#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4952/* Enables generation of the equalization signal */
585fb111 4953# define TV_EQUAL_ENA (1 << 31)
646b4269 4954/* Length of vsync, in half lines */
585fb111
JB
4955# define TV_VEQ_LEN_MASK 0x007f0000
4956# define TV_VEQ_LEN_SHIFT 16
646b4269 4957/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4958 * the number of half lines.
4959 */
4960# define TV_VEQ_START_F1_MASK 0x0007f00
4961# define TV_VEQ_START_F1_SHIFT 8
646b4269 4962/*
585fb111
JB
4963 * Offset of the start of equalization in field 2, measured in one less than
4964 * the number of half lines.
4965 */
4966# define TV_VEQ_START_F2_MASK 0x000007f
4967# define TV_VEQ_START_F2_SHIFT 0
4968
f0f59a00 4969#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4970/*
585fb111
JB
4971 * Offset to start of vertical colorburst, measured in one less than the
4972 * number of lines from vertical start.
4973 */
4974# define TV_VBURST_START_F1_MASK 0x003f0000
4975# define TV_VBURST_START_F1_SHIFT 16
646b4269 4976/*
585fb111
JB
4977 * Offset to the end of vertical colorburst, measured in one less than the
4978 * number of lines from the start of NBR.
4979 */
4980# define TV_VBURST_END_F1_MASK 0x000000ff
4981# define TV_VBURST_END_F1_SHIFT 0
4982
f0f59a00 4983#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4984/*
585fb111
JB
4985 * Offset to start of vertical colorburst, measured in one less than the
4986 * number of lines from vertical start.
4987 */
4988# define TV_VBURST_START_F2_MASK 0x003f0000
4989# define TV_VBURST_START_F2_SHIFT 16
646b4269 4990/*
585fb111
JB
4991 * Offset to the end of vertical colorburst, measured in one less than the
4992 * number of lines from the start of NBR.
4993 */
4994# define TV_VBURST_END_F2_MASK 0x000000ff
4995# define TV_VBURST_END_F2_SHIFT 0
4996
f0f59a00 4997#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4998/*
585fb111
JB
4999 * Offset to start of vertical colorburst, measured in one less than the
5000 * number of lines from vertical start.
5001 */
5002# define TV_VBURST_START_F3_MASK 0x003f0000
5003# define TV_VBURST_START_F3_SHIFT 16
646b4269 5004/*
585fb111
JB
5005 * Offset to the end of vertical colorburst, measured in one less than the
5006 * number of lines from the start of NBR.
5007 */
5008# define TV_VBURST_END_F3_MASK 0x000000ff
5009# define TV_VBURST_END_F3_SHIFT 0
5010
f0f59a00 5011#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5012/*
585fb111
JB
5013 * Offset to start of vertical colorburst, measured in one less than the
5014 * number of lines from vertical start.
5015 */
5016# define TV_VBURST_START_F4_MASK 0x003f0000
5017# define TV_VBURST_START_F4_SHIFT 16
646b4269 5018/*
585fb111
JB
5019 * Offset to the end of vertical colorburst, measured in one less than the
5020 * number of lines from the start of NBR.
5021 */
5022# define TV_VBURST_END_F4_MASK 0x000000ff
5023# define TV_VBURST_END_F4_SHIFT 0
5024
f0f59a00 5025#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5026/* Turns on the first subcarrier phase generation DDA */
585fb111 5027# define TV_SC_DDA1_EN (1 << 31)
646b4269 5028/* Turns on the first subcarrier phase generation DDA */
585fb111 5029# define TV_SC_DDA2_EN (1 << 30)
646b4269 5030/* Turns on the first subcarrier phase generation DDA */
585fb111 5031# define TV_SC_DDA3_EN (1 << 29)
646b4269 5032/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5033# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5034/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5035# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5036/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5037# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5038/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5039# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5040/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5041# define TV_BURST_LEVEL_MASK 0x00ff0000
5042# define TV_BURST_LEVEL_SHIFT 16
646b4269 5043/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5044# define TV_SCDDA1_INC_MASK 0x00000fff
5045# define TV_SCDDA1_INC_SHIFT 0
5046
f0f59a00 5047#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5048/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5049# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5050# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5051/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5052# define TV_SCDDA2_INC_MASK 0x00007fff
5053# define TV_SCDDA2_INC_SHIFT 0
5054
f0f59a00 5055#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5056/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5057# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5058# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5059/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5060# define TV_SCDDA3_INC_MASK 0x00007fff
5061# define TV_SCDDA3_INC_SHIFT 0
5062
f0f59a00 5063#define TV_WIN_POS _MMIO(0x68070)
646b4269 5064/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5065# define TV_XPOS_MASK 0x1fff0000
5066# define TV_XPOS_SHIFT 16
646b4269 5067/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5068# define TV_YPOS_MASK 0x00000fff
5069# define TV_YPOS_SHIFT 0
5070
f0f59a00 5071#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5072/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5073# define TV_XSIZE_MASK 0x1fff0000
5074# define TV_XSIZE_SHIFT 16
646b4269 5075/*
585fb111
JB
5076 * Vertical size of the display window, measured in pixels.
5077 *
5078 * Must be even for interlaced modes.
5079 */
5080# define TV_YSIZE_MASK 0x00000fff
5081# define TV_YSIZE_SHIFT 0
5082
f0f59a00 5083#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5084/*
585fb111
JB
5085 * Enables automatic scaling calculation.
5086 *
5087 * If set, the rest of the registers are ignored, and the calculated values can
5088 * be read back from the register.
5089 */
5090# define TV_AUTO_SCALE (1 << 31)
646b4269 5091/*
585fb111
JB
5092 * Disables the vertical filter.
5093 *
5094 * This is required on modes more than 1024 pixels wide */
5095# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5096/* Enables adaptive vertical filtering */
585fb111
JB
5097# define TV_VADAPT (1 << 28)
5098# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5099/* Selects the least adaptive vertical filtering mode */
585fb111 5100# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5101/* Selects the moderately adaptive vertical filtering mode */
585fb111 5102# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5103/* Selects the most adaptive vertical filtering mode */
585fb111 5104# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5105/*
585fb111
JB
5106 * Sets the horizontal scaling factor.
5107 *
5108 * This should be the fractional part of the horizontal scaling factor divided
5109 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5110 *
5111 * (src width - 1) / ((oversample * dest width) - 1)
5112 */
5113# define TV_HSCALE_FRAC_MASK 0x00003fff
5114# define TV_HSCALE_FRAC_SHIFT 0
5115
f0f59a00 5116#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5117/*
585fb111
JB
5118 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5119 *
5120 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5121 */
5122# define TV_VSCALE_INT_MASK 0x00038000
5123# define TV_VSCALE_INT_SHIFT 15
646b4269 5124/*
585fb111
JB
5125 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5126 *
5127 * \sa TV_VSCALE_INT_MASK
5128 */
5129# define TV_VSCALE_FRAC_MASK 0x00007fff
5130# define TV_VSCALE_FRAC_SHIFT 0
5131
f0f59a00 5132#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5133/*
585fb111
JB
5134 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5135 *
5136 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5137 *
5138 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5139 */
5140# define TV_VSCALE_IP_INT_MASK 0x00038000
5141# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5142/*
585fb111
JB
5143 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5144 *
5145 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5146 *
5147 * \sa TV_VSCALE_IP_INT_MASK
5148 */
5149# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5150# define TV_VSCALE_IP_FRAC_SHIFT 0
5151
f0f59a00 5152#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5153# define TV_CC_ENABLE (1 << 31)
646b4269 5154/*
585fb111
JB
5155 * Specifies which field to send the CC data in.
5156 *
5157 * CC data is usually sent in field 0.
5158 */
5159# define TV_CC_FID_MASK (1 << 27)
5160# define TV_CC_FID_SHIFT 27
646b4269 5161/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5162# define TV_CC_HOFF_MASK 0x03ff0000
5163# define TV_CC_HOFF_SHIFT 16
646b4269 5164/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5165# define TV_CC_LINE_MASK 0x0000003f
5166# define TV_CC_LINE_SHIFT 0
5167
f0f59a00 5168#define TV_CC_DATA _MMIO(0x68094)
585fb111 5169# define TV_CC_RDY (1 << 31)
646b4269 5170/* Second word of CC data to be transmitted. */
585fb111
JB
5171# define TV_CC_DATA_2_MASK 0x007f0000
5172# define TV_CC_DATA_2_SHIFT 16
646b4269 5173/* First word of CC data to be transmitted. */
585fb111
JB
5174# define TV_CC_DATA_1_MASK 0x0000007f
5175# define TV_CC_DATA_1_SHIFT 0
5176
f0f59a00
VS
5177#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5178#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5179#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5180#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5181
040d87f1 5182/* Display Port */
f0f59a00
VS
5183#define DP_A _MMIO(0x64000) /* eDP */
5184#define DP_B _MMIO(0x64100)
5185#define DP_C _MMIO(0x64200)
5186#define DP_D _MMIO(0x64300)
040d87f1 5187
f0f59a00
VS
5188#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5189#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5190#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5191
040d87f1 5192#define DP_PORT_EN (1 << 31)
59b74c49
VS
5193#define DP_PIPE_SEL_SHIFT 30
5194#define DP_PIPE_SEL_MASK (1 << 30)
5195#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5196#define DP_PIPE_SEL_SHIFT_IVB 29
5197#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5198#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5199#define DP_PIPE_SEL_SHIFT_CHV 16
5200#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5201#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5202
040d87f1
KP
5203/* Link training mode - select a suitable mode for each stage */
5204#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5205#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5206#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5207#define DP_LINK_TRAIN_OFF (3 << 28)
5208#define DP_LINK_TRAIN_MASK (3 << 28)
5209#define DP_LINK_TRAIN_SHIFT 28
5210
8db9d77b
ZW
5211/* CPT Link training mode */
5212#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5213#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5214#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5215#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5216#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5217#define DP_LINK_TRAIN_SHIFT_CPT 8
5218
040d87f1
KP
5219/* Signal voltages. These are mostly controlled by the other end */
5220#define DP_VOLTAGE_0_4 (0 << 25)
5221#define DP_VOLTAGE_0_6 (1 << 25)
5222#define DP_VOLTAGE_0_8 (2 << 25)
5223#define DP_VOLTAGE_1_2 (3 << 25)
5224#define DP_VOLTAGE_MASK (7 << 25)
5225#define DP_VOLTAGE_SHIFT 25
5226
5227/* Signal pre-emphasis levels, like voltages, the other end tells us what
5228 * they want
5229 */
5230#define DP_PRE_EMPHASIS_0 (0 << 22)
5231#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5232#define DP_PRE_EMPHASIS_6 (2 << 22)
5233#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5234#define DP_PRE_EMPHASIS_MASK (7 << 22)
5235#define DP_PRE_EMPHASIS_SHIFT 22
5236
5237/* How many wires to use. I guess 3 was too hard */
17aa6be9 5238#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5239#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5240#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5241
5242/* Mystic DPCD version 1.1 special mode */
5243#define DP_ENHANCED_FRAMING (1 << 18)
5244
32f9d658
ZW
5245/* eDP */
5246#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5247#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5248#define DP_PLL_FREQ_MASK (3 << 16)
5249
646b4269 5250/* locked once port is enabled */
040d87f1
KP
5251#define DP_PORT_REVERSAL (1 << 15)
5252
32f9d658
ZW
5253/* eDP */
5254#define DP_PLL_ENABLE (1 << 14)
5255
646b4269 5256/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5257#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5258
5259#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5260#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5261
646b4269 5262/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5263#define DP_COLOR_RANGE_16_235 (1 << 8)
5264
646b4269 5265/* Turn on the audio link */
040d87f1
KP
5266#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5267
646b4269 5268/* vs and hs sync polarity */
040d87f1
KP
5269#define DP_SYNC_VS_HIGH (1 << 4)
5270#define DP_SYNC_HS_HIGH (1 << 3)
5271
646b4269 5272/* A fantasy */
040d87f1
KP
5273#define DP_DETECTED (1 << 2)
5274
646b4269 5275/* The aux channel provides a way to talk to the
040d87f1
KP
5276 * signal sink for DDC etc. Max packet size supported
5277 * is 20 bytes in each direction, hence the 5 fixed
5278 * data registers
5279 */
da00bdcf
VS
5280#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5281#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5282#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5283#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5284#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5285#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5286
5287#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5288#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5289#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5290#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5291#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5292#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5293
5294#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5295#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5296#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5297#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5298#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5299#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5300
5301#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5302#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5303#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5304#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5305#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5306#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5307
a324fcac
RV
5308#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5309#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5310#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5311#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5312#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5313#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5314
bdabdb63
VS
5315#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5316#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5317
5318#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5319#define DP_AUX_CH_CTL_DONE (1 << 30)
5320#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5321#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5322#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5323#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5324#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5325#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5326#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5327#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5328#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5329#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5330#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5331#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5332#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5333#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5334#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5335#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5336#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5337#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5338#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5339#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5340#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5341#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5342#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5343#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5344#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5345
5346/*
5347 * Computing GMCH M and N values for the Display Port link
5348 *
5349 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5350 *
5351 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5352 *
5353 * The GMCH value is used internally
5354 *
5355 * bytes_per_pixel is the number of bytes coming out of the plane,
5356 * which is after the LUTs, so we want the bytes for our color format.
5357 * For our current usage, this is always 3, one byte for R, G and B.
5358 */
e3b95f1e
DV
5359#define _PIPEA_DATA_M_G4X 0x70050
5360#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5361
5362/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 5363#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 5364#define TU_SIZE_SHIFT 25
a65851af 5365#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5366
a65851af
VS
5367#define DATA_LINK_M_N_MASK (0xffffff)
5368#define DATA_LINK_N_MAX (0x800000)
040d87f1 5369
e3b95f1e
DV
5370#define _PIPEA_DATA_N_G4X 0x70054
5371#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5372#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5373
5374/*
5375 * Computing Link M and N values for the Display Port link
5376 *
5377 * Link M / N = pixel_clock / ls_clk
5378 *
5379 * (the DP spec calls pixel_clock the 'strm_clk')
5380 *
5381 * The Link value is transmitted in the Main Stream
5382 * Attributes and VB-ID.
5383 */
5384
e3b95f1e
DV
5385#define _PIPEA_LINK_M_G4X 0x70060
5386#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5387#define PIPEA_DP_LINK_M_MASK (0xffffff)
5388
e3b95f1e
DV
5389#define _PIPEA_LINK_N_G4X 0x70064
5390#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5391#define PIPEA_DP_LINK_N_MASK (0xffffff)
5392
f0f59a00
VS
5393#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5394#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5395#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5396#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5397
585fb111
JB
5398/* Display & cursor control */
5399
5400/* Pipe A */
a57c774a 5401#define _PIPEADSL 0x70000
837ba00f
PZ
5402#define DSL_LINEMASK_GEN2 0x00000fff
5403#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5404#define _PIPEACONF 0x70008
5eddb70b
CW
5405#define PIPECONF_ENABLE (1<<31)
5406#define PIPECONF_DISABLE 0
5407#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 5408#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 5409#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 5410#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
5411#define PIPECONF_SINGLE_WIDE 0
5412#define PIPECONF_PIPE_UNLOCKED 0
5413#define PIPECONF_PIPE_LOCKED (1<<25)
5414#define PIPECONF_PALETTE 0
5415#define PIPECONF_GAMMA (1<<24)
585fb111 5416#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 5417#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5418#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5419/* Note that pre-gen3 does not support interlaced display directly. Panel
5420 * fitting must be disabled on pre-ilk for interlaced. */
5421#define PIPECONF_PROGRESSIVE (0 << 21)
5422#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5423#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5424#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5425#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5426/* Ironlake and later have a complete new set of values for interlaced. PFIT
5427 * means panel fitter required, PF means progressive fetch, DBL means power
5428 * saving pixel doubling. */
5429#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5430#define PIPECONF_INTERLACED_ILK (3 << 21)
5431#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5432#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5433#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5434#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 5435#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 5436#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5437#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
5438#define PIPECONF_BPC_MASK (0x7 << 5)
5439#define PIPECONF_8BPC (0<<5)
5440#define PIPECONF_10BPC (1<<5)
5441#define PIPECONF_6BPC (2<<5)
5442#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
5443#define PIPECONF_DITHER_EN (1<<4)
5444#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5445#define PIPECONF_DITHER_TYPE_SP (0<<2)
5446#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5447#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5448#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 5449#define _PIPEASTAT 0x70024
585fb111 5450#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 5451#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
5452#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5453#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 5454#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 5455#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 5456#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
5457#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5458#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5459#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5460#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 5461#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
5462#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5463#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5464#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 5465#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 5466#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
5467#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5468#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 5469#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 5470#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 5471#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 5472#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
5473#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5474#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
5475#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5476#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 5477#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 5478#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 5479#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
5480#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5481#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5482#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5483#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 5484#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 5485#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
5486#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5487#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 5488#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 5489#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
5490#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5491#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 5492#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 5493#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 5494#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
5495#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5496
755e9019
ID
5497#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5498#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5499
84fd4f4e
RB
5500#define PIPE_A_OFFSET 0x70000
5501#define PIPE_B_OFFSET 0x71000
5502#define PIPE_C_OFFSET 0x72000
5503#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5504/*
5505 * There's actually no pipe EDP. Some pipe registers have
5506 * simply shifted from the pipe to the transcoder, while
5507 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5508 * to access such registers in transcoder EDP.
5509 */
5510#define PIPE_EDP_OFFSET 0x7f000
5511
f0f59a00 5512#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5513 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5514 dev_priv->info.display_mmio_offset)
a57c774a 5515
f0f59a00
VS
5516#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5517#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5518#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5519#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5520#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5521
756f85cf
PZ
5522#define _PIPE_MISC_A 0x70030
5523#define _PIPE_MISC_B 0x71030
b22ca995
SS
5524#define PIPEMISC_YUV420_ENABLE (1<<27)
5525#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5526#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
756f85cf
PZ
5527#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5528#define PIPEMISC_DITHER_8_BPC (0<<5)
5529#define PIPEMISC_DITHER_10_BPC (1<<5)
5530#define PIPEMISC_DITHER_6_BPC (2<<5)
5531#define PIPEMISC_DITHER_12_BPC (3<<5)
5532#define PIPEMISC_DITHER_ENABLE (1<<4)
5533#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5534#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 5535#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5536
f0f59a00 5537#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 5538#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
5539#define PIPEB_HLINE_INT_EN (1<<28)
5540#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
5541#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5542#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5543#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 5544#define PIPE_PSR_INT_EN (1<<22)
7983117f 5545#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
5546#define PIPEA_HLINE_INT_EN (1<<20)
5547#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
5548#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5549#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 5550#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
5551#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5552#define PIPEC_HLINE_INT_EN (1<<12)
5553#define PIPEC_VBLANK_INT_EN (1<<11)
5554#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5555#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5556#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 5557
f0f59a00 5558#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
5559#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5560#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5561#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5562#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
5563#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5564#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5565#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5566#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5567#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5568#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5569#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5570#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5571#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
5572#define DPINVGTT_EN_MASK_CHV 0xfff0000
5573#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5574#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5575#define PLANEC_INVALID_GTT_STATUS (1<<9)
5576#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
5577#define CURSORB_INVALID_GTT_STATUS (1<<7)
5578#define CURSORA_INVALID_GTT_STATUS (1<<6)
5579#define SPRITED_INVALID_GTT_STATUS (1<<5)
5580#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5581#define PLANEB_INVALID_GTT_STATUS (1<<3)
5582#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5583#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5584#define PLANEA_INVALID_GTT_STATUS (1<<0)
5585#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5586#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5587
f0f59a00 5588#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5589#define DSPARB_CSTART_MASK (0x7f << 7)
5590#define DSPARB_CSTART_SHIFT 7
5591#define DSPARB_BSTART_MASK (0x7f)
5592#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5593#define DSPARB_BEND_SHIFT 9 /* on 855 */
5594#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5595#define DSPARB_SPRITEA_SHIFT_VLV 0
5596#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5597#define DSPARB_SPRITEB_SHIFT_VLV 8
5598#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5599#define DSPARB_SPRITEC_SHIFT_VLV 16
5600#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5601#define DSPARB_SPRITED_SHIFT_VLV 24
5602#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5603#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5604#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5605#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5606#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5607#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5608#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5609#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5610#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5611#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5612#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5613#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5614#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5615#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5616#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5617#define DSPARB_SPRITEE_SHIFT_VLV 0
5618#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5619#define DSPARB_SPRITEF_SHIFT_VLV 8
5620#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5621
0a560674 5622/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5623#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
5624#define DSPFW_SR_SHIFT 23
5625#define DSPFW_SR_MASK (0x1ff<<23)
5626#define DSPFW_CURSORB_SHIFT 16
5627#define DSPFW_CURSORB_MASK (0x3f<<16)
5628#define DSPFW_PLANEB_SHIFT 8
5629#define DSPFW_PLANEB_MASK (0x7f<<8)
5630#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5631#define DSPFW_PLANEA_SHIFT 0
5632#define DSPFW_PLANEA_MASK (0x7f<<0)
5633#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5634#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
5635#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5636#define DSPFW_FBC_SR_SHIFT 28
5637#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5638#define DSPFW_FBC_HPLL_SR_SHIFT 24
5639#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5640#define DSPFW_SPRITEB_SHIFT (16)
5641#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5642#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5643#define DSPFW_CURSORA_SHIFT 8
5644#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
5645#define DSPFW_PLANEC_OLD_SHIFT 0
5646#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
5647#define DSPFW_SPRITEA_SHIFT 0
5648#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5649#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5650#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 5651#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 5652#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 5653#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
5654#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5655#define DSPFW_HPLL_CURSOR_SHIFT 16
5656#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
5657#define DSPFW_HPLL_SR_SHIFT 0
5658#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5659
5660/* vlv/chv */
f0f59a00 5661#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
5662#define DSPFW_SPRITEB_WM1_SHIFT 16
5663#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5664#define DSPFW_CURSORA_WM1_SHIFT 8
5665#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5666#define DSPFW_SPRITEA_WM1_SHIFT 0
5667#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 5668#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
5669#define DSPFW_PLANEB_WM1_SHIFT 24
5670#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5671#define DSPFW_PLANEA_WM1_SHIFT 16
5672#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5673#define DSPFW_CURSORB_WM1_SHIFT 8
5674#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5675#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5676#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 5677#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
5678#define DSPFW_SR_WM1_SHIFT 0
5679#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
5680#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5681#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
5682#define DSPFW_SPRITED_WM1_SHIFT 24
5683#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5684#define DSPFW_SPRITED_SHIFT 16
15665979 5685#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
5686#define DSPFW_SPRITEC_WM1_SHIFT 8
5687#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5688#define DSPFW_SPRITEC_SHIFT 0
15665979 5689#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 5690#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
5691#define DSPFW_SPRITEF_WM1_SHIFT 24
5692#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5693#define DSPFW_SPRITEF_SHIFT 16
15665979 5694#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
5695#define DSPFW_SPRITEE_WM1_SHIFT 8
5696#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5697#define DSPFW_SPRITEE_SHIFT 0
15665979 5698#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 5699#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
5700#define DSPFW_PLANEC_WM1_SHIFT 24
5701#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5702#define DSPFW_PLANEC_SHIFT 16
15665979 5703#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
5704#define DSPFW_CURSORC_WM1_SHIFT 8
5705#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5706#define DSPFW_CURSORC_SHIFT 0
5707#define DSPFW_CURSORC_MASK (0x3f<<0)
5708
5709/* vlv/chv high order bits */
f0f59a00 5710#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5711#define DSPFW_SR_HI_SHIFT 24
ae80152d 5712#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5713#define DSPFW_SPRITEF_HI_SHIFT 23
5714#define DSPFW_SPRITEF_HI_MASK (1<<23)
5715#define DSPFW_SPRITEE_HI_SHIFT 22
5716#define DSPFW_SPRITEE_HI_MASK (1<<22)
5717#define DSPFW_PLANEC_HI_SHIFT 21
5718#define DSPFW_PLANEC_HI_MASK (1<<21)
5719#define DSPFW_SPRITED_HI_SHIFT 20
5720#define DSPFW_SPRITED_HI_MASK (1<<20)
5721#define DSPFW_SPRITEC_HI_SHIFT 16
5722#define DSPFW_SPRITEC_HI_MASK (1<<16)
5723#define DSPFW_PLANEB_HI_SHIFT 12
5724#define DSPFW_PLANEB_HI_MASK (1<<12)
5725#define DSPFW_SPRITEB_HI_SHIFT 8
5726#define DSPFW_SPRITEB_HI_MASK (1<<8)
5727#define DSPFW_SPRITEA_HI_SHIFT 4
5728#define DSPFW_SPRITEA_HI_MASK (1<<4)
5729#define DSPFW_PLANEA_HI_SHIFT 0
5730#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 5731#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5732#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 5733#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5734#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5735#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5736#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5737#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5738#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5739#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5740#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5741#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5742#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5743#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5744#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5745#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5746#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5747#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5748#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5749#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5750#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5751#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 5752
12a3c055 5753/* drain latency register values*/
f0f59a00 5754#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5755#define DDL_CURSOR_SHIFT 24
01e184cc 5756#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 5757#define DDL_PLANE_SHIFT 0
341c526f
VS
5758#define DDL_PRECISION_HIGH (1<<7)
5759#define DDL_PRECISION_LOW (0<<7)
0948c265 5760#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5761
f0f59a00 5762#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 5763#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 5764#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 5765
c231775c 5766#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
dfa311f0 5767#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */
c231775c 5768
7662c8bd 5769/* FIFO watermark sizes etc */
0e442c60 5770#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5771#define I915_FIFO_LINE_SIZE 64
5772#define I830_FIFO_LINE_SIZE 32
0e442c60 5773
ceb04246 5774#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5775#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5776#define I965_FIFO_SIZE 512
5777#define I945_FIFO_SIZE 127
7662c8bd 5778#define I915_FIFO_SIZE 95
dff33cfc 5779#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5780#define I830_FIFO_SIZE 95
0e442c60 5781
ceb04246 5782#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5783#define G4X_MAX_WM 0x3f
7662c8bd
SL
5784#define I915_MAX_WM 0x3f
5785
f2b115e6
AJ
5786#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5787#define PINEVIEW_FIFO_LINE_SIZE 64
5788#define PINEVIEW_MAX_WM 0x1ff
5789#define PINEVIEW_DFT_WM 0x3f
5790#define PINEVIEW_DFT_HPLLOFF_WM 0
5791#define PINEVIEW_GUARD_WM 10
5792#define PINEVIEW_CURSOR_FIFO 64
5793#define PINEVIEW_CURSOR_MAX_WM 0x3f
5794#define PINEVIEW_CURSOR_DFT_WM 0
5795#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5796
ceb04246 5797#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5798#define I965_CURSOR_FIFO 64
5799#define I965_CURSOR_MAX_WM 32
5800#define I965_CURSOR_DFT_WM 8
7f8a8569 5801
fae1267d 5802/* Watermark register definitions for SKL */
086f8e84
VS
5803#define _CUR_WM_A_0 0x70140
5804#define _CUR_WM_B_0 0x71140
5805#define _PLANE_WM_1_A_0 0x70240
5806#define _PLANE_WM_1_B_0 0x71240
5807#define _PLANE_WM_2_A_0 0x70340
5808#define _PLANE_WM_2_B_0 0x71340
5809#define _PLANE_WM_TRANS_1_A_0 0x70268
5810#define _PLANE_WM_TRANS_1_B_0 0x71268
5811#define _PLANE_WM_TRANS_2_A_0 0x70368
5812#define _PLANE_WM_TRANS_2_B_0 0x71368
5813#define _CUR_WM_TRANS_A_0 0x70168
5814#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5815#define PLANE_WM_EN (1 << 31)
5816#define PLANE_WM_LINES_SHIFT 14
5817#define PLANE_WM_LINES_MASK 0x1f
5818#define PLANE_WM_BLOCKS_MASK 0x3ff
5819
086f8e84 5820#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5821#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5822#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5823
086f8e84
VS
5824#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5825#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5826#define _PLANE_WM_BASE(pipe, plane) \
5827 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5828#define PLANE_WM(pipe, plane, level) \
f0f59a00 5829 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5830#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5831 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5832#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5833 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5834#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5835 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5836
7f8a8569 5837/* define the Watermark register on Ironlake */
f0f59a00 5838#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 5839#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 5840#define WM0_PIPE_PLANE_SHIFT 16
1996d624 5841#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 5842#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5843#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5844
f0f59a00
VS
5845#define WM0_PIPEB_ILK _MMIO(0x45104)
5846#define WM0_PIPEC_IVB _MMIO(0x45200)
5847#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
5848#define WM1_LP_SR_EN (1<<31)
5849#define WM1_LP_LATENCY_SHIFT 24
5850#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
5851#define WM1_LP_FBC_MASK (0xf<<20)
5852#define WM1_LP_FBC_SHIFT 20
416f4727 5853#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 5854#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 5855#define WM1_LP_SR_SHIFT 8
1996d624 5856#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5857#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 5858#define WM2_LP_EN (1<<31)
f0f59a00 5859#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 5860#define WM3_LP_EN (1<<31)
f0f59a00
VS
5861#define WM1S_LP_ILK _MMIO(0x45120)
5862#define WM2S_LP_IVB _MMIO(0x45124)
5863#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 5864#define WM1S_LP_EN (1<<31)
7f8a8569 5865
cca32e9a
PZ
5866#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5867 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5868 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5869
7f8a8569 5870/* Memory latency timer register */
f0f59a00 5871#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5872#define MLTR_WM1_SHIFT 0
5873#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5874/* the unit of memory self-refresh latency time is 0.5us */
5875#define ILK_SRLT_MASK 0x3f
5876
1398261a
YL
5877
5878/* the address where we get all kinds of latency value */
f0f59a00 5879#define SSKPD _MMIO(0x5d10)
1398261a
YL
5880#define SSKPD_WM_MASK 0x3f
5881#define SSKPD_WM0_SHIFT 0
5882#define SSKPD_WM1_SHIFT 8
5883#define SSKPD_WM2_SHIFT 16
5884#define SSKPD_WM3_SHIFT 24
5885
585fb111
JB
5886/*
5887 * The two pipe frame counter registers are not synchronized, so
5888 * reading a stable value is somewhat tricky. The following code
5889 * should work:
5890 *
5891 * do {
5892 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5893 * PIPE_FRAME_HIGH_SHIFT;
5894 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5895 * PIPE_FRAME_LOW_SHIFT);
5896 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5897 * PIPE_FRAME_HIGH_SHIFT);
5898 * } while (high1 != high2);
5899 * frame = (high1 << 8) | low1;
5900 */
25a2e2d0 5901#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5902#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5903#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5904#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5905#define PIPE_FRAME_LOW_MASK 0xff000000
5906#define PIPE_FRAME_LOW_SHIFT 24
5907#define PIPE_PIXEL_MASK 0x00ffffff
5908#define PIPE_PIXEL_SHIFT 0
9880b7a5 5909/* GM45+ just has to be different */
fd8f507c
VS
5910#define _PIPEA_FRMCOUNT_G4X 0x70040
5911#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5912#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5913#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5914
5915/* Cursor A & B regs */
5efb3e28 5916#define _CURACNTR 0x70080
14b60391
JB
5917/* Old style CUR*CNTR flags (desktop 8xx) */
5918#define CURSOR_ENABLE 0x80000000
5919#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5920#define CURSOR_STRIDE_SHIFT 28
5921#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5922#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5923#define CURSOR_FORMAT_SHIFT 24
5924#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5925#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5926#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5927#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5928#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5929#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5930/* New style CUR*CNTR flags */
5931#define CURSOR_MODE 0x27
585fb111 5932#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5933#define CURSOR_MODE_128_32B_AX 0x02
5934#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5935#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5936#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5937#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5938#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
d509e28b 5939#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 5940#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5941#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5942#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5943#define _CURABASE 0x70084
5944#define _CURAPOS 0x70088
585fb111
JB
5945#define CURSOR_POS_MASK 0x007FF
5946#define CURSOR_POS_SIGN 0x8000
5947#define CURSOR_X_SHIFT 0
5948#define CURSOR_Y_SHIFT 16
024faac7
VS
5949#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5950#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5951#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 5952#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
5953#define _CURBCNTR 0x700c0
5954#define _CURBBASE 0x700c4
5955#define _CURBPOS 0x700c8
585fb111 5956
65a21cd6
JB
5957#define _CURBCNTR_IVB 0x71080
5958#define _CURBBASE_IVB 0x71084
5959#define _CURBPOS_IVB 0x71088
5960
f0f59a00 5961#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5962 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5963 dev_priv->info.display_mmio_offset)
5964
5965#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5966#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5967#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 5968#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 5969#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 5970
5efb3e28
VS
5971#define CURSOR_A_OFFSET 0x70080
5972#define CURSOR_B_OFFSET 0x700c0
5973#define CHV_CURSOR_C_OFFSET 0x700e0
5974#define IVB_CURSOR_B_OFFSET 0x71080
5975#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5976
585fb111 5977/* Display A control */
a57c774a 5978#define _DSPACNTR 0x70180
585fb111
JB
5979#define DISPLAY_PLANE_ENABLE (1<<31)
5980#define DISPLAY_PLANE_DISABLE 0
5981#define DISPPLANE_GAMMA_ENABLE (1<<30)
5982#define DISPPLANE_GAMMA_DISABLE 0
5983#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5984#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5985#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5986#define DISPPLANE_BGRA555 (0x3<<26)
5987#define DISPPLANE_BGRX555 (0x4<<26)
5988#define DISPPLANE_BGRX565 (0x5<<26)
5989#define DISPPLANE_BGRX888 (0x6<<26)
5990#define DISPPLANE_BGRA888 (0x7<<26)
5991#define DISPPLANE_RGBX101010 (0x8<<26)
5992#define DISPPLANE_RGBA101010 (0x9<<26)
5993#define DISPPLANE_BGRX101010 (0xa<<26)
5994#define DISPPLANE_RGBX161616 (0xc<<26)
5995#define DISPPLANE_RGBX888 (0xe<<26)
5996#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5997#define DISPPLANE_STEREO_ENABLE (1<<25)
5998#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5999#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
6000#define DISPPLANE_SEL_PIPE_SHIFT 24
6001#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
d509e28b 6002#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
6003#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
6004#define DISPPLANE_SRC_KEY_DISABLE 0
6005#define DISPPLANE_LINE_DOUBLE (1<<20)
6006#define DISPPLANE_NO_LINE_DOUBLE 0
6007#define DISPPLANE_STEREO_POLARITY_FIRST 0
6008#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
6009#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
6010#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 6011#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 6012#define DISPPLANE_TILED (1<<10)
c14b0485 6013#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
6014#define _DSPAADDR 0x70184
6015#define _DSPASTRIDE 0x70188
6016#define _DSPAPOS 0x7018C /* reserved */
6017#define _DSPASIZE 0x70190
6018#define _DSPASURF 0x7019C /* 965+ only */
6019#define _DSPATILEOFF 0x701A4 /* 965+ only */
6020#define _DSPAOFFSET 0x701A4 /* HSW */
6021#define _DSPASURFLIVE 0x701AC
6022
f0f59a00
VS
6023#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6024#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6025#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6026#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6027#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6028#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6029#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6030#define DSPLINOFF(plane) DSPADDR(plane)
6031#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6032#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6033
c14b0485
VS
6034/* CHV pipe B blender and primary plane */
6035#define _CHV_BLEND_A 0x60a00
6036#define CHV_BLEND_LEGACY (0<<30)
6037#define CHV_BLEND_ANDROID (1<<30)
6038#define CHV_BLEND_MPO (2<<30)
6039#define CHV_BLEND_MASK (3<<30)
6040#define _CHV_CANVAS_A 0x60a04
6041#define _PRIMPOS_A 0x60a08
6042#define _PRIMSIZE_A 0x60a0c
6043#define _PRIMCNSTALPHA_A 0x60a10
6044#define PRIM_CONST_ALPHA_ENABLE (1<<31)
6045
f0f59a00
VS
6046#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6047#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6048#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6049#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6050#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6051
446f2545
AR
6052/* Display/Sprite base address macros */
6053#define DISP_BASEADDR_MASK (0xfffff000)
6054#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
6055#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 6056
85fa792b
VS
6057/*
6058 * VBIOS flags
6059 * gen2:
6060 * [00:06] alm,mgm
6061 * [10:16] all
6062 * [30:32] alm,mgm
6063 * gen3+:
6064 * [00:0f] all
6065 * [10:1f] all
6066 * [30:32] all
6067 */
f0f59a00
VS
6068#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6069#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6070#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6071#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6072
6073/* Pipe B */
5c969aa7
DL
6074#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6075#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6076#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6077#define _PIPEBFRAMEHIGH 0x71040
6078#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6079#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6080#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6081
585fb111
JB
6082
6083/* Display B control */
5c969aa7 6084#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
6085#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
6086#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6087#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6088#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6089#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6090#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6091#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6092#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6093#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6094#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6095#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6096#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6097
b840d907
JB
6098/* Sprite A control */
6099#define _DVSACNTR 0x72180
6100#define DVS_ENABLE (1<<31)
6101#define DVS_GAMMA_ENABLE (1<<30)
c8624ede 6102#define DVS_YUV_RANGE_CORRECTION_DISABLE (1<<27)
b840d907
JB
6103#define DVS_PIXFORMAT_MASK (3<<25)
6104#define DVS_FORMAT_YUV422 (0<<25)
6105#define DVS_FORMAT_RGBX101010 (1<<25)
6106#define DVS_FORMAT_RGBX888 (2<<25)
6107#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 6108#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 6109#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 6110#define DVS_RGB_ORDER_XBGR (1<<20)
b0f5c0ba 6111#define DVS_YUV_FORMAT_BT709 (1<<18)
b840d907
JB
6112#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
6113#define DVS_YUV_ORDER_YUYV (0<<16)
6114#define DVS_YUV_ORDER_UYVY (1<<16)
6115#define DVS_YUV_ORDER_YVYU (2<<16)
6116#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 6117#define DVS_ROTATE_180 (1<<15)
b840d907
JB
6118#define DVS_DEST_KEY (1<<2)
6119#define DVS_TRICKLE_FEED_DISABLE (1<<14)
6120#define DVS_TILED (1<<10)
6121#define _DVSALINOFF 0x72184
6122#define _DVSASTRIDE 0x72188
6123#define _DVSAPOS 0x7218c
6124#define _DVSASIZE 0x72190
6125#define _DVSAKEYVAL 0x72194
6126#define _DVSAKEYMSK 0x72198
6127#define _DVSASURF 0x7219c
6128#define _DVSAKEYMAXVAL 0x721a0
6129#define _DVSATILEOFF 0x721a4
6130#define _DVSASURFLIVE 0x721ac
6131#define _DVSASCALE 0x72204
6132#define DVS_SCALE_ENABLE (1<<31)
6133#define DVS_FILTER_MASK (3<<29)
6134#define DVS_FILTER_MEDIUM (0<<29)
6135#define DVS_FILTER_ENHANCING (1<<29)
6136#define DVS_FILTER_SOFTENING (2<<29)
6137#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6138#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
6139#define _DVSAGAMC 0x72300
6140
6141#define _DVSBCNTR 0x73180
6142#define _DVSBLINOFF 0x73184
6143#define _DVSBSTRIDE 0x73188
6144#define _DVSBPOS 0x7318c
6145#define _DVSBSIZE 0x73190
6146#define _DVSBKEYVAL 0x73194
6147#define _DVSBKEYMSK 0x73198
6148#define _DVSBSURF 0x7319c
6149#define _DVSBKEYMAXVAL 0x731a0
6150#define _DVSBTILEOFF 0x731a4
6151#define _DVSBSURFLIVE 0x731ac
6152#define _DVSBSCALE 0x73204
6153#define _DVSBGAMC 0x73300
6154
f0f59a00
VS
6155#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6156#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6157#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6158#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6159#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6160#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6161#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6162#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6163#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6164#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6165#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6166#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6167
6168#define _SPRA_CTL 0x70280
6169#define SPRITE_ENABLE (1<<31)
6170#define SPRITE_GAMMA_ENABLE (1<<30)
c8624ede 6171#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1<<28)
b840d907
JB
6172#define SPRITE_PIXFORMAT_MASK (7<<25)
6173#define SPRITE_FORMAT_YUV422 (0<<25)
6174#define SPRITE_FORMAT_RGBX101010 (1<<25)
6175#define SPRITE_FORMAT_RGBX888 (2<<25)
6176#define SPRITE_FORMAT_RGBX161616 (3<<25)
6177#define SPRITE_FORMAT_YUV444 (4<<25)
6178#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 6179#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
6180#define SPRITE_SOURCE_KEY (1<<22)
6181#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
6182#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
b0f5c0ba 6183#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
b840d907
JB
6184#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
6185#define SPRITE_YUV_ORDER_YUYV (0<<16)
6186#define SPRITE_YUV_ORDER_UYVY (1<<16)
6187#define SPRITE_YUV_ORDER_YVYU (2<<16)
6188#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 6189#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
6190#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
6191#define SPRITE_INT_GAMMA_ENABLE (1<<13)
6192#define SPRITE_TILED (1<<10)
6193#define SPRITE_DEST_KEY (1<<2)
6194#define _SPRA_LINOFF 0x70284
6195#define _SPRA_STRIDE 0x70288
6196#define _SPRA_POS 0x7028c
6197#define _SPRA_SIZE 0x70290
6198#define _SPRA_KEYVAL 0x70294
6199#define _SPRA_KEYMSK 0x70298
6200#define _SPRA_SURF 0x7029c
6201#define _SPRA_KEYMAX 0x702a0
6202#define _SPRA_TILEOFF 0x702a4
c54173a8 6203#define _SPRA_OFFSET 0x702a4
32ae46bf 6204#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
6205#define _SPRA_SCALE 0x70304
6206#define SPRITE_SCALE_ENABLE (1<<31)
6207#define SPRITE_FILTER_MASK (3<<29)
6208#define SPRITE_FILTER_MEDIUM (0<<29)
6209#define SPRITE_FILTER_ENHANCING (1<<29)
6210#define SPRITE_FILTER_SOFTENING (2<<29)
6211#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6212#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6213#define _SPRA_GAMC 0x70400
6214
6215#define _SPRB_CTL 0x71280
6216#define _SPRB_LINOFF 0x71284
6217#define _SPRB_STRIDE 0x71288
6218#define _SPRB_POS 0x7128c
6219#define _SPRB_SIZE 0x71290
6220#define _SPRB_KEYVAL 0x71294
6221#define _SPRB_KEYMSK 0x71298
6222#define _SPRB_SURF 0x7129c
6223#define _SPRB_KEYMAX 0x712a0
6224#define _SPRB_TILEOFF 0x712a4
c54173a8 6225#define _SPRB_OFFSET 0x712a4
32ae46bf 6226#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6227#define _SPRB_SCALE 0x71304
6228#define _SPRB_GAMC 0x71400
6229
f0f59a00
VS
6230#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6231#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6232#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6233#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6234#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6235#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6236#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6237#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6238#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6239#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6240#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6241#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6242#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6243#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6244
921c3b67 6245#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 6246#define SP_ENABLE (1<<31)
4ea67bc7 6247#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
6248#define SP_PIXFORMAT_MASK (0xf<<26)
6249#define SP_FORMAT_YUV422 (0<<26)
6250#define SP_FORMAT_BGR565 (5<<26)
6251#define SP_FORMAT_BGRX8888 (6<<26)
6252#define SP_FORMAT_BGRA8888 (7<<26)
6253#define SP_FORMAT_RGBX1010102 (8<<26)
6254#define SP_FORMAT_RGBA1010102 (9<<26)
6255#define SP_FORMAT_RGBX8888 (0xe<<26)
6256#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 6257#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851 6258#define SP_SOURCE_KEY (1<<22)
b0f5c0ba 6259#define SP_YUV_FORMAT_BT709 (1<<18)
7f1f3851
JB
6260#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6261#define SP_YUV_ORDER_YUYV (0<<16)
6262#define SP_YUV_ORDER_UYVY (1<<16)
6263#define SP_YUV_ORDER_YVYU (2<<16)
6264#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 6265#define SP_ROTATE_180 (1<<15)
7f1f3851 6266#define SP_TILED (1<<10)
c14b0485 6267#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
6268#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6269#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6270#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6271#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6272#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6273#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6274#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6275#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6276#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6277#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 6278#define SP_CONST_ALPHA_ENABLE (1<<31)
5deae919
VS
6279#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6280#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6281#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6282#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6283#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6284#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6285#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6286
6287#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6288#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6289#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6290#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6291#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6292#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6293#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6294#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6295#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6296#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6297#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6298#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6299#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6300#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6301
83c04a62
VS
6302#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6303 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6304
6305#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6306#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6307#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6308#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6309#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6310#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6311#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6312#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6313#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6314#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6315#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6316#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6317#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6318#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6319
6ca2aeb2
VS
6320/*
6321 * CHV pipe B sprite CSC
6322 *
6323 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6324 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6325 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6326 */
83c04a62
VS
6327#define _MMIO_CHV_SPCSC(plane_id, reg) \
6328 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6329
6330#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6331#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6332#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6333#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6334#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6335
83c04a62
VS
6336#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6337#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6338#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6339#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6340#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6341#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6342#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6343
83c04a62
VS
6344#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6345#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6346#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6347#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6348#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6349
83c04a62
VS
6350#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6351#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6352#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6353#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6354#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6355
70d21f0e
DL
6356/* Skylake plane registers */
6357
6358#define _PLANE_CTL_1_A 0x70180
6359#define _PLANE_CTL_2_A 0x70280
6360#define _PLANE_CTL_3_A 0x70380
6361#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6362#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6363#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6364/*
6365 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6366 * expanded to include bit 23 as well. However, the shift-24 based values
6367 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6368 */
70d21f0e
DL
6369#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6370#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6371#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6372#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6373#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6374#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6375#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6376#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6377#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
b5972776 6378#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6379#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4
DL
6380#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6381#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6382#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
6383#define PLANE_CTL_ORDER_BGRX (0 << 20)
6384#define PLANE_CTL_ORDER_RGBX (1 << 20)
b0f5c0ba 6385#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e
DL
6386#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6387#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6388#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6389#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6390#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6391#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6392#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6393#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e
DL
6394#define PLANE_CTL_TILED_MASK (0x7 << 10)
6395#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6396#define PLANE_CTL_TILED_X ( 1 << 10)
6397#define PLANE_CTL_TILED_Y ( 4 << 10)
6398#define PLANE_CTL_TILED_YF ( 5 << 10)
5f8e3f57 6399#define PLANE_CTL_FLIP_HORIZONTAL ( 1 << 8)
4036c78c 6400#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
70d21f0e
DL
6401#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6402#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6403#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
6404#define PLANE_CTL_ROTATE_MASK 0x3
6405#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6406#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6407#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6408#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6409#define _PLANE_STRIDE_1_A 0x70188
6410#define _PLANE_STRIDE_2_A 0x70288
6411#define _PLANE_STRIDE_3_A 0x70388
6412#define _PLANE_POS_1_A 0x7018c
6413#define _PLANE_POS_2_A 0x7028c
6414#define _PLANE_POS_3_A 0x7038c
6415#define _PLANE_SIZE_1_A 0x70190
6416#define _PLANE_SIZE_2_A 0x70290
6417#define _PLANE_SIZE_3_A 0x70390
6418#define _PLANE_SURF_1_A 0x7019c
6419#define _PLANE_SURF_2_A 0x7029c
6420#define _PLANE_SURF_3_A 0x7039c
6421#define _PLANE_OFFSET_1_A 0x701a4
6422#define _PLANE_OFFSET_2_A 0x702a4
6423#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6424#define _PLANE_KEYVAL_1_A 0x70194
6425#define _PLANE_KEYVAL_2_A 0x70294
6426#define _PLANE_KEYMSK_1_A 0x70198
6427#define _PLANE_KEYMSK_2_A 0x70298
6428#define _PLANE_KEYMAX_1_A 0x701a0
6429#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6430#define _PLANE_AUX_DIST_1_A 0x701c0
6431#define _PLANE_AUX_DIST_2_A 0x702c0
6432#define _PLANE_AUX_OFFSET_1_A 0x701c4
6433#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6434#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6435#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6436#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6437#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6438#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
077ef1f0 6439#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6440#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6441#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6442#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6443#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6444#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6445#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6446#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6447#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6448#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6449#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6450#define _PLANE_BUF_CFG_1_A 0x7027c
6451#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6452#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6453#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6454
47f9ea8b 6455
70d21f0e
DL
6456#define _PLANE_CTL_1_B 0x71180
6457#define _PLANE_CTL_2_B 0x71280
6458#define _PLANE_CTL_3_B 0x71380
6459#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6460#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6461#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6462#define PLANE_CTL(pipe, plane) \
f0f59a00 6463 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6464
6465#define _PLANE_STRIDE_1_B 0x71188
6466#define _PLANE_STRIDE_2_B 0x71288
6467#define _PLANE_STRIDE_3_B 0x71388
6468#define _PLANE_STRIDE_1(pipe) \
6469 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6470#define _PLANE_STRIDE_2(pipe) \
6471 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6472#define _PLANE_STRIDE_3(pipe) \
6473 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6474#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6475 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6476
6477#define _PLANE_POS_1_B 0x7118c
6478#define _PLANE_POS_2_B 0x7128c
6479#define _PLANE_POS_3_B 0x7138c
6480#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6481#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6482#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6483#define PLANE_POS(pipe, plane) \
f0f59a00 6484 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6485
6486#define _PLANE_SIZE_1_B 0x71190
6487#define _PLANE_SIZE_2_B 0x71290
6488#define _PLANE_SIZE_3_B 0x71390
6489#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6490#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6491#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6492#define PLANE_SIZE(pipe, plane) \
f0f59a00 6493 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6494
6495#define _PLANE_SURF_1_B 0x7119c
6496#define _PLANE_SURF_2_B 0x7129c
6497#define _PLANE_SURF_3_B 0x7139c
6498#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6499#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6500#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6501#define PLANE_SURF(pipe, plane) \
f0f59a00 6502 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6503
6504#define _PLANE_OFFSET_1_B 0x711a4
6505#define _PLANE_OFFSET_2_B 0x712a4
6506#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6507#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6508#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6509 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6510
dc2a41b4
DL
6511#define _PLANE_KEYVAL_1_B 0x71194
6512#define _PLANE_KEYVAL_2_B 0x71294
6513#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6514#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6515#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6516 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6517
6518#define _PLANE_KEYMSK_1_B 0x71198
6519#define _PLANE_KEYMSK_2_B 0x71298
6520#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6521#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6522#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6523 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6524
6525#define _PLANE_KEYMAX_1_B 0x711a0
6526#define _PLANE_KEYMAX_2_B 0x712a0
6527#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6528#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6529#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6530 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6531
8211bd5b
DL
6532#define _PLANE_BUF_CFG_1_B 0x7127c
6533#define _PLANE_BUF_CFG_2_B 0x7137c
37cde11b
MK
6534#define SKL_DDB_ENTRY_MASK 0x3FF
6535#define ICL_DDB_ENTRY_MASK 0x7FF
6536#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6537#define _PLANE_BUF_CFG_1(pipe) \
6538 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6539#define _PLANE_BUF_CFG_2(pipe) \
6540 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6541#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6542 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6543
2cd601c6
CK
6544#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6545#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6546#define _PLANE_NV12_BUF_CFG_1(pipe) \
6547 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6548#define _PLANE_NV12_BUF_CFG_2(pipe) \
6549 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6550#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6551 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6552
2e2adb05
VS
6553#define _PLANE_AUX_DIST_1_B 0x711c0
6554#define _PLANE_AUX_DIST_2_B 0x712c0
6555#define _PLANE_AUX_DIST_1(pipe) \
6556 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6557#define _PLANE_AUX_DIST_2(pipe) \
6558 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6559#define PLANE_AUX_DIST(pipe, plane) \
6560 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6561
6562#define _PLANE_AUX_OFFSET_1_B 0x711c4
6563#define _PLANE_AUX_OFFSET_2_B 0x712c4
6564#define _PLANE_AUX_OFFSET_1(pipe) \
6565 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6566#define _PLANE_AUX_OFFSET_2(pipe) \
6567 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6568#define PLANE_AUX_OFFSET(pipe, plane) \
6569 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6570
47f9ea8b
ACO
6571#define _PLANE_COLOR_CTL_1_B 0x711CC
6572#define _PLANE_COLOR_CTL_2_B 0x712CC
6573#define _PLANE_COLOR_CTL_3_B 0x713CC
6574#define _PLANE_COLOR_CTL_1(pipe) \
6575 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6576#define _PLANE_COLOR_CTL_2(pipe) \
6577 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6578#define PLANE_COLOR_CTL(pipe, plane) \
6579 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6580
6581#/* SKL new cursor registers */
8211bd5b
DL
6582#define _CUR_BUF_CFG_A 0x7017c
6583#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6584#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6585
585fb111 6586/* VBIOS regs */
f0f59a00 6587#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6588# define VGA_DISP_DISABLE (1 << 31)
6589# define VGA_2X_MODE (1 << 30)
6590# define VGA_PIPE_B_SELECT (1 << 29)
6591
f0f59a00 6592#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6593
f2b115e6 6594/* Ironlake */
b9055052 6595
f0f59a00 6596#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6597
f0f59a00 6598#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6599#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6600#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6601#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6602#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6603#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6604#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6605#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6606#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6607#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6608#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6609
6610/* refresh rate hardware control */
f0f59a00 6611#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6612#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6613#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6614
f0f59a00 6615#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6616#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6617#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6618#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6619#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6620#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6621#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6622
f0f59a00 6623#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6624# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6625# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6626
f0f59a00 6627#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6628# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6629
f0f59a00 6630#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
6631#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6632#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6633#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6634
6635
a57c774a 6636#define _PIPEA_DATA_M1 0x60030
5eddb70b 6637#define PIPE_DATA_M1_OFFSET 0
a57c774a 6638#define _PIPEA_DATA_N1 0x60034
5eddb70b 6639#define PIPE_DATA_N1_OFFSET 0
b9055052 6640
a57c774a 6641#define _PIPEA_DATA_M2 0x60038
5eddb70b 6642#define PIPE_DATA_M2_OFFSET 0
a57c774a 6643#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6644#define PIPE_DATA_N2_OFFSET 0
b9055052 6645
a57c774a 6646#define _PIPEA_LINK_M1 0x60040
5eddb70b 6647#define PIPE_LINK_M1_OFFSET 0
a57c774a 6648#define _PIPEA_LINK_N1 0x60044
5eddb70b 6649#define PIPE_LINK_N1_OFFSET 0
b9055052 6650
a57c774a 6651#define _PIPEA_LINK_M2 0x60048
5eddb70b 6652#define PIPE_LINK_M2_OFFSET 0
a57c774a 6653#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6654#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6655
6656/* PIPEB timing regs are same start from 0x61000 */
6657
a57c774a
AK
6658#define _PIPEB_DATA_M1 0x61030
6659#define _PIPEB_DATA_N1 0x61034
6660#define _PIPEB_DATA_M2 0x61038
6661#define _PIPEB_DATA_N2 0x6103c
6662#define _PIPEB_LINK_M1 0x61040
6663#define _PIPEB_LINK_N1 0x61044
6664#define _PIPEB_LINK_M2 0x61048
6665#define _PIPEB_LINK_N2 0x6104c
6666
f0f59a00
VS
6667#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6668#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6669#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6670#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6671#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6672#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6673#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6674#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6675
6676/* CPU panel fitter */
9db4a9c7
JB
6677/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6678#define _PFA_CTL_1 0x68080
6679#define _PFB_CTL_1 0x68880
b9055052 6680#define PF_ENABLE (1<<31)
13888d78
PZ
6681#define PF_PIPE_SEL_MASK_IVB (3<<29)
6682#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
6683#define PF_FILTER_MASK (3<<23)
6684#define PF_FILTER_PROGRAMMED (0<<23)
6685#define PF_FILTER_MED_3x3 (1<<23)
6686#define PF_FILTER_EDGE_ENHANCE (2<<23)
6687#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
6688#define _PFA_WIN_SZ 0x68074
6689#define _PFB_WIN_SZ 0x68874
6690#define _PFA_WIN_POS 0x68070
6691#define _PFB_WIN_POS 0x68870
6692#define _PFA_VSCALE 0x68084
6693#define _PFB_VSCALE 0x68884
6694#define _PFA_HSCALE 0x68090
6695#define _PFB_HSCALE 0x68890
6696
f0f59a00
VS
6697#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6698#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6699#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6700#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6701#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6702
bd2e244f
JB
6703#define _PSA_CTL 0x68180
6704#define _PSB_CTL 0x68980
6705#define PS_ENABLE (1<<31)
6706#define _PSA_WIN_SZ 0x68174
6707#define _PSB_WIN_SZ 0x68974
6708#define _PSA_WIN_POS 0x68170
6709#define _PSB_WIN_POS 0x68970
6710
f0f59a00
VS
6711#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6712#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6713#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6714
1c9a2d4a
CK
6715/*
6716 * Skylake scalers
6717 */
6718#define _PS_1A_CTRL 0x68180
6719#define _PS_2A_CTRL 0x68280
6720#define _PS_1B_CTRL 0x68980
6721#define _PS_2B_CTRL 0x68A80
6722#define _PS_1C_CTRL 0x69180
6723#define PS_SCALER_EN (1 << 31)
6724#define PS_SCALER_MODE_MASK (3 << 28)
6725#define PS_SCALER_MODE_DYN (0 << 28)
6726#define PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6727#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6728#define PS_SCALER_MODE_PLANAR (1 << 29)
1c9a2d4a 6729#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6730#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6731#define PS_FILTER_MASK (3 << 23)
6732#define PS_FILTER_MEDIUM (0 << 23)
6733#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6734#define PS_FILTER_BILINEAR (3 << 23)
6735#define PS_VERT3TAP (1 << 21)
6736#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6737#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6738#define PS_PWRUP_PROGRESS (1 << 17)
6739#define PS_V_FILTER_BYPASS (1 << 8)
6740#define PS_VADAPT_EN (1 << 7)
6741#define PS_VADAPT_MODE_MASK (3 << 5)
6742#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6743#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6744#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6745
6746#define _PS_PWR_GATE_1A 0x68160
6747#define _PS_PWR_GATE_2A 0x68260
6748#define _PS_PWR_GATE_1B 0x68960
6749#define _PS_PWR_GATE_2B 0x68A60
6750#define _PS_PWR_GATE_1C 0x69160
6751#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6752#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6753#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6754#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6755#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6756#define PS_PWR_GATE_SLPEN_8 0
6757#define PS_PWR_GATE_SLPEN_16 1
6758#define PS_PWR_GATE_SLPEN_24 2
6759#define PS_PWR_GATE_SLPEN_32 3
6760
6761#define _PS_WIN_POS_1A 0x68170
6762#define _PS_WIN_POS_2A 0x68270
6763#define _PS_WIN_POS_1B 0x68970
6764#define _PS_WIN_POS_2B 0x68A70
6765#define _PS_WIN_POS_1C 0x69170
6766
6767#define _PS_WIN_SZ_1A 0x68174
6768#define _PS_WIN_SZ_2A 0x68274
6769#define _PS_WIN_SZ_1B 0x68974
6770#define _PS_WIN_SZ_2B 0x68A74
6771#define _PS_WIN_SZ_1C 0x69174
6772
6773#define _PS_VSCALE_1A 0x68184
6774#define _PS_VSCALE_2A 0x68284
6775#define _PS_VSCALE_1B 0x68984
6776#define _PS_VSCALE_2B 0x68A84
6777#define _PS_VSCALE_1C 0x69184
6778
6779#define _PS_HSCALE_1A 0x68190
6780#define _PS_HSCALE_2A 0x68290
6781#define _PS_HSCALE_1B 0x68990
6782#define _PS_HSCALE_2B 0x68A90
6783#define _PS_HSCALE_1C 0x69190
6784
6785#define _PS_VPHASE_1A 0x68188
6786#define _PS_VPHASE_2A 0x68288
6787#define _PS_VPHASE_1B 0x68988
6788#define _PS_VPHASE_2B 0x68A88
6789#define _PS_VPHASE_1C 0x69188
6790
6791#define _PS_HPHASE_1A 0x68194
6792#define _PS_HPHASE_2A 0x68294
6793#define _PS_HPHASE_1B 0x68994
6794#define _PS_HPHASE_2B 0x68A94
6795#define _PS_HPHASE_1C 0x69194
6796
6797#define _PS_ECC_STAT_1A 0x681D0
6798#define _PS_ECC_STAT_2A 0x682D0
6799#define _PS_ECC_STAT_1B 0x689D0
6800#define _PS_ECC_STAT_2B 0x68AD0
6801#define _PS_ECC_STAT_1C 0x691D0
6802
6803#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 6804#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6805 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6806 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6807#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6808 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6809 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6810#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6811 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6812 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6813#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6814 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6815 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6816#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6817 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6818 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6819#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6820 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6821 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6822#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6823 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6824 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6825#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6826 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6827 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6828#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6829 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6830 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6831
b9055052 6832/* legacy palette */
9db4a9c7
JB
6833#define _LGC_PALETTE_A 0x4a000
6834#define _LGC_PALETTE_B 0x4a800
f0f59a00 6835#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6836
42db64ef
PZ
6837#define _GAMMA_MODE_A 0x4a480
6838#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6839#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6840#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6841#define GAMMA_MODE_MODE_8BIT (0 << 0)
6842#define GAMMA_MODE_MODE_10BIT (1 << 0)
6843#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6844#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6845
8337206d 6846/* DMC/CSR */
f0f59a00 6847#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6848#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6849#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6850#define CSR_SSP_BASE _MMIO(0x8F074)
6851#define CSR_HTP_SKL _MMIO(0x8F004)
6852#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6853#define CSR_LAST_WRITE_VALUE 0xc003b400
6854/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6855#define CSR_MMIO_START_RANGE 0x80000
6856#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6857#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6858#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6859#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6860
b9055052
ZW
6861/* interrupts */
6862#define DE_MASTER_IRQ_CONTROL (1 << 31)
6863#define DE_SPRITEB_FLIP_DONE (1 << 29)
6864#define DE_SPRITEA_FLIP_DONE (1 << 28)
6865#define DE_PLANEB_FLIP_DONE (1 << 27)
6866#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6867#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6868#define DE_PCU_EVENT (1 << 25)
6869#define DE_GTT_FAULT (1 << 24)
6870#define DE_POISON (1 << 23)
6871#define DE_PERFORM_COUNTER (1 << 22)
6872#define DE_PCH_EVENT (1 << 21)
6873#define DE_AUX_CHANNEL_A (1 << 20)
6874#define DE_DP_A_HOTPLUG (1 << 19)
6875#define DE_GSE (1 << 18)
6876#define DE_PIPEB_VBLANK (1 << 15)
6877#define DE_PIPEB_EVEN_FIELD (1 << 14)
6878#define DE_PIPEB_ODD_FIELD (1 << 13)
6879#define DE_PIPEB_LINE_COMPARE (1 << 12)
6880#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6881#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6882#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6883#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 6884#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
6885#define DE_PIPEA_EVEN_FIELD (1 << 6)
6886#define DE_PIPEA_ODD_FIELD (1 << 5)
6887#define DE_PIPEA_LINE_COMPARE (1 << 4)
6888#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6889#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 6890#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 6891#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 6892#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 6893
b1f14ad0 6894/* More Ivybridge lolz */
8664281b 6895#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
6896#define DE_GSE_IVB (1<<29)
6897#define DE_PCH_EVENT_IVB (1<<28)
6898#define DE_DP_A_HOTPLUG_IVB (1<<27)
6899#define DE_AUX_CHANNEL_A_IVB (1<<26)
fc340442 6900#define DE_EDP_PSR_INT_HSW (1<<19)
b615b57a
CW
6901#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6902#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6903#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 6904#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 6905#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 6906#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
6907#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6908#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 6909#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 6910#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 6911#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6912
f0f59a00 6913#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
6914#define MASTER_INTERRUPT_ENABLE (1<<31)
6915
f0f59a00
VS
6916#define DEISR _MMIO(0x44000)
6917#define DEIMR _MMIO(0x44004)
6918#define DEIIR _MMIO(0x44008)
6919#define DEIER _MMIO(0x4400c)
b9055052 6920
f0f59a00
VS
6921#define GTISR _MMIO(0x44010)
6922#define GTIMR _MMIO(0x44014)
6923#define GTIIR _MMIO(0x44018)
6924#define GTIER _MMIO(0x4401c)
b9055052 6925
f0f59a00 6926#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
6927#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6928#define GEN8_PCU_IRQ (1<<30)
6929#define GEN8_DE_PCH_IRQ (1<<23)
6930#define GEN8_DE_MISC_IRQ (1<<22)
6931#define GEN8_DE_PORT_IRQ (1<<20)
6932#define GEN8_DE_PIPE_C_IRQ (1<<18)
6933#define GEN8_DE_PIPE_B_IRQ (1<<17)
6934#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 6935#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 6936#define GEN8_GT_VECS_IRQ (1<<6)
26705e20 6937#define GEN8_GT_GUC_IRQ (1<<5)
0961021a 6938#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
6939#define GEN8_GT_VCS2_IRQ (1<<3)
6940#define GEN8_GT_VCS1_IRQ (1<<2)
6941#define GEN8_GT_BCS_IRQ (1<<1)
6942#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 6943
f0f59a00
VS
6944#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6945#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6946#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6947#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6948
26705e20
SAK
6949#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6950#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6951#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6952#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6953#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6954#define GEN9_GUC_DB_RING_EVENT (1<<26)
6955#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6956#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6957#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6958
abd58f01 6959#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6960#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6961#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6962#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6963#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6964#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6965
f0f59a00
VS
6966#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6967#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6968#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6969#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6970#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
6971#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6972#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6973#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6974#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6975#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6976#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 6977#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
6978#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6979#define GEN8_PIPE_VSYNC (1 << 1)
6980#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6981#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6982#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6983#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6984#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6985#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6986#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6987#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6988#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6989#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6990#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6991#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6992 (GEN8_PIPE_CURSOR_FAULT | \
6993 GEN8_PIPE_SPRITE_FAULT | \
6994 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6995#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6996 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6997 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6998 GEN9_PIPE_PLANE3_FAULT | \
6999 GEN9_PIPE_PLANE2_FAULT | \
7000 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7001
f0f59a00
VS
7002#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7003#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7004#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7005#define GEN8_DE_PORT_IER _MMIO(0x4444c)
a324fcac 7006#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7007#define GEN9_AUX_CHANNEL_D (1 << 27)
7008#define GEN9_AUX_CHANNEL_C (1 << 26)
7009#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7010#define BXT_DE_PORT_HP_DDIC (1 << 5)
7011#define BXT_DE_PORT_HP_DDIB (1 << 4)
7012#define BXT_DE_PORT_HP_DDIA (1 << 3)
7013#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7014 BXT_DE_PORT_HP_DDIB | \
7015 BXT_DE_PORT_HP_DDIC)
7016#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7017#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7018#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7019
f0f59a00
VS
7020#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7021#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7022#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7023#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7024#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7025#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7026
f0f59a00
VS
7027#define GEN8_PCU_ISR _MMIO(0x444e0)
7028#define GEN8_PCU_IMR _MMIO(0x444e4)
7029#define GEN8_PCU_IIR _MMIO(0x444e8)
7030#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7031
a6358dda
TU
7032#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7033#define GEN11_MASTER_IRQ (1 << 31)
7034#define GEN11_PCU_IRQ (1 << 30)
7035#define GEN11_DISPLAY_IRQ (1 << 16)
7036#define GEN11_GT_DW_IRQ(x) (1 << (x))
7037#define GEN11_GT_DW1_IRQ (1 << 1)
7038#define GEN11_GT_DW0_IRQ (1 << 0)
7039
7040#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7041#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7042#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7043#define GEN11_DE_PCH_IRQ (1 << 23)
7044#define GEN11_DE_MISC_IRQ (1 << 22)
7045#define GEN11_DE_PORT_IRQ (1 << 20)
7046#define GEN11_DE_PIPE_C (1 << 18)
7047#define GEN11_DE_PIPE_B (1 << 17)
7048#define GEN11_DE_PIPE_A (1 << 16)
7049
7050#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7051#define GEN11_CSME (31)
7052#define GEN11_GUNIT (28)
7053#define GEN11_GUC (25)
7054#define GEN11_WDPERF (20)
7055#define GEN11_KCR (19)
7056#define GEN11_GTPM (16)
7057#define GEN11_BCS (15)
7058#define GEN11_RCS0 (0)
7059
7060#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7061#define GEN11_VECS(x) (31 - (x))
7062#define GEN11_VCS(x) (x)
7063
7064#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + (x * 4))
7065
7066#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7067#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7068#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7069#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7070#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7071#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda
TU
7072
7073#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + (x * 4))
7074
7075#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7076#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7077
7078#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + (x * 4))
7079
7080#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7081#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7082#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7083#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7084#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7085#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7086
7087#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7088#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7089#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7090#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7091#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7092#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7093#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7094#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7095#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7096
f0f59a00 7097#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7098/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7099#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
7100#define ILK_DPARB_GATE (1<<22)
7101#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 7102#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7103#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7104#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7105#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7106#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7107#define ILK_HDCP_DISABLE (1 << 25)
7108#define ILK_eDP_A_DISABLE (1 << 24)
7109#define HSW_CDCLK_LIMIT (1 << 24)
7110#define ILK_DESKTOP (1 << 23)
231e54f6 7111
f0f59a00 7112#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7113#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7114#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7115#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7116#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7117#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7118
f0f59a00 7119#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7120# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7121# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7122
f0f59a00 7123#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7124#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7125#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7126#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7127#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7128
17e0adf0
MK
7129#define CHICKEN_PAR2_1 _MMIO(0x42090)
7130#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7131
f4f4b59b 7132#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7133#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7134#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7135#define GLK_CL1_PWR_DOWN (1 << 11)
7136#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7137
5654a162
PP
7138#define CHICKEN_MISC_4 _MMIO(0x4208c)
7139#define FBC_STRIDE_OVERRIDE (1 << 13)
7140#define FBC_STRIDE_MASK 0x1FFF
7141
fe4ab3ce
BW
7142#define _CHICKEN_PIPESL_1_A 0x420b0
7143#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7144#define HSW_FBCQ_DIS (1 << 22)
7145#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7146#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7147
d86f0482
NV
7148#define CHICKEN_TRANS_A 0x420c0
7149#define CHICKEN_TRANS_B 0x420c4
7150#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
5e87325f 7151#define VSC_DATA_SEL_SOFTWARE_CONTROL (1<<25) /* GLK and CNL+ */
0519c102
VS
7152#define DDI_TRAINING_OVERRIDE_ENABLE (1<<19)
7153#define DDI_TRAINING_OVERRIDE_VALUE (1<<18)
7154#define DDIE_TRAINING_OVERRIDE_ENABLE (1<<17) /* CHICKEN_TRANS_A only */
7155#define DDIE_TRAINING_OVERRIDE_VALUE (1<<16) /* CHICKEN_TRANS_A only */
7156#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
7157#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
d86f0482 7158
f0f59a00 7159#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 7160#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 7161#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 7162#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 7163#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 7164#define DISP_DATA_PARTITION_5_6 (1<<6)
2503a0fe 7165#define DISP_IPC_ENABLE (1<<3)
f0f59a00 7166#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7167#define DBUF_CTL_S1 _MMIO(0x45008)
7168#define DBUF_CTL_S2 _MMIO(0x44FE8)
f8437dd1
VK
7169#define DBUF_POWER_REQUEST (1<<31)
7170#define DBUF_POWER_STATE (1<<30)
f0f59a00 7171#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
7172#define WAIT_FOR_PCH_RESET_ACK (1<<1)
7173#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 7174#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 7175#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 7176
590e8ff0 7177#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7178#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7179#define MASK_WAKEMEM (1 << 13)
7180#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7181
f0f59a00 7182#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7183#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7184#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7185#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7186#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7187#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7188#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7189#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7190#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7191
186a277e
PZ
7192#define SKL_DSSM _MMIO(0x51004)
7193#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7194#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7195#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7196#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7197#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7198
a78536e7
AS
7199#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7200#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
7201
f0f59a00 7202#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 7203#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 7204#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 7205
2c8580e4 7206#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7207#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7208#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5152defe
MW
7209#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0)
7210#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7211#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7212#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7213#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7214#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7215
e4e0c058 7216/* GEN7 chicken */
f0f59a00 7217#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7218 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7219 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7220
7221#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7222 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7223 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7224 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7225 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7226
7227#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7228 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7229
f0f59a00 7230#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
7231# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
7232# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 7233
f0f59a00 7234#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
7235#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
7236
ab062639 7237#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7238#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7239
f0f59a00 7240#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7241#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7242
f0f59a00 7243#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7244/*
7245 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7246 * Using the formula in BSpec leads to a hang, while the formula here works
7247 * fine and matches the formulas for all other platforms. A BSpec change
7248 * request has been filed to clarify this.
7249 */
36579cb6
ID
7250#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7251#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7252#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7253
f0f59a00 7254#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7255#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 7256#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
7257#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7258#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7259
f0f59a00 7260#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7261#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7262#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7263#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7264
f0f59a00 7265#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
7266#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
7267
f0f59a00 7268#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7269#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7270#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7271#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7272
63801f21 7273/* GEN8 chicken */
f0f59a00 7274#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7275#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7276#define ICL_HDC_MODE _MMIO(0xE5F4)
2a0ee94f 7277#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 7278#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
7279#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
7280#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
7281#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 7282#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 7283
3669ab61
AS
7284#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7285
38a39a7b 7286/* GEN9 chicken */
f0f59a00 7287#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7288#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7289
0c79f9cb
MT
7290#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7291#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7292
db099c8f 7293/* WaCatErrorRejectionIssue */
f0f59a00 7294#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
7295#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7296
f0f59a00 7297#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
7298#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7299
f0f59a00 7300#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
7301#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7302
b9055052
ZW
7303/* PCH */
7304
23e81d69 7305/* south display engine interrupt: IBX */
776ad806
JB
7306#define SDE_AUDIO_POWER_D (1 << 27)
7307#define SDE_AUDIO_POWER_C (1 << 26)
7308#define SDE_AUDIO_POWER_B (1 << 25)
7309#define SDE_AUDIO_POWER_SHIFT (25)
7310#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7311#define SDE_GMBUS (1 << 24)
7312#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7313#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7314#define SDE_AUDIO_HDCP_MASK (3 << 22)
7315#define SDE_AUDIO_TRANSB (1 << 21)
7316#define SDE_AUDIO_TRANSA (1 << 20)
7317#define SDE_AUDIO_TRANS_MASK (3 << 20)
7318#define SDE_POISON (1 << 19)
7319/* 18 reserved */
7320#define SDE_FDI_RXB (1 << 17)
7321#define SDE_FDI_RXA (1 << 16)
7322#define SDE_FDI_MASK (3 << 16)
7323#define SDE_AUXD (1 << 15)
7324#define SDE_AUXC (1 << 14)
7325#define SDE_AUXB (1 << 13)
7326#define SDE_AUX_MASK (7 << 13)
7327/* 12 reserved */
b9055052
ZW
7328#define SDE_CRT_HOTPLUG (1 << 11)
7329#define SDE_PORTD_HOTPLUG (1 << 10)
7330#define SDE_PORTC_HOTPLUG (1 << 9)
7331#define SDE_PORTB_HOTPLUG (1 << 8)
7332#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7333#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7334 SDE_SDVOB_HOTPLUG | \
7335 SDE_PORTB_HOTPLUG | \
7336 SDE_PORTC_HOTPLUG | \
7337 SDE_PORTD_HOTPLUG)
776ad806
JB
7338#define SDE_TRANSB_CRC_DONE (1 << 5)
7339#define SDE_TRANSB_CRC_ERR (1 << 4)
7340#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7341#define SDE_TRANSA_CRC_DONE (1 << 2)
7342#define SDE_TRANSA_CRC_ERR (1 << 1)
7343#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7344#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
7345
7346/* south display engine interrupt: CPT/PPT */
7347#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7348#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7349#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7350#define SDE_AUDIO_POWER_SHIFT_CPT 29
7351#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7352#define SDE_AUXD_CPT (1 << 27)
7353#define SDE_AUXC_CPT (1 << 26)
7354#define SDE_AUXB_CPT (1 << 25)
7355#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7356#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7357#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7358#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7359#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7360#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7361#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7362#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7363#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7364 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7365 SDE_PORTD_HOTPLUG_CPT | \
7366 SDE_PORTC_HOTPLUG_CPT | \
7367 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7368#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7369 SDE_PORTD_HOTPLUG_CPT | \
7370 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7371 SDE_PORTB_HOTPLUG_CPT | \
7372 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7373#define SDE_GMBUS_CPT (1 << 17)
8664281b 7374#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7375#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7376#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7377#define SDE_FDI_RXC_CPT (1 << 8)
7378#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7379#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7380#define SDE_FDI_RXB_CPT (1 << 4)
7381#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7382#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7383#define SDE_FDI_RXA_CPT (1 << 0)
7384#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7385 SDE_AUDIO_CP_REQ_B_CPT | \
7386 SDE_AUDIO_CP_REQ_A_CPT)
7387#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7388 SDE_AUDIO_CP_CHG_B_CPT | \
7389 SDE_AUDIO_CP_CHG_A_CPT)
7390#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7391 SDE_FDI_RXB_CPT | \
7392 SDE_FDI_RXA_CPT)
b9055052 7393
f0f59a00
VS
7394#define SDEISR _MMIO(0xc4000)
7395#define SDEIMR _MMIO(0xc4004)
7396#define SDEIIR _MMIO(0xc4008)
7397#define SDEIER _MMIO(0xc400c)
b9055052 7398
f0f59a00 7399#define SERR_INT _MMIO(0xc4040)
de032bf4 7400#define SERR_INT_POISON (1<<31)
68d97538 7401#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 7402
b9055052 7403/* digital port hotplug */
f0f59a00 7404#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7405#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7406#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7407#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7408#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7409#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7410#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7411#define PORTD_HOTPLUG_ENABLE (1 << 20)
7412#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7413#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7414#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7415#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7416#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7417#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7418#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7419#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7420#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7421#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7422#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7423#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7424#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7425#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7426#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7427#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7428#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7429#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7430#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7431#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7432#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7433#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7434#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7435#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7436#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7437#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7438#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7439#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7440#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7441#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7442#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7443#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7444 BXT_DDIB_HPD_INVERT | \
7445 BXT_DDIC_HPD_INVERT)
b9055052 7446
f0f59a00 7447#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7448#define PORTE_HOTPLUG_ENABLE (1 << 4)
7449#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7450#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7451#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7452#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7453
f0f59a00
VS
7454#define PCH_GPIOA _MMIO(0xc5010)
7455#define PCH_GPIOB _MMIO(0xc5014)
7456#define PCH_GPIOC _MMIO(0xc5018)
7457#define PCH_GPIOD _MMIO(0xc501c)
7458#define PCH_GPIOE _MMIO(0xc5020)
7459#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7460
f0f59a00
VS
7461#define PCH_GMBUS0 _MMIO(0xc5100)
7462#define PCH_GMBUS1 _MMIO(0xc5104)
7463#define PCH_GMBUS2 _MMIO(0xc5108)
7464#define PCH_GMBUS3 _MMIO(0xc510c)
7465#define PCH_GMBUS4 _MMIO(0xc5110)
7466#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7467
9db4a9c7
JB
7468#define _PCH_DPLL_A 0xc6014
7469#define _PCH_DPLL_B 0xc6018
f0f59a00 7470#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7471
9db4a9c7 7472#define _PCH_FPA0 0xc6040
c1858123 7473#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
7474#define _PCH_FPA1 0xc6044
7475#define _PCH_FPB0 0xc6048
7476#define _PCH_FPB1 0xc604c
f0f59a00
VS
7477#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7478#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7479
f0f59a00 7480#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7481
f0f59a00 7482#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
7483#define DREF_CONTROL_MASK 0x7fc3
7484#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7485#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7486#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7487#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7488#define DREF_SSC_SOURCE_DISABLE (0<<11)
7489#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 7490#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
7491#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7492#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7493#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 7494#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
7495#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7496#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 7497#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
7498#define DREF_SSC4_DOWNSPREAD (0<<6)
7499#define DREF_SSC4_CENTERSPREAD (1<<6)
7500#define DREF_SSC1_DISABLE (0<<1)
7501#define DREF_SSC1_ENABLE (1<<1)
7502#define DREF_SSC4_DISABLE (0)
7503#define DREF_SSC4_ENABLE (1)
7504
f0f59a00 7505#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
7506#define FDL_TP1_TIMER_SHIFT 12
7507#define FDL_TP1_TIMER_MASK (3<<12)
7508#define FDL_TP2_TIMER_SHIFT 10
7509#define FDL_TP2_TIMER_MASK (3<<10)
7510#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7511#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7512#define CNP_RAWCLK_DIV(div) ((div) << 16)
7513#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7514#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7515#define ICP_RAWCLK_DEN(den) ((den) << 26)
7516#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7517
f0f59a00 7518#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7519
f0f59a00
VS
7520#define PCH_SSC4_PARMS _MMIO(0xc6210)
7521#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7522
f0f59a00 7523#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7524#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7525#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7526#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7527
b9055052
ZW
7528/* transcoder */
7529
275f01b2
DV
7530#define _PCH_TRANS_HTOTAL_A 0xe0000
7531#define TRANS_HTOTAL_SHIFT 16
7532#define TRANS_HACTIVE_SHIFT 0
7533#define _PCH_TRANS_HBLANK_A 0xe0004
7534#define TRANS_HBLANK_END_SHIFT 16
7535#define TRANS_HBLANK_START_SHIFT 0
7536#define _PCH_TRANS_HSYNC_A 0xe0008
7537#define TRANS_HSYNC_END_SHIFT 16
7538#define TRANS_HSYNC_START_SHIFT 0
7539#define _PCH_TRANS_VTOTAL_A 0xe000c
7540#define TRANS_VTOTAL_SHIFT 16
7541#define TRANS_VACTIVE_SHIFT 0
7542#define _PCH_TRANS_VBLANK_A 0xe0010
7543#define TRANS_VBLANK_END_SHIFT 16
7544#define TRANS_VBLANK_START_SHIFT 0
7545#define _PCH_TRANS_VSYNC_A 0xe0014
7546#define TRANS_VSYNC_END_SHIFT 16
7547#define TRANS_VSYNC_START_SHIFT 0
7548#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7549
e3b95f1e
DV
7550#define _PCH_TRANSA_DATA_M1 0xe0030
7551#define _PCH_TRANSA_DATA_N1 0xe0034
7552#define _PCH_TRANSA_DATA_M2 0xe0038
7553#define _PCH_TRANSA_DATA_N2 0xe003c
7554#define _PCH_TRANSA_LINK_M1 0xe0040
7555#define _PCH_TRANSA_LINK_N1 0xe0044
7556#define _PCH_TRANSA_LINK_M2 0xe0048
7557#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7558
2dcbc34d 7559/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7560#define _VIDEO_DIP_CTL_A 0xe0200
7561#define _VIDEO_DIP_DATA_A 0xe0208
7562#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7563#define GCP_COLOR_INDICATION (1 << 2)
7564#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7565#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7566
7567#define _VIDEO_DIP_CTL_B 0xe1200
7568#define _VIDEO_DIP_DATA_B 0xe1208
7569#define _VIDEO_DIP_GCP_B 0xe1210
7570
f0f59a00
VS
7571#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7572#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7573#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7574
2dcbc34d 7575/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7576#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7577#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7578#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7579
086f8e84
VS
7580#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7581#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7582#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7583
086f8e84
VS
7584#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7585#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7586#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7587
90b107c8 7588#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7589 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7590 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7591#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7592 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7593 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7594#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7595 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7596 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7597
8c5f5f7c 7598/* Haswell DIP controls */
f0f59a00 7599
086f8e84
VS
7600#define _HSW_VIDEO_DIP_CTL_A 0x60200
7601#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7602#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7603#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7604#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7605#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7606#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7607#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7608#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7609#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7610#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7611#define _HSW_VIDEO_DIP_GCP_A 0x60210
7612
7613#define _HSW_VIDEO_DIP_CTL_B 0x61200
7614#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7615#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7616#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7617#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7618#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7619#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7620#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7621#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7622#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7623#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7624#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7625
f0f59a00
VS
7626#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7627#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7628#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7629#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7630#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7631#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7632
7633#define _HSW_STEREO_3D_CTL_A 0x70020
7634#define S3D_ENABLE (1<<31)
7635#define _HSW_STEREO_3D_CTL_B 0x71020
7636
7637#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7638
275f01b2
DV
7639#define _PCH_TRANS_HTOTAL_B 0xe1000
7640#define _PCH_TRANS_HBLANK_B 0xe1004
7641#define _PCH_TRANS_HSYNC_B 0xe1008
7642#define _PCH_TRANS_VTOTAL_B 0xe100c
7643#define _PCH_TRANS_VBLANK_B 0xe1010
7644#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7645#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7646
f0f59a00
VS
7647#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7648#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7649#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7650#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7651#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7652#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7653#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7654
e3b95f1e
DV
7655#define _PCH_TRANSB_DATA_M1 0xe1030
7656#define _PCH_TRANSB_DATA_N1 0xe1034
7657#define _PCH_TRANSB_DATA_M2 0xe1038
7658#define _PCH_TRANSB_DATA_N2 0xe103c
7659#define _PCH_TRANSB_LINK_M1 0xe1040
7660#define _PCH_TRANSB_LINK_N1 0xe1044
7661#define _PCH_TRANSB_LINK_M2 0xe1048
7662#define _PCH_TRANSB_LINK_N2 0xe104c
7663
f0f59a00
VS
7664#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7665#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7666#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7667#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7668#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7669#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7670#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7671#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7672
ab9412ba
DV
7673#define _PCH_TRANSACONF 0xf0008
7674#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7675#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7676#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
7677#define TRANS_DISABLE (0<<31)
7678#define TRANS_ENABLE (1<<31)
7679#define TRANS_STATE_MASK (1<<30)
7680#define TRANS_STATE_DISABLE (0<<30)
7681#define TRANS_STATE_ENABLE (1<<30)
7682#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7683#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7684#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7685#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 7686#define TRANS_INTERLACE_MASK (7<<21)
b9055052 7687#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 7688#define TRANS_INTERLACED (3<<21)
7c26e5c6 7689#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
7690#define TRANS_8BPC (0<<5)
7691#define TRANS_10BPC (1<<5)
7692#define TRANS_6BPC (2<<5)
7693#define TRANS_12BPC (3<<5)
7694
ce40141f
DV
7695#define _TRANSA_CHICKEN1 0xf0060
7696#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7697#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 7698#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 7699#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
7700#define _TRANSA_CHICKEN2 0xf0064
7701#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7702#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
7703#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7704#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7705#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7706#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7707#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 7708
f0f59a00 7709#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7710#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7711#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
7712#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7713#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7714#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
7715#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7716#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
aa17cdb4 7717#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 7718#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
7719#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7720#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 7721#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 7722#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 7723
f0f59a00
VS
7724#define _FDI_RXA_CHICKEN 0xc200c
7725#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
7726#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7727#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 7728#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7729
f0f59a00 7730#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
6481d5ed 7731#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1<<31)
cd664078 7732#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 7733#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 7734#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
0a46ddd5 7735#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
17a303ec 7736#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 7737
b9055052 7738/* CPU: FDI_TX */
f0f59a00
VS
7739#define _FDI_TXA_CTL 0x60100
7740#define _FDI_TXB_CTL 0x61100
7741#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
7742#define FDI_TX_DISABLE (0<<31)
7743#define FDI_TX_ENABLE (1<<31)
7744#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7745#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7746#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7747#define FDI_LINK_TRAIN_NONE (3<<28)
7748#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7749#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7750#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7751#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7752#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7753#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7754#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7755#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
7756/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7757 SNB has different settings. */
7758/* SNB A-stepping */
7759#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7760#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7761#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7762#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7763/* SNB B-stepping */
7764#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7765#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7766#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7767#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7768#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
7769#define FDI_DP_PORT_WIDTH_SHIFT 19
7770#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7771#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 7772#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 7773/* Ironlake: hardwired to 1 */
b9055052 7774#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
7775
7776/* Ivybridge has different bits for lolz */
7777#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7778#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7779#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7780#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7781
b9055052 7782/* both Tx and Rx */
c4f9c4c2 7783#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 7784#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
7785#define FDI_SCRAMBLING_ENABLE (0<<7)
7786#define FDI_SCRAMBLING_DISABLE (1<<7)
7787
7788/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7789#define _FDI_RXA_CTL 0xf000c
7790#define _FDI_RXB_CTL 0xf100c
f0f59a00 7791#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 7792#define FDI_RX_ENABLE (1<<31)
b9055052 7793/* train, dp width same as FDI_TX */
357555c0
JB
7794#define FDI_FS_ERRC_ENABLE (1<<27)
7795#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 7796#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
7797#define FDI_8BPC (0<<16)
7798#define FDI_10BPC (1<<16)
7799#define FDI_6BPC (2<<16)
7800#define FDI_12BPC (3<<16)
3e68320e 7801#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
7802#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7803#define FDI_RX_PLL_ENABLE (1<<13)
7804#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7805#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7806#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7807#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7808#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 7809#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
7810/* CPT */
7811#define FDI_AUTO_TRAINING (1<<10)
7812#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7813#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7814#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7815#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7816#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 7817
04945641
PZ
7818#define _FDI_RXA_MISC 0xf0010
7819#define _FDI_RXB_MISC 0xf1010
7820#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7821#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7822#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7823#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7824#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7825#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7826#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 7827#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7828
f0f59a00
VS
7829#define _FDI_RXA_TUSIZE1 0xf0030
7830#define _FDI_RXA_TUSIZE2 0xf0038
7831#define _FDI_RXB_TUSIZE1 0xf1030
7832#define _FDI_RXB_TUSIZE2 0xf1038
7833#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7834#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7835
7836/* FDI_RX interrupt register format */
7837#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7838#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7839#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7840#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7841#define FDI_RX_FS_CODE_ERR (1<<6)
7842#define FDI_RX_FE_CODE_ERR (1<<5)
7843#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7844#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7845#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7846#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7847#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7848
f0f59a00
VS
7849#define _FDI_RXA_IIR 0xf0014
7850#define _FDI_RXA_IMR 0xf0018
7851#define _FDI_RXB_IIR 0xf1014
7852#define _FDI_RXB_IMR 0xf1018
7853#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7854#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7855
f0f59a00
VS
7856#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7857#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7858
f0f59a00 7859#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7860#define LVDS_DETECTED (1 << 1)
7861
f0f59a00
VS
7862#define _PCH_DP_B 0xe4100
7863#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7864#define _PCH_DPB_AUX_CH_CTL 0xe4110
7865#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7866#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7867#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7868#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7869#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7870
f0f59a00
VS
7871#define _PCH_DP_C 0xe4200
7872#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7873#define _PCH_DPC_AUX_CH_CTL 0xe4210
7874#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7875#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7876#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7877#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7878#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7879
f0f59a00
VS
7880#define _PCH_DP_D 0xe4300
7881#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7882#define _PCH_DPD_AUX_CH_CTL 0xe4310
7883#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7884#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7885#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7886#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7887#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7888
bdabdb63
VS
7889#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7890#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7891
8db9d77b 7892/* CPT */
086f8e84
VS
7893#define _TRANS_DP_CTL_A 0xe0300
7894#define _TRANS_DP_CTL_B 0xe1300
7895#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7896#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b 7897#define TRANS_DP_OUTPUT_ENABLE (1<<31)
f67dc6d8
VS
7898#define TRANS_DP_PORT_SEL_MASK (3 << 29)
7899#define TRANS_DP_PORT_SEL_NONE (3 << 29)
7900#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
8db9d77b
ZW
7901#define TRANS_DP_AUDIO_ONLY (1<<26)
7902#define TRANS_DP_ENH_FRAMING (1<<18)
7903#define TRANS_DP_8BPC (0<<9)
7904#define TRANS_DP_10BPC (1<<9)
7905#define TRANS_DP_6BPC (2<<9)
7906#define TRANS_DP_12BPC (3<<9)
220cad3c 7907#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
7908#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7909#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7910#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7911#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 7912#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
7913
7914/* SNB eDP training params */
7915/* SNB A-stepping */
7916#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7917#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7918#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7919#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7920/* SNB B-stepping */
3c5a62b5
YL
7921#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7922#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7923#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7924#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7925#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
7926#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7927
1a2eb460
KP
7928/* IVB */
7929#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7930#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7931#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7932#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7933#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7934#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 7935#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
7936
7937/* legacy values */
7938#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7939#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7940#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7941#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7942#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7943
7944#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7945
f0f59a00 7946#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 7947
274008e8
SAK
7948#define RC6_LOCATION _MMIO(0xD40)
7949#define RC6_CTX_IN_DRAM (1 << 0)
7950#define RC6_CTX_BASE _MMIO(0xD48)
7951#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7952#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7953#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7954#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7955#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7956#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7957#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
7958#define FORCEWAKE _MMIO(0xA18C)
7959#define FORCEWAKE_VLV _MMIO(0x1300b0)
7960#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7961#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7962#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7963#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7964#define FORCEWAKE_ACK _MMIO(0x130090)
7965#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
7966#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7967#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7968#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7969
f0f59a00 7970#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
7971#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7972#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7973#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7974#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
7975#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7976#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
7977#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
7978#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
7979#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7980#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7981#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
7982#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
7983#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
7984#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7985#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
7986#define FORCEWAKE_KERNEL BIT(0)
7987#define FORCEWAKE_USER BIT(1)
7988#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
7989#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7990#define ECOBUS _MMIO(0xa180)
8d715f00 7991#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 7992#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
7993#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7994#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7995#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 7996
f0f59a00 7997#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
7998#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7999#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
8000#define GT_FIFO_SBDROPERR (1<<6)
8001#define GT_FIFO_BLOBDROPERR (1<<5)
8002#define GT_FIFO_SB_READ_ABORTERR (1<<4)
8003#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
8004#define GT_FIFO_OVFERR (1<<2)
8005#define GT_FIFO_IAWRERR (1<<1)
8006#define GT_FIFO_IARDERR (1<<0)
8007
f0f59a00 8008#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8009#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8010#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8011#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8012#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8013
f0f59a00 8014#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8015#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8016#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8017#define EDRAM_ENABLED 0x1
c02e85a0
MK
8018#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8019#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8020#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8021
f0f59a00 8022#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8023# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8024# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8025# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8026# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8027
f0f59a00 8028#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8029# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8030# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8031# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8032# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8033# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8034# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8035
f0f59a00 8036#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8037# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8038
f0f59a00 8039#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 8040#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 8041#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 8042
f0f59a00
VS
8043#define GEN6_RCGCTL1 _MMIO(0x9410)
8044#define GEN6_RCGCTL2 _MMIO(0x9414)
8045#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8046
f0f59a00 8047#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 8048#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 8049#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 8050#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 8051
f0f59a00
VS
8052#define GEN6_GFXPAUSE _MMIO(0xA000)
8053#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
8054#define GEN6_TURBO_DISABLE (1<<31)
8055#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 8056#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 8057#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
8058#define GEN6_OFFSET(x) ((x)<<19)
8059#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
8060#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8061#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
8062#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
8063#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
8064#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
8065#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
8066#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 8067#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 8068#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
8069#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
8070#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
8071#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8072#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8073#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8074#define GEN6_CAGF_SHIFT 8
f82855d3 8075#define HSW_CAGF_SHIFT 7
de43ae9d 8076#define GEN9_CAGF_SHIFT 23
ccab5c82 8077#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8078#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8079#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8080#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 8081#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
8082#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
8083#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
8084#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
8085#define GEN6_RP_MEDIA_HW_MODE (1<<9)
8086#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
8087#define GEN6_RP_MEDIA_IS_GFX (1<<8)
8088#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
8089#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
8090#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
8091#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 8092#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 8093#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
8094#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8095#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8096#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8097#define GEN6_RP_EI_MASK 0xffffff
8098#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8099#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8100#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8101#define GEN6_RP_PREV_UP _MMIO(0xA058)
8102#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8103#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8104#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8105#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8106#define GEN6_RP_UP_EI _MMIO(0xA068)
8107#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8108#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8109#define GEN6_RPDEUHWTC _MMIO(0xA080)
8110#define GEN6_RPDEUC _MMIO(0xA084)
8111#define GEN6_RPDEUCSW _MMIO(0xA088)
8112#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8113#define RC_SW_TARGET_STATE_SHIFT 16
8114#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8115#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8116#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8117#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8118#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8119#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8120#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8121#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8122#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8123#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8124#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8125#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8126#define VLV_RCEDATA _MMIO(0xA0BC)
8127#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8128#define GEN6_PMINTRMSK _MMIO(0xA168)
655d49ef 8129#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
9735b04d 8130#define ARAT_EXPIRED_INTRMSK (1<<9)
fc619841 8131#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8132#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8133#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8134#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8135#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
8136#define GEN9_RENDER_PG_ENABLE (1<<0)
8137#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
8138#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8139#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8140#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8141
f0f59a00 8142#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8143#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8144#define PIXEL_OVERLAP_CNT_SHIFT 30
8145
f0f59a00
VS
8146#define GEN6_PMISR _MMIO(0x44020)
8147#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8148#define GEN6_PMIIR _MMIO(0x44028)
8149#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
8150#define GEN6_PM_MBOX_EVENT (1<<25)
8151#define GEN6_PM_THERMAL_EVENT (1<<24)
8152#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
8153#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
8154#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
8155#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
8156#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 8157#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
8158 GEN6_PM_RP_DOWN_THRESHOLD | \
8159 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8160
f0f59a00 8161#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8162#define GEN7_GT_SCRATCH_REG_NUM 8
8163
f0f59a00 8164#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
8165#define VLV_GFX_CLK_STATUS_BIT (1<<3)
8166#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
8167
f0f59a00
VS
8168#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8169#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 8170#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
8171#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
8172#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
8173#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
8174#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
8175#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8176#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8177#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8178
f0f59a00
VS
8179#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8180#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8181#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8182#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8183
f0f59a00 8184#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 8185#define GEN6_PCODE_READY (1<<31)
87660502
L
8186#define GEN6_PCODE_ERROR_MASK 0xFF
8187#define GEN6_PCODE_SUCCESS 0x0
8188#define GEN6_PCODE_ILLEGAL_CMD 0x1
8189#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8190#define GEN6_PCODE_TIMEOUT 0x3
8191#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8192#define GEN7_PCODE_TIMEOUT 0x2
8193#define GEN7_PCODE_ILLEGAL_DATA 0x3
8194#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8195#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8196#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8197#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8198#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8199#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8200#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8201#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8202#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8203#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8204#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8205#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8206#define SKL_PCODE_CDCLK_CONTROL 0x7
8207#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8208#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8209#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8210#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8211#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8212#define GEN6_PCODE_READ_D_COMP 0x10
8213#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8214#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8215#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8216 /* See also IPS_CTL */
8217#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8218#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8219#define GEN9_PCODE_SAGV_CONTROL 0x21
8220#define GEN9_SAGV_DISABLE 0x0
8221#define GEN9_SAGV_IS_DISABLED 0x1
8222#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8223#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8224#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8225#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8226#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8227
f0f59a00 8228#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
8229#define GEN6_CORE_CPD_STATE_MASK (7<<4)
8230#define GEN6_RCn_MASK 7
8231#define GEN6_RC0 0
8232#define GEN6_RC3 2
8233#define GEN6_RC6 3
8234#define GEN6_RC7 4
8235
f0f59a00 8236#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8237#define GEN8_LSLICESTAT_MASK 0x7
8238
f0f59a00
VS
8239#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8240#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
8241#define CHV_SS_PG_ENABLE (1<<1)
8242#define CHV_EU08_PG_ENABLE (1<<9)
8243#define CHV_EU19_PG_ENABLE (1<<17)
8244#define CHV_EU210_PG_ENABLE (1<<25)
8245
f0f59a00
VS
8246#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8247#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
8248#define CHV_EU311_PG_ENABLE (1<<1)
8249
f0f59a00 8250#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
f8c3dcf9
RV
8251#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8252 ((slice) % 3) * 0x4)
7f992aba 8253#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 8254#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
f8c3dcf9 8255#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8256
f0f59a00 8257#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
f8c3dcf9
RV
8258#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8259 ((slice) % 3) * 0x8)
f0f59a00 8260#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
f8c3dcf9
RV
8261#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8262 ((slice) % 3) * 0x8)
7f992aba
JM
8263#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8264#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8265#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8266#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8267#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8268#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8269#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8270#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8271
f0f59a00 8272#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
8273#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8274#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8275#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 8276#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 8277
5bcebe76
OM
8278#define GEN8_GARBCNTL _MMIO(0xB004)
8279#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8280#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8281#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8282#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8283
8284#define GEN11_GLBLINVL _MMIO(0xB404)
8285#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8286#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8287
d65dc3e4
OM
8288#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8289#define DFR_DISABLE (1 << 9)
8290
f4a35714
OM
8291#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8292#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8293#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8294#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8295
6b967dc3
OM
8296#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8297#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8298#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8299
908ae051
OM
8300#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8301#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8302
e3689190 8303/* IVYBRIDGE DPF */
f0f59a00 8304#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
8305#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8306#define GEN7_PARITY_ERROR_VALID (1<<13)
8307#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8308#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8309#define GEN7_PARITY_ERROR_ROW(reg) \
8310 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8311#define GEN7_PARITY_ERROR_BANK(reg) \
8312 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8313#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8314 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8315#define GEN7_L3CDERRST1_ENABLE (1<<7)
8316
f0f59a00 8317#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8318#define GEN7_L3LOG_SIZE 0x80
8319
f0f59a00
VS
8320#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8321#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 8322#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 8323#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 8324#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
8325#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8326
f0f59a00 8327#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 8328#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 8329#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 8330
f0f59a00 8331#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 8332#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 8333#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 8334#define STALL_DOP_GATING_DISABLE (1<<5)
aa9f4c4f 8335#define THROTTLE_12_5 (7<<2)
a2b16588 8336#define DISABLE_EARLY_EOT (1<<1)
c8966e10 8337
f0f59a00
VS
8338#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8339#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8340#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8341#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8342#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8343
f0f59a00 8344#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8345#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8346
f0f59a00 8347#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
8348#define GEN8_ST_PO_DISABLE (1<<13)
8349
f0f59a00 8350#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 8351#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 8352#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 8353#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
392572fe 8354#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
bf66347c 8355#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 8356
f0f59a00 8357#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
93564044 8358#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8)
cac23df4 8359#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 8360#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 8361
c46f111f 8362/* Audio */
f0f59a00 8363#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8364#define INTEL_AUDIO_DEVCL 0x808629FB
8365#define INTEL_AUDIO_DEVBLC 0x80862801
8366#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8367
f0f59a00 8368#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8369#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8370#define G4X_ELDV_DEVCTG (1 << 14)
8371#define G4X_ELD_ADDR_MASK (0xf << 5)
8372#define G4X_ELD_ACK (1 << 4)
f0f59a00 8373#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8374
c46f111f
JN
8375#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8376#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8377#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8378 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8379#define _IBX_AUD_CNTL_ST_A 0xE20B4
8380#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8381#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8382 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8383#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8384#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8385#define IBX_ELD_ACK (1 << 4)
f0f59a00 8386#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8387#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8388#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8389
c46f111f
JN
8390#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8391#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8392#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8393#define _CPT_AUD_CNTL_ST_A 0xE50B4
8394#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8395#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8396#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8397
c46f111f
JN
8398#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8399#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8400#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8401#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8402#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8403#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8404#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8405
ae662d31
EA
8406/* These are the 4 32-bit write offset registers for each stream
8407 * output buffer. It determines the offset from the
8408 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8409 */
f0f59a00 8410#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8411
c46f111f
JN
8412#define _IBX_AUD_CONFIG_A 0xe2000
8413#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8414#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8415#define _CPT_AUD_CONFIG_A 0xe5000
8416#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8417#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8418#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8419#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8420#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8421
b6daa025
WF
8422#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8423#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8424#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8425#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8426#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8427#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8428#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8429#define AUD_CONFIG_N(n) \
8430 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8431 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8432#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8433#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8434#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8435#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8436#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8437#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8438#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8439#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8440#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8441#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8442#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8443#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8444#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8445
9a78b6cc 8446/* HSW Audio */
c46f111f
JN
8447#define _HSW_AUD_CONFIG_A 0x65000
8448#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8449#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8450
8451#define _HSW_AUD_MISC_CTRL_A 0x65010
8452#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8453#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8454
6014ac12
LY
8455#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8456#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8457#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8458#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8459#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8460#define AUD_CONFIG_M_MASK 0xfffff
8461
c46f111f
JN
8462#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8463#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8464#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8465
8466/* Audio Digital Converter */
c46f111f
JN
8467#define _HSW_AUD_DIG_CNVT_1 0x65080
8468#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8469#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8470#define DIP_PORT_SEL_MASK 0x3
8471
8472#define _HSW_AUD_EDID_DATA_A 0x65050
8473#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8474#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8475
f0f59a00
VS
8476#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8477#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8478#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8479#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8480#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8481#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8482
f0f59a00 8483#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8484#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8485
9eb3a752 8486/* HSW Power Wells */
9c3a16c8
ID
8487#define _HSW_PWR_WELL_CTL1 0x45400
8488#define _HSW_PWR_WELL_CTL2 0x45404
8489#define _HSW_PWR_WELL_CTL3 0x45408
8490#define _HSW_PWR_WELL_CTL4 0x4540C
8491
8492/*
8493 * Each power well control register contains up to 16 (request, status) HW
8494 * flag tuples. The register index and HW flag shift is determined by the
8495 * power well ID (see i915_power_well_id). There are 4 possible sources of
8496 * power well requests each source having its own set of control registers:
8497 * BIOS, DRIVER, KVMR, DEBUG.
8498 */
8499#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8500#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8501/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8502#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8503 _HSW_PWR_WELL_CTL1))
8504#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8505 _HSW_PWR_WELL_CTL2))
8506#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8507#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8508 _HSW_PWR_WELL_CTL4))
8509
1af474fe
ID
8510#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8511#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8512#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
8513#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8514#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 8515#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 8516#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8517
94dd5138 8518/* SKL Fuse Status */
b2891eb2
ID
8519enum skl_power_gate {
8520 SKL_PG0,
8521 SKL_PG1,
8522 SKL_PG2,
8523};
8524
f0f59a00 8525#define SKL_FUSE_STATUS _MMIO(0x42000)
b2891eb2
ID
8526#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8527/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8528#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8529#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8530
c559c2a0 8531#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
ddd39e4b
LDM
8532#define _CNL_AUX_ANAOVRD1_B 0x162250
8533#define _CNL_AUX_ANAOVRD1_C 0x162210
8534#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8535#define _CNL_AUX_ANAOVRD1_F 0x162A90
ddd39e4b
LDM
8536#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8537 _CNL_AUX_ANAOVRD1_B, \
8538 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8539 _CNL_AUX_ANAOVRD1_D, \
8540 _CNL_AUX_ANAOVRD1_F))
ddd39e4b
LDM
8541#define CNL_AUX_ANAOVRD1_ENABLE (1<<16)
8542#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1<<23)
8543
ee5e5e7a 8544/* HDCP Key Registers */
2834d9df 8545#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8546#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8547#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8548#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8549#define HDCP_KEY_STATUS _MMIO(0x66c04)
8550#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8551#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8552#define HDCP_FUSE_DONE BIT(5)
8553#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 8554#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
8555#define HDCP_AKSV_LO _MMIO(0x66c10)
8556#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
8557
8558/* HDCP Repeater Registers */
2834d9df
R
8559#define HDCP_REP_CTL _MMIO(0x66d00)
8560#define HDCP_DDIB_REP_PRESENT BIT(30)
8561#define HDCP_DDIA_REP_PRESENT BIT(29)
8562#define HDCP_DDIC_REP_PRESENT BIT(28)
8563#define HDCP_DDID_REP_PRESENT BIT(27)
8564#define HDCP_DDIF_REP_PRESENT BIT(26)
8565#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
8566#define HDCP_DDIB_SHA1_M0 (1 << 20)
8567#define HDCP_DDIA_SHA1_M0 (2 << 20)
8568#define HDCP_DDIC_SHA1_M0 (3 << 20)
8569#define HDCP_DDID_SHA1_M0 (4 << 20)
8570#define HDCP_DDIF_SHA1_M0 (5 << 20)
8571#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 8572#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
8573#define HDCP_SHA1_READY BIT(17)
8574#define HDCP_SHA1_COMPLETE BIT(18)
8575#define HDCP_SHA1_V_MATCH BIT(19)
8576#define HDCP_SHA1_TEXT_32 (1 << 1)
8577#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8578#define HDCP_SHA1_TEXT_24 (4 << 1)
8579#define HDCP_SHA1_TEXT_16 (5 << 1)
8580#define HDCP_SHA1_TEXT_8 (6 << 1)
8581#define HDCP_SHA1_TEXT_0 (7 << 1)
8582#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8583#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8584#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8585#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8586#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
8587#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + h * 4))
2834d9df 8588#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
8589
8590/* HDCP Auth Registers */
8591#define _PORTA_HDCP_AUTHENC 0x66800
8592#define _PORTB_HDCP_AUTHENC 0x66500
8593#define _PORTC_HDCP_AUTHENC 0x66600
8594#define _PORTD_HDCP_AUTHENC 0x66700
8595#define _PORTE_HDCP_AUTHENC 0x66A00
8596#define _PORTF_HDCP_AUTHENC 0x66900
8597#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8598 _PORTA_HDCP_AUTHENC, \
8599 _PORTB_HDCP_AUTHENC, \
8600 _PORTC_HDCP_AUTHENC, \
8601 _PORTD_HDCP_AUTHENC, \
8602 _PORTE_HDCP_AUTHENC, \
8603 _PORTF_HDCP_AUTHENC) + x)
2834d9df
R
8604#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8605#define HDCP_CONF_CAPTURE_AN BIT(0)
8606#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8607#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8608#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8609#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8610#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8611#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8612#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8613#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
8614#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8615#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8616#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8617#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8618#define HDCP_STATUS_AUTH BIT(21)
8619#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
8620#define HDCP_STATUS_RI_MATCH BIT(19)
8621#define HDCP_STATUS_R0_READY BIT(18)
8622#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a
SP
8623#define HDCP_STATUS_CIPHER BIT(16)
8624#define HDCP_STATUS_FRAME_CNT(x) ((x >> 8) & 0xff)
8625
e7e104c3 8626/* Per-pipe DDI Function Control */
086f8e84
VS
8627#define _TRANS_DDI_FUNC_CTL_A 0x60400
8628#define _TRANS_DDI_FUNC_CTL_B 0x61400
8629#define _TRANS_DDI_FUNC_CTL_C 0x62400
8630#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8631#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8632
ad80a810 8633#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 8634/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 8635#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 8636#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
8637#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8638#define TRANS_DDI_PORT_NONE (0<<28)
8639#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8640#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8641#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8642#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8643#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8644#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8645#define TRANS_DDI_BPC_MASK (7<<20)
8646#define TRANS_DDI_BPC_8 (0<<20)
8647#define TRANS_DDI_BPC_10 (1<<20)
8648#define TRANS_DDI_BPC_6 (2<<20)
8649#define TRANS_DDI_BPC_12 (3<<20)
8650#define TRANS_DDI_PVSYNC (1<<17)
8651#define TRANS_DDI_PHSYNC (1<<16)
8652#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8653#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8654#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8655#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8656#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
2320175f 8657#define TRANS_DDI_HDCP_SIGNALLING (1<<9)
01b887c3 8658#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
15953637
SS
8659#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8660#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
ad80a810 8661#define TRANS_DDI_BFI_ENABLE (1<<4)
15953637
SS
8662#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8663#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8664#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8665 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8666 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8667
0e87f667 8668/* DisplayPort Transport Control */
086f8e84
VS
8669#define _DP_TP_CTL_A 0x64040
8670#define _DP_TP_CTL_B 0x64140
f0f59a00 8671#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
8672#define DP_TP_CTL_ENABLE (1<<31)
8673#define DP_TP_CTL_MODE_SST (0<<27)
8674#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 8675#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 8676#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 8677#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
8678#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8679#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8680#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
8681#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8682#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 8683#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 8684#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 8685
e411b2c1 8686/* DisplayPort Transport Status */
086f8e84
VS
8687#define _DP_TP_STATUS_A 0x64044
8688#define _DP_TP_STATUS_B 0x64144
f0f59a00 8689#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
8690#define DP_TP_STATUS_IDLE_DONE (1<<25)
8691#define DP_TP_STATUS_ACT_SENT (1<<24)
8692#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8693#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8694#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8695#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8696#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8697
03f896a1 8698/* DDI Buffer Control */
086f8e84
VS
8699#define _DDI_BUF_CTL_A 0x64000
8700#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8701#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 8702#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 8703#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 8704#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 8705#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 8706#define DDI_BUF_IS_IDLE (1<<7)
79935fca 8707#define DDI_A_4_LANES (1<<4)
17aa6be9 8708#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8709#define DDI_PORT_WIDTH_MASK (7 << 1)
8710#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
8711#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8712
bb879a44 8713/* DDI Buffer Translations */
086f8e84
VS
8714#define _DDI_BUF_TRANS_A 0x64E00
8715#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8716#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8717#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8718#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8719
7501a4d8
ED
8720/* Sideband Interface (SBI) is programmed indirectly, via
8721 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8722 * which contains the payload */
f0f59a00
VS
8723#define SBI_ADDR _MMIO(0xC6000)
8724#define SBI_DATA _MMIO(0xC6004)
8725#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
8726#define SBI_CTL_DEST_ICLK (0x0<<16)
8727#define SBI_CTL_DEST_MPHY (0x1<<16)
8728#define SBI_CTL_OP_IORD (0x2<<8)
8729#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
8730#define SBI_CTL_OP_CRRD (0x6<<8)
8731#define SBI_CTL_OP_CRWR (0x7<<8)
8732#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
8733#define SBI_RESPONSE_SUCCESS (0x0<<1)
8734#define SBI_BUSY (0x1<<0)
8735#define SBI_READY (0x0<<0)
52f025ef 8736
ccf1c867 8737/* SBI offsets */
f7be2c21 8738#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8739#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
8740#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8741#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 8742#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
8743#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8744#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 8745#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 8746#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 8747#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 8748#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8749#define SBI_SSCCTL 0x020c
ccf1c867 8750#define SBI_SSCCTL6 0x060C
dde86e2d 8751#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 8752#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 8753#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
8754#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8755#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 8756#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 8757#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
8758#define SBI_GEN0 0x1f00
8759#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 8760
52f025ef 8761/* LPT PIXCLK_GATE */
f0f59a00 8762#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
8763#define PIXCLK_GATE_UNGATE (1<<0)
8764#define PIXCLK_GATE_GATE (0<<0)
52f025ef 8765
e93ea06a 8766/* SPLL */
f0f59a00 8767#define SPLL_CTL _MMIO(0x46020)
e93ea06a 8768#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
8769#define SPLL_PLL_SSC (1<<28)
8770#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
8771#define SPLL_PLL_LCPLL (3<<28)
8772#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
8773#define SPLL_PLL_FREQ_810MHz (0<<26)
8774#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
8775#define SPLL_PLL_FREQ_2700MHz (2<<26)
8776#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 8777
4dffc404 8778/* WRPLL */
086f8e84
VS
8779#define _WRPLL_CTL1 0x46040
8780#define _WRPLL_CTL2 0x46060
f0f59a00 8781#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 8782#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
8783#define WRPLL_PLL_SSC (1<<28)
8784#define WRPLL_PLL_NON_SSC (2<<28)
8785#define WRPLL_PLL_LCPLL (3<<28)
8786#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 8787/* WRPLL divider programming */
5e49cea6 8788#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 8789#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 8790#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
8791#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8792#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 8793#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
8794#define WRPLL_DIVIDER_FB_SHIFT 16
8795#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 8796
fec9181c 8797/* Port clock selection */
086f8e84
VS
8798#define _PORT_CLK_SEL_A 0x46100
8799#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8800#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
8801#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8802#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8803#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 8804#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 8805#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
8806#define PORT_CLK_SEL_WRPLL1 (4<<29)
8807#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 8808#define PORT_CLK_SEL_NONE (7<<29)
11578553 8809#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 8810
78b60ce7
PZ
8811/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
8812#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
8813#define DDI_CLK_SEL_NONE (0x0 << 28)
8814#define DDI_CLK_SEL_MG (0x8 << 28)
8815#define DDI_CLK_SEL_MASK (0xF << 28)
8816
bb523fc0 8817/* Transcoder clock selection */
086f8e84
VS
8818#define _TRANS_CLK_SEL_A 0x46140
8819#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 8820#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
8821/* For each transcoder, we need to select the corresponding port clock */
8822#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 8823#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 8824
7f1052a8
VS
8825#define CDCLK_FREQ _MMIO(0x46200)
8826
086f8e84
VS
8827#define _TRANSA_MSA_MISC 0x60410
8828#define _TRANSB_MSA_MISC 0x61410
8829#define _TRANSC_MSA_MISC 0x62410
8830#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 8831#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 8832
c9809791
PZ
8833#define TRANS_MSA_SYNC_CLK (1<<0)
8834#define TRANS_MSA_6_BPC (0<<5)
8835#define TRANS_MSA_8_BPC (1<<5)
8836#define TRANS_MSA_10_BPC (2<<5)
8837#define TRANS_MSA_12_BPC (3<<5)
8838#define TRANS_MSA_16_BPC (4<<5)
dae84799 8839
90e8d31c 8840/* LCPLL Control */
f0f59a00 8841#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
8842#define LCPLL_PLL_DISABLE (1<<31)
8843#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
8844#define LCPLL_CLK_FREQ_MASK (3<<26)
8845#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
8846#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8847#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8848#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 8849#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 8850#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 8851#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 8852#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 8853#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
8854#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8855
326ac39b
S
8856/*
8857 * SKL Clocks
8858 */
8859
8860/* CDCLK_CTL */
f0f59a00 8861#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
8862#define CDCLK_FREQ_SEL_MASK (3 << 26)
8863#define CDCLK_FREQ_450_432 (0 << 26)
8864#define CDCLK_FREQ_540 (1 << 26)
8865#define CDCLK_FREQ_337_308 (2 << 26)
8866#define CDCLK_FREQ_675_617 (3 << 26)
8867#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
8868#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
8869#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
8870#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
8871#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
8872#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
8873#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 8874#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
8875#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
8876#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 8877#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 8878
326ac39b 8879/* LCPLL_CTL */
f0f59a00
VS
8880#define LCPLL1_CTL _MMIO(0x46010)
8881#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
8882#define LCPLL_PLL_ENABLE (1<<31)
8883
8884/* DPLL control1 */
f0f59a00 8885#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
8886#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8887#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
8888#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8889#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8890#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 8891#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
8892#define DPLL_CTRL1_LINK_RATE_2700 0
8893#define DPLL_CTRL1_LINK_RATE_1350 1
8894#define DPLL_CTRL1_LINK_RATE_810 2
8895#define DPLL_CTRL1_LINK_RATE_1620 3
8896#define DPLL_CTRL1_LINK_RATE_1080 4
8897#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
8898
8899/* DPLL control2 */
f0f59a00 8900#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 8901#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 8902#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 8903#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 8904#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
8905#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8906
8907/* DPLL Status */
f0f59a00 8908#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
8909#define DPLL_LOCK(id) (1<<((id)*8))
8910
8911/* DPLL cfg */
086f8e84
VS
8912#define _DPLL1_CFGCR1 0x6C040
8913#define _DPLL2_CFGCR1 0x6C048
8914#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
8915#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8916#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 8917#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
8918#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8919
086f8e84
VS
8920#define _DPLL1_CFGCR2 0x6C044
8921#define _DPLL2_CFGCR2 0x6C04C
8922#define _DPLL3_CFGCR2 0x6C054
326ac39b 8923#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
8924#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8925#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 8926#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 8927#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
8928#define DPLL_CFGCR2_KDIV_5 (0<<5)
8929#define DPLL_CFGCR2_KDIV_2 (1<<5)
8930#define DPLL_CFGCR2_KDIV_3 (2<<5)
8931#define DPLL_CFGCR2_KDIV_1 (3<<5)
8932#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 8933#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
8934#define DPLL_CFGCR2_PDIV_1 (0<<2)
8935#define DPLL_CFGCR2_PDIV_2 (1<<2)
8936#define DPLL_CFGCR2_PDIV_3 (2<<2)
8937#define DPLL_CFGCR2_PDIV_7 (4<<2)
8938#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8939
da3b891b 8940#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 8941#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 8942
555e38d2
RV
8943/*
8944 * CNL Clocks
8945 */
8946#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 8947#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a
RV
8948#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
8949 (port)+10))
8950#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
8951 (port)*2)
8952#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
8953#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 8954
a927c927
RV
8955/* CNL PLL */
8956#define DPLL0_ENABLE 0x46010
8957#define DPLL1_ENABLE 0x46014
8958#define PLL_ENABLE (1 << 31)
8959#define PLL_LOCK (1 << 30)
8960#define PLL_POWER_ENABLE (1 << 27)
8961#define PLL_POWER_STATE (1 << 26)
8962#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8963
78b60ce7
PZ
8964#define _MG_PLL1_ENABLE 0x46030
8965#define _MG_PLL2_ENABLE 0x46034
8966#define _MG_PLL3_ENABLE 0x46038
8967#define _MG_PLL4_ENABLE 0x4603C
8968/* Bits are the same as DPLL0_ENABLE */
8969#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
8970 _MG_PLL2_ENABLE)
8971
8972#define _MG_REFCLKIN_CTL_PORT1 0x16892C
8973#define _MG_REFCLKIN_CTL_PORT2 0x16992C
8974#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
8975#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
8976#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
8977#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
8978 _MG_REFCLKIN_CTL_PORT1, \
8979 _MG_REFCLKIN_CTL_PORT2)
8980
8981#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
8982#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
8983#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
8984#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
8985#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
8986#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
8987#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
8988 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
8989 _MG_CLKTOP2_CORECLKCTL1_PORT2)
8990
8991#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
8992#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
8993#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
8994#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
8995#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
8996#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
8997#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
8998#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
8999#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9000 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9001 _MG_CLKTOP2_HSCLKCTL_PORT2)
9002
9003#define _MG_PLL_DIV0_PORT1 0x168A00
9004#define _MG_PLL_DIV0_PORT2 0x169A00
9005#define _MG_PLL_DIV0_PORT3 0x16AA00
9006#define _MG_PLL_DIV0_PORT4 0x16BA00
9007#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9008#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9009#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9010#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9011 _MG_PLL_DIV0_PORT2)
9012
9013#define _MG_PLL_DIV1_PORT1 0x168A04
9014#define _MG_PLL_DIV1_PORT2 0x169A04
9015#define _MG_PLL_DIV1_PORT3 0x16AA04
9016#define _MG_PLL_DIV1_PORT4 0x16BA04
9017#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9018#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9019#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9020#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9021#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9022#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9023#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9024#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9025 _MG_PLL_DIV1_PORT2)
9026
9027#define _MG_PLL_LF_PORT1 0x168A08
9028#define _MG_PLL_LF_PORT2 0x169A08
9029#define _MG_PLL_LF_PORT3 0x16AA08
9030#define _MG_PLL_LF_PORT4 0x16BA08
9031#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9032#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9033#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9034#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9035#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9036#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9037#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9038 _MG_PLL_LF_PORT2)
9039
9040#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9041#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9042#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9043#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9044#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9045#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9046#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9047#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9048#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9049#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9050#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9051 _MG_PLL_FRAC_LOCK_PORT1, \
9052 _MG_PLL_FRAC_LOCK_PORT2)
9053
9054#define _MG_PLL_SSC_PORT1 0x168A10
9055#define _MG_PLL_SSC_PORT2 0x169A10
9056#define _MG_PLL_SSC_PORT3 0x16AA10
9057#define _MG_PLL_SSC_PORT4 0x16BA10
9058#define MG_PLL_SSC_EN (1 << 28)
9059#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9060#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9061#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9062#define MG_PLL_SSC_FLLEN (1 << 9)
9063#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9064#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9065 _MG_PLL_SSC_PORT2)
9066
9067#define _MG_PLL_BIAS_PORT1 0x168A14
9068#define _MG_PLL_BIAS_PORT2 0x169A14
9069#define _MG_PLL_BIAS_PORT3 0x16AA14
9070#define _MG_PLL_BIAS_PORT4 0x16BA14
9071#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
9072#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
9073#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
9074#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9075#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
9076#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
9077#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
9078#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9079 _MG_PLL_BIAS_PORT2)
9080
9081#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9082#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9083#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9084#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9085#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9086#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9087#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9088#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9089#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9090#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9091 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9092 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9093
a927c927
RV
9094#define _CNL_DPLL0_CFGCR0 0x6C000
9095#define _CNL_DPLL1_CFGCR0 0x6C080
9096#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9097#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9098#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9099#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9100#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9101#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9102#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9103#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9104#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9105#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9106#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9107#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9108#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9109#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9110#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9111#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9112#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9113
9114#define _CNL_DPLL0_CFGCR1 0x6C004
9115#define _CNL_DPLL1_CFGCR1 0x6C084
9116#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9117#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927
RV
9118#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
9119#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9120#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
9121#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9122#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9123#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9124#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9125#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
9126#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9127#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9128#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9129#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9130#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9131#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9132#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9133#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9134
78b60ce7
PZ
9135#define _ICL_DPLL0_CFGCR0 0x164000
9136#define _ICL_DPLL1_CFGCR0 0x164080
9137#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9138 _ICL_DPLL1_CFGCR0)
9139
9140#define _ICL_DPLL0_CFGCR1 0x164004
9141#define _ICL_DPLL1_CFGCR1 0x164084
9142#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9143 _ICL_DPLL1_CFGCR1)
9144
f8437dd1 9145/* BXT display engine PLL */
f0f59a00 9146#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9147#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9148#define BXT_DE_PLL_RATIO_MASK 0xff
9149
f0f59a00 9150#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9151#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9152#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9153#define CNL_CDCLK_PLL_RATIO(x) (x)
9154#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9155
664326f8 9156/* GEN9 DC */
f0f59a00 9157#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9158#define DC_STATE_DISABLE 0
664326f8
SK
9159#define DC_STATE_EN_UPTO_DC5 (1<<0)
9160#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
9161#define DC_STATE_EN_UPTO_DC6 (2<<0)
9162#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9163
f0f59a00 9164#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 9165#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
9166#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
9167
9ccd5aeb
PZ
9168/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9169 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9170#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9171#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
9172#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
9173#define D_COMP_COMP_FORCE (1<<8)
9174#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 9175
69e94b7e 9176/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9177#define _PIPE_WM_LINETIME_A 0x45270
9178#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9179#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9180#define PIPE_WM_LINETIME_MASK (0x1ff)
9181#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 9182#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 9183#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
9184
9185/* SFUSE_STRAP */
f0f59a00 9186#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6 9187#define SFUSE_STRAP_FUSE_LOCK (1<<13)
9d81a997 9188#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
658ac4c6 9189#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 9190#define SFUSE_STRAP_CRT_DISABLED (1<<6)
9787e835 9191#define SFUSE_STRAP_DDIF_DETECTED (1<<3)
96d6e350
ED
9192#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
9193#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
9194#define SFUSE_STRAP_DDID_DETECTED (1<<0)
9195
f0f59a00 9196#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9197#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9198
f0f59a00 9199#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
9200#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
9201#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
9202#define WM_DBG_DISALLOW_SPRITE (1<<2)
9203
86d3efce
VS
9204/* pipe CSC */
9205#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9206#define _PIPE_A_CSC_COEFF_BY 0x49014
9207#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9208#define _PIPE_A_CSC_COEFF_BU 0x4901c
9209#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9210#define _PIPE_A_CSC_COEFF_BV 0x49024
9211#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9212#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9213#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9214#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9215#define _PIPE_A_CSC_PREOFF_HI 0x49030
9216#define _PIPE_A_CSC_PREOFF_ME 0x49034
9217#define _PIPE_A_CSC_PREOFF_LO 0x49038
9218#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9219#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9220#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9221
9222#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9223#define _PIPE_B_CSC_COEFF_BY 0x49114
9224#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9225#define _PIPE_B_CSC_COEFF_BU 0x4911c
9226#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9227#define _PIPE_B_CSC_COEFF_BV 0x49124
9228#define _PIPE_B_CSC_MODE 0x49128
9229#define _PIPE_B_CSC_PREOFF_HI 0x49130
9230#define _PIPE_B_CSC_PREOFF_ME 0x49134
9231#define _PIPE_B_CSC_PREOFF_LO 0x49138
9232#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9233#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9234#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9235
f0f59a00
VS
9236#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9237#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9238#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9239#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9240#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9241#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9242#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9243#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9244#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9245#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9246#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9247#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9248#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9249
82cf435b
LL
9250/* pipe degamma/gamma LUTs on IVB+ */
9251#define _PAL_PREC_INDEX_A 0x4A400
9252#define _PAL_PREC_INDEX_B 0x4AC00
9253#define _PAL_PREC_INDEX_C 0x4B400
9254#define PAL_PREC_10_12_BIT (0 << 31)
9255#define PAL_PREC_SPLIT_MODE (1 << 31)
9256#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9257#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9258#define _PAL_PREC_DATA_A 0x4A404
9259#define _PAL_PREC_DATA_B 0x4AC04
9260#define _PAL_PREC_DATA_C 0x4B404
9261#define _PAL_PREC_GC_MAX_A 0x4A410
9262#define _PAL_PREC_GC_MAX_B 0x4AC10
9263#define _PAL_PREC_GC_MAX_C 0x4B410
9264#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9265#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9266#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9267#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9268#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9269#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9270
9271#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9272#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9273#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9274#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9275
9751bafc
ACO
9276#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9277#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9278#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9279#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9280#define _PRE_CSC_GAMC_DATA_A 0x4A488
9281#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9282#define _PRE_CSC_GAMC_DATA_C 0x4B488
9283
9284#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9285#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9286
29dc3739
LL
9287/* pipe CSC & degamma/gamma LUTs on CHV */
9288#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9289#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9290#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9291#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9292#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9293#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9294#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9295#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9296#define CGM_PIPE_MODE_GAMMA (1 << 2)
9297#define CGM_PIPE_MODE_CSC (1 << 1)
9298#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9299
9300#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9301#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9302#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9303#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9304#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9305#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9306#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9307#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9308
9309#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9310#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9311#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9312#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9313#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9314#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9315#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9316#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9317
e7d7cad0
JN
9318/* MIPI DSI registers */
9319
0ad4dc88 9320#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9321#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9322
bcc65700
D
9323#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9324#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9325#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9326#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9327
aec0246f
US
9328/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9329#define GEN4_TIMESTAMP _MMIO(0x2358)
9330#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9331#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9332
dab91783
LL
9333#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9334#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9335#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9336#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9337#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9338
aec0246f
US
9339#define _PIPE_FRMTMSTMP_A 0x70048
9340#define PIPE_FRMTMSTMP(pipe) \
9341 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9342
11b8e4f5
SS
9343/* BXT MIPI clock controls */
9344#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9345
f0f59a00 9346#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9347#define BXT_MIPI1_DIV_SHIFT 26
9348#define BXT_MIPI2_DIV_SHIFT 10
9349#define BXT_MIPI_DIV_SHIFT(port) \
9350 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9351 BXT_MIPI2_DIV_SHIFT)
782d25ca 9352
11b8e4f5 9353/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9354#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9355#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9356#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9357 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9358 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9359#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9360#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9361#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9362 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9363 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9364#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9365 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
9366/* RX upper control divider to select actual RX clock output from 8x */
9367#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9368#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9369#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9370 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9371 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9372#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9373#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9374#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9375 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9376 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9377#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9378 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
9379/* 8/3X divider to select the actual 8/3X clock output from 8x */
9380#define BXT_MIPI1_8X_BY3_SHIFT 19
9381#define BXT_MIPI2_8X_BY3_SHIFT 3
9382#define BXT_MIPI_8X_BY3_SHIFT(port) \
9383 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9384 BXT_MIPI2_8X_BY3_SHIFT)
9385#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9386#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9387#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9388 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9389 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9390#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9391 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
9392/* RX lower control divider to select actual RX clock output from 8x */
9393#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9394#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9395#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9396 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9397 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9398#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9399#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9400#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9401 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9402 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9403#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9404 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
9405
9406#define RX_DIVIDER_BIT_1_2 0x3
9407#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9408
d2e08c0f
SS
9409/* BXT MIPI mode configure */
9410#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9411#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9412#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9413 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9414
9415#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9416#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9417#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9418 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9419
9420#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9421#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9422#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9423 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9424
f0f59a00 9425#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9426#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9427#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9428#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9429#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
9430#define BXT_DSIC_16X_BY2 (1 << 10)
9431#define BXT_DSIC_16X_BY3 (2 << 10)
9432#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 9433#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 9434#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
9435#define BXT_DSIA_16X_BY2 (1 << 8)
9436#define BXT_DSIA_16X_BY3 (2 << 8)
9437#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 9438#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
9439#define BXT_DSI_FREQ_SEL_SHIFT 8
9440#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9441
9442#define BXT_DSI_PLL_RATIO_MAX 0x7D
9443#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
9444#define GLK_DSI_PLL_RATIO_MAX 0x6F
9445#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 9446#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 9447#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 9448
f0f59a00 9449#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
9450#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9451#define BXT_DSI_PLL_LOCKED (1 << 30)
9452
3230bf14 9453#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 9454#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 9455#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
9456
9457 /* BXT port control */
9458#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9459#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 9460#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 9461
1881a423
US
9462#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9463#define STAP_SELECT (1 << 0)
9464
9465#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9466#define HS_IO_CTRL_SELECT (1 << 0)
9467
e7d7cad0 9468#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
9469#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9470#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 9471#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
9472#define DUAL_LINK_MODE_MASK (1 << 26)
9473#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9474#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 9475#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
9476#define FLOPPED_HSTX (1 << 23)
9477#define DE_INVERT (1 << 19) /* XXX */
9478#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9479#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9480#define AFE_LATCHOUT (1 << 17)
9481#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9482#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9483#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9484#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9485#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9486#define CSB_SHIFT 9
9487#define CSB_MASK (3 << 9)
9488#define CSB_20MHZ (0 << 9)
9489#define CSB_10MHZ (1 << 9)
9490#define CSB_40MHZ (2 << 9)
9491#define BANDGAP_MASK (1 << 8)
9492#define BANDGAP_PNW_CIRCUIT (0 << 8)
9493#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9494#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9495#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9496#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9497#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9498#define TEARING_EFFECT_MASK (3 << 2)
9499#define TEARING_EFFECT_OFF (0 << 2)
9500#define TEARING_EFFECT_DSI (1 << 2)
9501#define TEARING_EFFECT_GPIO (2 << 2)
9502#define LANE_CONFIGURATION_SHIFT 0
9503#define LANE_CONFIGURATION_MASK (3 << 0)
9504#define LANE_CONFIGURATION_4LANE (0 << 0)
9505#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9506#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9507
9508#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 9509#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 9510#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
9511#define TEARING_EFFECT_DELAY_SHIFT 0
9512#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9513
9514/* XXX: all bits reserved */
4ad83e94 9515#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
9516
9517/* MIPI DSI Controller and D-PHY registers */
9518
4ad83e94 9519#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 9520#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 9521#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
9522#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9523#define ULPS_STATE_MASK (3 << 1)
9524#define ULPS_STATE_ENTER (2 << 1)
9525#define ULPS_STATE_EXIT (1 << 1)
9526#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9527#define DEVICE_READY (1 << 0)
9528
4ad83e94 9529#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 9530#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 9531#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 9532#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 9533#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 9534#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
9535#define TEARING_EFFECT (1 << 31)
9536#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9537#define GEN_READ_DATA_AVAIL (1 << 29)
9538#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9539#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9540#define RX_PROT_VIOLATION (1 << 26)
9541#define RX_INVALID_TX_LENGTH (1 << 25)
9542#define ACK_WITH_NO_ERROR (1 << 24)
9543#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9544#define LP_RX_TIMEOUT (1 << 22)
9545#define HS_TX_TIMEOUT (1 << 21)
9546#define DPI_FIFO_UNDERRUN (1 << 20)
9547#define LOW_CONTENTION (1 << 19)
9548#define HIGH_CONTENTION (1 << 18)
9549#define TXDSI_VC_ID_INVALID (1 << 17)
9550#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9551#define TXCHECKSUM_ERROR (1 << 15)
9552#define TXECC_MULTIBIT_ERROR (1 << 14)
9553#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9554#define TXFALSE_CONTROL_ERROR (1 << 12)
9555#define RXDSI_VC_ID_INVALID (1 << 11)
9556#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9557#define RXCHECKSUM_ERROR (1 << 9)
9558#define RXECC_MULTIBIT_ERROR (1 << 8)
9559#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9560#define RXFALSE_CONTROL_ERROR (1 << 6)
9561#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9562#define RX_LP_TX_SYNC_ERROR (1 << 4)
9563#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9564#define RXEOT_SYNC_ERROR (1 << 2)
9565#define RXSOT_SYNC_ERROR (1 << 1)
9566#define RXSOT_ERROR (1 << 0)
9567
4ad83e94 9568#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 9569#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 9570#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
9571#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9572#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9573#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9574#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9575#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9576#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9577#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9578#define VID_MODE_FORMAT_MASK (0xf << 7)
9579#define VID_MODE_NOT_SUPPORTED (0 << 7)
9580#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
9581#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9582#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
9583#define VID_MODE_FORMAT_RGB888 (4 << 7)
9584#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9585#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9586#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9587#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9588#define DATA_LANES_PRG_REG_SHIFT 0
9589#define DATA_LANES_PRG_REG_MASK (7 << 0)
9590
4ad83e94 9591#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 9592#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 9593#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
9594#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9595
4ad83e94 9596#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 9597#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 9598#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
9599#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9600
4ad83e94 9601#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 9602#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 9603#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
9604#define TURN_AROUND_TIMEOUT_MASK 0x3f
9605
4ad83e94 9606#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 9607#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 9608#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
9609#define DEVICE_RESET_TIMER_MASK 0xffff
9610
4ad83e94 9611#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 9612#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 9613#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
9614#define VERTICAL_ADDRESS_SHIFT 16
9615#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9616#define HORIZONTAL_ADDRESS_SHIFT 0
9617#define HORIZONTAL_ADDRESS_MASK 0xffff
9618
4ad83e94 9619#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 9620#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 9621#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
9622#define DBI_FIFO_EMPTY_HALF (0 << 0)
9623#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9624#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9625
9626/* regs below are bits 15:0 */
4ad83e94 9627#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 9628#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 9629#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 9630
4ad83e94 9631#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 9632#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 9633#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 9634
4ad83e94 9635#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 9636#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 9637#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 9638
4ad83e94 9639#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 9640#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 9641#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 9642
4ad83e94 9643#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 9644#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 9645#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 9646
4ad83e94 9647#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 9648#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 9649#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 9650
4ad83e94 9651#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 9652#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 9653#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 9654
4ad83e94 9655#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 9656#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 9657#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 9658
3230bf14
JN
9659/* regs above are bits 15:0 */
9660
4ad83e94 9661#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 9662#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 9663#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
9664#define DPI_LP_MODE (1 << 6)
9665#define BACKLIGHT_OFF (1 << 5)
9666#define BACKLIGHT_ON (1 << 4)
9667#define COLOR_MODE_OFF (1 << 3)
9668#define COLOR_MODE_ON (1 << 2)
9669#define TURN_ON (1 << 1)
9670#define SHUTDOWN (1 << 0)
9671
4ad83e94 9672#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 9673#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 9674#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
9675#define COMMAND_BYTE_SHIFT 0
9676#define COMMAND_BYTE_MASK (0x3f << 0)
9677
4ad83e94 9678#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 9679#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 9680#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
9681#define MASTER_INIT_TIMER_SHIFT 0
9682#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9683
4ad83e94 9684#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 9685#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 9686#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 9687 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
9688#define MAX_RETURN_PKT_SIZE_SHIFT 0
9689#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9690
4ad83e94 9691#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 9692#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 9693#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
9694#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9695#define DISABLE_VIDEO_BTA (1 << 3)
9696#define IP_TG_CONFIG (1 << 2)
9697#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9698#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9699#define VIDEO_MODE_BURST (3 << 0)
9700
4ad83e94 9701#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 9702#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 9703#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
9704#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9705#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
9706#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9707#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9708#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9709#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9710#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9711#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9712#define CLOCKSTOP (1 << 1)
9713#define EOT_DISABLE (1 << 0)
9714
4ad83e94 9715#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 9716#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 9717#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
9718#define LP_BYTECLK_SHIFT 0
9719#define LP_BYTECLK_MASK (0xffff << 0)
9720
b426f985
D
9721#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9722#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9723#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9724
9725#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9726#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9727#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9728
3230bf14 9729/* bits 31:0 */
4ad83e94 9730#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 9731#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 9732#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
9733
9734/* bits 31:0 */
4ad83e94 9735#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 9736#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 9737#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 9738
4ad83e94 9739#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 9740#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 9741#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 9742#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 9743#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 9744#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
9745#define LONG_PACKET_WORD_COUNT_SHIFT 8
9746#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9747#define SHORT_PACKET_PARAM_SHIFT 8
9748#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9749#define VIRTUAL_CHANNEL_SHIFT 6
9750#define VIRTUAL_CHANNEL_MASK (3 << 6)
9751#define DATA_TYPE_SHIFT 0
395b2913 9752#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
9753/* data type values, see include/video/mipi_display.h */
9754
4ad83e94 9755#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 9756#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 9757#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
9758#define DPI_FIFO_EMPTY (1 << 28)
9759#define DBI_FIFO_EMPTY (1 << 27)
9760#define LP_CTRL_FIFO_EMPTY (1 << 26)
9761#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9762#define LP_CTRL_FIFO_FULL (1 << 24)
9763#define HS_CTRL_FIFO_EMPTY (1 << 18)
9764#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9765#define HS_CTRL_FIFO_FULL (1 << 16)
9766#define LP_DATA_FIFO_EMPTY (1 << 10)
9767#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9768#define LP_DATA_FIFO_FULL (1 << 8)
9769#define HS_DATA_FIFO_EMPTY (1 << 2)
9770#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9771#define HS_DATA_FIFO_FULL (1 << 0)
9772
4ad83e94 9773#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 9774#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 9775#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
9776#define DBI_HS_LP_MODE_MASK (1 << 0)
9777#define DBI_LP_MODE (1 << 0)
9778#define DBI_HS_MODE (0 << 0)
9779
4ad83e94 9780#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 9781#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 9782#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
9783#define EXIT_ZERO_COUNT_SHIFT 24
9784#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9785#define TRAIL_COUNT_SHIFT 16
9786#define TRAIL_COUNT_MASK (0x1f << 16)
9787#define CLK_ZERO_COUNT_SHIFT 8
9788#define CLK_ZERO_COUNT_MASK (0xff << 8)
9789#define PREPARE_COUNT_SHIFT 0
9790#define PREPARE_COUNT_MASK (0x3f << 0)
9791
9792/* bits 31:0 */
4ad83e94 9793#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 9794#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
9795#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
9796
9797#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9798#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9799#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
9800#define LP_HS_SSW_CNT_SHIFT 16
9801#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9802#define HS_LP_PWR_SW_CNT_SHIFT 0
9803#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9804
4ad83e94 9805#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 9806#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 9807#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
9808#define STOP_STATE_STALL_COUNTER_SHIFT 0
9809#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9810
4ad83e94 9811#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 9812#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 9813#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 9814#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 9815#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 9816#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
9817#define RX_CONTENTION_DETECTED (1 << 0)
9818
9819/* XXX: only pipe A ?!? */
4ad83e94 9820#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
9821#define DBI_TYPEC_ENABLE (1 << 31)
9822#define DBI_TYPEC_WIP (1 << 30)
9823#define DBI_TYPEC_OPTION_SHIFT 28
9824#define DBI_TYPEC_OPTION_MASK (3 << 28)
9825#define DBI_TYPEC_FREQ_SHIFT 24
9826#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9827#define DBI_TYPEC_OVERRIDE (1 << 8)
9828#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9829#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9830
9831
9832/* MIPI adapter registers */
9833
4ad83e94 9834#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 9835#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 9836#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
9837#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9838#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9839#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9840#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9841#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9842#define READ_REQUEST_PRIORITY_SHIFT 3
9843#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9844#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9845#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9846#define RGB_FLIP_TO_BGR (1 << 2)
9847
6b93e9c8 9848#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 9849#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 9850#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
9851#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9852#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9853#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9854#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9855#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9856#define GLK_LP_WAKE (1 << 22)
9857#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9858#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9859#define GLK_FIREWALL_ENABLE (1 << 16)
9860#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9861#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9862#define BXT_DSC_ENABLE (1 << 3)
9863#define BXT_RGB_FLIP (1 << 2)
9864#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9865#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 9866
4ad83e94 9867#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 9868#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 9869#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
9870#define DATA_MEM_ADDRESS_SHIFT 5
9871#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9872#define DATA_VALID (1 << 0)
9873
4ad83e94 9874#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 9875#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 9876#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
9877#define DATA_LENGTH_SHIFT 0
9878#define DATA_LENGTH_MASK (0xfffff << 0)
9879
4ad83e94 9880#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 9881#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 9882#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
9883#define COMMAND_MEM_ADDRESS_SHIFT 5
9884#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9885#define AUTO_PWG_ENABLE (1 << 2)
9886#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9887#define COMMAND_VALID (1 << 0)
9888
4ad83e94 9889#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 9890#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 9891#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
9892#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9893#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9894
4ad83e94 9895#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 9896#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 9897#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 9898
4ad83e94 9899#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 9900#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 9901#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
9902#define READ_DATA_VALID(n) (1 << (n))
9903
a57c774a 9904/* For UMS only (deprecated): */
5c969aa7
DL
9905#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9906#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 9907
3bbaba0c 9908/* MOCS (Memory Object Control State) registers */
f0f59a00 9909#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 9910
f0f59a00
VS
9911#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9912#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9913#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9914#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9915#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
9916/* Media decoder 2 MOCS registers */
9917#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 9918
73f4e8a3
OM
9919#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
9920#define PMFLUSHDONE_LNICRSDROP (1 << 20)
9921#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
9922#define PMFLUSHDONE_LNEBLK (1 << 22)
9923
d5165ebd
TG
9924/* gamt regs */
9925#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9926#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9927#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9928#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9929#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9930
93564044
VS
9931#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
9932#define MMCD_PCLA (1 << 31)
9933#define MMCD_HOTSPOT_EN (1 << 27)
9934
ad186f3f
PZ
9935#define _ICL_PHY_MISC_A 0x64C00
9936#define _ICL_PHY_MISC_B 0x64C04
9937#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
9938 _ICL_PHY_MISC_B)
9939#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
9940
585fb111 9941#endif /* _I915_REG_H_ */