]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Only unbind vgacon, not other console drivers
[people/ms/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
612a9aab 35#include <drm/drm_dp_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
49938ac4
JN
68#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
021357ac 70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
79e53945 80
4726e0b0
SK
81/* Maximum cursor sizes */
82#define GEN2_CURSOR_WIDTH 64
83#define GEN2_CURSOR_HEIGHT 64
068be561
DL
84#define MAX_CURSOR_WIDTH 256
85#define MAX_CURSOR_HEIGHT 256
4726e0b0 86
79e53945
JB
87#define INTEL_I2C_BUS_DVO 1
88#define INTEL_I2C_BUS_SDVO 2
89
90/* these are outputs from the chip - integrated only
91 external chips are via DVO or SDVO output */
92#define INTEL_OUTPUT_UNUSED 0
93#define INTEL_OUTPUT_ANALOG 1
94#define INTEL_OUTPUT_DVO 2
95#define INTEL_OUTPUT_SDVO 3
96#define INTEL_OUTPUT_LVDS 4
97#define INTEL_OUTPUT_TVOUT 5
7d57382e 98#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 99#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 100#define INTEL_OUTPUT_EDP 8
72ffa333
JN
101#define INTEL_OUTPUT_DSI 9
102#define INTEL_OUTPUT_UNKNOWN 10
79e53945
JB
103
104#define INTEL_DVO_CHIP_NONE 0
105#define INTEL_DVO_CHIP_LVDS 1
106#define INTEL_DVO_CHIP_TMDS 2
107#define INTEL_DVO_CHIP_TVOUT 4
108
dfba2e2d
SK
109#define INTEL_DSI_VIDEO_MODE 0
110#define INTEL_DSI_COMMAND_MODE 1
72ffa333 111
79e53945
JB
112struct intel_framebuffer {
113 struct drm_framebuffer base;
05394f39 114 struct drm_i915_gem_object *obj;
79e53945
JB
115};
116
37811fcc
CW
117struct intel_fbdev {
118 struct drm_fb_helper helper;
8bcd4553 119 struct intel_framebuffer *fb;
37811fcc
CW
120 struct list_head fbdev_list;
121 struct drm_display_mode *our_mode;
d978ef14 122 int preferred_bpp;
37811fcc 123};
79e53945 124
21d40d37 125struct intel_encoder {
4ef69c7a 126 struct drm_encoder base;
9a935856
DV
127 /*
128 * The new crtc this encoder will be driven from. Only differs from
129 * base->crtc while a modeset is in progress.
130 */
131 struct intel_crtc *new_crtc;
132
79e53945 133 int type;
bc079e8b 134 unsigned int cloneable;
5ab432ef 135 bool connectors_active;
21d40d37 136 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
137 bool (*compute_config)(struct intel_encoder *,
138 struct intel_crtc_config *);
dafd226c 139 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 140 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 141 void (*enable)(struct intel_encoder *);
6cc5f341 142 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 143 void (*disable)(struct intel_encoder *);
bf49ec8c 144 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
145 /* Read out the current hw state of this connector, returning true if
146 * the encoder is active. If the encoder is enabled it also set the pipe
147 * it is connected to in the pipe parameter. */
148 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 149 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 150 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
151 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
152 * be set correctly before calling this function. */
045ac3b5
JB
153 void (*get_config)(struct intel_encoder *,
154 struct intel_crtc_config *pipe_config);
f8aed700 155 int crtc_mask;
1d843f9d 156 enum hpd_pin hpd_pin;
79e53945
JB
157};
158
1d508706 159struct intel_panel {
dd06f90e 160 struct drm_display_mode *fixed_mode;
ec9ed197 161 struct drm_display_mode *downclock_mode;
4d891523 162 int fitting_mode;
58c68779
JN
163
164 /* backlight */
165 struct {
c91c9f32 166 bool present;
58c68779 167 u32 level;
7bd688cd 168 u32 max;
58c68779 169 bool enabled;
636baebf
JN
170 bool combination_mode; /* gen 2/4 only */
171 bool active_low_pwm;
58c68779
JN
172 struct backlight_device *device;
173 } backlight;
1d508706
JN
174};
175
5daa55eb
ZW
176struct intel_connector {
177 struct drm_connector base;
9a935856
DV
178 /*
179 * The fixed encoder this connector is connected to.
180 */
df0e9248 181 struct intel_encoder *encoder;
9a935856
DV
182
183 /*
184 * The new encoder this connector will be driven. Only differs from
185 * encoder while a modeset is in progress.
186 */
187 struct intel_encoder *new_encoder;
188
f0947c37
DV
189 /* Reads out the current hw, returning true if the connector is enabled
190 * and active (i.e. dpms ON state). */
191 bool (*get_hw_state)(struct intel_connector *);
1d508706 192
4932e2c3
ID
193 /*
194 * Removes all interfaces through which the connector is accessible
195 * - like sysfs, debugfs entries -, so that no new operations can be
196 * started on the connector. Also makes sure all currently pending
197 * operations finish before returing.
198 */
199 void (*unregister)(struct intel_connector *);
200
1d508706
JN
201 /* Panel info for eDP and LVDS */
202 struct intel_panel panel;
9cd300e0
JN
203
204 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
205 struct edid *edid;
821450c6
EE
206
207 /* since POLL and HPD connectors may use the same HPD line keep the native
208 state of connector->polled in case hotplug storm detection changes it */
209 u8 polled;
5daa55eb
ZW
210};
211
80ad9206
VS
212typedef struct dpll {
213 /* given values */
214 int n;
215 int m1, m2;
216 int p1, p2;
217 /* derived values */
218 int dot;
219 int vco;
220 int m;
221 int p;
222} intel_clock_t;
223
46f297fb 224struct intel_plane_config {
46f297fb
JB
225 bool tiled;
226 int size;
227 u32 base;
228};
229
b8cecdf5 230struct intel_crtc_config {
bb760063
DV
231 /**
232 * quirks - bitfield with hw state readout quirks
233 *
234 * For various reasons the hw state readout code might not be able to
235 * completely faithfully read out the current state. These cases are
236 * tracked with quirk flags so that fastboot and state checker can act
237 * accordingly.
238 */
9953599b
DV
239#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
240#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
241 unsigned long quirks;
242
5113bc9b
VS
243 /* User requested mode, only valid as a starting point to
244 * compute adjusted_mode, except in the case of (S)DVO where
245 * it's also for the output timings of the (S)DVO chip.
246 * adjusted_mode will then correspond to the S(DVO) chip's
247 * preferred input timings. */
b8cecdf5 248 struct drm_display_mode requested_mode;
3c52f4eb 249 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 250 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 251 struct drm_display_mode adjusted_mode;
37327abd
VS
252
253 /* Pipe source size (ie. panel fitter input size)
254 * All planes will be positioned inside this space,
255 * and get clipped at the edges. */
256 int pipe_src_w, pipe_src_h;
257
5bfe2ac0
DV
258 /* Whether to set up the PCH/FDI. Note that we never allow sharing
259 * between pch encoders and cpu encoders. */
260 bool has_pch_encoder;
50f3b016 261
3b117c8f
DV
262 /* CPU Transcoder for the pipe. Currently this can only differ from the
263 * pipe on Haswell (where we have a special eDP transcoder). */
264 enum transcoder cpu_transcoder;
265
50f3b016
DV
266 /*
267 * Use reduced/limited/broadcast rbg range, compressing from the full
268 * range fed into the crtcs.
269 */
270 bool limited_color_range;
271
03afc4a2
DV
272 /* DP has a bunch of special case unfortunately, so mark the pipe
273 * accordingly. */
274 bool has_dp_encoder;
d8b32247 275
6897b4b5
DV
276 /* Whether we should send NULL infoframes. Required for audio. */
277 bool has_hdmi_sink;
278
9ed109a7
DV
279 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
280 * has_dp_encoder is set. */
281 bool has_audio;
282
d8b32247
DV
283 /*
284 * Enable dithering, used when the selected pipe bpp doesn't match the
285 * plane bpp.
286 */
965e0c48 287 bool dither;
f47709a9
DV
288
289 /* Controls for the clock computation, to override various stages. */
290 bool clock_set;
291
09ede541
DV
292 /* SDVO TV has a bunch of special case. To make multifunction encoders
293 * work correctly, we need to track this at runtime.*/
294 bool sdvo_tv_clock;
295
e29c22c0
DV
296 /*
297 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
298 * required. This is set in the 2nd loop of calling encoder's
299 * ->compute_config if the first pick doesn't work out.
300 */
301 bool bw_constrained;
302
f47709a9
DV
303 /* Settings for the intel dpll used on pretty much everything but
304 * haswell. */
80ad9206 305 struct dpll dpll;
f47709a9 306
a43f6e0f
DV
307 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
308 enum intel_dpll_id shared_dpll;
309
66e985c0
DV
310 /* Actual register state of the dpll, for shared dpll cross-checking. */
311 struct intel_dpll_hw_state dpll_hw_state;
312
965e0c48 313 int pipe_bpp;
6cf86a5e 314 struct intel_link_m_n dp_m_n;
ff9a6750 315
439d7ac0
PB
316 /* m2_n2 for eDP downclock */
317 struct intel_link_m_n dp_m2_n2;
318
ff9a6750
DV
319 /*
320 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
321 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
322 * already multiplied by pixel_multiplier.
df92b1e6 323 */
ff9a6750
DV
324 int port_clock;
325
6cc5f341
DV
326 /* Used by SDVO (and if we ever fix it, HDMI). */
327 unsigned pixel_multiplier;
2dd24552
JB
328
329 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
330 struct {
331 u32 control;
332 u32 pgm_ratios;
68fc8742 333 u32 lvds_border_bits;
b074cec8
JB
334 } gmch_pfit;
335
336 /* Panel fitter placement and size for Ironlake+ */
337 struct {
338 u32 pos;
339 u32 size;
fd4daa9c 340 bool enabled;
b074cec8 341 } pch_pfit;
33d29b14 342
ca3a0ff8 343 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 344 int fdi_lanes;
ca3a0ff8 345 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
346
347 bool ips_enabled;
cf532bb2
VS
348
349 bool double_wide;
b8cecdf5
DV
350};
351
0b2ae6d7
VS
352struct intel_pipe_wm {
353 struct intel_wm_level wm[5];
354 uint32_t linetime;
355 bool fbc_wm_enabled;
2a44b76b
VS
356 bool pipe_enabled;
357 bool sprites_enabled;
358 bool sprites_scaled;
0b2ae6d7
VS
359};
360
79e53945
JB
361struct intel_crtc {
362 struct drm_crtc base;
80824003
JB
363 enum pipe pipe;
364 enum plane plane;
79e53945 365 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
366 /*
367 * Whether the crtc and the connected output pipeline is active. Implies
368 * that crtc->enabled is set, i.e. the current mode configuration has
369 * some outputs connected to this crtc.
08a48469
DV
370 */
371 bool active;
6efdf354 372 unsigned long enabled_power_domains;
4c445e0e 373 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 374 bool lowfreq_avail;
02e792fb 375 struct intel_overlay *overlay;
6b95a207 376 struct intel_unpin_work *unpin_work;
cda4b7d3 377
b4a98e57
CW
378 atomic_t unpin_work_count;
379
e506a0c6
DV
380 /* Display surface base address adjustement for pageflips. Note that on
381 * gen4+ this only adjusts up to a tile, offsets within a tile are
382 * handled in the hw itself (with the TILEOFF register). */
383 unsigned long dspaddr_offset;
384
05394f39 385 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
386 uint32_t cursor_addr;
387 int16_t cursor_x, cursor_y;
388 int16_t cursor_width, cursor_height;
4b0e333e
CW
389 uint32_t cursor_cntl;
390 uint32_t cursor_base;
4b645f14 391
46f297fb 392 struct intel_plane_config plane_config;
b8cecdf5 393 struct intel_crtc_config config;
50741abc 394 struct intel_crtc_config *new_config;
7668851f 395 bool new_enabled;
b8cecdf5 396
6441ab5f 397 uint32_t ddi_pll_sel;
10d83730
VS
398
399 /* reset counter value when the last flip was submitted */
400 unsigned int reset_counter;
8664281b
PZ
401
402 /* Access to these should be protected by dev_priv->irq_lock. */
403 bool cpu_fifo_underrun_disabled;
404 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
405
406 /* per-pipe watermark state */
407 struct {
408 /* watermarks currently being used */
409 struct intel_pipe_wm active;
410 } wm;
8d7849db
VS
411
412 wait_queue_head_t vbl_wait;
80715b2f
VS
413
414 int scanline_offset;
79e53945
JB
415};
416
c35426d2
VS
417struct intel_plane_wm_parameters {
418 uint32_t horiz_pixels;
419 uint8_t bytes_per_pixel;
420 bool enabled;
421 bool scaled;
422};
423
b840d907
JB
424struct intel_plane {
425 struct drm_plane base;
7f1f3851 426 int plane;
b840d907
JB
427 enum pipe pipe;
428 struct drm_i915_gem_object *obj;
2d354c34 429 bool can_scale;
b840d907
JB
430 int max_downscale;
431 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
432 int crtc_x, crtc_y;
433 unsigned int crtc_w, crtc_h;
434 uint32_t src_x, src_y;
435 uint32_t src_w, src_h;
526682e9
PZ
436
437 /* Since we need to change the watermarks before/after
438 * enabling/disabling the planes, we need to store the parameters here
439 * as the other pieces of the struct may not reflect the values we want
440 * for the watermark calculations. Currently only Haswell uses this.
441 */
c35426d2 442 struct intel_plane_wm_parameters wm;
526682e9 443
b840d907 444 void (*update_plane)(struct drm_plane *plane,
b39d53f6 445 struct drm_crtc *crtc,
b840d907
JB
446 struct drm_framebuffer *fb,
447 struct drm_i915_gem_object *obj,
448 int crtc_x, int crtc_y,
449 unsigned int crtc_w, unsigned int crtc_h,
450 uint32_t x, uint32_t y,
451 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
452 void (*disable_plane)(struct drm_plane *plane,
453 struct drm_crtc *crtc);
8ea30864
JB
454 int (*update_colorkey)(struct drm_plane *plane,
455 struct drm_intel_sprite_colorkey *key);
456 void (*get_colorkey)(struct drm_plane *plane,
457 struct drm_intel_sprite_colorkey *key);
b840d907
JB
458};
459
b445e3b0
ED
460struct intel_watermark_params {
461 unsigned long fifo_size;
462 unsigned long max_wm;
463 unsigned long default_wm;
464 unsigned long guard_size;
465 unsigned long cacheline_size;
466};
467
468struct cxsr_latency {
469 int is_desktop;
470 int is_ddr3;
471 unsigned long fsb_freq;
472 unsigned long mem_freq;
473 unsigned long display_sr;
474 unsigned long display_hpll_disable;
475 unsigned long cursor_sr;
476 unsigned long cursor_hpll_disable;
477};
478
79e53945 479#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 480#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 481#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 482#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 483#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 484
f5bbfca3 485struct intel_hdmi {
b242b7f7 486 u32 hdmi_reg;
f5bbfca3 487 int ddc_bus;
f5bbfca3 488 uint32_t color_range;
55bc60db 489 bool color_range_auto;
f5bbfca3
ED
490 bool has_hdmi_sink;
491 bool has_audio;
492 enum hdmi_force_audio force_audio;
abedc077 493 bool rgb_quant_range_selectable;
f5bbfca3 494 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 495 enum hdmi_infoframe_type type,
fff63867 496 const void *frame, ssize_t len);
687f4d06 497 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 498 bool enable,
687f4d06 499 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
500};
501
b091cd92 502#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 503
4f9db5b5
PB
504/**
505 * HIGH_RR is the highest eDP panel refresh rate read from EDID
506 * LOW_RR is the lowest eDP panel refresh rate found from EDID
507 * parsing for same resolution.
508 */
509enum edp_drrs_refresh_rate_type {
510 DRRS_HIGH_RR,
511 DRRS_LOW_RR,
512 DRRS_MAX_RR, /* RR count */
513};
514
54d63ca6 515struct intel_dp {
54d63ca6 516 uint32_t output_reg;
9ed35ab1 517 uint32_t aux_ch_ctl_reg;
54d63ca6 518 uint32_t DP;
54d63ca6
SK
519 bool has_audio;
520 enum hdmi_force_audio force_audio;
521 uint32_t color_range;
55bc60db 522 bool color_range_auto;
54d63ca6
SK
523 uint8_t link_bw;
524 uint8_t lane_count;
525 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 526 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 527 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 528 struct drm_dp_aux aux;
54d63ca6
SK
529 uint8_t train_set[4];
530 int panel_power_up_delay;
531 int panel_power_down_delay;
532 int panel_power_cycle_delay;
533 int backlight_on_delay;
534 int backlight_off_delay;
54d63ca6
SK
535 struct delayed_work panel_vdd_work;
536 bool want_panel_vdd;
dce56b3c
PZ
537 unsigned long last_power_cycle;
538 unsigned long last_power_on;
539 unsigned long last_backlight_off;
2b28bb1b 540 bool psr_setup_done;
06ea66b6 541 bool use_tps3;
dd06f90e 542 struct intel_connector *attached_connector;
ec5b01dd
DL
543
544 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
545 /*
546 * This function returns the value we have to program the AUX_CTL
547 * register with to kick off an AUX transaction.
548 */
549 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
550 bool has_aux_irq,
551 int send_bytes,
552 uint32_t aux_clock_divider);
4f9db5b5
PB
553 struct {
554 enum drrs_support_type type;
555 enum edp_drrs_refresh_rate_type refresh_rate_type;
439d7ac0 556 struct mutex mutex;
4f9db5b5
PB
557 } drrs_state;
558
54d63ca6
SK
559};
560
da63a9f2
PZ
561struct intel_digital_port {
562 struct intel_encoder base;
174edf1f 563 enum port port;
bcf53de4 564 u32 saved_port_bits;
da63a9f2
PZ
565 struct intel_dp dp;
566 struct intel_hdmi hdmi;
567};
568
89b667f8
JB
569static inline int
570vlv_dport_to_channel(struct intel_digital_port *dport)
571{
572 switch (dport->port) {
573 case PORT_B:
00fc31b7 574 case PORT_D:
e4607fcf 575 return DPIO_CH0;
89b667f8 576 case PORT_C:
e4607fcf 577 return DPIO_CH1;
89b667f8
JB
578 default:
579 BUG();
580 }
581}
582
eb69b0e5
CML
583static inline int
584vlv_pipe_to_channel(enum pipe pipe)
585{
586 switch (pipe) {
587 case PIPE_A:
588 case PIPE_C:
589 return DPIO_CH0;
590 case PIPE_B:
591 return DPIO_CH1;
592 default:
593 BUG();
594 }
595}
596
f875c15a
CW
597static inline struct drm_crtc *
598intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
599{
600 struct drm_i915_private *dev_priv = dev->dev_private;
601 return dev_priv->pipe_to_crtc_mapping[pipe];
602}
603
417ae147
CW
604static inline struct drm_crtc *
605intel_get_crtc_for_plane(struct drm_device *dev, int plane)
606{
607 struct drm_i915_private *dev_priv = dev->dev_private;
608 return dev_priv->plane_to_crtc_mapping[plane];
609}
610
4e5359cd
SF
611struct intel_unpin_work {
612 struct work_struct work;
b4a98e57 613 struct drm_crtc *crtc;
05394f39
CW
614 struct drm_i915_gem_object *old_fb_obj;
615 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 616 struct drm_pending_vblank_event *event;
e7d841ca
CW
617 atomic_t pending;
618#define INTEL_FLIP_INACTIVE 0
619#define INTEL_FLIP_PENDING 1
620#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
621 u32 flip_count;
622 u32 gtt_offset;
4e5359cd
SF
623 bool enable_stall_check;
624};
625
d9e55608 626struct intel_set_config {
1aa4b628
DV
627 struct drm_encoder **save_connector_encoders;
628 struct drm_crtc **save_encoder_crtcs;
7668851f 629 bool *save_crtc_enabled;
5e2b584e
DV
630
631 bool fb_changed;
632 bool mode_changed;
d9e55608
DV
633};
634
5f1aae65
PZ
635struct intel_load_detect_pipe {
636 struct drm_framebuffer *release_fb;
637 bool load_detect_temp;
638 int dpms_mode;
639};
79e53945 640
5f1aae65
PZ
641static inline struct intel_encoder *
642intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
643{
644 return to_intel_connector(connector)->encoder;
645}
646
da63a9f2
PZ
647static inline struct intel_digital_port *
648enc_to_dig_port(struct drm_encoder *encoder)
649{
650 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
651}
652
653static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
654{
655 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
656}
657
658static inline struct intel_digital_port *
659dp_to_dig_port(struct intel_dp *intel_dp)
660{
661 return container_of(intel_dp, struct intel_digital_port, dp);
662}
663
664static inline struct intel_digital_port *
665hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
666{
667 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
668}
669
5f1aae65
PZ
670
671/* i915_irq.c */
87440425
PZ
672bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
673 enum pipe pipe, bool enable);
674bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
675 enum transcoder pch_transcoder,
676 bool enable);
677void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
678void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
679void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
680void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
0961021a
BW
681void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
682void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
730488b2
PZ
683void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
684void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
a225f079 685int intel_get_crtc_scanline(struct intel_crtc *crtc);
56b80e1f 686void i9xx_check_fifo_underruns(struct drm_device *dev);
5f1aae65
PZ
687
688
689/* intel_crt.c */
87440425 690void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
691
692
693/* intel_ddi.c */
87440425
PZ
694void intel_prepare_ddi(struct drm_device *dev);
695void hsw_fdi_link_train(struct drm_crtc *crtc);
696void intel_ddi_init(struct drm_device *dev, enum port port);
697enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
698bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
699int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
700void intel_ddi_pll_init(struct drm_device *dev);
701void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
702void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
703 enum transcoder cpu_transcoder);
704void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
705void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
706void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
566b734a
PZ
707bool intel_ddi_pll_select(struct intel_crtc *crtc);
708void intel_ddi_pll_enable(struct intel_crtc *crtc);
87440425
PZ
709void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
710void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
711void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
712bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
713void intel_ddi_fdi_disable(struct drm_crtc *crtc);
714void intel_ddi_get_config(struct intel_encoder *encoder,
715 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
716
717
718/* intel_display.c */
ba0fbca4 719const char *intel_output_name(int output);
5dce5b93 720bool intel_has_pending_fb_unpin(struct drm_device *dev);
5f1aae65 721int intel_pch_rawclk(struct drm_device *dev);
d60c4473 722int valleyview_cur_cdclk(struct drm_i915_private *dev_priv);
87440425
PZ
723void intel_mark_busy(struct drm_device *dev);
724void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
a4872ba6 725 struct intel_engine_cs *ring);
87440425
PZ
726void intel_mark_idle(struct drm_device *dev);
727void intel_crtc_restore_mode(struct drm_crtc *crtc);
728void intel_crtc_update_dpms(struct drm_crtc *crtc);
729void intel_encoder_destroy(struct drm_encoder *encoder);
730void intel_connector_dpms(struct drm_connector *, int mode);
731bool intel_connector_get_hw_state(struct intel_connector *connector);
732void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
733bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
734 struct intel_digital_port *port);
87440425
PZ
735void intel_connector_attach_encoder(struct intel_connector *connector,
736 struct intel_encoder *encoder);
737struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
738struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
739 struct drm_crtc *crtc);
752aa88a 740enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
741int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
742 struct drm_file *file_priv);
87440425
PZ
743enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
744 enum pipe pipe);
745void intel_wait_for_vblank(struct drm_device *dev, int pipe);
746void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
747int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
749 struct intel_digital_port *dport);
87440425
PZ
750bool intel_get_load_detect_pipe(struct drm_connector *connector,
751 struct drm_display_mode *mode,
51fd371b
RC
752 struct intel_load_detect_pipe *old,
753 struct drm_modeset_acquire_ctx *ctx);
87440425 754void intel_release_load_detect_pipe(struct drm_connector *connector,
51fd371b
RC
755 struct intel_load_detect_pipe *old,
756 struct drm_modeset_acquire_ctx *ctx);
87440425
PZ
757int intel_pin_and_fence_fb_obj(struct drm_device *dev,
758 struct drm_i915_gem_object *obj,
a4872ba6 759 struct intel_engine_cs *pipelined);
87440425 760void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
761struct drm_framebuffer *
762__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
763 struct drm_mode_fb_cmd2 *mode_cmd,
764 struct drm_i915_gem_object *obj);
87440425
PZ
765void intel_prepare_page_flip(struct drm_device *dev, int plane);
766void intel_finish_page_flip(struct drm_device *dev, int pipe);
767void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
5f1aae65 768struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
769void assert_shared_dpll(struct drm_i915_private *dev_priv,
770 struct intel_shared_dpll *pll,
771 bool state);
772#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
773#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
774void assert_pll(struct drm_i915_private *dev_priv,
775 enum pipe pipe, bool state);
776#define assert_pll_enabled(d, p) assert_pll(d, p, true)
777#define assert_pll_disabled(d, p) assert_pll(d, p, false)
778void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
779 enum pipe pipe, bool state);
780#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
781#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 782void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
783#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
784#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
785void intel_write_eld(struct drm_encoder *encoder,
786 struct drm_display_mode *mode);
787unsigned long intel_gen4_compute_page_offset(int *x, int *y,
788 unsigned int tiling_mode,
789 unsigned int bpp,
790 unsigned int pitch);
791void intel_display_handle_reset(struct drm_device *dev);
a14cb6fc
PZ
792void hsw_enable_pc8(struct drm_i915_private *dev_priv);
793void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425
PZ
794void intel_dp_get_m_n(struct intel_crtc *crtc,
795 struct intel_crtc_config *pipe_config);
796int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
797void
5f1aae65
PZ
798ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
799 int dotclock);
87440425 800bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
801void hsw_enable_ips(struct intel_crtc *crtc);
802void hsw_disable_ips(struct intel_crtc *crtc);
da7e29bd 803void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
319be8ae
ID
804enum intel_display_power_domain
805intel_display_port_power_domain(struct intel_encoder *intel_encoder);
586f49dc 806int valleyview_get_vco(struct drm_i915_private *dev_priv);
f6a83288
DV
807void intel_mode_from_pipe_config(struct drm_display_mode *mode,
808 struct intel_crtc_config *pipe_config);
46f297fb 809int intel_format_to_fourcc(int format);
46a55d30
VS
810void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
811
8ea30864 812
5f1aae65 813/* intel_dp.c */
87440425
PZ
814void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
815bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
816 struct intel_connector *intel_connector);
87440425
PZ
817void intel_dp_start_link_train(struct intel_dp *intel_dp);
818void intel_dp_complete_link_train(struct intel_dp *intel_dp);
819void intel_dp_stop_link_train(struct intel_dp *intel_dp);
820void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
821void intel_dp_encoder_destroy(struct drm_encoder *encoder);
822void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 823int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425
PZ
824bool intel_dp_compute_config(struct intel_encoder *encoder,
825 struct intel_crtc_config *pipe_config);
5d8a7752 826bool intel_dp_is_edp(struct drm_device *dev, enum port port);
4be73780
DV
827void intel_edp_backlight_on(struct intel_dp *intel_dp);
828void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 829void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
830void intel_edp_panel_on(struct intel_dp *intel_dp);
831void intel_edp_panel_off(struct intel_dp *intel_dp);
87440425
PZ
832void intel_edp_psr_enable(struct intel_dp *intel_dp);
833void intel_edp_psr_disable(struct intel_dp *intel_dp);
834void intel_edp_psr_update(struct drm_device *dev);
439d7ac0 835void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
5f1aae65
PZ
836
837/* intel_dsi.c */
87440425 838bool intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
839
840
841/* intel_dvo.c */
87440425 842void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
843
844
0632fef6 845/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
846#ifdef CONFIG_DRM_I915_FBDEV
847extern int intel_fbdev_init(struct drm_device *dev);
848extern void intel_fbdev_initial_config(struct drm_device *dev);
849extern void intel_fbdev_fini(struct drm_device *dev);
850extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
0632fef6
DV
851extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
852extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
853#else
854static inline int intel_fbdev_init(struct drm_device *dev)
855{
856 return 0;
857}
5f1aae65 858
4520f53a
DV
859static inline void intel_fbdev_initial_config(struct drm_device *dev)
860{
861}
862
863static inline void intel_fbdev_fini(struct drm_device *dev)
864{
865}
866
867static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
868{
869}
870
0632fef6 871static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
872{
873}
874#endif
5f1aae65
PZ
875
876/* intel_hdmi.c */
87440425
PZ
877void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
878void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
879 struct intel_connector *intel_connector);
880struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
881bool intel_hdmi_compute_config(struct intel_encoder *encoder,
882 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
883
884
885/* intel_lvds.c */
87440425
PZ
886void intel_lvds_init(struct drm_device *dev);
887bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
888
889
890/* intel_modes.c */
891int intel_connector_update_modes(struct drm_connector *connector,
87440425 892 struct edid *edid);
5f1aae65 893int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
894void intel_attach_force_audio_property(struct drm_connector *connector);
895void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
896
897
898/* intel_overlay.c */
87440425
PZ
899void intel_setup_overlay(struct drm_device *dev);
900void intel_cleanup_overlay(struct drm_device *dev);
901int intel_overlay_switch_off(struct intel_overlay *overlay);
902int intel_overlay_put_image(struct drm_device *dev, void *data,
903 struct drm_file *file_priv);
904int intel_overlay_attrs(struct drm_device *dev, void *data,
905 struct drm_file *file_priv);
5f1aae65
PZ
906
907
908/* intel_panel.c */
87440425 909int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
910 struct drm_display_mode *fixed_mode,
911 struct drm_display_mode *downclock_mode);
87440425
PZ
912void intel_panel_fini(struct intel_panel *panel);
913void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
914 struct drm_display_mode *adjusted_mode);
915void intel_pch_panel_fitting(struct intel_crtc *crtc,
916 struct intel_crtc_config *pipe_config,
917 int fitting_mode);
918void intel_gmch_panel_fitting(struct intel_crtc *crtc,
919 struct intel_crtc_config *pipe_config,
920 int fitting_mode);
752aa88a
JB
921void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
922 u32 max);
87440425 923int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
924void intel_panel_enable_backlight(struct intel_connector *connector);
925void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 926void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 927void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 928enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
929extern struct drm_display_mode *intel_find_panel_downclock(
930 struct drm_device *dev,
931 struct drm_display_mode *fixed_mode,
932 struct drm_connector *connector);
5f1aae65
PZ
933
934/* intel_pm.c */
87440425
PZ
935void intel_init_clock_gating(struct drm_device *dev);
936void intel_suspend_hw(struct drm_device *dev);
546c81fd 937int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
938void intel_update_watermarks(struct drm_crtc *crtc);
939void intel_update_sprite_watermarks(struct drm_plane *plane,
940 struct drm_crtc *crtc,
941 uint32_t sprite_width, int pixel_size,
942 bool enabled, bool scaled);
943void intel_init_pm(struct drm_device *dev);
f742a552 944void intel_pm_setup(struct drm_device *dev);
87440425
PZ
945bool intel_fbc_enabled(struct drm_device *dev);
946void intel_update_fbc(struct drm_device *dev);
947void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
948void intel_gpu_ips_teardown(void);
da7e29bd
ID
949int intel_power_domains_init(struct drm_i915_private *);
950void intel_power_domains_remove(struct drm_i915_private *);
951bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
87440425 952 enum intel_display_power_domain domain);
bfafe93a
ID
953bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
954 enum intel_display_power_domain domain);
da7e29bd 955void intel_display_power_get(struct drm_i915_private *dev_priv,
87440425 956 enum intel_display_power_domain domain);
da7e29bd 957void intel_display_power_put(struct drm_i915_private *dev_priv,
87440425 958 enum intel_display_power_domain domain);
da7e29bd 959void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
ae48434c
ID
960void intel_init_gt_powersave(struct drm_device *dev);
961void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
962void intel_enable_gt_powersave(struct drm_device *dev);
963void intel_disable_gt_powersave(struct drm_device *dev);
c6df39b5 964void intel_reset_gt_powersave(struct drm_device *dev);
87440425 965void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 966void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
967void gen6_rps_idle(struct drm_i915_private *dev_priv);
968void gen6_rps_boost(struct drm_i915_private *dev_priv);
87440425
PZ
969void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
970void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
8a187455 971void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
c6df39b5 972void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
8a187455
PZ
973void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
974void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
975void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
243e6a44 976void ilk_wm_get_hw_state(struct drm_device *dev);
57021059
JB
977void __vlv_set_power_well(struct drm_i915_private *dev_priv,
978 enum punit_power_well power_well_id, bool enable);
72662e10 979
5f1aae65 980/* intel_sdvo.c */
87440425 981bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 982
2b28bb1b 983
5f1aae65 984/* intel_sprite.c */
87440425 985int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 986void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425
PZ
987 enum plane plane);
988void intel_plane_restore(struct drm_plane *plane);
989void intel_plane_disable(struct drm_plane *plane);
990int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
991 struct drm_file *file_priv);
992int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
993 struct drm_file *file_priv);
5f1aae65
PZ
994
995
996/* intel_tv.c */
87440425 997void intel_tv_init(struct drm_device *dev);
20ddf665 998
79e53945 999#endif /* __INTEL_DRV_H__ */