]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: cancel hotplug and dig_port work during suspend and unload
[people/ms/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
0e32b39c 35#include <drm/drm_dp_mst_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
49938ac4
JN
68#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
021357ac 70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
79e53945 80
4726e0b0
SK
81/* Maximum cursor sizes */
82#define GEN2_CURSOR_WIDTH 64
83#define GEN2_CURSOR_HEIGHT 64
068be561
DL
84#define MAX_CURSOR_WIDTH 256
85#define MAX_CURSOR_HEIGHT 256
4726e0b0 86
79e53945
JB
87#define INTEL_I2C_BUS_DVO 1
88#define INTEL_I2C_BUS_SDVO 2
89
90/* these are outputs from the chip - integrated only
91 external chips are via DVO or SDVO output */
92#define INTEL_OUTPUT_UNUSED 0
93#define INTEL_OUTPUT_ANALOG 1
94#define INTEL_OUTPUT_DVO 2
95#define INTEL_OUTPUT_SDVO 3
96#define INTEL_OUTPUT_LVDS 4
97#define INTEL_OUTPUT_TVOUT 5
7d57382e 98#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 99#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 100#define INTEL_OUTPUT_EDP 8
72ffa333
JN
101#define INTEL_OUTPUT_DSI 9
102#define INTEL_OUTPUT_UNKNOWN 10
0e32b39c 103#define INTEL_OUTPUT_DP_MST 11
79e53945
JB
104
105#define INTEL_DVO_CHIP_NONE 0
106#define INTEL_DVO_CHIP_LVDS 1
107#define INTEL_DVO_CHIP_TMDS 2
108#define INTEL_DVO_CHIP_TVOUT 4
109
dfba2e2d
SK
110#define INTEL_DSI_VIDEO_MODE 0
111#define INTEL_DSI_COMMAND_MODE 1
72ffa333 112
79e53945
JB
113struct intel_framebuffer {
114 struct drm_framebuffer base;
05394f39 115 struct drm_i915_gem_object *obj;
79e53945
JB
116};
117
37811fcc
CW
118struct intel_fbdev {
119 struct drm_fb_helper helper;
8bcd4553 120 struct intel_framebuffer *fb;
37811fcc
CW
121 struct list_head fbdev_list;
122 struct drm_display_mode *our_mode;
d978ef14 123 int preferred_bpp;
37811fcc 124};
79e53945 125
21d40d37 126struct intel_encoder {
4ef69c7a 127 struct drm_encoder base;
9a935856
DV
128 /*
129 * The new crtc this encoder will be driven from. Only differs from
130 * base->crtc while a modeset is in progress.
131 */
132 struct intel_crtc *new_crtc;
133
79e53945 134 int type;
bc079e8b 135 unsigned int cloneable;
5ab432ef 136 bool connectors_active;
21d40d37 137 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
138 bool (*compute_config)(struct intel_encoder *,
139 struct intel_crtc_config *);
dafd226c 140 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 141 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 142 void (*enable)(struct intel_encoder *);
6cc5f341 143 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 144 void (*disable)(struct intel_encoder *);
bf49ec8c 145 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 150 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 151 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
045ac3b5
JB
154 void (*get_config)(struct intel_encoder *,
155 struct intel_crtc_config *pipe_config);
f8aed700 156 int crtc_mask;
1d843f9d 157 enum hpd_pin hpd_pin;
79e53945
JB
158};
159
1d508706 160struct intel_panel {
dd06f90e 161 struct drm_display_mode *fixed_mode;
ec9ed197 162 struct drm_display_mode *downclock_mode;
4d891523 163 int fitting_mode;
58c68779
JN
164
165 /* backlight */
166 struct {
c91c9f32 167 bool present;
58c68779 168 u32 level;
6dda730e 169 u32 min;
7bd688cd 170 u32 max;
58c68779 171 bool enabled;
636baebf
JN
172 bool combination_mode; /* gen 2/4 only */
173 bool active_low_pwm;
58c68779
JN
174 struct backlight_device *device;
175 } backlight;
1d508706
JN
176};
177
5daa55eb
ZW
178struct intel_connector {
179 struct drm_connector base;
9a935856
DV
180 /*
181 * The fixed encoder this connector is connected to.
182 */
df0e9248 183 struct intel_encoder *encoder;
9a935856
DV
184
185 /*
186 * The new encoder this connector will be driven. Only differs from
187 * encoder while a modeset is in progress.
188 */
189 struct intel_encoder *new_encoder;
190
f0947c37
DV
191 /* Reads out the current hw, returning true if the connector is enabled
192 * and active (i.e. dpms ON state). */
193 bool (*get_hw_state)(struct intel_connector *);
1d508706 194
4932e2c3
ID
195 /*
196 * Removes all interfaces through which the connector is accessible
197 * - like sysfs, debugfs entries -, so that no new operations can be
198 * started on the connector. Also makes sure all currently pending
199 * operations finish before returing.
200 */
201 void (*unregister)(struct intel_connector *);
202
1d508706
JN
203 /* Panel info for eDP and LVDS */
204 struct intel_panel panel;
9cd300e0
JN
205
206 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
207 struct edid *edid;
821450c6
EE
208
209 /* since POLL and HPD connectors may use the same HPD line keep the native
210 state of connector->polled in case hotplug storm detection changes it */
211 u8 polled;
0e32b39c
DA
212
213 void *port; /* store this opaque as its illegal to dereference it */
214
215 struct intel_dp *mst_port;
5daa55eb
ZW
216};
217
80ad9206
VS
218typedef struct dpll {
219 /* given values */
220 int n;
221 int m1, m2;
222 int p1, p2;
223 /* derived values */
224 int dot;
225 int vco;
226 int m;
227 int p;
228} intel_clock_t;
229
46f297fb 230struct intel_plane_config {
46f297fb
JB
231 bool tiled;
232 int size;
233 u32 base;
234};
235
b8cecdf5 236struct intel_crtc_config {
bb760063
DV
237 /**
238 * quirks - bitfield with hw state readout quirks
239 *
240 * For various reasons the hw state readout code might not be able to
241 * completely faithfully read out the current state. These cases are
242 * tracked with quirk flags so that fastboot and state checker can act
243 * accordingly.
244 */
9953599b
DV
245#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
246#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
247 unsigned long quirks;
248
5113bc9b
VS
249 /* User requested mode, only valid as a starting point to
250 * compute adjusted_mode, except in the case of (S)DVO where
251 * it's also for the output timings of the (S)DVO chip.
252 * adjusted_mode will then correspond to the S(DVO) chip's
253 * preferred input timings. */
b8cecdf5 254 struct drm_display_mode requested_mode;
3c52f4eb 255 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 256 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 257 struct drm_display_mode adjusted_mode;
37327abd
VS
258
259 /* Pipe source size (ie. panel fitter input size)
260 * All planes will be positioned inside this space,
261 * and get clipped at the edges. */
262 int pipe_src_w, pipe_src_h;
263
5bfe2ac0
DV
264 /* Whether to set up the PCH/FDI. Note that we never allow sharing
265 * between pch encoders and cpu encoders. */
266 bool has_pch_encoder;
50f3b016 267
3b117c8f
DV
268 /* CPU Transcoder for the pipe. Currently this can only differ from the
269 * pipe on Haswell (where we have a special eDP transcoder). */
270 enum transcoder cpu_transcoder;
271
50f3b016
DV
272 /*
273 * Use reduced/limited/broadcast rbg range, compressing from the full
274 * range fed into the crtcs.
275 */
276 bool limited_color_range;
277
03afc4a2
DV
278 /* DP has a bunch of special case unfortunately, so mark the pipe
279 * accordingly. */
280 bool has_dp_encoder;
d8b32247 281
6897b4b5
DV
282 /* Whether we should send NULL infoframes. Required for audio. */
283 bool has_hdmi_sink;
284
9ed109a7
DV
285 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
286 * has_dp_encoder is set. */
287 bool has_audio;
288
d8b32247
DV
289 /*
290 * Enable dithering, used when the selected pipe bpp doesn't match the
291 * plane bpp.
292 */
965e0c48 293 bool dither;
f47709a9
DV
294
295 /* Controls for the clock computation, to override various stages. */
296 bool clock_set;
297
09ede541
DV
298 /* SDVO TV has a bunch of special case. To make multifunction encoders
299 * work correctly, we need to track this at runtime.*/
300 bool sdvo_tv_clock;
301
e29c22c0
DV
302 /*
303 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
304 * required. This is set in the 2nd loop of calling encoder's
305 * ->compute_config if the first pick doesn't work out.
306 */
307 bool bw_constrained;
308
f47709a9
DV
309 /* Settings for the intel dpll used on pretty much everything but
310 * haswell. */
80ad9206 311 struct dpll dpll;
f47709a9 312
a43f6e0f
DV
313 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
314 enum intel_dpll_id shared_dpll;
315
de7cfc63
DV
316 /* PORT_CLK_SEL for DDI ports. */
317 uint32_t ddi_pll_sel;
318
66e985c0
DV
319 /* Actual register state of the dpll, for shared dpll cross-checking. */
320 struct intel_dpll_hw_state dpll_hw_state;
321
965e0c48 322 int pipe_bpp;
6cf86a5e 323 struct intel_link_m_n dp_m_n;
ff9a6750 324
439d7ac0
PB
325 /* m2_n2 for eDP downclock */
326 struct intel_link_m_n dp_m2_n2;
327
ff9a6750
DV
328 /*
329 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
330 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
331 * already multiplied by pixel_multiplier.
df92b1e6 332 */
ff9a6750
DV
333 int port_clock;
334
6cc5f341
DV
335 /* Used by SDVO (and if we ever fix it, HDMI). */
336 unsigned pixel_multiplier;
2dd24552
JB
337
338 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
339 struct {
340 u32 control;
341 u32 pgm_ratios;
68fc8742 342 u32 lvds_border_bits;
b074cec8
JB
343 } gmch_pfit;
344
345 /* Panel fitter placement and size for Ironlake+ */
346 struct {
347 u32 pos;
348 u32 size;
fd4daa9c 349 bool enabled;
fabf6e51 350 bool force_thru;
b074cec8 351 } pch_pfit;
33d29b14 352
ca3a0ff8 353 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 354 int fdi_lanes;
ca3a0ff8 355 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
356
357 bool ips_enabled;
cf532bb2
VS
358
359 bool double_wide;
0e32b39c
DA
360
361 bool dp_encoder_is_mst;
362 int pbn;
b8cecdf5
DV
363};
364
0b2ae6d7
VS
365struct intel_pipe_wm {
366 struct intel_wm_level wm[5];
367 uint32_t linetime;
368 bool fbc_wm_enabled;
2a44b76b
VS
369 bool pipe_enabled;
370 bool sprites_enabled;
371 bool sprites_scaled;
0b2ae6d7
VS
372};
373
84c33a64
SG
374struct intel_mmio_flip {
375 u32 seqno;
376 u32 ring_id;
377};
378
79e53945
JB
379struct intel_crtc {
380 struct drm_crtc base;
80824003
JB
381 enum pipe pipe;
382 enum plane plane;
79e53945 383 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
384 /*
385 * Whether the crtc and the connected output pipeline is active. Implies
386 * that crtc->enabled is set, i.e. the current mode configuration has
387 * some outputs connected to this crtc.
08a48469
DV
388 */
389 bool active;
6efdf354 390 unsigned long enabled_power_domains;
4c445e0e 391 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 392 bool lowfreq_avail;
02e792fb 393 struct intel_overlay *overlay;
6b95a207 394 struct intel_unpin_work *unpin_work;
cda4b7d3 395
b4a98e57
CW
396 atomic_t unpin_work_count;
397
e506a0c6
DV
398 /* Display surface base address adjustement for pageflips. Note that on
399 * gen4+ this only adjusts up to a tile, offsets within a tile are
400 * handled in the hw itself (with the TILEOFF register). */
401 unsigned long dspaddr_offset;
402
05394f39 403 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 404 uint32_t cursor_addr;
cda4b7d3 405 int16_t cursor_width, cursor_height;
4b0e333e
CW
406 uint32_t cursor_cntl;
407 uint32_t cursor_base;
4b645f14 408
46f297fb 409 struct intel_plane_config plane_config;
b8cecdf5 410 struct intel_crtc_config config;
50741abc 411 struct intel_crtc_config *new_config;
7668851f 412 bool new_enabled;
b8cecdf5 413
10d83730
VS
414 /* reset counter value when the last flip was submitted */
415 unsigned int reset_counter;
8664281b
PZ
416
417 /* Access to these should be protected by dev_priv->irq_lock. */
418 bool cpu_fifo_underrun_disabled;
419 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
420
421 /* per-pipe watermark state */
422 struct {
423 /* watermarks currently being used */
424 struct intel_pipe_wm active;
425 } wm;
8d7849db
VS
426
427 wait_queue_head_t vbl_wait;
80715b2f
VS
428
429 int scanline_offset;
84c33a64 430 struct intel_mmio_flip mmio_flip;
79e53945
JB
431};
432
c35426d2
VS
433struct intel_plane_wm_parameters {
434 uint32_t horiz_pixels;
ed57cb8a 435 uint32_t vert_pixels;
c35426d2
VS
436 uint8_t bytes_per_pixel;
437 bool enabled;
438 bool scaled;
439};
440
b840d907
JB
441struct intel_plane {
442 struct drm_plane base;
7f1f3851 443 int plane;
b840d907
JB
444 enum pipe pipe;
445 struct drm_i915_gem_object *obj;
2d354c34 446 bool can_scale;
b840d907 447 int max_downscale;
5e1bac2f
JB
448 int crtc_x, crtc_y;
449 unsigned int crtc_w, crtc_h;
450 uint32_t src_x, src_y;
451 uint32_t src_w, src_h;
526682e9
PZ
452
453 /* Since we need to change the watermarks before/after
454 * enabling/disabling the planes, we need to store the parameters here
455 * as the other pieces of the struct may not reflect the values we want
456 * for the watermark calculations. Currently only Haswell uses this.
457 */
c35426d2 458 struct intel_plane_wm_parameters wm;
526682e9 459
b840d907 460 void (*update_plane)(struct drm_plane *plane,
b39d53f6 461 struct drm_crtc *crtc,
b840d907
JB
462 struct drm_framebuffer *fb,
463 struct drm_i915_gem_object *obj,
464 int crtc_x, int crtc_y,
465 unsigned int crtc_w, unsigned int crtc_h,
466 uint32_t x, uint32_t y,
467 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
468 void (*disable_plane)(struct drm_plane *plane,
469 struct drm_crtc *crtc);
8ea30864
JB
470 int (*update_colorkey)(struct drm_plane *plane,
471 struct drm_intel_sprite_colorkey *key);
472 void (*get_colorkey)(struct drm_plane *plane,
473 struct drm_intel_sprite_colorkey *key);
b840d907
JB
474};
475
b445e3b0
ED
476struct intel_watermark_params {
477 unsigned long fifo_size;
478 unsigned long max_wm;
479 unsigned long default_wm;
480 unsigned long guard_size;
481 unsigned long cacheline_size;
482};
483
484struct cxsr_latency {
485 int is_desktop;
486 int is_ddr3;
487 unsigned long fsb_freq;
488 unsigned long mem_freq;
489 unsigned long display_sr;
490 unsigned long display_hpll_disable;
491 unsigned long cursor_sr;
492 unsigned long cursor_hpll_disable;
493};
494
79e53945 495#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 496#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 497#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 498#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 499#define to_intel_plane(x) container_of(x, struct intel_plane, base)
155e6369 500#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 501
f5bbfca3 502struct intel_hdmi {
b242b7f7 503 u32 hdmi_reg;
f5bbfca3 504 int ddc_bus;
f5bbfca3 505 uint32_t color_range;
55bc60db 506 bool color_range_auto;
f5bbfca3
ED
507 bool has_hdmi_sink;
508 bool has_audio;
509 enum hdmi_force_audio force_audio;
abedc077 510 bool rgb_quant_range_selectable;
94a11ddc 511 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 512 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 513 enum hdmi_infoframe_type type,
fff63867 514 const void *frame, ssize_t len);
687f4d06 515 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 516 bool enable,
687f4d06 517 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
518};
519
0e32b39c 520struct intel_dp_mst_encoder;
b091cd92 521#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 522
4f9db5b5
PB
523/**
524 * HIGH_RR is the highest eDP panel refresh rate read from EDID
525 * LOW_RR is the lowest eDP panel refresh rate found from EDID
526 * parsing for same resolution.
527 */
528enum edp_drrs_refresh_rate_type {
529 DRRS_HIGH_RR,
530 DRRS_LOW_RR,
531 DRRS_MAX_RR, /* RR count */
532};
533
54d63ca6 534struct intel_dp {
54d63ca6 535 uint32_t output_reg;
9ed35ab1 536 uint32_t aux_ch_ctl_reg;
54d63ca6 537 uint32_t DP;
54d63ca6
SK
538 bool has_audio;
539 enum hdmi_force_audio force_audio;
540 uint32_t color_range;
55bc60db 541 bool color_range_auto;
54d63ca6
SK
542 uint8_t link_bw;
543 uint8_t lane_count;
544 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 545 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 546 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 547 struct drm_dp_aux aux;
54d63ca6
SK
548 uint8_t train_set[4];
549 int panel_power_up_delay;
550 int panel_power_down_delay;
551 int panel_power_cycle_delay;
552 int backlight_on_delay;
553 int backlight_off_delay;
54d63ca6
SK
554 struct delayed_work panel_vdd_work;
555 bool want_panel_vdd;
dce56b3c
PZ
556 unsigned long last_power_cycle;
557 unsigned long last_power_on;
558 unsigned long last_backlight_off;
5d42f82a 559
01527b31
CT
560 struct notifier_block edp_notifier;
561
06ea66b6 562 bool use_tps3;
0e32b39c
DA
563 bool can_mst; /* this port supports mst */
564 bool is_mst;
565 int active_mst_links;
566 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 567 struct intel_connector *attached_connector;
ec5b01dd 568
0e32b39c
DA
569 /* mst connector list */
570 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
571 struct drm_dp_mst_topology_mgr mst_mgr;
572
ec5b01dd 573 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
574 /*
575 * This function returns the value we have to program the AUX_CTL
576 * register with to kick off an AUX transaction.
577 */
578 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
579 bool has_aux_irq,
580 int send_bytes,
581 uint32_t aux_clock_divider);
4f9db5b5
PB
582 struct {
583 enum drrs_support_type type;
584 enum edp_drrs_refresh_rate_type refresh_rate_type;
439d7ac0 585 struct mutex mutex;
4f9db5b5
PB
586 } drrs_state;
587
54d63ca6
SK
588};
589
da63a9f2
PZ
590struct intel_digital_port {
591 struct intel_encoder base;
174edf1f 592 enum port port;
bcf53de4 593 u32 saved_port_bits;
da63a9f2
PZ
594 struct intel_dp dp;
595 struct intel_hdmi hdmi;
13cf5504 596 bool (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
597};
598
0e32b39c
DA
599struct intel_dp_mst_encoder {
600 struct intel_encoder base;
601 enum pipe pipe;
602 struct intel_digital_port *primary;
603 void *port; /* store this opaque as its illegal to dereference it */
604};
605
89b667f8
JB
606static inline int
607vlv_dport_to_channel(struct intel_digital_port *dport)
608{
609 switch (dport->port) {
610 case PORT_B:
00fc31b7 611 case PORT_D:
e4607fcf 612 return DPIO_CH0;
89b667f8 613 case PORT_C:
e4607fcf 614 return DPIO_CH1;
89b667f8
JB
615 default:
616 BUG();
617 }
618}
619
eb69b0e5
CML
620static inline int
621vlv_pipe_to_channel(enum pipe pipe)
622{
623 switch (pipe) {
624 case PIPE_A:
625 case PIPE_C:
626 return DPIO_CH0;
627 case PIPE_B:
628 return DPIO_CH1;
629 default:
630 BUG();
631 }
632}
633
f875c15a
CW
634static inline struct drm_crtc *
635intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
636{
637 struct drm_i915_private *dev_priv = dev->dev_private;
638 return dev_priv->pipe_to_crtc_mapping[pipe];
639}
640
417ae147
CW
641static inline struct drm_crtc *
642intel_get_crtc_for_plane(struct drm_device *dev, int plane)
643{
644 struct drm_i915_private *dev_priv = dev->dev_private;
645 return dev_priv->plane_to_crtc_mapping[plane];
646}
647
4e5359cd
SF
648struct intel_unpin_work {
649 struct work_struct work;
b4a98e57 650 struct drm_crtc *crtc;
05394f39
CW
651 struct drm_i915_gem_object *old_fb_obj;
652 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 653 struct drm_pending_vblank_event *event;
e7d841ca
CW
654 atomic_t pending;
655#define INTEL_FLIP_INACTIVE 0
656#define INTEL_FLIP_PENDING 1
657#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
658 u32 flip_count;
659 u32 gtt_offset;
4e5359cd
SF
660 bool enable_stall_check;
661};
662
d9e55608 663struct intel_set_config {
1aa4b628
DV
664 struct drm_encoder **save_connector_encoders;
665 struct drm_crtc **save_encoder_crtcs;
7668851f 666 bool *save_crtc_enabled;
5e2b584e
DV
667
668 bool fb_changed;
669 bool mode_changed;
d9e55608
DV
670};
671
5f1aae65
PZ
672struct intel_load_detect_pipe {
673 struct drm_framebuffer *release_fb;
674 bool load_detect_temp;
675 int dpms_mode;
676};
79e53945 677
5f1aae65
PZ
678static inline struct intel_encoder *
679intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
680{
681 return to_intel_connector(connector)->encoder;
682}
683
da63a9f2
PZ
684static inline struct intel_digital_port *
685enc_to_dig_port(struct drm_encoder *encoder)
686{
687 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
688}
689
0e32b39c
DA
690static inline struct intel_dp_mst_encoder *
691enc_to_mst(struct drm_encoder *encoder)
692{
693 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
694}
695
9ff8c9ba
ID
696static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
697{
698 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
699}
700
701static inline struct intel_digital_port *
702dp_to_dig_port(struct intel_dp *intel_dp)
703{
704 return container_of(intel_dp, struct intel_digital_port, dp);
705}
706
707static inline struct intel_digital_port *
708hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
709{
710 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
711}
712
5f1aae65
PZ
713
714/* i915_irq.c */
87440425
PZ
715bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
716 enum pipe pipe, bool enable);
717bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
718 enum transcoder pch_transcoder,
719 bool enable);
480c8033
DV
720void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
721void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
722void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
723void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
724void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
725void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
730488b2
PZ
726void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
727void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
9df7575f
JB
728static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
729{
730 /*
731 * We only use drm_irq_uninstall() at unload and VT switch, so
732 * this is the only thing we need to check.
733 */
734 return !dev_priv->pm._irqs_disabled;
735}
736
a225f079 737int intel_get_crtc_scanline(struct intel_crtc *crtc);
56b80e1f 738void i9xx_check_fifo_underruns(struct drm_device *dev);
d49bdb0e 739void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
5f1aae65 740
5f1aae65 741/* intel_crt.c */
87440425 742void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
743
744
745/* intel_ddi.c */
87440425
PZ
746void intel_prepare_ddi(struct drm_device *dev);
747void hsw_fdi_link_train(struct drm_crtc *crtc);
748void intel_ddi_init(struct drm_device *dev, enum port port);
749enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
750bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
751int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
752void intel_ddi_pll_init(struct drm_device *dev);
753void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
754void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
755 enum transcoder cpu_transcoder);
756void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
757void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
566b734a 758bool intel_ddi_pll_select(struct intel_crtc *crtc);
87440425
PZ
759void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
760void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
761bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
762void intel_ddi_fdi_disable(struct drm_crtc *crtc);
763void intel_ddi_get_config(struct intel_encoder *encoder,
764 struct intel_crtc_config *pipe_config);
5f1aae65 765
44905a27 766void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c
DA
767void intel_ddi_clock_get(struct intel_encoder *encoder,
768 struct intel_crtc_config *pipe_config);
769void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65
PZ
770
771/* intel_display.c */
ba0fbca4 772const char *intel_output_name(int output);
5dce5b93 773bool intel_has_pending_fb_unpin(struct drm_device *dev);
5f1aae65 774int intel_pch_rawclk(struct drm_device *dev);
87440425 775void intel_mark_busy(struct drm_device *dev);
f99d7069
DV
776void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
777 struct intel_engine_cs *ring);
778void intel_frontbuffer_flip_prepare(struct drm_device *dev,
779 unsigned frontbuffer_bits);
780void intel_frontbuffer_flip_complete(struct drm_device *dev,
781 unsigned frontbuffer_bits);
782void intel_frontbuffer_flush(struct drm_device *dev,
783 unsigned frontbuffer_bits);
784/**
785 * intel_frontbuffer_flip - prepare frontbuffer flip
786 * @dev: DRM device
787 * @frontbuffer_bits: frontbuffer plane tracking bits
788 *
789 * This function gets called after scheduling a flip on @obj. This is for
790 * synchronous plane updates which will happen on the next vblank and which will
791 * not get delayed by pending gpu rendering.
792 *
793 * Can be called without any locks held.
794 */
795static inline
796void intel_frontbuffer_flip(struct drm_device *dev,
797 unsigned frontbuffer_bits)
798{
799 intel_frontbuffer_flush(dev, frontbuffer_bits);
800}
801
802void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
87440425
PZ
803void intel_mark_idle(struct drm_device *dev);
804void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 805void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
806void intel_crtc_update_dpms(struct drm_crtc *crtc);
807void intel_encoder_destroy(struct drm_encoder *encoder);
808void intel_connector_dpms(struct drm_connector *, int mode);
809bool intel_connector_get_hw_state(struct intel_connector *connector);
810void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
811bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
812 struct intel_digital_port *port);
87440425
PZ
813void intel_connector_attach_encoder(struct intel_connector *connector,
814 struct intel_encoder *encoder);
815struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
816struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
817 struct drm_crtc *crtc);
752aa88a 818enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
819int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
820 struct drm_file *file_priv);
87440425
PZ
821enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
822 enum pipe pipe);
823void intel_wait_for_vblank(struct drm_device *dev, int pipe);
824void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
825int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
827 struct intel_digital_port *dport);
87440425
PZ
828bool intel_get_load_detect_pipe(struct drm_connector *connector,
829 struct drm_display_mode *mode,
51fd371b
RC
830 struct intel_load_detect_pipe *old,
831 struct drm_modeset_acquire_ctx *ctx);
87440425 832void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 833 struct intel_load_detect_pipe *old);
87440425
PZ
834int intel_pin_and_fence_fb_obj(struct drm_device *dev,
835 struct drm_i915_gem_object *obj,
a4872ba6 836 struct intel_engine_cs *pipelined);
87440425 837void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
838struct drm_framebuffer *
839__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
840 struct drm_mode_fb_cmd2 *mode_cmd,
841 struct drm_i915_gem_object *obj);
87440425
PZ
842void intel_prepare_page_flip(struct drm_device *dev, int plane);
843void intel_finish_page_flip(struct drm_device *dev, int pipe);
844void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
716c2e55
DV
845
846/* shared dpll functions */
5f1aae65 847struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
848void assert_shared_dpll(struct drm_i915_private *dev_priv,
849 struct intel_shared_dpll *pll,
850 bool state);
851#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
852#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
716c2e55
DV
853struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
854void intel_put_shared_dpll(struct intel_crtc *crtc);
855
856/* modesetting asserts */
55607e8a
DV
857void assert_pll(struct drm_i915_private *dev_priv,
858 enum pipe pipe, bool state);
859#define assert_pll_enabled(d, p) assert_pll(d, p, true)
860#define assert_pll_disabled(d, p) assert_pll(d, p, false)
861void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
862 enum pipe pipe, bool state);
863#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
864#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 865void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
866#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
867#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
868void intel_write_eld(struct drm_encoder *encoder,
869 struct drm_display_mode *mode);
870unsigned long intel_gen4_compute_page_offset(int *x, int *y,
871 unsigned int tiling_mode,
872 unsigned int bpp,
873 unsigned int pitch);
874void intel_display_handle_reset(struct drm_device *dev);
a14cb6fc
PZ
875void hsw_enable_pc8(struct drm_i915_private *dev_priv);
876void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425
PZ
877void intel_dp_get_m_n(struct intel_crtc *crtc,
878 struct intel_crtc_config *pipe_config);
879int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
880void
5f1aae65
PZ
881ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
882 int dotclock);
87440425 883bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
884void hsw_enable_ips(struct intel_crtc *crtc);
885void hsw_disable_ips(struct intel_crtc *crtc);
da7e29bd 886void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
319be8ae
ID
887enum intel_display_power_domain
888intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288
DV
889void intel_mode_from_pipe_config(struct drm_display_mode *mode,
890 struct intel_crtc_config *pipe_config);
46f297fb 891int intel_format_to_fourcc(int format);
46a55d30
VS
892void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
893
8ea30864 894
5f1aae65 895/* intel_dp.c */
87440425
PZ
896void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
897bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
898 struct intel_connector *intel_connector);
87440425
PZ
899void intel_dp_start_link_train(struct intel_dp *intel_dp);
900void intel_dp_complete_link_train(struct intel_dp *intel_dp);
901void intel_dp_stop_link_train(struct intel_dp *intel_dp);
902void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
903void intel_dp_encoder_destroy(struct drm_encoder *encoder);
904void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 905int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425
PZ
906bool intel_dp_compute_config(struct intel_encoder *encoder,
907 struct intel_crtc_config *pipe_config);
5d8a7752 908bool intel_dp_is_edp(struct drm_device *dev, enum port port);
13cf5504
DA
909bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
910 bool long_hpd);
4be73780
DV
911void intel_edp_backlight_on(struct intel_dp *intel_dp);
912void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 913void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
aba86890 914void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder);
4be73780
DV
915void intel_edp_panel_on(struct intel_dp *intel_dp);
916void intel_edp_panel_off(struct intel_dp *intel_dp);
87440425
PZ
917void intel_edp_psr_enable(struct intel_dp *intel_dp);
918void intel_edp_psr_disable(struct intel_dp *intel_dp);
439d7ac0 919void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
9ca15301
DV
920void intel_edp_psr_invalidate(struct drm_device *dev,
921 unsigned frontbuffer_bits);
922void intel_edp_psr_flush(struct drm_device *dev,
923 unsigned frontbuffer_bits);
7c8f8a70
RV
924void intel_edp_psr_init(struct drm_device *dev);
925
0e32b39c
DA
926int intel_dp_handle_hpd_irq(struct intel_digital_port *digport, bool long_hpd);
927void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
928void intel_dp_mst_suspend(struct drm_device *dev);
929void intel_dp_mst_resume(struct drm_device *dev);
930int intel_dp_max_link_bw(struct intel_dp *intel_dp);
931void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
932/* intel_dp_mst.c */
933int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
934void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 935/* intel_dsi.c */
4328633d 936void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
937
938
939/* intel_dvo.c */
87440425 940void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
941
942
0632fef6 943/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
944#ifdef CONFIG_DRM_I915_FBDEV
945extern int intel_fbdev_init(struct drm_device *dev);
946extern void intel_fbdev_initial_config(struct drm_device *dev);
947extern void intel_fbdev_fini(struct drm_device *dev);
948extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
0632fef6
DV
949extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
950extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
951#else
952static inline int intel_fbdev_init(struct drm_device *dev)
953{
954 return 0;
955}
5f1aae65 956
4520f53a
DV
957static inline void intel_fbdev_initial_config(struct drm_device *dev)
958{
959}
960
961static inline void intel_fbdev_fini(struct drm_device *dev)
962{
963}
964
965static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
966{
967}
968
0632fef6 969static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
970{
971}
972#endif
5f1aae65
PZ
973
974/* intel_hdmi.c */
87440425
PZ
975void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
976void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
977 struct intel_connector *intel_connector);
978struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
979bool intel_hdmi_compute_config(struct intel_encoder *encoder,
980 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
981
982
983/* intel_lvds.c */
87440425
PZ
984void intel_lvds_init(struct drm_device *dev);
985bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
986
987
988/* intel_modes.c */
989int intel_connector_update_modes(struct drm_connector *connector,
87440425 990 struct edid *edid);
5f1aae65 991int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
992void intel_attach_force_audio_property(struct drm_connector *connector);
993void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
994
995
996/* intel_overlay.c */
87440425
PZ
997void intel_setup_overlay(struct drm_device *dev);
998void intel_cleanup_overlay(struct drm_device *dev);
999int intel_overlay_switch_off(struct intel_overlay *overlay);
1000int intel_overlay_put_image(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
1002int intel_overlay_attrs(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
5f1aae65
PZ
1004
1005
1006/* intel_panel.c */
87440425 1007int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1008 struct drm_display_mode *fixed_mode,
1009 struct drm_display_mode *downclock_mode);
87440425
PZ
1010void intel_panel_fini(struct intel_panel *panel);
1011void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1012 struct drm_display_mode *adjusted_mode);
1013void intel_pch_panel_fitting(struct intel_crtc *crtc,
1014 struct intel_crtc_config *pipe_config,
1015 int fitting_mode);
1016void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1017 struct intel_crtc_config *pipe_config,
1018 int fitting_mode);
6dda730e
JN
1019void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1020 u32 level, u32 max);
87440425 1021int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
1022void intel_panel_enable_backlight(struct intel_connector *connector);
1023void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1024void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1025void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1026enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1027extern struct drm_display_mode *intel_find_panel_downclock(
1028 struct drm_device *dev,
1029 struct drm_display_mode *fixed_mode,
1030 struct drm_connector *connector);
5f1aae65
PZ
1031
1032/* intel_pm.c */
87440425
PZ
1033void intel_init_clock_gating(struct drm_device *dev);
1034void intel_suspend_hw(struct drm_device *dev);
546c81fd 1035int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1036void intel_update_watermarks(struct drm_crtc *crtc);
1037void intel_update_sprite_watermarks(struct drm_plane *plane,
1038 struct drm_crtc *crtc,
ed57cb8a
DL
1039 uint32_t sprite_width,
1040 uint32_t sprite_height,
1041 int pixel_size,
87440425
PZ
1042 bool enabled, bool scaled);
1043void intel_init_pm(struct drm_device *dev);
f742a552 1044void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1045bool intel_fbc_enabled(struct drm_device *dev);
1046void intel_update_fbc(struct drm_device *dev);
1047void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1048void intel_gpu_ips_teardown(void);
da7e29bd
ID
1049int intel_power_domains_init(struct drm_i915_private *);
1050void intel_power_domains_remove(struct drm_i915_private *);
1051bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
87440425 1052 enum intel_display_power_domain domain);
bfafe93a
ID
1053bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
1054 enum intel_display_power_domain domain);
da7e29bd 1055void intel_display_power_get(struct drm_i915_private *dev_priv,
87440425 1056 enum intel_display_power_domain domain);
da7e29bd 1057void intel_display_power_put(struct drm_i915_private *dev_priv,
87440425 1058 enum intel_display_power_domain domain);
da7e29bd 1059void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
ae48434c
ID
1060void intel_init_gt_powersave(struct drm_device *dev);
1061void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1062void intel_enable_gt_powersave(struct drm_device *dev);
1063void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1064void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1065void intel_reset_gt_powersave(struct drm_device *dev);
87440425 1066void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 1067void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
1068void gen6_rps_idle(struct drm_i915_private *dev_priv);
1069void gen6_rps_boost(struct drm_i915_private *dev_priv);
87440425
PZ
1070void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1071void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
8a187455 1072void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
c6df39b5 1073void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
8a187455
PZ
1074void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1075void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
1076void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
243e6a44 1077void ilk_wm_get_hw_state(struct drm_device *dev);
d2011dc8 1078
72662e10 1079
5f1aae65 1080/* intel_sdvo.c */
87440425 1081bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1082
2b28bb1b 1083
5f1aae65 1084/* intel_sprite.c */
87440425 1085int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1086void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425
PZ
1087 enum plane plane);
1088void intel_plane_restore(struct drm_plane *plane);
1089void intel_plane_disable(struct drm_plane *plane);
1090int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
1092int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
5f1aae65
PZ
1094
1095
1096/* intel_tv.c */
87440425 1097void intel_tv_init(struct drm_device *dev);
20ddf665 1098
79e53945 1099#endif /* __INTEL_DRV_H__ */