]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Store max cdclk value in dev_priv
[people/ms/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856
DV
133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
138
6847d71b 139 enum intel_output_type type;
bc079e8b 140 unsigned int cloneable;
5ab432ef 141 bool connectors_active;
21d40d37 142 void (*hot_plug)(struct intel_encoder *);
7ae89233 143 bool (*compute_config)(struct intel_encoder *,
5cec258b 144 struct intel_crtc_state *);
dafd226c 145 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 146 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 147 void (*enable)(struct intel_encoder *);
6cc5f341 148 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 149 void (*disable)(struct intel_encoder *);
bf49ec8c 150 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 155 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 156 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
045ac3b5 159 void (*get_config)(struct intel_encoder *,
5cec258b 160 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
f8aed700 167 int crtc_mask;
1d843f9d 168 enum hpd_pin hpd_pin;
79e53945
JB
169};
170
1d508706 171struct intel_panel {
dd06f90e 172 struct drm_display_mode *fixed_mode;
ec9ed197 173 struct drm_display_mode *downclock_mode;
4d891523 174 int fitting_mode;
58c68779
JN
175
176 /* backlight */
177 struct {
c91c9f32 178 bool present;
58c68779 179 u32 level;
6dda730e 180 u32 min;
7bd688cd 181 u32 max;
58c68779 182 bool enabled;
636baebf
JN
183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
58c68779
JN
185 struct backlight_device *device;
186 } backlight;
ab656bb9
JN
187
188 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
189};
190
5daa55eb
ZW
191struct intel_connector {
192 struct drm_connector base;
9a935856
DV
193 /*
194 * The fixed encoder this connector is connected to.
195 */
df0e9248 196 struct intel_encoder *encoder;
9a935856
DV
197
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
f0947c37
DV
204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
1d508706 207
4932e2c3
ID
208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
1d508706
JN
216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
9cd300e0
JN
218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
beb60608 221 struct edid *detect_edid;
821450c6
EE
222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
0e32b39c
DA
226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
5daa55eb
ZW
230};
231
80ad9206
VS
232typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242} intel_clock_t;
243
eeca778a 244struct intel_plane_state {
2b875c22 245 struct drm_plane_state base;
eeca778a
GP
246 struct drm_rect src;
247 struct drm_rect dst;
248 struct drm_rect clip;
eeca778a 249 bool visible;
32b7eeec 250
be41e336
CK
251 /*
252 * scaler_id
253 * = -1 : not using a scaler
254 * >= 0 : using a scalers
255 *
256 * plane requiring a scaler:
257 * - During check_plane, its bit is set in
258 * crtc_state->scaler_state.scaler_users by calling helper function
259 * update_scaler_users.
260 * - scaler_id indicates the scaler it got assigned.
261 *
262 * plane doesn't require a scaler:
263 * - this can happen when scaling is no more required or plane simply
264 * got disabled.
265 * - During check_plane, corresponding bit is reset in
266 * crtc_state->scaler_state.scaler_users by calling helper function
267 * update_scaler_users.
268 */
269 int scaler_id;
eeca778a
GP
270};
271
5724dbd1 272struct intel_initial_plane_config {
2d14030b 273 struct intel_framebuffer *fb;
49af449b 274 unsigned int tiling;
46f297fb
JB
275 int size;
276 u32 base;
277};
278
be41e336
CK
279#define SKL_MIN_SRC_W 8
280#define SKL_MAX_SRC_W 4096
281#define SKL_MIN_SRC_H 8
6156a456 282#define SKL_MAX_SRC_H 4096
be41e336
CK
283#define SKL_MIN_DST_W 8
284#define SKL_MAX_DST_W 4096
285#define SKL_MIN_DST_H 8
6156a456 286#define SKL_MAX_DST_H 4096
be41e336
CK
287
288struct intel_scaler {
289 int id;
290 int in_use;
291 uint32_t mode;
292};
293
294struct intel_crtc_scaler_state {
295#define SKL_NUM_SCALERS 2
296 struct intel_scaler scalers[SKL_NUM_SCALERS];
297
298 /*
299 * scaler_users: keeps track of users requesting scalers on this crtc.
300 *
301 * If a bit is set, a user is using a scaler.
302 * Here user can be a plane or crtc as defined below:
303 * bits 0-30 - plane (bit position is index from drm_plane_index)
304 * bit 31 - crtc
305 *
306 * Instead of creating a new index to cover planes and crtc, using
307 * existing drm_plane_index for planes which is well less than 31
308 * planes and bit 31 for crtc. This should be fine to cover all
309 * our platforms.
310 *
311 * intel_atomic_setup_scalers will setup available scalers to users
312 * requesting scalers. It will gracefully fail if request exceeds
313 * avilability.
314 */
315#define SKL_CRTC_INDEX 31
316 unsigned scaler_users;
317
318 /* scaler used by crtc for panel fitting purpose */
319 int scaler_id;
320};
321
5cec258b 322struct intel_crtc_state {
2d112de7
ACO
323 struct drm_crtc_state base;
324
bb760063
DV
325 /**
326 * quirks - bitfield with hw state readout quirks
327 *
328 * For various reasons the hw state readout code might not be able to
329 * completely faithfully read out the current state. These cases are
330 * tracked with quirk flags so that fastboot and state checker can act
331 * accordingly.
332 */
9953599b
DV
333#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
334#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
335 unsigned long quirks;
336
37327abd
VS
337 /* Pipe source size (ie. panel fitter input size)
338 * All planes will be positioned inside this space,
339 * and get clipped at the edges. */
340 int pipe_src_w, pipe_src_h;
341
5bfe2ac0
DV
342 /* Whether to set up the PCH/FDI. Note that we never allow sharing
343 * between pch encoders and cpu encoders. */
344 bool has_pch_encoder;
50f3b016 345
e43823ec
JB
346 /* Are we sending infoframes on the attached port */
347 bool has_infoframe;
348
3b117c8f
DV
349 /* CPU Transcoder for the pipe. Currently this can only differ from the
350 * pipe on Haswell (where we have a special eDP transcoder). */
351 enum transcoder cpu_transcoder;
352
50f3b016
DV
353 /*
354 * Use reduced/limited/broadcast rbg range, compressing from the full
355 * range fed into the crtcs.
356 */
357 bool limited_color_range;
358
03afc4a2
DV
359 /* DP has a bunch of special case unfortunately, so mark the pipe
360 * accordingly. */
361 bool has_dp_encoder;
d8b32247 362
6897b4b5
DV
363 /* Whether we should send NULL infoframes. Required for audio. */
364 bool has_hdmi_sink;
365
9ed109a7
DV
366 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
367 * has_dp_encoder is set. */
368 bool has_audio;
369
d8b32247
DV
370 /*
371 * Enable dithering, used when the selected pipe bpp doesn't match the
372 * plane bpp.
373 */
965e0c48 374 bool dither;
f47709a9
DV
375
376 /* Controls for the clock computation, to override various stages. */
377 bool clock_set;
378
09ede541
DV
379 /* SDVO TV has a bunch of special case. To make multifunction encoders
380 * work correctly, we need to track this at runtime.*/
381 bool sdvo_tv_clock;
382
e29c22c0
DV
383 /*
384 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
385 * required. This is set in the 2nd loop of calling encoder's
386 * ->compute_config if the first pick doesn't work out.
387 */
388 bool bw_constrained;
389
f47709a9
DV
390 /* Settings for the intel dpll used on pretty much everything but
391 * haswell. */
80ad9206 392 struct dpll dpll;
f47709a9 393
a43f6e0f
DV
394 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
395 enum intel_dpll_id shared_dpll;
396
96b7dfb7
S
397 /*
398 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
399 * - enum skl_dpll on SKL
400 */
de7cfc63
DV
401 uint32_t ddi_pll_sel;
402
66e985c0
DV
403 /* Actual register state of the dpll, for shared dpll cross-checking. */
404 struct intel_dpll_hw_state dpll_hw_state;
405
965e0c48 406 int pipe_bpp;
6cf86a5e 407 struct intel_link_m_n dp_m_n;
ff9a6750 408
439d7ac0
PB
409 /* m2_n2 for eDP downclock */
410 struct intel_link_m_n dp_m2_n2;
f769cd24 411 bool has_drrs;
439d7ac0 412
ff9a6750
DV
413 /*
414 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
415 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
416 * already multiplied by pixel_multiplier.
df92b1e6 417 */
ff9a6750
DV
418 int port_clock;
419
6cc5f341
DV
420 /* Used by SDVO (and if we ever fix it, HDMI). */
421 unsigned pixel_multiplier;
2dd24552
JB
422
423 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
424 struct {
425 u32 control;
426 u32 pgm_ratios;
68fc8742 427 u32 lvds_border_bits;
b074cec8
JB
428 } gmch_pfit;
429
430 /* Panel fitter placement and size for Ironlake+ */
431 struct {
432 u32 pos;
433 u32 size;
fd4daa9c 434 bool enabled;
fabf6e51 435 bool force_thru;
b074cec8 436 } pch_pfit;
33d29b14 437
ca3a0ff8 438 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 439 int fdi_lanes;
ca3a0ff8 440 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
441
442 bool ips_enabled;
cf532bb2
VS
443
444 bool double_wide;
0e32b39c
DA
445
446 bool dp_encoder_is_mst;
447 int pbn;
be41e336
CK
448
449 struct intel_crtc_scaler_state scaler_state;
b8cecdf5
DV
450};
451
0b2ae6d7
VS
452struct intel_pipe_wm {
453 struct intel_wm_level wm[5];
454 uint32_t linetime;
455 bool fbc_wm_enabled;
2a44b76b
VS
456 bool pipe_enabled;
457 bool sprites_enabled;
458 bool sprites_scaled;
0b2ae6d7
VS
459};
460
84c33a64 461struct intel_mmio_flip {
9362c7c5 462 struct work_struct work;
bcafc4e3 463 struct drm_i915_private *i915;
eed29a5b 464 struct drm_i915_gem_request *req;
b2cfe0ab 465 struct intel_crtc *crtc;
84c33a64
SG
466};
467
2ac96d2a
PB
468struct skl_pipe_wm {
469 struct skl_wm_level wm[8];
470 struct skl_wm_level trans_wm;
471 uint32_t linetime;
472};
473
32b7eeec
MR
474/*
475 * Tracking of operations that need to be performed at the beginning/end of an
476 * atomic commit, outside the atomic section where interrupts are disabled.
477 * These are generally operations that grab mutexes or might otherwise sleep
478 * and thus can't be run with interrupts disabled.
479 */
480struct intel_crtc_atomic_commit {
c34c9ee4
MR
481 /* vblank evasion */
482 bool evade;
483 unsigned start_vbl_count;
484
32b7eeec
MR
485 /* Sleepable operations to perform before commit */
486 bool wait_for_flips;
487 bool disable_fbc;
488 bool pre_disable_primary;
489 bool update_wm;
ea2c67bb 490 unsigned disabled_planes;
32b7eeec
MR
491
492 /* Sleepable operations to perform after commit */
493 unsigned fb_bits;
494 bool wait_vblank;
495 bool update_fbc;
496 bool post_enable_primary;
497 unsigned update_sprite_watermarks;
498};
499
79e53945
JB
500struct intel_crtc {
501 struct drm_crtc base;
80824003
JB
502 enum pipe pipe;
503 enum plane plane;
79e53945 504 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
505 /*
506 * Whether the crtc and the connected output pipeline is active. Implies
507 * that crtc->enabled is set, i.e. the current mode configuration has
508 * some outputs connected to this crtc.
08a48469
DV
509 */
510 bool active;
6efdf354 511 unsigned long enabled_power_domains;
652c393a 512 bool lowfreq_avail;
02e792fb 513 struct intel_overlay *overlay;
6b95a207 514 struct intel_unpin_work *unpin_work;
cda4b7d3 515
b4a98e57
CW
516 atomic_t unpin_work_count;
517
e506a0c6
DV
518 /* Display surface base address adjustement for pageflips. Note that on
519 * gen4+ this only adjusts up to a tile, offsets within a tile are
520 * handled in the hw itself (with the TILEOFF register). */
521 unsigned long dspaddr_offset;
522
05394f39 523 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 524 uint32_t cursor_addr;
4b0e333e 525 uint32_t cursor_cntl;
dc41c154 526 uint32_t cursor_size;
4b0e333e 527 uint32_t cursor_base;
4b645f14 528
5724dbd1 529 struct intel_initial_plane_config plane_config;
6e3c9717 530 struct intel_crtc_state *config;
7668851f 531 bool new_enabled;
b8cecdf5 532
10d83730
VS
533 /* reset counter value when the last flip was submitted */
534 unsigned int reset_counter;
8664281b
PZ
535
536 /* Access to these should be protected by dev_priv->irq_lock. */
537 bool cpu_fifo_underrun_disabled;
538 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
539
540 /* per-pipe watermark state */
541 struct {
542 /* watermarks currently being used */
543 struct intel_pipe_wm active;
2ac96d2a
PB
544 /* SKL wm values currently in use */
545 struct skl_pipe_wm skl_active;
0b2ae6d7 546 } wm;
8d7849db 547
80715b2f 548 int scanline_offset;
32b7eeec
MR
549
550 struct intel_crtc_atomic_commit atomic;
be41e336
CK
551
552 /* scalers available on this crtc */
553 int num_scalers;
79e53945
JB
554};
555
c35426d2
VS
556struct intel_plane_wm_parameters {
557 uint32_t horiz_pixels;
ed57cb8a 558 uint32_t vert_pixels;
2cd601c6
CK
559 /*
560 * For packed pixel formats:
561 * bytes_per_pixel - holds bytes per pixel
562 * For planar pixel formats:
563 * bytes_per_pixel - holds bytes per pixel for uv-plane
564 * y_bytes_per_pixel - holds bytes per pixel for y-plane
565 */
c35426d2 566 uint8_t bytes_per_pixel;
2cd601c6 567 uint8_t y_bytes_per_pixel;
c35426d2
VS
568 bool enabled;
569 bool scaled;
0fda6568 570 u64 tiling;
1fc0a8f7 571 unsigned int rotation;
c35426d2
VS
572};
573
b840d907
JB
574struct intel_plane {
575 struct drm_plane base;
7f1f3851 576 int plane;
b840d907 577 enum pipe pipe;
2d354c34 578 bool can_scale;
b840d907 579 int max_downscale;
526682e9 580
47ecbb20
VS
581 /* FIXME convert to properties */
582 struct drm_intel_sprite_colorkey ckey;
583
526682e9
PZ
584 /* Since we need to change the watermarks before/after
585 * enabling/disabling the planes, we need to store the parameters here
586 * as the other pieces of the struct may not reflect the values we want
587 * for the watermark calculations. Currently only Haswell uses this.
588 */
c35426d2 589 struct intel_plane_wm_parameters wm;
526682e9 590
8e7d688b
MR
591 /*
592 * NOTE: Do not place new plane state fields here (e.g., when adding
593 * new plane properties). New runtime state should now be placed in
594 * the intel_plane_state structure and accessed via drm_plane->state.
595 */
596
b840d907 597 void (*update_plane)(struct drm_plane *plane,
b39d53f6 598 struct drm_crtc *crtc,
b840d907 599 struct drm_framebuffer *fb,
b840d907
JB
600 int crtc_x, int crtc_y,
601 unsigned int crtc_w, unsigned int crtc_h,
602 uint32_t x, uint32_t y,
603 uint32_t src_w, uint32_t src_h);
b39d53f6 604 void (*disable_plane)(struct drm_plane *plane,
a8ad0d8e 605 struct drm_crtc *crtc, bool force);
c59cb179
MR
606 int (*check_plane)(struct drm_plane *plane,
607 struct intel_plane_state *state);
608 void (*commit_plane)(struct drm_plane *plane,
609 struct intel_plane_state *state);
b840d907
JB
610};
611
b445e3b0
ED
612struct intel_watermark_params {
613 unsigned long fifo_size;
614 unsigned long max_wm;
615 unsigned long default_wm;
616 unsigned long guard_size;
617 unsigned long cacheline_size;
618};
619
620struct cxsr_latency {
621 int is_desktop;
622 int is_ddr3;
623 unsigned long fsb_freq;
624 unsigned long mem_freq;
625 unsigned long display_sr;
626 unsigned long display_hpll_disable;
627 unsigned long cursor_sr;
628 unsigned long cursor_hpll_disable;
629};
630
79e53945 631#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 632#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 633#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 634#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 635#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 636#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 637#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 638#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 639
f5bbfca3 640struct intel_hdmi {
b242b7f7 641 u32 hdmi_reg;
f5bbfca3 642 int ddc_bus;
f5bbfca3 643 uint32_t color_range;
55bc60db 644 bool color_range_auto;
f5bbfca3
ED
645 bool has_hdmi_sink;
646 bool has_audio;
647 enum hdmi_force_audio force_audio;
abedc077 648 bool rgb_quant_range_selectable;
94a11ddc 649 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 650 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 651 enum hdmi_infoframe_type type,
fff63867 652 const void *frame, ssize_t len);
687f4d06 653 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 654 bool enable,
687f4d06 655 struct drm_display_mode *adjusted_mode);
e43823ec 656 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
657};
658
0e32b39c 659struct intel_dp_mst_encoder;
b091cd92 660#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 661
fe3cd48d
R
662/*
663 * enum link_m_n_set:
664 * When platform provides two set of M_N registers for dp, we can
665 * program them and switch between them incase of DRRS.
666 * But When only one such register is provided, we have to program the
667 * required divider value on that registers itself based on the DRRS state.
668 *
669 * M1_N1 : Program dp_m_n on M1_N1 registers
670 * dp_m2_n2 on M2_N2 registers (If supported)
671 *
672 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
673 * M2_N2 registers are not supported
674 */
675
676enum link_m_n_set {
677 /* Sets the m1_n1 and m2_n2 */
678 M1_N1 = 0,
679 M2_N2
680};
681
54d63ca6 682struct intel_dp {
54d63ca6 683 uint32_t output_reg;
9ed35ab1 684 uint32_t aux_ch_ctl_reg;
54d63ca6 685 uint32_t DP;
54d63ca6
SK
686 bool has_audio;
687 enum hdmi_force_audio force_audio;
688 uint32_t color_range;
55bc60db 689 bool color_range_auto;
54d63ca6 690 uint8_t link_bw;
a8f3ef61 691 uint8_t rate_select;
54d63ca6
SK
692 uint8_t lane_count;
693 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 694 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 695 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
696 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
697 uint8_t num_sink_rates;
698 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 699 struct drm_dp_aux aux;
54d63ca6
SK
700 uint8_t train_set[4];
701 int panel_power_up_delay;
702 int panel_power_down_delay;
703 int panel_power_cycle_delay;
704 int backlight_on_delay;
705 int backlight_off_delay;
54d63ca6
SK
706 struct delayed_work panel_vdd_work;
707 bool want_panel_vdd;
dce56b3c
PZ
708 unsigned long last_power_cycle;
709 unsigned long last_power_on;
710 unsigned long last_backlight_off;
5d42f82a 711
01527b31
CT
712 struct notifier_block edp_notifier;
713
a4a5d2f8
VS
714 /*
715 * Pipe whose power sequencer is currently locked into
716 * this port. Only relevant on VLV/CHV.
717 */
718 enum pipe pps_pipe;
36b5f425 719 struct edp_power_seq pps_delays;
a4a5d2f8 720
06ea66b6 721 bool use_tps3;
0e32b39c
DA
722 bool can_mst; /* this port supports mst */
723 bool is_mst;
724 int active_mst_links;
725 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 726 struct intel_connector *attached_connector;
ec5b01dd 727
0e32b39c
DA
728 /* mst connector list */
729 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
730 struct drm_dp_mst_topology_mgr mst_mgr;
731
ec5b01dd 732 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
733 /*
734 * This function returns the value we have to program the AUX_CTL
735 * register with to kick off an AUX transaction.
736 */
737 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
738 bool has_aux_irq,
739 int send_bytes,
740 uint32_t aux_clock_divider);
4e96c977 741 bool train_set_valid;
c5d5ab7a
TP
742
743 /* Displayport compliance testing */
744 unsigned long compliance_test_type;
559be30c
TP
745 unsigned long compliance_test_data;
746 bool compliance_test_active;
54d63ca6
SK
747};
748
da63a9f2
PZ
749struct intel_digital_port {
750 struct intel_encoder base;
174edf1f 751 enum port port;
bcf53de4 752 u32 saved_port_bits;
da63a9f2
PZ
753 struct intel_dp dp;
754 struct intel_hdmi hdmi;
b2c5c181 755 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
756};
757
0e32b39c
DA
758struct intel_dp_mst_encoder {
759 struct intel_encoder base;
760 enum pipe pipe;
761 struct intel_digital_port *primary;
762 void *port; /* store this opaque as its illegal to dereference it */
763};
764
89b667f8
JB
765static inline int
766vlv_dport_to_channel(struct intel_digital_port *dport)
767{
768 switch (dport->port) {
769 case PORT_B:
00fc31b7 770 case PORT_D:
e4607fcf 771 return DPIO_CH0;
89b667f8 772 case PORT_C:
e4607fcf 773 return DPIO_CH1;
89b667f8
JB
774 default:
775 BUG();
776 }
777}
778
eb69b0e5
CML
779static inline int
780vlv_pipe_to_channel(enum pipe pipe)
781{
782 switch (pipe) {
783 case PIPE_A:
784 case PIPE_C:
785 return DPIO_CH0;
786 case PIPE_B:
787 return DPIO_CH1;
788 default:
789 BUG();
790 }
791}
792
f875c15a
CW
793static inline struct drm_crtc *
794intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
795{
796 struct drm_i915_private *dev_priv = dev->dev_private;
797 return dev_priv->pipe_to_crtc_mapping[pipe];
798}
799
417ae147
CW
800static inline struct drm_crtc *
801intel_get_crtc_for_plane(struct drm_device *dev, int plane)
802{
803 struct drm_i915_private *dev_priv = dev->dev_private;
804 return dev_priv->plane_to_crtc_mapping[plane];
805}
806
4e5359cd
SF
807struct intel_unpin_work {
808 struct work_struct work;
b4a98e57 809 struct drm_crtc *crtc;
ab8d6675 810 struct drm_framebuffer *old_fb;
05394f39 811 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 812 struct drm_pending_vblank_event *event;
e7d841ca
CW
813 atomic_t pending;
814#define INTEL_FLIP_INACTIVE 0
815#define INTEL_FLIP_PENDING 1
816#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
817 u32 flip_count;
818 u32 gtt_offset;
f06cc1b9 819 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
820 int flip_queued_vblank;
821 int flip_ready_vblank;
4e5359cd
SF
822 bool enable_stall_check;
823};
824
5f1aae65
PZ
825struct intel_load_detect_pipe {
826 struct drm_framebuffer *release_fb;
827 bool load_detect_temp;
828 int dpms_mode;
829};
79e53945 830
5f1aae65
PZ
831static inline struct intel_encoder *
832intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
833{
834 return to_intel_connector(connector)->encoder;
835}
836
da63a9f2
PZ
837static inline struct intel_digital_port *
838enc_to_dig_port(struct drm_encoder *encoder)
839{
840 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
841}
842
0e32b39c
DA
843static inline struct intel_dp_mst_encoder *
844enc_to_mst(struct drm_encoder *encoder)
845{
846 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
847}
848
9ff8c9ba
ID
849static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
850{
851 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
852}
853
854static inline struct intel_digital_port *
855dp_to_dig_port(struct intel_dp *intel_dp)
856{
857 return container_of(intel_dp, struct intel_digital_port, dp);
858}
859
860static inline struct intel_digital_port *
861hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
862{
863 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
864}
865
6af31a65
DL
866/*
867 * Returns the number of planes for this pipe, ie the number of sprites + 1
868 * (primary plane). This doesn't count the cursor plane then.
869 */
870static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
871{
872 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
873}
5f1aae65 874
47339cd9 875/* intel_fifo_underrun.c */
a72e4c9f 876bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 877 enum pipe pipe, bool enable);
a72e4c9f 878bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
879 enum transcoder pch_transcoder,
880 bool enable);
1f7247c0
DV
881void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
882 enum pipe pipe);
883void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
884 enum transcoder pch_transcoder);
a72e4c9f 885void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
886
887/* i915_irq.c */
480c8033
DV
888void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
889void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
890void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
891void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 892void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
893void gen6_enable_rps_interrupts(struct drm_device *dev);
894void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 895u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
896void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
897void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
898static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
899{
900 /*
901 * We only use drm_irq_uninstall() at unload and VT switch, so
902 * this is the only thing we need to check.
903 */
2aeb7d3a 904 return dev_priv->pm.irqs_enabled;
9df7575f
JB
905}
906
a225f079 907int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
908void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
909 unsigned int pipe_mask);
5f1aae65 910
5f1aae65 911/* intel_crt.c */
87440425 912void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
913
914
915/* intel_ddi.c */
87440425
PZ
916void intel_prepare_ddi(struct drm_device *dev);
917void hsw_fdi_link_train(struct drm_crtc *crtc);
918void intel_ddi_init(struct drm_device *dev, enum port port);
919enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
920bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
921void intel_ddi_pll_init(struct drm_device *dev);
922void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
923void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
924 enum transcoder cpu_transcoder);
925void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
926void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
927bool intel_ddi_pll_select(struct intel_crtc *crtc,
928 struct intel_crtc_state *crtc_state);
87440425
PZ
929void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
930void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
931bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
932void intel_ddi_fdi_disable(struct drm_crtc *crtc);
933void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 934 struct intel_crtc_state *pipe_config);
bcddf610
S
935struct intel_encoder *
936intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 937
44905a27 938void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 939void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 940 struct intel_crtc_state *pipe_config);
0e32b39c 941void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
96fb9f9b
VK
942void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
943 enum port port, int type);
5f1aae65 944
b680c37a 945/* intel_frontbuffer.c */
f99d7069 946void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b
PZ
947 struct intel_engine_cs *ring,
948 enum fb_op_origin origin);
f99d7069
DV
949void intel_frontbuffer_flip_prepare(struct drm_device *dev,
950 unsigned frontbuffer_bits);
951void intel_frontbuffer_flip_complete(struct drm_device *dev,
952 unsigned frontbuffer_bits);
953void intel_frontbuffer_flush(struct drm_device *dev,
954 unsigned frontbuffer_bits);
955/**
5c323b2a 956 * intel_frontbuffer_flip - synchronous frontbuffer flip
f99d7069
DV
957 * @dev: DRM device
958 * @frontbuffer_bits: frontbuffer plane tracking bits
959 *
960 * This function gets called after scheduling a flip on @obj. This is for
961 * synchronous plane updates which will happen on the next vblank and which will
962 * not get delayed by pending gpu rendering.
963 *
964 * Can be called without any locks held.
965 */
966static inline
967void intel_frontbuffer_flip(struct drm_device *dev,
968 unsigned frontbuffer_bits)
969{
970 intel_frontbuffer_flush(dev, frontbuffer_bits);
971}
972
6761dd31
TU
973unsigned int intel_fb_align_height(struct drm_device *dev,
974 unsigned int height,
975 uint32_t pixel_format,
976 uint64_t fb_format_modifier);
f99d7069 977void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a 978
b321803d
DL
979u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
980 uint32_t pixel_format);
b680c37a 981
7c10a2b5
JN
982/* intel_audio.c */
983void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
984void intel_audio_codec_enable(struct intel_encoder *encoder);
985void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
986void i915_audio_component_init(struct drm_i915_private *dev_priv);
987void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 988
b680c37a 989/* intel_display.c */
65a3fea0 990extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
991bool intel_has_pending_fb_unpin(struct drm_device *dev);
992int intel_pch_rawclk(struct drm_device *dev);
993void intel_mark_busy(struct drm_device *dev);
87440425
PZ
994void intel_mark_idle(struct drm_device *dev);
995void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 996void intel_crtc_control(struct drm_crtc *crtc, bool enable);
ce22dba9 997void intel_crtc_reset(struct intel_crtc *crtc);
87440425
PZ
998void intel_crtc_update_dpms(struct drm_crtc *crtc);
999void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1000int intel_connector_init(struct intel_connector *);
1001struct intel_connector *intel_connector_alloc(void);
87440425
PZ
1002void intel_connector_dpms(struct drm_connector *, int mode);
1003bool intel_connector_get_hw_state(struct intel_connector *connector);
1004void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
1005bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1006 struct intel_digital_port *port);
87440425
PZ
1007void intel_connector_attach_encoder(struct intel_connector *connector,
1008 struct intel_encoder *encoder);
1009struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1010struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1011 struct drm_crtc *crtc);
752aa88a 1012enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1013int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1014 struct drm_file *file_priv);
87440425
PZ
1015enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1016 enum pipe pipe);
4093561b 1017bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1018static inline void
1019intel_wait_for_vblank(struct drm_device *dev, int pipe)
1020{
1021 drm_wait_one_vblank(dev, pipe);
1022}
87440425 1023int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1024void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1025 struct intel_digital_port *dport,
1026 unsigned int expected_mask);
87440425
PZ
1027bool intel_get_load_detect_pipe(struct drm_connector *connector,
1028 struct drm_display_mode *mode,
51fd371b
RC
1029 struct intel_load_detect_pipe *old,
1030 struct drm_modeset_acquire_ctx *ctx);
87440425 1031void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1032 struct intel_load_detect_pipe *old,
1033 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1034int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1035 struct drm_framebuffer *fb,
82bc3b2d 1036 const struct drm_plane_state *plane_state,
a4872ba6 1037 struct intel_engine_cs *pipelined);
a8bb6818
DV
1038struct drm_framebuffer *
1039__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1040 struct drm_mode_fb_cmd2 *mode_cmd,
1041 struct drm_i915_gem_object *obj);
87440425
PZ
1042void intel_prepare_page_flip(struct drm_device *dev, int plane);
1043void intel_finish_page_flip(struct drm_device *dev, int pipe);
1044void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1045void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1046int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
1047 struct drm_framebuffer *fb,
1048 const struct drm_plane_state *new_state);
38f3ce3a 1049void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
1050 struct drm_framebuffer *fb,
1051 const struct drm_plane_state *old_state);
a98b3431
MR
1052int intel_plane_atomic_get_property(struct drm_plane *plane,
1053 const struct drm_plane_state *state,
1054 struct drm_property *property,
1055 uint64_t *val);
1056int intel_plane_atomic_set_property(struct drm_plane *plane,
1057 struct drm_plane_state *state,
1058 struct drm_property *property,
1059 uint64_t val);
716c2e55 1060
50470bb0
TU
1061unsigned int
1062intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1063 uint64_t fb_format_modifier);
1064
121920fa
TU
1065static inline bool
1066intel_rotation_90_or_270(unsigned int rotation)
1067{
1068 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1069}
1070
3b7a5119
SJ
1071void intel_create_rotation_property(struct drm_device *dev,
1072 struct intel_plane *plane);
1073
1fc0a8f7
TU
1074bool intel_wm_need_update(struct drm_plane *plane,
1075 struct drm_plane_state *state);
1076
716c2e55 1077/* shared dpll functions */
5f1aae65 1078struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1079void assert_shared_dpll(struct drm_i915_private *dev_priv,
1080 struct intel_shared_dpll *pll,
1081 bool state);
1082#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1083#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1084struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1085 struct intel_crtc_state *state);
716c2e55
DV
1086void intel_put_shared_dpll(struct intel_crtc *crtc);
1087
d288f65f
VS
1088void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1089 const struct dpll *dpll);
1090void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1091
716c2e55 1092/* modesetting asserts */
b680c37a
DV
1093void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1094 enum pipe pipe);
55607e8a
DV
1095void assert_pll(struct drm_i915_private *dev_priv,
1096 enum pipe pipe, bool state);
1097#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1098#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1099void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1100 enum pipe pipe, bool state);
1101#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1102#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1103void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1104#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1105#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
1106unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1107 unsigned int tiling_mode,
1108 unsigned int bpp,
1109 unsigned int pitch);
7514747d
VS
1110void intel_prepare_reset(struct drm_device *dev);
1111void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1112void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1113void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1114void broxton_init_cdclk(struct drm_device *dev);
1115void broxton_uninit_cdclk(struct drm_device *dev);
1116void broxton_set_cdclk(struct drm_device *dev, int frequency);
5c6706e5
VK
1117void broxton_ddi_phy_init(struct drm_device *dev);
1118void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1119void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1120void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1121void skl_init_cdclk(struct drm_i915_private *dev_priv);
1122void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1123void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1124 struct intel_crtc_state *pipe_config);
fe3cd48d 1125void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1126int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1127void
5cec258b 1128ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1129 int dotclock);
5ab7b0b7
ID
1130bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1131 intel_clock_t *best_clock);
87440425 1132bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1133void hsw_enable_ips(struct intel_crtc *crtc);
1134void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1135enum intel_display_power_domain
1136intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1137void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1138 struct intel_crtc_state *pipe_config);
46a55d30 1139void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1140void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
a1b2278e
CK
1141void skl_detach_scalers(struct intel_crtc *intel_crtc);
1142int skl_update_scaler_users(struct intel_crtc *intel_crtc,
1143 struct intel_crtc_state *crtc_state, struct intel_plane *intel_plane,
1144 struct intel_plane_state *plane_state, int force_detach);
6156a456 1145int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1146
121920fa
TU
1147unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1148 struct drm_i915_gem_object *obj);
6156a456
CK
1149u32 skl_plane_ctl_format(uint32_t pixel_format);
1150u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1151u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1152
eb805623
DV
1153/* intel_csr.c */
1154void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1155enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1156void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1157 enum csr_state state);
eb805623
DV
1158void intel_csr_load_program(struct drm_device *dev);
1159void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1160void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1161
5f1aae65 1162/* intel_dp.c */
87440425
PZ
1163void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1164bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1165 struct intel_connector *intel_connector);
87440425
PZ
1166void intel_dp_start_link_train(struct intel_dp *intel_dp);
1167void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1168void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1169void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1170void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1171int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1172bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1173 struct intel_crtc_state *pipe_config);
5d8a7752 1174bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1175enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1176 bool long_hpd);
4be73780
DV
1177void intel_edp_backlight_on(struct intel_dp *intel_dp);
1178void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1179void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1180void intel_edp_panel_on(struct intel_dp *intel_dp);
1181void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1182void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1183void intel_dp_mst_suspend(struct drm_device *dev);
1184void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1185int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1186int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1187void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1188void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1189uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1190void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1191void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1192void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1193void intel_edp_drrs_invalidate(struct drm_device *dev,
1194 unsigned frontbuffer_bits);
1195void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1196
0e32b39c
DA
1197/* intel_dp_mst.c */
1198int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1199void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1200/* intel_dsi.c */
4328633d 1201void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1202
1203
1204/* intel_dvo.c */
87440425 1205void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1206
1207
0632fef6 1208/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1209#ifdef CONFIG_DRM_I915_FBDEV
1210extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1211extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1212extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1213extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1214extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1215extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1216#else
1217static inline int intel_fbdev_init(struct drm_device *dev)
1218{
1219 return 0;
1220}
5f1aae65 1221
d1d70677 1222static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1223{
1224}
1225
1226static inline void intel_fbdev_fini(struct drm_device *dev)
1227{
1228}
1229
82e3b8c1 1230static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1231{
1232}
1233
0632fef6 1234static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1235{
1236}
1237#endif
5f1aae65 1238
7ff0ebcc
RV
1239/* intel_fbc.c */
1240bool intel_fbc_enabled(struct drm_device *dev);
1241void intel_fbc_update(struct drm_device *dev);
1242void intel_fbc_init(struct drm_i915_private *dev_priv);
1243void intel_fbc_disable(struct drm_device *dev);
dbef0f15
PZ
1244void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1245 unsigned int frontbuffer_bits,
1246 enum fb_op_origin origin);
1247void intel_fbc_flush(struct drm_i915_private *dev_priv,
1248 unsigned int frontbuffer_bits);
7ff0ebcc 1249
5f1aae65 1250/* intel_hdmi.c */
87440425
PZ
1251void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1252void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1253 struct intel_connector *intel_connector);
1254struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1255bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1256 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1257
1258
1259/* intel_lvds.c */
87440425
PZ
1260void intel_lvds_init(struct drm_device *dev);
1261bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1262
1263
1264/* intel_modes.c */
1265int intel_connector_update_modes(struct drm_connector *connector,
87440425 1266 struct edid *edid);
5f1aae65 1267int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1268void intel_attach_force_audio_property(struct drm_connector *connector);
1269void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1270
1271
1272/* intel_overlay.c */
87440425
PZ
1273void intel_setup_overlay(struct drm_device *dev);
1274void intel_cleanup_overlay(struct drm_device *dev);
1275int intel_overlay_switch_off(struct intel_overlay *overlay);
1276int intel_overlay_put_image(struct drm_device *dev, void *data,
1277 struct drm_file *file_priv);
1278int intel_overlay_attrs(struct drm_device *dev, void *data,
1279 struct drm_file *file_priv);
1362b776 1280void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1281
1282
1283/* intel_panel.c */
87440425 1284int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1285 struct drm_display_mode *fixed_mode,
1286 struct drm_display_mode *downclock_mode);
87440425
PZ
1287void intel_panel_fini(struct intel_panel *panel);
1288void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1289 struct drm_display_mode *adjusted_mode);
1290void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1291 struct intel_crtc_state *pipe_config,
87440425
PZ
1292 int fitting_mode);
1293void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1294 struct intel_crtc_state *pipe_config,
87440425 1295 int fitting_mode);
6dda730e
JN
1296void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1297 u32 level, u32 max);
6517d273 1298int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1299void intel_panel_enable_backlight(struct intel_connector *connector);
1300void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1301void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1302void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1303enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1304extern struct drm_display_mode *intel_find_panel_downclock(
1305 struct drm_device *dev,
1306 struct drm_display_mode *fixed_mode,
1307 struct drm_connector *connector);
0962c3c9
VS
1308void intel_backlight_register(struct drm_device *dev);
1309void intel_backlight_unregister(struct drm_device *dev);
1310
5f1aae65 1311
0bc12bcb 1312/* intel_psr.c */
0bc12bcb
RV
1313void intel_psr_enable(struct intel_dp *intel_dp);
1314void intel_psr_disable(struct intel_dp *intel_dp);
1315void intel_psr_invalidate(struct drm_device *dev,
1316 unsigned frontbuffer_bits);
1317void intel_psr_flush(struct drm_device *dev,
1318 unsigned frontbuffer_bits);
1319void intel_psr_init(struct drm_device *dev);
c7240c3b 1320void intel_psr_single_frame_update(struct drm_device *dev);
0bc12bcb 1321
9c065a7d
DV
1322/* intel_runtime_pm.c */
1323int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1324void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1325void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1326void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1327
f458ebbc
DV
1328bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1329 enum intel_display_power_domain domain);
1330bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1331 enum intel_display_power_domain domain);
9c065a7d
DV
1332void intel_display_power_get(struct drm_i915_private *dev_priv,
1333 enum intel_display_power_domain domain);
1334void intel_display_power_put(struct drm_i915_private *dev_priv,
1335 enum intel_display_power_domain domain);
1336void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1337void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1338void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1339void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1340void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1341
d9bc89d9
DV
1342void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1343
5f1aae65 1344/* intel_pm.c */
87440425
PZ
1345void intel_init_clock_gating(struct drm_device *dev);
1346void intel_suspend_hw(struct drm_device *dev);
546c81fd 1347int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1348void intel_update_watermarks(struct drm_crtc *crtc);
1349void intel_update_sprite_watermarks(struct drm_plane *plane,
1350 struct drm_crtc *crtc,
ed57cb8a
DL
1351 uint32_t sprite_width,
1352 uint32_t sprite_height,
1353 int pixel_size,
87440425
PZ
1354 bool enabled, bool scaled);
1355void intel_init_pm(struct drm_device *dev);
f742a552 1356void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1357void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1358void intel_gpu_ips_teardown(void);
ae48434c
ID
1359void intel_init_gt_powersave(struct drm_device *dev);
1360void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1361void intel_enable_gt_powersave(struct drm_device *dev);
1362void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1363void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1364void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1365void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1366void gen6_rps_busy(struct drm_i915_private *dev_priv);
1367void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1368void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1369void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1370 struct intel_rps_client *rps,
1371 unsigned long submitted);
6ad790c0 1372void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1373 struct drm_i915_gem_request *req);
243e6a44 1374void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1375void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1376void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1377 struct skl_ddb_allocation *ddb /* out */);
d2011dc8 1378
72662e10 1379
5f1aae65 1380/* intel_sdvo.c */
87440425 1381bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1382
2b28bb1b 1383
5f1aae65 1384/* intel_sprite.c */
87440425 1385int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
e57465f3 1386int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1387int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1388 struct drm_file *file_priv);
9362c7c5
ACO
1389bool intel_pipe_update_start(struct intel_crtc *crtc,
1390 uint32_t *start_vbl_count);
1391void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
5f1aae65
PZ
1392
1393/* intel_tv.c */
87440425 1394void intel_tv_init(struct drm_device *dev);
20ddf665 1395
ea2c67bb 1396/* intel_atomic.c */
5ee67f1c
MR
1397int intel_atomic_check(struct drm_device *dev,
1398 struct drm_atomic_state *state);
1399int intel_atomic_commit(struct drm_device *dev,
1400 struct drm_atomic_state *state,
1401 bool async);
2545e4a6
MR
1402int intel_connector_atomic_get_property(struct drm_connector *connector,
1403 const struct drm_connector_state *state,
1404 struct drm_property *property,
1405 uint64_t *val);
1356837e
MR
1406struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1407void intel_crtc_destroy_state(struct drm_crtc *crtc,
1408 struct drm_crtc_state *state);
10f81c19
ACO
1409static inline struct intel_crtc_state *
1410intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1411 struct intel_crtc *crtc)
1412{
1413 struct drm_crtc_state *crtc_state;
1414 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1415 if (IS_ERR(crtc_state))
0b6cc188 1416 return ERR_CAST(crtc_state);
10f81c19
ACO
1417
1418 return to_intel_crtc_state(crtc_state);
1419}
d03c93d4
CK
1420int intel_atomic_setup_scalers(struct drm_device *dev,
1421 struct intel_crtc *intel_crtc,
1422 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1423
1424/* intel_atomic_plane.c */
8e7d688b 1425struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1426struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1427void intel_plane_destroy_state(struct drm_plane *plane,
1428 struct drm_plane_state *state);
1429extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1430
79e53945 1431#endif /* __INTEL_DRV_H__ */