]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: get_plane_config support for ILK+ v3
[people/ms/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
612a9aab 35#include <drm/drm_dp_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
49938ac4
JN
68#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
021357ac 70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
79e53945
JB
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
7d57382e 92#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 93#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 94#define INTEL_OUTPUT_EDP 8
72ffa333
JN
95#define INTEL_OUTPUT_DSI 9
96#define INTEL_OUTPUT_UNKNOWN 10
79e53945
JB
97
98#define INTEL_DVO_CHIP_NONE 0
99#define INTEL_DVO_CHIP_LVDS 1
100#define INTEL_DVO_CHIP_TMDS 2
101#define INTEL_DVO_CHIP_TVOUT 4
102
72ffa333
JN
103#define INTEL_DSI_COMMAND_MODE 0
104#define INTEL_DSI_VIDEO_MODE 1
105
79e53945
JB
106struct intel_framebuffer {
107 struct drm_framebuffer base;
05394f39 108 struct drm_i915_gem_object *obj;
79e53945
JB
109};
110
37811fcc
CW
111struct intel_fbdev {
112 struct drm_fb_helper helper;
8bcd4553 113 struct intel_framebuffer *fb;
37811fcc
CW
114 struct list_head fbdev_list;
115 struct drm_display_mode *our_mode;
116};
79e53945 117
21d40d37 118struct intel_encoder {
4ef69c7a 119 struct drm_encoder base;
9a935856
DV
120 /*
121 * The new crtc this encoder will be driven from. Only differs from
122 * base->crtc while a modeset is in progress.
123 */
124 struct intel_crtc *new_crtc;
125
79e53945 126 int type;
66a9278e
DV
127 /*
128 * Intel hw has only one MUX where encoders could be clone, hence a
129 * simple flag is enough to compute the possible_clones mask.
130 */
131 bool cloneable;
5ab432ef 132 bool connectors_active;
21d40d37 133 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
134 bool (*compute_config)(struct intel_encoder *,
135 struct intel_crtc_config *);
dafd226c 136 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 137 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 138 void (*enable)(struct intel_encoder *);
6cc5f341 139 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 140 void (*disable)(struct intel_encoder *);
bf49ec8c 141 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
142 /* Read out the current hw state of this connector, returning true if
143 * the encoder is active. If the encoder is enabled it also set the pipe
144 * it is connected to in the pipe parameter. */
145 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 146 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 147 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
148 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
149 * be set correctly before calling this function. */
045ac3b5
JB
150 void (*get_config)(struct intel_encoder *,
151 struct intel_crtc_config *pipe_config);
f8aed700 152 int crtc_mask;
1d843f9d 153 enum hpd_pin hpd_pin;
79e53945
JB
154};
155
1d508706 156struct intel_panel {
dd06f90e 157 struct drm_display_mode *fixed_mode;
ec9ed197 158 struct drm_display_mode *downclock_mode;
4d891523 159 int fitting_mode;
58c68779
JN
160
161 /* backlight */
162 struct {
c91c9f32 163 bool present;
58c68779 164 u32 level;
7bd688cd 165 u32 max;
58c68779 166 bool enabled;
636baebf
JN
167 bool combination_mode; /* gen 2/4 only */
168 bool active_low_pwm;
58c68779
JN
169 struct backlight_device *device;
170 } backlight;
1d508706
JN
171};
172
5daa55eb
ZW
173struct intel_connector {
174 struct drm_connector base;
9a935856
DV
175 /*
176 * The fixed encoder this connector is connected to.
177 */
df0e9248 178 struct intel_encoder *encoder;
9a935856
DV
179
180 /*
181 * The new encoder this connector will be driven. Only differs from
182 * encoder while a modeset is in progress.
183 */
184 struct intel_encoder *new_encoder;
185
f0947c37
DV
186 /* Reads out the current hw, returning true if the connector is enabled
187 * and active (i.e. dpms ON state). */
188 bool (*get_hw_state)(struct intel_connector *);
1d508706 189
4932e2c3
ID
190 /*
191 * Removes all interfaces through which the connector is accessible
192 * - like sysfs, debugfs entries -, so that no new operations can be
193 * started on the connector. Also makes sure all currently pending
194 * operations finish before returing.
195 */
196 void (*unregister)(struct intel_connector *);
197
1d508706
JN
198 /* Panel info for eDP and LVDS */
199 struct intel_panel panel;
9cd300e0
JN
200
201 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
202 struct edid *edid;
821450c6
EE
203
204 /* since POLL and HPD connectors may use the same HPD line keep the native
205 state of connector->polled in case hotplug storm detection changes it */
206 u8 polled;
5daa55eb
ZW
207};
208
80ad9206
VS
209typedef struct dpll {
210 /* given values */
211 int n;
212 int m1, m2;
213 int p1, p2;
214 /* derived values */
215 int dot;
216 int vco;
217 int m;
218 int p;
219} intel_clock_t;
220
46f297fb
JB
221struct intel_plane_config {
222 struct intel_framebuffer *fb; /* ends up managed by intel_fbdev.c */
223 bool tiled;
224 int size;
225 u32 base;
226};
227
b8cecdf5 228struct intel_crtc_config {
bb760063
DV
229 /**
230 * quirks - bitfield with hw state readout quirks
231 *
232 * For various reasons the hw state readout code might not be able to
233 * completely faithfully read out the current state. These cases are
234 * tracked with quirk flags so that fastboot and state checker can act
235 * accordingly.
236 */
237#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
238 unsigned long quirks;
239
5113bc9b
VS
240 /* User requested mode, only valid as a starting point to
241 * compute adjusted_mode, except in the case of (S)DVO where
242 * it's also for the output timings of the (S)DVO chip.
243 * adjusted_mode will then correspond to the S(DVO) chip's
244 * preferred input timings. */
b8cecdf5 245 struct drm_display_mode requested_mode;
3c52f4eb 246 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 247 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 248 struct drm_display_mode adjusted_mode;
37327abd
VS
249
250 /* Pipe source size (ie. panel fitter input size)
251 * All planes will be positioned inside this space,
252 * and get clipped at the edges. */
253 int pipe_src_w, pipe_src_h;
254
5bfe2ac0
DV
255 /* Whether to set up the PCH/FDI. Note that we never allow sharing
256 * between pch encoders and cpu encoders. */
257 bool has_pch_encoder;
50f3b016 258
3b117c8f
DV
259 /* CPU Transcoder for the pipe. Currently this can only differ from the
260 * pipe on Haswell (where we have a special eDP transcoder). */
261 enum transcoder cpu_transcoder;
262
50f3b016
DV
263 /*
264 * Use reduced/limited/broadcast rbg range, compressing from the full
265 * range fed into the crtcs.
266 */
267 bool limited_color_range;
268
03afc4a2
DV
269 /* DP has a bunch of special case unfortunately, so mark the pipe
270 * accordingly. */
271 bool has_dp_encoder;
d8b32247
DV
272
273 /*
274 * Enable dithering, used when the selected pipe bpp doesn't match the
275 * plane bpp.
276 */
965e0c48 277 bool dither;
f47709a9
DV
278
279 /* Controls for the clock computation, to override various stages. */
280 bool clock_set;
281
09ede541
DV
282 /* SDVO TV has a bunch of special case. To make multifunction encoders
283 * work correctly, we need to track this at runtime.*/
284 bool sdvo_tv_clock;
285
e29c22c0
DV
286 /*
287 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
288 * required. This is set in the 2nd loop of calling encoder's
289 * ->compute_config if the first pick doesn't work out.
290 */
291 bool bw_constrained;
292
f47709a9
DV
293 /* Settings for the intel dpll used on pretty much everything but
294 * haswell. */
80ad9206 295 struct dpll dpll;
f47709a9 296
a43f6e0f
DV
297 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
298 enum intel_dpll_id shared_dpll;
299
66e985c0
DV
300 /* Actual register state of the dpll, for shared dpll cross-checking. */
301 struct intel_dpll_hw_state dpll_hw_state;
302
965e0c48 303 int pipe_bpp;
6cf86a5e 304 struct intel_link_m_n dp_m_n;
ff9a6750
DV
305
306 /*
307 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
308 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
309 * already multiplied by pixel_multiplier.
df92b1e6 310 */
ff9a6750
DV
311 int port_clock;
312
6cc5f341
DV
313 /* Used by SDVO (and if we ever fix it, HDMI). */
314 unsigned pixel_multiplier;
2dd24552
JB
315
316 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
317 struct {
318 u32 control;
319 u32 pgm_ratios;
68fc8742 320 u32 lvds_border_bits;
b074cec8
JB
321 } gmch_pfit;
322
323 /* Panel fitter placement and size for Ironlake+ */
324 struct {
325 u32 pos;
326 u32 size;
fd4daa9c 327 bool enabled;
b074cec8 328 } pch_pfit;
33d29b14 329
ca3a0ff8 330 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 331 int fdi_lanes;
ca3a0ff8 332 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
333
334 bool ips_enabled;
cf532bb2
VS
335
336 bool double_wide;
b8cecdf5
DV
337};
338
0b2ae6d7
VS
339struct intel_pipe_wm {
340 struct intel_wm_level wm[5];
341 uint32_t linetime;
342 bool fbc_wm_enabled;
343};
344
79e53945
JB
345struct intel_crtc {
346 struct drm_crtc base;
80824003
JB
347 enum pipe pipe;
348 enum plane plane;
79e53945 349 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
350 /*
351 * Whether the crtc and the connected output pipeline is active. Implies
352 * that crtc->enabled is set, i.e. the current mode configuration has
353 * some outputs connected to this crtc.
08a48469
DV
354 */
355 bool active;
6efdf354 356 unsigned long enabled_power_domains;
7b9f35a6 357 bool eld_vld;
4c445e0e 358 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 359 bool lowfreq_avail;
02e792fb 360 struct intel_overlay *overlay;
6b95a207 361 struct intel_unpin_work *unpin_work;
cda4b7d3 362
b4a98e57
CW
363 atomic_t unpin_work_count;
364
e506a0c6
DV
365 /* Display surface base address adjustement for pageflips. Note that on
366 * gen4+ this only adjusts up to a tile, offsets within a tile are
367 * handled in the hw itself (with the TILEOFF register). */
368 unsigned long dspaddr_offset;
369
05394f39 370 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
371 uint32_t cursor_addr;
372 int16_t cursor_x, cursor_y;
373 int16_t cursor_width, cursor_height;
6b383a7f 374 bool cursor_visible;
4b645f14 375
46f297fb 376 struct intel_plane_config plane_config;
b8cecdf5 377 struct intel_crtc_config config;
50741abc 378 struct intel_crtc_config *new_config;
7668851f 379 bool new_enabled;
b8cecdf5 380
6441ab5f 381 uint32_t ddi_pll_sel;
10d83730
VS
382
383 /* reset counter value when the last flip was submitted */
384 unsigned int reset_counter;
8664281b
PZ
385
386 /* Access to these should be protected by dev_priv->irq_lock. */
387 bool cpu_fifo_underrun_disabled;
388 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
389
390 /* per-pipe watermark state */
391 struct {
392 /* watermarks currently being used */
393 struct intel_pipe_wm active;
394 } wm;
79e53945
JB
395};
396
c35426d2
VS
397struct intel_plane_wm_parameters {
398 uint32_t horiz_pixels;
399 uint8_t bytes_per_pixel;
400 bool enabled;
401 bool scaled;
402};
403
b840d907
JB
404struct intel_plane {
405 struct drm_plane base;
7f1f3851 406 int plane;
b840d907
JB
407 enum pipe pipe;
408 struct drm_i915_gem_object *obj;
2d354c34 409 bool can_scale;
b840d907
JB
410 int max_downscale;
411 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
412 int crtc_x, crtc_y;
413 unsigned int crtc_w, crtc_h;
414 uint32_t src_x, src_y;
415 uint32_t src_w, src_h;
526682e9
PZ
416
417 /* Since we need to change the watermarks before/after
418 * enabling/disabling the planes, we need to store the parameters here
419 * as the other pieces of the struct may not reflect the values we want
420 * for the watermark calculations. Currently only Haswell uses this.
421 */
c35426d2 422 struct intel_plane_wm_parameters wm;
526682e9 423
b840d907 424 void (*update_plane)(struct drm_plane *plane,
b39d53f6 425 struct drm_crtc *crtc,
b840d907
JB
426 struct drm_framebuffer *fb,
427 struct drm_i915_gem_object *obj,
428 int crtc_x, int crtc_y,
429 unsigned int crtc_w, unsigned int crtc_h,
430 uint32_t x, uint32_t y,
431 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
432 void (*disable_plane)(struct drm_plane *plane,
433 struct drm_crtc *crtc);
8ea30864
JB
434 int (*update_colorkey)(struct drm_plane *plane,
435 struct drm_intel_sprite_colorkey *key);
436 void (*get_colorkey)(struct drm_plane *plane,
437 struct drm_intel_sprite_colorkey *key);
b840d907
JB
438};
439
b445e3b0
ED
440struct intel_watermark_params {
441 unsigned long fifo_size;
442 unsigned long max_wm;
443 unsigned long default_wm;
444 unsigned long guard_size;
445 unsigned long cacheline_size;
446};
447
448struct cxsr_latency {
449 int is_desktop;
450 int is_ddr3;
451 unsigned long fsb_freq;
452 unsigned long mem_freq;
453 unsigned long display_sr;
454 unsigned long display_hpll_disable;
455 unsigned long cursor_sr;
456 unsigned long cursor_hpll_disable;
457};
458
79e53945 459#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 460#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 461#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 462#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 463#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 464
f5bbfca3 465struct intel_hdmi {
b242b7f7 466 u32 hdmi_reg;
f5bbfca3 467 int ddc_bus;
f5bbfca3 468 uint32_t color_range;
55bc60db 469 bool color_range_auto;
f5bbfca3
ED
470 bool has_hdmi_sink;
471 bool has_audio;
472 enum hdmi_force_audio force_audio;
abedc077 473 bool rgb_quant_range_selectable;
f5bbfca3 474 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 475 enum hdmi_infoframe_type type,
fff63867 476 const void *frame, ssize_t len);
687f4d06
PZ
477 void (*set_infoframes)(struct drm_encoder *encoder,
478 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
479};
480
b091cd92 481#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
482
483struct intel_dp {
54d63ca6 484 uint32_t output_reg;
9ed35ab1 485 uint32_t aux_ch_ctl_reg;
54d63ca6 486 uint32_t DP;
54d63ca6
SK
487 bool has_audio;
488 enum hdmi_force_audio force_audio;
489 uint32_t color_range;
55bc60db 490 bool color_range_auto;
54d63ca6
SK
491 uint8_t link_bw;
492 uint8_t lane_count;
493 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 494 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 495 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
496 struct i2c_adapter adapter;
497 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
498 uint8_t train_set[4];
499 int panel_power_up_delay;
500 int panel_power_down_delay;
501 int panel_power_cycle_delay;
502 int backlight_on_delay;
503 int backlight_off_delay;
54d63ca6
SK
504 struct delayed_work panel_vdd_work;
505 bool want_panel_vdd;
dce56b3c
PZ
506 unsigned long last_power_cycle;
507 unsigned long last_power_on;
508 unsigned long last_backlight_off;
2b28bb1b 509 bool psr_setup_done;
06ea66b6 510 bool use_tps3;
dd06f90e 511 struct intel_connector *attached_connector;
ec5b01dd
DL
512
513 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
514 /*
515 * This function returns the value we have to program the AUX_CTL
516 * register with to kick off an AUX transaction.
517 */
518 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
519 bool has_aux_irq,
520 int send_bytes,
521 uint32_t aux_clock_divider);
54d63ca6
SK
522};
523
da63a9f2
PZ
524struct intel_digital_port {
525 struct intel_encoder base;
174edf1f 526 enum port port;
bcf53de4 527 u32 saved_port_bits;
da63a9f2
PZ
528 struct intel_dp dp;
529 struct intel_hdmi hdmi;
530};
531
89b667f8
JB
532static inline int
533vlv_dport_to_channel(struct intel_digital_port *dport)
534{
535 switch (dport->port) {
536 case PORT_B:
e4607fcf 537 return DPIO_CH0;
89b667f8 538 case PORT_C:
e4607fcf 539 return DPIO_CH1;
89b667f8
JB
540 default:
541 BUG();
542 }
543}
544
f875c15a
CW
545static inline struct drm_crtc *
546intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
547{
548 struct drm_i915_private *dev_priv = dev->dev_private;
549 return dev_priv->pipe_to_crtc_mapping[pipe];
550}
551
417ae147
CW
552static inline struct drm_crtc *
553intel_get_crtc_for_plane(struct drm_device *dev, int plane)
554{
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 return dev_priv->plane_to_crtc_mapping[plane];
557}
558
4e5359cd
SF
559struct intel_unpin_work {
560 struct work_struct work;
b4a98e57 561 struct drm_crtc *crtc;
05394f39
CW
562 struct drm_i915_gem_object *old_fb_obj;
563 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 564 struct drm_pending_vblank_event *event;
e7d841ca
CW
565 atomic_t pending;
566#define INTEL_FLIP_INACTIVE 0
567#define INTEL_FLIP_PENDING 1
568#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
569 bool enable_stall_check;
570};
571
d9e55608 572struct intel_set_config {
1aa4b628
DV
573 struct drm_encoder **save_connector_encoders;
574 struct drm_crtc **save_encoder_crtcs;
7668851f 575 bool *save_crtc_enabled;
5e2b584e
DV
576
577 bool fb_changed;
578 bool mode_changed;
d9e55608
DV
579};
580
5f1aae65
PZ
581struct intel_load_detect_pipe {
582 struct drm_framebuffer *release_fb;
583 bool load_detect_temp;
584 int dpms_mode;
585};
79e53945 586
5f1aae65
PZ
587static inline struct intel_encoder *
588intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
589{
590 return to_intel_connector(connector)->encoder;
591}
592
da63a9f2
PZ
593static inline struct intel_digital_port *
594enc_to_dig_port(struct drm_encoder *encoder)
595{
596 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
597}
598
599static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
600{
601 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
602}
603
604static inline struct intel_digital_port *
605dp_to_dig_port(struct intel_dp *intel_dp)
606{
607 return container_of(intel_dp, struct intel_digital_port, dp);
608}
609
610static inline struct intel_digital_port *
611hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
612{
613 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
614}
615
5f1aae65
PZ
616
617/* i915_irq.c */
87440425
PZ
618bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
619 enum pipe pipe, bool enable);
77961eb9
ID
620bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
621 enum pipe pipe, bool enable);
87440425
PZ
622bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
623 enum transcoder pch_transcoder,
624 bool enable);
625void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
626void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
627void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
628void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
629void hsw_pc8_disable_interrupts(struct drm_device *dev);
630void hsw_pc8_restore_interrupts(struct drm_device *dev);
5f1aae65
PZ
631
632
633/* intel_crt.c */
87440425 634void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
635
636
637/* intel_ddi.c */
87440425
PZ
638void intel_prepare_ddi(struct drm_device *dev);
639void hsw_fdi_link_train(struct drm_crtc *crtc);
640void intel_ddi_init(struct drm_device *dev, enum port port);
641enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
642bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
643int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
644void intel_ddi_pll_init(struct drm_device *dev);
645void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
646void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
647 enum transcoder cpu_transcoder);
648void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
649void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
650void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
566b734a
PZ
651bool intel_ddi_pll_select(struct intel_crtc *crtc);
652void intel_ddi_pll_enable(struct intel_crtc *crtc);
87440425
PZ
653void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
654void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
655void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
656bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
657void intel_ddi_fdi_disable(struct drm_crtc *crtc);
658void intel_ddi_get_config(struct intel_encoder *encoder,
659 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
660
661
662/* intel_display.c */
ba0fbca4 663const char *intel_output_name(int output);
5dce5b93 664bool intel_has_pending_fb_unpin(struct drm_device *dev);
5f1aae65 665int intel_pch_rawclk(struct drm_device *dev);
87440425
PZ
666void intel_mark_busy(struct drm_device *dev);
667void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
668 struct intel_ring_buffer *ring);
669void intel_mark_idle(struct drm_device *dev);
670void intel_crtc_restore_mode(struct drm_crtc *crtc);
671void intel_crtc_update_dpms(struct drm_crtc *crtc);
672void intel_encoder_destroy(struct drm_encoder *encoder);
673void intel_connector_dpms(struct drm_connector *, int mode);
674bool intel_connector_get_hw_state(struct intel_connector *connector);
675void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
676bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
677 struct intel_digital_port *port);
87440425
PZ
678void intel_connector_attach_encoder(struct intel_connector *connector,
679 struct intel_encoder *encoder);
680struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
681struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
682 struct drm_crtc *crtc);
752aa88a 683enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
684int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
685 struct drm_file *file_priv);
87440425
PZ
686enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
687 enum pipe pipe);
688void intel_wait_for_vblank(struct drm_device *dev, int pipe);
689void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
690int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
691void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
692 struct intel_digital_port *dport);
87440425
PZ
693bool intel_get_load_detect_pipe(struct drm_connector *connector,
694 struct drm_display_mode *mode,
695 struct intel_load_detect_pipe *old);
696void intel_release_load_detect_pipe(struct drm_connector *connector,
697 struct intel_load_detect_pipe *old);
698int intel_pin_and_fence_fb_obj(struct drm_device *dev,
699 struct drm_i915_gem_object *obj,
700 struct intel_ring_buffer *pipelined);
701void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
702struct drm_framebuffer *
703__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
704 struct drm_mode_fb_cmd2 *mode_cmd,
705 struct drm_i915_gem_object *obj);
87440425
PZ
706void intel_prepare_page_flip(struct drm_device *dev, int plane);
707void intel_finish_page_flip(struct drm_device *dev, int pipe);
708void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
5f1aae65 709struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
710void assert_shared_dpll(struct drm_i915_private *dev_priv,
711 struct intel_shared_dpll *pll,
712 bool state);
713#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
714#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
715void assert_pll(struct drm_i915_private *dev_priv,
716 enum pipe pipe, bool state);
717#define assert_pll_enabled(d, p) assert_pll(d, p, true)
718#define assert_pll_disabled(d, p) assert_pll(d, p, false)
719void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
720 enum pipe pipe, bool state);
721#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
722#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 723void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
724#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
725#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
726void intel_write_eld(struct drm_encoder *encoder,
727 struct drm_display_mode *mode);
728unsigned long intel_gen4_compute_page_offset(int *x, int *y,
729 unsigned int tiling_mode,
730 unsigned int bpp,
731 unsigned int pitch);
732void intel_display_handle_reset(struct drm_device *dev);
733void hsw_enable_pc8_work(struct work_struct *__work);
734void hsw_enable_package_c8(struct drm_i915_private *dev_priv);
735void hsw_disable_package_c8(struct drm_i915_private *dev_priv);
736void intel_dp_get_m_n(struct intel_crtc *crtc,
737 struct intel_crtc_config *pipe_config);
738int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
739void
5f1aae65
PZ
740ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
741 int dotclock);
87440425 742bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
743void hsw_enable_ips(struct intel_crtc *crtc);
744void hsw_disable_ips(struct intel_crtc *crtc);
da7e29bd 745void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
319be8ae
ID
746enum intel_display_power_domain
747intel_display_port_power_domain(struct intel_encoder *intel_encoder);
586f49dc 748int valleyview_get_vco(struct drm_i915_private *dev_priv);
f6a83288
DV
749void intel_mode_from_pipe_config(struct drm_display_mode *mode,
750 struct intel_crtc_config *pipe_config);
46f297fb 751int intel_format_to_fourcc(int format);
8ea30864 752
5f1aae65 753/* intel_dp.c */
87440425
PZ
754void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
755bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
756 struct intel_connector *intel_connector);
87440425
PZ
757void intel_dp_start_link_train(struct intel_dp *intel_dp);
758void intel_dp_complete_link_train(struct intel_dp *intel_dp);
759void intel_dp_stop_link_train(struct intel_dp *intel_dp);
760void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
761void intel_dp_encoder_destroy(struct drm_encoder *encoder);
762void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 763int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425
PZ
764bool intel_dp_compute_config(struct intel_encoder *encoder,
765 struct intel_crtc_config *pipe_config);
5d8a7752 766bool intel_dp_is_edp(struct drm_device *dev, enum port port);
4be73780
DV
767void intel_edp_backlight_on(struct intel_dp *intel_dp);
768void intel_edp_backlight_off(struct intel_dp *intel_dp);
769void intel_edp_panel_on(struct intel_dp *intel_dp);
770void intel_edp_panel_off(struct intel_dp *intel_dp);
87440425
PZ
771void intel_edp_psr_enable(struct intel_dp *intel_dp);
772void intel_edp_psr_disable(struct intel_dp *intel_dp);
773void intel_edp_psr_update(struct drm_device *dev);
5f1aae65
PZ
774
775
776/* intel_dsi.c */
87440425 777bool intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
778
779
780/* intel_dvo.c */
87440425 781void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
782
783
0632fef6 784/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
785#ifdef CONFIG_DRM_I915_FBDEV
786extern int intel_fbdev_init(struct drm_device *dev);
787extern void intel_fbdev_initial_config(struct drm_device *dev);
788extern void intel_fbdev_fini(struct drm_device *dev);
789extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
0632fef6
DV
790extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
791extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
792#else
793static inline int intel_fbdev_init(struct drm_device *dev)
794{
795 return 0;
796}
5f1aae65 797
4520f53a
DV
798static inline void intel_fbdev_initial_config(struct drm_device *dev)
799{
800}
801
802static inline void intel_fbdev_fini(struct drm_device *dev)
803{
804}
805
806static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
807{
808}
809
0632fef6 810static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
811{
812}
813#endif
5f1aae65
PZ
814
815/* intel_hdmi.c */
87440425
PZ
816void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
817void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
818 struct intel_connector *intel_connector);
819struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
820bool intel_hdmi_compute_config(struct intel_encoder *encoder,
821 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
822
823
824/* intel_lvds.c */
87440425
PZ
825void intel_lvds_init(struct drm_device *dev);
826bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
827
828
829/* intel_modes.c */
830int intel_connector_update_modes(struct drm_connector *connector,
87440425 831 struct edid *edid);
5f1aae65 832int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
833void intel_attach_force_audio_property(struct drm_connector *connector);
834void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
835
836
837/* intel_overlay.c */
87440425
PZ
838void intel_setup_overlay(struct drm_device *dev);
839void intel_cleanup_overlay(struct drm_device *dev);
840int intel_overlay_switch_off(struct intel_overlay *overlay);
841int intel_overlay_put_image(struct drm_device *dev, void *data,
842 struct drm_file *file_priv);
843int intel_overlay_attrs(struct drm_device *dev, void *data,
844 struct drm_file *file_priv);
5f1aae65
PZ
845
846
847/* intel_panel.c */
87440425 848int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
849 struct drm_display_mode *fixed_mode,
850 struct drm_display_mode *downclock_mode);
87440425
PZ
851void intel_panel_fini(struct intel_panel *panel);
852void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
853 struct drm_display_mode *adjusted_mode);
854void intel_pch_panel_fitting(struct intel_crtc *crtc,
855 struct intel_crtc_config *pipe_config,
856 int fitting_mode);
857void intel_gmch_panel_fitting(struct intel_crtc *crtc,
858 struct intel_crtc_config *pipe_config,
859 int fitting_mode);
752aa88a
JB
860void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
861 u32 max);
87440425 862int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
863void intel_panel_enable_backlight(struct intel_connector *connector);
864void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 865void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 866void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 867enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
868extern struct drm_display_mode *intel_find_panel_downclock(
869 struct drm_device *dev,
870 struct drm_display_mode *fixed_mode,
871 struct drm_connector *connector);
5f1aae65
PZ
872
873/* intel_pm.c */
87440425
PZ
874void intel_init_clock_gating(struct drm_device *dev);
875void intel_suspend_hw(struct drm_device *dev);
876void intel_update_watermarks(struct drm_crtc *crtc);
877void intel_update_sprite_watermarks(struct drm_plane *plane,
878 struct drm_crtc *crtc,
879 uint32_t sprite_width, int pixel_size,
880 bool enabled, bool scaled);
881void intel_init_pm(struct drm_device *dev);
f742a552 882void intel_pm_setup(struct drm_device *dev);
87440425
PZ
883bool intel_fbc_enabled(struct drm_device *dev);
884void intel_update_fbc(struct drm_device *dev);
885void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
886void intel_gpu_ips_teardown(void);
da7e29bd
ID
887int intel_power_domains_init(struct drm_i915_private *);
888void intel_power_domains_remove(struct drm_i915_private *);
889bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
87440425 890 enum intel_display_power_domain domain);
da7e29bd 891bool intel_display_power_enabled_sw(struct drm_i915_private *dev_priv,
ddf9c536 892 enum intel_display_power_domain domain);
da7e29bd 893void intel_display_power_get(struct drm_i915_private *dev_priv,
87440425 894 enum intel_display_power_domain domain);
da7e29bd 895void intel_display_power_put(struct drm_i915_private *dev_priv,
87440425 896 enum intel_display_power_domain domain);
da7e29bd 897void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
87440425
PZ
898void intel_enable_gt_powersave(struct drm_device *dev);
899void intel_disable_gt_powersave(struct drm_device *dev);
900void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 901void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
902void gen6_rps_idle(struct drm_i915_private *dev_priv);
903void gen6_rps_boost(struct drm_i915_private *dev_priv);
87440425
PZ
904void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
905void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
8a187455
PZ
906void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
907void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
908void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
909void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
243e6a44 910void ilk_wm_get_hw_state(struct drm_device *dev);
b3daeaef 911
72662e10 912
5f1aae65 913/* intel_sdvo.c */
87440425 914bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 915
2b28bb1b 916
5f1aae65 917/* intel_sprite.c */
87440425 918int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 919void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425
PZ
920 enum plane plane);
921void intel_plane_restore(struct drm_plane *plane);
922void intel_plane_disable(struct drm_plane *plane);
923int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
924 struct drm_file *file_priv);
925int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
926 struct drm_file *file_priv);
5f1aae65
PZ
927
928
929/* intel_tv.c */
87440425 930void intel_tv_init(struct drm_device *dev);
20ddf665 931
79e53945 932#endif /* __INTEL_DRV_H__ */