]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Standardize port type for DVO encoders
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
b1ba124d 36#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 37#include <drm/drm_dp_mst_helper.h>
eeca778a 38#include <drm/drm_rect.h>
10f81c19 39#include <drm/drm_atomic.h>
913d8d11 40
1d5bfac9
DV
41/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
0351b939
TU
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
1d5bfac9 52 */
3f177625
TU
53#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
55 int ret__; \
56 for (;;) { \
57 bool expired__ = time_after(jiffies, timeout__); \
58 if (COND) { \
59 ret__ = 0; \
60 break; \
61 } \
62 if (expired__) { \
63 ret__ = -ETIMEDOUT; \
913d8d11
CW
64 break; \
65 } \
9848de08 66 if ((W) && drm_can_sleep()) { \
3f177625 67 usleep_range((W), (W)*2); \
0cc2764c
BW
68 } else { \
69 cpu_relax(); \
70 } \
913d8d11
CW
71 } \
72 ret__; \
73})
74
3f177625 75#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 76
0351b939
TU
77/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
78#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 79# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 80#else
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
82#endif
83
18f4b843
TU
84#define _wait_for_atomic(COND, US, ATOMIC) \
85({ \
86 int cpu, ret, timeout = (US) * 1000; \
87 u64 base; \
88 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
0351b939 89 BUILD_BUG_ON((US) > 50000); \
18f4b843
TU
90 if (!(ATOMIC)) { \
91 preempt_disable(); \
92 cpu = smp_processor_id(); \
93 } \
94 base = local_clock(); \
95 for (;;) { \
96 u64 now = local_clock(); \
97 if (!(ATOMIC)) \
98 preempt_enable(); \
99 if (COND) { \
100 ret = 0; \
101 break; \
102 } \
103 if (now - base >= timeout) { \
104 ret = -ETIMEDOUT; \
0351b939
TU
105 break; \
106 } \
107 cpu_relax(); \
18f4b843
TU
108 if (!(ATOMIC)) { \
109 preempt_disable(); \
110 if (unlikely(cpu != smp_processor_id())) { \
111 timeout -= now - base; \
112 cpu = smp_processor_id(); \
113 base = local_clock(); \
114 } \
115 } \
0351b939 116 } \
18f4b843
TU
117 ret; \
118})
119
120#define wait_for_us(COND, US) \
121({ \
122 int ret__; \
123 BUILD_BUG_ON(!__builtin_constant_p(US)); \
124 if ((US) > 10) \
125 ret__ = _wait_for((COND), (US), 10); \
126 else \
127 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
128 ret__; \
129})
130
18f4b843
TU
131#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
132#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
481b6af3 133
49938ac4
JN
134#define KHz(x) (1000 * (x))
135#define MHz(x) KHz(1000 * (x))
021357ac 136
79e53945
JB
137/*
138 * Display related stuff
139 */
140
141/* store information about an Ixxx DVO */
142/* The i830->i865 use multiple DVOs with multiple i2cs */
143/* the i915, i945 have a single sDVO i2c bus - which is different */
144#define MAX_OUTPUTS 6
145/* maximum connectors per crtcs in the mode set */
79e53945 146
4726e0b0
SK
147/* Maximum cursor sizes */
148#define GEN2_CURSOR_WIDTH 64
149#define GEN2_CURSOR_HEIGHT 64
068be561
DL
150#define MAX_CURSOR_WIDTH 256
151#define MAX_CURSOR_HEIGHT 256
4726e0b0 152
79e53945
JB
153#define INTEL_I2C_BUS_DVO 1
154#define INTEL_I2C_BUS_SDVO 2
155
156/* these are outputs from the chip - integrated only
157 external chips are via DVO or SDVO output */
6847d71b
PZ
158enum intel_output_type {
159 INTEL_OUTPUT_UNUSED = 0,
160 INTEL_OUTPUT_ANALOG = 1,
161 INTEL_OUTPUT_DVO = 2,
162 INTEL_OUTPUT_SDVO = 3,
163 INTEL_OUTPUT_LVDS = 4,
164 INTEL_OUTPUT_TVOUT = 5,
165 INTEL_OUTPUT_HDMI = 6,
cca0502b 166 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
167 INTEL_OUTPUT_EDP = 8,
168 INTEL_OUTPUT_DSI = 9,
169 INTEL_OUTPUT_UNKNOWN = 10,
170 INTEL_OUTPUT_DP_MST = 11,
171};
79e53945
JB
172
173#define INTEL_DVO_CHIP_NONE 0
174#define INTEL_DVO_CHIP_LVDS 1
175#define INTEL_DVO_CHIP_TMDS 2
176#define INTEL_DVO_CHIP_TVOUT 4
177
dfba2e2d
SK
178#define INTEL_DSI_VIDEO_MODE 0
179#define INTEL_DSI_COMMAND_MODE 1
72ffa333 180
79e53945
JB
181struct intel_framebuffer {
182 struct drm_framebuffer base;
05394f39 183 struct drm_i915_gem_object *obj;
2d7a215f 184 struct intel_rotation_info rot_info;
6687c906
VS
185
186 /* for each plane in the normal GTT view */
187 struct {
188 unsigned int x, y;
189 } normal[2];
190 /* for each plane in the rotated GTT view */
191 struct {
192 unsigned int x, y;
193 unsigned int pitch; /* pixels */
194 } rotated[2];
79e53945
JB
195};
196
37811fcc
CW
197struct intel_fbdev {
198 struct drm_fb_helper helper;
8bcd4553 199 struct intel_framebuffer *fb;
058d88c4 200 struct i915_vma *vma;
43cee314 201 async_cookie_t cookie;
d978ef14 202 int preferred_bpp;
37811fcc 203};
79e53945 204
21d40d37 205struct intel_encoder {
4ef69c7a 206 struct drm_encoder base;
9a935856 207
6847d71b 208 enum intel_output_type type;
bc079e8b 209 unsigned int cloneable;
21d40d37 210 void (*hot_plug)(struct intel_encoder *);
7ae89233 211 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
212 struct intel_crtc_state *,
213 struct drm_connector_state *);
fd6bbda9
ML
214 void (*pre_pll_enable)(struct intel_encoder *,
215 struct intel_crtc_state *,
216 struct drm_connector_state *);
217 void (*pre_enable)(struct intel_encoder *,
218 struct intel_crtc_state *,
219 struct drm_connector_state *);
220 void (*enable)(struct intel_encoder *,
221 struct intel_crtc_state *,
222 struct drm_connector_state *);
223 void (*disable)(struct intel_encoder *,
224 struct intel_crtc_state *,
225 struct drm_connector_state *);
226 void (*post_disable)(struct intel_encoder *,
227 struct intel_crtc_state *,
228 struct drm_connector_state *);
229 void (*post_pll_disable)(struct intel_encoder *,
230 struct intel_crtc_state *,
231 struct drm_connector_state *);
f0947c37
DV
232 /* Read out the current hw state of this connector, returning true if
233 * the encoder is active. If the encoder is enabled it also set the pipe
234 * it is connected to in the pipe parameter. */
235 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 236 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 237 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
238 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
239 * be set correctly before calling this function. */
045ac3b5 240 void (*get_config)(struct intel_encoder *,
5cec258b 241 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
242 /*
243 * Called during system suspend after all pending requests for the
244 * encoder are flushed (for example for DP AUX transactions) and
245 * device interrupts are disabled.
246 */
247 void (*suspend)(struct intel_encoder *);
f8aed700 248 int crtc_mask;
1d843f9d 249 enum hpd_pin hpd_pin;
79e53945
JB
250};
251
1d508706 252struct intel_panel {
dd06f90e 253 struct drm_display_mode *fixed_mode;
ec9ed197 254 struct drm_display_mode *downclock_mode;
4d891523 255 int fitting_mode;
58c68779
JN
256
257 /* backlight */
258 struct {
c91c9f32 259 bool present;
58c68779 260 u32 level;
6dda730e 261 u32 min;
7bd688cd 262 u32 max;
58c68779 263 bool enabled;
636baebf
JN
264 bool combination_mode; /* gen 2/4 only */
265 bool active_low_pwm;
32b421e7 266 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
267
268 /* PWM chip */
022e4e52
SK
269 bool util_pin_active_low; /* bxt+ */
270 u8 controller; /* bxt+ only */
b029e66f
SK
271 struct pwm_device *pwm;
272
58c68779 273 struct backlight_device *device;
ab656bb9 274
5507faeb
JN
275 /* Connector and platform specific backlight functions */
276 int (*setup)(struct intel_connector *connector, enum pipe pipe);
277 uint32_t (*get)(struct intel_connector *connector);
278 void (*set)(struct intel_connector *connector, uint32_t level);
279 void (*disable)(struct intel_connector *connector);
280 void (*enable)(struct intel_connector *connector);
281 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
282 uint32_t hz);
283 void (*power)(struct intel_connector *, bool enable);
284 } backlight;
1d508706
JN
285};
286
5daa55eb
ZW
287struct intel_connector {
288 struct drm_connector base;
9a935856
DV
289 /*
290 * The fixed encoder this connector is connected to.
291 */
df0e9248 292 struct intel_encoder *encoder;
9a935856 293
f0947c37
DV
294 /* Reads out the current hw, returning true if the connector is enabled
295 * and active (i.e. dpms ON state). */
296 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
297
298 /* Panel info for eDP and LVDS */
299 struct intel_panel panel;
9cd300e0
JN
300
301 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
302 struct edid *edid;
beb60608 303 struct edid *detect_edid;
821450c6
EE
304
305 /* since POLL and HPD connectors may use the same HPD line keep the native
306 state of connector->polled in case hotplug storm detection changes it */
307 u8 polled;
0e32b39c
DA
308
309 void *port; /* store this opaque as its illegal to dereference it */
310
311 struct intel_dp *mst_port;
5daa55eb
ZW
312};
313
9e2c8475 314struct dpll {
80ad9206
VS
315 /* given values */
316 int n;
317 int m1, m2;
318 int p1, p2;
319 /* derived values */
320 int dot;
321 int vco;
322 int m;
323 int p;
9e2c8475 324};
80ad9206 325
de419ab6
ML
326struct intel_atomic_state {
327 struct drm_atomic_state base;
328
27c329ed 329 unsigned int cdclk;
565602d7 330
1a617b77
ML
331 /*
332 * Calculated device cdclk, can be different from cdclk
333 * only when all crtc's are DPMS off.
334 */
335 unsigned int dev_cdclk;
336
565602d7
ML
337 bool dpll_set, modeset;
338
8b4a7d05
MR
339 /*
340 * Does this transaction change the pipes that are active? This mask
341 * tracks which CRTC's have changed their active state at the end of
342 * the transaction (not counting the temporary disable during modesets).
343 * This mask should only be non-zero when intel_state->modeset is true,
344 * but the converse is not necessarily true; simply changing a mode may
345 * not flip the final active status of any CRTC's
346 */
347 unsigned int active_pipe_changes;
348
565602d7
ML
349 unsigned int active_crtcs;
350 unsigned int min_pixclk[I915_MAX_PIPES];
351
c89e39f3
CT
352 /* SKL/KBL Only */
353 unsigned int cdclk_pll_vco;
354
de419ab6 355 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
356
357 /*
358 * Current watermarks can't be trusted during hardware readout, so
359 * don't bother calculating intermediate watermarks.
360 */
361 bool skip_intermediate_wm;
98d39494
MR
362
363 /* Gen9+ only */
734fa01f 364 struct skl_wm_values wm_results;
de419ab6
ML
365};
366
eeca778a 367struct intel_plane_state {
2b875c22 368 struct drm_plane_state base;
eeca778a 369 struct drm_rect clip;
32b7eeec 370
b63a16f6
VS
371 struct {
372 u32 offset;
373 int x, y;
374 } main;
8d970654
VS
375 struct {
376 u32 offset;
377 int x, y;
378 } aux;
b63a16f6 379
be41e336
CK
380 /*
381 * scaler_id
382 * = -1 : not using a scaler
383 * >= 0 : using a scalers
384 *
385 * plane requiring a scaler:
386 * - During check_plane, its bit is set in
387 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 388 * update_scaler_plane.
be41e336
CK
389 * - scaler_id indicates the scaler it got assigned.
390 *
391 * plane doesn't require a scaler:
392 * - this can happen when scaling is no more required or plane simply
393 * got disabled.
394 * - During check_plane, corresponding bit is reset in
395 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 396 * update_scaler_plane.
be41e336
CK
397 */
398 int scaler_id;
818ed961
ML
399
400 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
401
402 /* async flip related structures */
403 struct drm_i915_gem_request *wait_req;
eeca778a
GP
404};
405
5724dbd1 406struct intel_initial_plane_config {
2d14030b 407 struct intel_framebuffer *fb;
49af449b 408 unsigned int tiling;
46f297fb
JB
409 int size;
410 u32 base;
411};
412
be41e336
CK
413#define SKL_MIN_SRC_W 8
414#define SKL_MAX_SRC_W 4096
415#define SKL_MIN_SRC_H 8
6156a456 416#define SKL_MAX_SRC_H 4096
be41e336
CK
417#define SKL_MIN_DST_W 8
418#define SKL_MAX_DST_W 4096
419#define SKL_MIN_DST_H 8
6156a456 420#define SKL_MAX_DST_H 4096
be41e336
CK
421
422struct intel_scaler {
be41e336
CK
423 int in_use;
424 uint32_t mode;
425};
426
427struct intel_crtc_scaler_state {
428#define SKL_NUM_SCALERS 2
429 struct intel_scaler scalers[SKL_NUM_SCALERS];
430
431 /*
432 * scaler_users: keeps track of users requesting scalers on this crtc.
433 *
434 * If a bit is set, a user is using a scaler.
435 * Here user can be a plane or crtc as defined below:
436 * bits 0-30 - plane (bit position is index from drm_plane_index)
437 * bit 31 - crtc
438 *
439 * Instead of creating a new index to cover planes and crtc, using
440 * existing drm_plane_index for planes which is well less than 31
441 * planes and bit 31 for crtc. This should be fine to cover all
442 * our platforms.
443 *
444 * intel_atomic_setup_scalers will setup available scalers to users
445 * requesting scalers. It will gracefully fail if request exceeds
446 * avilability.
447 */
448#define SKL_CRTC_INDEX 31
449 unsigned scaler_users;
450
451 /* scaler used by crtc for panel fitting purpose */
452 int scaler_id;
453};
454
1ed51de9
DV
455/* drm_mode->private_flags */
456#define I915_MODE_FLAG_INHERITED 1
457
4e0963c7
MR
458struct intel_pipe_wm {
459 struct intel_wm_level wm[5];
71f0a626 460 struct intel_wm_level raw_wm[5];
4e0963c7
MR
461 uint32_t linetime;
462 bool fbc_wm_enabled;
463 bool pipe_enabled;
464 bool sprites_enabled;
465 bool sprites_scaled;
466};
467
468struct skl_pipe_wm {
469 struct skl_wm_level wm[8];
470 struct skl_wm_level trans_wm;
471 uint32_t linetime;
472};
473
e8f1f02e
MR
474struct intel_crtc_wm_state {
475 union {
476 struct {
477 /*
478 * Intermediate watermarks; these can be
479 * programmed immediately since they satisfy
480 * both the current configuration we're
481 * switching away from and the new
482 * configuration we're switching to.
483 */
484 struct intel_pipe_wm intermediate;
485
486 /*
487 * Optimal watermarks, programmed post-vblank
488 * when this state is committed.
489 */
490 struct intel_pipe_wm optimal;
491 } ilk;
492
493 struct {
494 /* gen9+ only needs 1-step wm programming */
495 struct skl_pipe_wm optimal;
a1de91e5
MR
496
497 /* cached plane data rate */
498 unsigned plane_data_rate[I915_MAX_PLANES];
499 unsigned plane_y_data_rate[I915_MAX_PLANES];
86a2100a
MR
500
501 /* minimum block allocation */
502 uint16_t minimum_blocks[I915_MAX_PLANES];
503 uint16_t minimum_y_blocks[I915_MAX_PLANES];
e8f1f02e
MR
504 } skl;
505 };
506
507 /*
508 * Platforms with two-step watermark programming will need to
509 * update watermark programming post-vblank to switch from the
510 * safe intermediate watermarks to the optimal final
511 * watermarks.
512 */
513 bool need_postvbl_update;
514};
515
5cec258b 516struct intel_crtc_state {
2d112de7
ACO
517 struct drm_crtc_state base;
518
bb760063
DV
519 /**
520 * quirks - bitfield with hw state readout quirks
521 *
522 * For various reasons the hw state readout code might not be able to
523 * completely faithfully read out the current state. These cases are
524 * tracked with quirk flags so that fastboot and state checker can act
525 * accordingly.
526 */
9953599b 527#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
528 unsigned long quirks;
529
cd202f69 530 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
531 bool update_pipe; /* can a fast modeset be performed? */
532 bool disable_cxsr;
caed361d 533 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 534 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 535
37327abd
VS
536 /* Pipe source size (ie. panel fitter input size)
537 * All planes will be positioned inside this space,
538 * and get clipped at the edges. */
539 int pipe_src_w, pipe_src_h;
540
5bfe2ac0
DV
541 /* Whether to set up the PCH/FDI. Note that we never allow sharing
542 * between pch encoders and cpu encoders. */
543 bool has_pch_encoder;
50f3b016 544
e43823ec
JB
545 /* Are we sending infoframes on the attached port */
546 bool has_infoframe;
547
3b117c8f 548 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
549 * pipe on Haswell and later (where we have a special eDP transcoder)
550 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
551 enum transcoder cpu_transcoder;
552
50f3b016
DV
553 /*
554 * Use reduced/limited/broadcast rbg range, compressing from the full
555 * range fed into the crtcs.
556 */
557 bool limited_color_range;
558
253c84c8
VS
559 /* Bitmask of encoder types (enum intel_output_type)
560 * driven by the pipe.
561 */
562 unsigned int output_types;
563
6897b4b5
DV
564 /* Whether we should send NULL infoframes. Required for audio. */
565 bool has_hdmi_sink;
566
9ed109a7
DV
567 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
568 * has_dp_encoder is set. */
569 bool has_audio;
570
d8b32247
DV
571 /*
572 * Enable dithering, used when the selected pipe bpp doesn't match the
573 * plane bpp.
574 */
965e0c48 575 bool dither;
f47709a9
DV
576
577 /* Controls for the clock computation, to override various stages. */
578 bool clock_set;
579
09ede541
DV
580 /* SDVO TV has a bunch of special case. To make multifunction encoders
581 * work correctly, we need to track this at runtime.*/
582 bool sdvo_tv_clock;
583
e29c22c0
DV
584 /*
585 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
586 * required. This is set in the 2nd loop of calling encoder's
587 * ->compute_config if the first pick doesn't work out.
588 */
589 bool bw_constrained;
590
f47709a9
DV
591 /* Settings for the intel dpll used on pretty much everything but
592 * haswell. */
80ad9206 593 struct dpll dpll;
f47709a9 594
8106ddbd
ACO
595 /* Selected dpll when shared or NULL. */
596 struct intel_shared_dpll *shared_dpll;
a43f6e0f 597
66e985c0
DV
598 /* Actual register state of the dpll, for shared dpll cross-checking. */
599 struct intel_dpll_hw_state dpll_hw_state;
600
47eacbab
VS
601 /* DSI PLL registers */
602 struct {
603 u32 ctrl, div;
604 } dsi_pll;
605
965e0c48 606 int pipe_bpp;
6cf86a5e 607 struct intel_link_m_n dp_m_n;
ff9a6750 608
439d7ac0
PB
609 /* m2_n2 for eDP downclock */
610 struct intel_link_m_n dp_m2_n2;
f769cd24 611 bool has_drrs;
439d7ac0 612
ff9a6750
DV
613 /*
614 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
615 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
616 * already multiplied by pixel_multiplier.
df92b1e6 617 */
ff9a6750
DV
618 int port_clock;
619
6cc5f341
DV
620 /* Used by SDVO (and if we ever fix it, HDMI). */
621 unsigned pixel_multiplier;
2dd24552 622
90a6b7b0
VS
623 uint8_t lane_count;
624
95a7a2ae
ID
625 /*
626 * Used by platforms having DP/HDMI PHY with programmable lane
627 * latency optimization.
628 */
629 uint8_t lane_lat_optim_mask;
630
2dd24552 631 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
632 struct {
633 u32 control;
634 u32 pgm_ratios;
68fc8742 635 u32 lvds_border_bits;
b074cec8
JB
636 } gmch_pfit;
637
638 /* Panel fitter placement and size for Ironlake+ */
639 struct {
640 u32 pos;
641 u32 size;
fd4daa9c 642 bool enabled;
fabf6e51 643 bool force_thru;
b074cec8 644 } pch_pfit;
33d29b14 645
ca3a0ff8 646 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 647 int fdi_lanes;
ca3a0ff8 648 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
649
650 bool ips_enabled;
cf532bb2 651
f51be2e0
PZ
652 bool enable_fbc;
653
cf532bb2 654 bool double_wide;
0e32b39c
DA
655
656 bool dp_encoder_is_mst;
657 int pbn;
be41e336
CK
658
659 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
660
661 /* w/a for waiting 2 vblanks during crtc enable */
662 enum pipe hsw_workaround_pipe;
d21fbe87
MR
663
664 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
665 bool disable_lp_wm;
4e0963c7 666
e8f1f02e 667 struct intel_crtc_wm_state wm;
05dc698c
LL
668
669 /* Gamma mode programmed on the pipe */
670 uint32_t gamma_mode;
b8cecdf5
DV
671};
672
262cd2e1
VS
673struct vlv_wm_state {
674 struct vlv_pipe_wm wm[3];
675 struct vlv_sr_wm sr[3];
676 uint8_t num_active_planes;
677 uint8_t num_levels;
678 uint8_t level;
679 bool cxsr;
680};
681
79e53945
JB
682struct intel_crtc {
683 struct drm_crtc base;
80824003
JB
684 enum pipe pipe;
685 enum plane plane;
79e53945 686 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
687 /*
688 * Whether the crtc and the connected output pipeline is active. Implies
689 * that crtc->enabled is set, i.e. the current mode configuration has
690 * some outputs connected to this crtc.
08a48469
DV
691 */
692 bool active;
6efdf354 693 unsigned long enabled_power_domains;
652c393a 694 bool lowfreq_avail;
02e792fb 695 struct intel_overlay *overlay;
5a21b665 696 struct intel_flip_work *flip_work;
cda4b7d3 697
b4a98e57
CW
698 atomic_t unpin_work_count;
699
e506a0c6
DV
700 /* Display surface base address adjustement for pageflips. Note that on
701 * gen4+ this only adjusts up to a tile, offsets within a tile are
702 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 703 u32 dspaddr_offset;
2db3366b
PZ
704 int adjusted_x;
705 int adjusted_y;
e506a0c6 706
cda4b7d3 707 uint32_t cursor_addr;
4b0e333e 708 uint32_t cursor_cntl;
dc41c154 709 uint32_t cursor_size;
4b0e333e 710 uint32_t cursor_base;
4b645f14 711
6e3c9717 712 struct intel_crtc_state *config;
b8cecdf5 713
8af29b0c
CW
714 /* global reset count when the last flip was submitted */
715 unsigned int reset_count;
5a21b665 716
8664281b
PZ
717 /* Access to these should be protected by dev_priv->irq_lock. */
718 bool cpu_fifo_underrun_disabled;
719 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
720
721 /* per-pipe watermark state */
722 struct {
723 /* watermarks currently being used */
4e0963c7
MR
724 union {
725 struct intel_pipe_wm ilk;
726 struct skl_pipe_wm skl;
727 } active;
ed4a6a7c 728
852eb00d
VS
729 /* allow CxSR on this pipe */
730 bool cxsr_allowed;
0b2ae6d7 731 } wm;
8d7849db 732
80715b2f 733 int scanline_offset;
32b7eeec 734
eb120ef6
JB
735 struct {
736 unsigned start_vbl_count;
737 ktime_t start_vbl_time;
738 int min_vbl, max_vbl;
739 int scanline_start;
740 } debug;
85a62bf9 741
be41e336
CK
742 /* scalers available on this crtc */
743 int num_scalers;
262cd2e1
VS
744
745 struct vlv_wm_state wm_state;
79e53945
JB
746};
747
c35426d2
VS
748struct intel_plane_wm_parameters {
749 uint32_t horiz_pixels;
ed57cb8a 750 uint32_t vert_pixels;
2cd601c6
CK
751 /*
752 * For packed pixel formats:
753 * bytes_per_pixel - holds bytes per pixel
754 * For planar pixel formats:
755 * bytes_per_pixel - holds bytes per pixel for uv-plane
756 * y_bytes_per_pixel - holds bytes per pixel for y-plane
757 */
c35426d2 758 uint8_t bytes_per_pixel;
2cd601c6 759 uint8_t y_bytes_per_pixel;
c35426d2
VS
760 bool enabled;
761 bool scaled;
0fda6568 762 u64 tiling;
1fc0a8f7 763 unsigned int rotation;
6eb1a681 764 uint16_t fifo_size;
c35426d2
VS
765};
766
b840d907
JB
767struct intel_plane {
768 struct drm_plane base;
7f1f3851 769 int plane;
b840d907 770 enum pipe pipe;
2d354c34 771 bool can_scale;
b840d907 772 int max_downscale;
a9ff8714 773 uint32_t frontbuffer_bit;
526682e9
PZ
774
775 /* Since we need to change the watermarks before/after
776 * enabling/disabling the planes, we need to store the parameters here
777 * as the other pieces of the struct may not reflect the values we want
778 * for the watermark calculations. Currently only Haswell uses this.
779 */
c35426d2 780 struct intel_plane_wm_parameters wm;
526682e9 781
8e7d688b
MR
782 /*
783 * NOTE: Do not place new plane state fields here (e.g., when adding
784 * new plane properties). New runtime state should now be placed in
2fde1391 785 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
786 */
787
b840d907 788 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
789 const struct intel_crtc_state *crtc_state,
790 const struct intel_plane_state *plane_state);
b39d53f6 791 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 792 struct drm_crtc *crtc);
c59cb179 793 int (*check_plane)(struct drm_plane *plane,
061e4b8d 794 struct intel_crtc_state *crtc_state,
c59cb179 795 struct intel_plane_state *state);
b840d907
JB
796};
797
b445e3b0
ED
798struct intel_watermark_params {
799 unsigned long fifo_size;
800 unsigned long max_wm;
801 unsigned long default_wm;
802 unsigned long guard_size;
803 unsigned long cacheline_size;
804};
805
806struct cxsr_latency {
807 int is_desktop;
808 int is_ddr3;
809 unsigned long fsb_freq;
810 unsigned long mem_freq;
811 unsigned long display_sr;
812 unsigned long display_hpll_disable;
813 unsigned long cursor_sr;
814 unsigned long cursor_hpll_disable;
815};
816
de419ab6 817#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 818#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 819#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 820#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 821#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 822#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 823#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 824#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 825#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 826
f5bbfca3 827struct intel_hdmi {
f0f59a00 828 i915_reg_t hdmi_reg;
f5bbfca3 829 int ddc_bus;
b1ba124d
VS
830 struct {
831 enum drm_dp_dual_mode_type type;
832 int max_tmds_clock;
833 } dp_dual_mode;
0f2a2a75 834 bool limited_color_range;
55bc60db 835 bool color_range_auto;
f5bbfca3
ED
836 bool has_hdmi_sink;
837 bool has_audio;
838 enum hdmi_force_audio force_audio;
abedc077 839 bool rgb_quant_range_selectable;
94a11ddc 840 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 841 struct intel_connector *attached_connector;
f5bbfca3 842 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 843 enum hdmi_infoframe_type type,
fff63867 844 const void *frame, ssize_t len);
687f4d06 845 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 846 bool enable,
7c5f93b0 847 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
848 bool (*infoframe_enabled)(struct drm_encoder *encoder,
849 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
850};
851
0e32b39c 852struct intel_dp_mst_encoder;
b091cd92 853#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 854
fe3cd48d
R
855/*
856 * enum link_m_n_set:
857 * When platform provides two set of M_N registers for dp, we can
858 * program them and switch between them incase of DRRS.
859 * But When only one such register is provided, we have to program the
860 * required divider value on that registers itself based on the DRRS state.
861 *
862 * M1_N1 : Program dp_m_n on M1_N1 registers
863 * dp_m2_n2 on M2_N2 registers (If supported)
864 *
865 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
866 * M2_N2 registers are not supported
867 */
868
869enum link_m_n_set {
870 /* Sets the m1_n1 and m2_n2 */
871 M1_N1 = 0,
872 M2_N2
873};
874
54d63ca6 875struct intel_dp {
f0f59a00
VS
876 i915_reg_t output_reg;
877 i915_reg_t aux_ch_ctl_reg;
878 i915_reg_t aux_ch_data_reg[5];
54d63ca6 879 uint32_t DP;
901c2daf
VS
880 int link_rate;
881 uint8_t lane_count;
30d9aa42 882 uint8_t sink_count;
64ee2fd2 883 bool link_mst;
54d63ca6 884 bool has_audio;
7d23e3c3 885 bool detect_done;
c92bd2fa 886 bool channel_eq_status;
54d63ca6 887 enum hdmi_force_audio force_audio;
0f2a2a75 888 bool limited_color_range;
55bc60db 889 bool color_range_auto;
54d63ca6 890 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 891 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 892 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 893 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
94ca719e
VS
894 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
895 uint8_t num_sink_rates;
896 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 897 struct drm_dp_aux aux;
54d63ca6
SK
898 uint8_t train_set[4];
899 int panel_power_up_delay;
900 int panel_power_down_delay;
901 int panel_power_cycle_delay;
902 int backlight_on_delay;
903 int backlight_off_delay;
54d63ca6
SK
904 struct delayed_work panel_vdd_work;
905 bool want_panel_vdd;
dce56b3c
PZ
906 unsigned long last_power_on;
907 unsigned long last_backlight_off;
d28d4731 908 ktime_t panel_power_off_time;
5d42f82a 909
01527b31
CT
910 struct notifier_block edp_notifier;
911
a4a5d2f8
VS
912 /*
913 * Pipe whose power sequencer is currently locked into
914 * this port. Only relevant on VLV/CHV.
915 */
916 enum pipe pps_pipe;
78597996
ID
917 /*
918 * Set if the sequencer may be reset due to a power transition,
919 * requiring a reinitialization. Only relevant on BXT.
920 */
921 bool pps_reset;
36b5f425 922 struct edp_power_seq pps_delays;
a4a5d2f8 923
0e32b39c
DA
924 bool can_mst; /* this port supports mst */
925 bool is_mst;
19e0b4ca 926 int active_mst_links;
0e32b39c 927 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 928 struct intel_connector *attached_connector;
ec5b01dd 929
0e32b39c
DA
930 /* mst connector list */
931 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
932 struct drm_dp_mst_topology_mgr mst_mgr;
933
ec5b01dd 934 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
935 /*
936 * This function returns the value we have to program the AUX_CTL
937 * register with to kick off an AUX transaction.
938 */
939 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
940 bool has_aux_irq,
941 int send_bytes,
942 uint32_t aux_clock_divider);
ad64217b
ACO
943
944 /* This is called before a link training is starterd */
945 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
946
c5d5ab7a
TP
947 /* Displayport compliance testing */
948 unsigned long compliance_test_type;
559be30c
TP
949 unsigned long compliance_test_data;
950 bool compliance_test_active;
54d63ca6
SK
951};
952
da63a9f2
PZ
953struct intel_digital_port {
954 struct intel_encoder base;
174edf1f 955 enum port port;
bcf53de4 956 u32 saved_port_bits;
da63a9f2
PZ
957 struct intel_dp dp;
958 struct intel_hdmi hdmi;
b2c5c181 959 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 960 bool release_cl2_override;
ccb1a831 961 uint8_t max_lanes;
cae666ce
TI
962 /* for communication with audio component; protected by av_mutex */
963 const struct drm_connector *audio_connector;
da63a9f2
PZ
964};
965
0e32b39c
DA
966struct intel_dp_mst_encoder {
967 struct intel_encoder base;
968 enum pipe pipe;
969 struct intel_digital_port *primary;
0552f765 970 struct intel_connector *connector;
0e32b39c
DA
971};
972
65d64cc5 973static inline enum dpio_channel
89b667f8
JB
974vlv_dport_to_channel(struct intel_digital_port *dport)
975{
976 switch (dport->port) {
977 case PORT_B:
00fc31b7 978 case PORT_D:
e4607fcf 979 return DPIO_CH0;
89b667f8 980 case PORT_C:
e4607fcf 981 return DPIO_CH1;
89b667f8
JB
982 default:
983 BUG();
984 }
985}
986
65d64cc5
VS
987static inline enum dpio_phy
988vlv_dport_to_phy(struct intel_digital_port *dport)
989{
990 switch (dport->port) {
991 case PORT_B:
992 case PORT_C:
993 return DPIO_PHY0;
994 case PORT_D:
995 return DPIO_PHY1;
996 default:
997 BUG();
998 }
999}
1000
1001static inline enum dpio_channel
eb69b0e5
CML
1002vlv_pipe_to_channel(enum pipe pipe)
1003{
1004 switch (pipe) {
1005 case PIPE_A:
1006 case PIPE_C:
1007 return DPIO_CH0;
1008 case PIPE_B:
1009 return DPIO_CH1;
1010 default:
1011 BUG();
1012 }
1013}
1014
f875c15a
CW
1015static inline struct drm_crtc *
1016intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
1017{
fac5e23e 1018 struct drm_i915_private *dev_priv = to_i915(dev);
f875c15a
CW
1019 return dev_priv->pipe_to_crtc_mapping[pipe];
1020}
1021
417ae147
CW
1022static inline struct drm_crtc *
1023intel_get_crtc_for_plane(struct drm_device *dev, int plane)
1024{
fac5e23e 1025 struct drm_i915_private *dev_priv = to_i915(dev);
417ae147
CW
1026 return dev_priv->plane_to_crtc_mapping[plane];
1027}
1028
51cbaf01
ML
1029struct intel_flip_work {
1030 struct work_struct unpin_work;
1031 struct work_struct mmio_work;
1032
5a21b665
DV
1033 struct drm_crtc *crtc;
1034 struct drm_framebuffer *old_fb;
1035 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1036 struct drm_pending_vblank_event *event;
e7d841ca 1037 atomic_t pending;
5a21b665
DV
1038 u32 flip_count;
1039 u32 gtt_offset;
1040 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1041 u32 flip_queued_vblank;
5a21b665
DV
1042 u32 flip_ready_vblank;
1043 unsigned int rotation;
4e5359cd
SF
1044};
1045
5f1aae65 1046struct intel_load_detect_pipe {
edde3617 1047 struct drm_atomic_state *restore_state;
5f1aae65 1048};
79e53945 1049
5f1aae65
PZ
1050static inline struct intel_encoder *
1051intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1052{
1053 return to_intel_connector(connector)->encoder;
1054}
1055
da63a9f2
PZ
1056static inline struct intel_digital_port *
1057enc_to_dig_port(struct drm_encoder *encoder)
1058{
1059 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
1060}
1061
0e32b39c
DA
1062static inline struct intel_dp_mst_encoder *
1063enc_to_mst(struct drm_encoder *encoder)
1064{
1065 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1066}
1067
9ff8c9ba
ID
1068static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1069{
1070 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1071}
1072
1073static inline struct intel_digital_port *
1074dp_to_dig_port(struct intel_dp *intel_dp)
1075{
1076 return container_of(intel_dp, struct intel_digital_port, dp);
1077}
1078
1079static inline struct intel_digital_port *
1080hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1081{
1082 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1083}
1084
6af31a65
DL
1085/*
1086 * Returns the number of planes for this pipe, ie the number of sprites + 1
1087 * (primary plane). This doesn't count the cursor plane then.
1088 */
1089static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1090{
1091 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1092}
5f1aae65 1093
47339cd9 1094/* intel_fifo_underrun.c */
a72e4c9f 1095bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1096 enum pipe pipe, bool enable);
a72e4c9f 1097bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1098 enum transcoder pch_transcoder,
1099 bool enable);
1f7247c0
DV
1100void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1101 enum pipe pipe);
1102void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1103 enum transcoder pch_transcoder);
aca7b684
VS
1104void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1105void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1106
1107/* i915_irq.c */
480c8033
DV
1108void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1109void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1110void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1111void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1112void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1113void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1114void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
59d02a1f 1115u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1116void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1117void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1118static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1119{
1120 /*
1121 * We only use drm_irq_uninstall() at unload and VT switch, so
1122 * this is the only thing we need to check.
1123 */
2aeb7d3a 1124 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1125}
1126
a225f079 1127int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1128void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1129 unsigned int pipe_mask);
aae8ba84
VS
1130void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1131 unsigned int pipe_mask);
5f1aae65 1132
5f1aae65 1133/* intel_crt.c */
87440425 1134void intel_crt_init(struct drm_device *dev);
9504a892 1135void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1136
1137/* intel_ddi.c */
e404ba8d 1138void intel_ddi_clk_select(struct intel_encoder *encoder,
c856052a 1139 struct intel_shared_dpll *pll);
b7076546
ML
1140void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1141 struct intel_crtc_state *old_crtc_state,
1142 struct drm_connector_state *old_conn_state);
32bdc400 1143void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
87440425
PZ
1144void hsw_fdi_link_train(struct drm_crtc *crtc);
1145void intel_ddi_init(struct drm_device *dev, enum port port);
1146enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1147bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1148void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1149void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1150 enum transcoder cpu_transcoder);
1151void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1152void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1153bool intel_ddi_pll_select(struct intel_crtc *crtc,
1154 struct intel_crtc_state *crtc_state);
87440425 1155void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1156void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1157bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
87440425 1158void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1159 struct intel_crtc_state *pipe_config);
bcddf610
S
1160struct intel_encoder *
1161intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1162
44905a27 1163void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1164void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1165 struct intel_crtc_state *pipe_config);
0e32b39c 1166void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1167uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
f169660e
JB
1168struct intel_shared_dpll *intel_ddi_get_link_dpll(struct intel_dp *intel_dp,
1169 int clock);
6761dd31
TU
1170unsigned int intel_fb_align_height(struct drm_device *dev,
1171 unsigned int height,
1172 uint32_t pixel_format,
1173 uint64_t fb_format_modifier);
7b49f948
VS
1174u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1175 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1176
7c10a2b5 1177/* intel_audio.c */
88212941 1178void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
69bfe1a9
JN
1179void intel_audio_codec_enable(struct intel_encoder *encoder);
1180void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1181void i915_audio_component_init(struct drm_i915_private *dev_priv);
1182void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1183
b680c37a 1184/* intel_display.c */
b2045352 1185void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
19ab4ed3 1186void intel_update_rawclk(struct drm_i915_private *dev_priv);
c30fec65
VS
1187int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1188 const char *name, u32 reg, int ref_freq);
b7076546
ML
1189void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1190void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
65a3fea0 1191extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1192void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1193unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1194 const struct intel_plane_state *state,
1195 int plane);
6687c906 1196void intel_add_fb_offsets(int *x, int *y,
2949056c 1197 const struct intel_plane_state *state, int plane);
1663b9d6 1198unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a 1199bool intel_has_pending_fb_unpin(struct drm_device *dev);
7d993739
TU
1200void intel_mark_busy(struct drm_i915_private *dev_priv);
1201void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1202void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1203int intel_display_suspend(struct drm_device *dev);
8090ba8c 1204void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1205void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1206int intel_connector_init(struct intel_connector *);
1207struct intel_connector *intel_connector_alloc(void);
87440425 1208bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1209void intel_connector_attach_encoder(struct intel_connector *connector,
1210 struct intel_encoder *encoder);
87440425
PZ
1211struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1212 struct drm_crtc *crtc);
752aa88a 1213enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1214int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1215 struct drm_file *file_priv);
87440425
PZ
1216enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1217 enum pipe pipe);
2d84d2b3
VS
1218static inline bool
1219intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1220 enum intel_output_type type)
1221{
1222 return crtc_state->output_types & (1 << type);
1223}
37a5650b
VS
1224static inline bool
1225intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1226{
1227 return crtc_state->output_types &
cca0502b 1228 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1229 (1 << INTEL_OUTPUT_DP_MST) |
1230 (1 << INTEL_OUTPUT_EDP));
1231}
4f905cf9
DV
1232static inline void
1233intel_wait_for_vblank(struct drm_device *dev, int pipe)
1234{
1235 drm_wait_one_vblank(dev, pipe);
1236}
0c241d5b
VS
1237static inline void
1238intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1239{
1240 const struct intel_crtc *crtc =
1241 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1242
1243 if (crtc->active)
1244 intel_wait_for_vblank(dev, pipe);
1245}
a2991414
ML
1246
1247u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1248
87440425 1249int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1250void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1251 struct intel_digital_port *dport,
1252 unsigned int expected_mask);
87440425
PZ
1253bool intel_get_load_detect_pipe(struct drm_connector *connector,
1254 struct drm_display_mode *mode,
51fd371b
RC
1255 struct intel_load_detect_pipe *old,
1256 struct drm_modeset_acquire_ctx *ctx);
87440425 1257void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1258 struct intel_load_detect_pipe *old,
1259 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1260struct i915_vma *
1261intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
fb4b8ce1 1262void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
a8bb6818
DV
1263struct drm_framebuffer *
1264__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1265 struct drm_mode_fb_cmd2 *mode_cmd,
1266 struct drm_i915_gem_object *obj);
5a21b665 1267void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1268void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1269void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1270int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1271 const struct drm_plane_state *new_state);
38f3ce3a 1272void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1273 const struct drm_plane_state *old_state);
a98b3431
MR
1274int intel_plane_atomic_get_property(struct drm_plane *plane,
1275 const struct drm_plane_state *state,
1276 struct drm_property *property,
1277 uint64_t *val);
1278int intel_plane_atomic_set_property(struct drm_plane *plane,
1279 struct drm_plane_state *state,
1280 struct drm_property *property,
1281 uint64_t val);
da20eabd
ML
1282int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1283 struct drm_plane_state *plane_state);
716c2e55 1284
832be82f
VS
1285unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1286 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1287
121920fa
TU
1288static inline bool
1289intel_rotation_90_or_270(unsigned int rotation)
1290{
31ad61e4 1291 return rotation & (DRM_ROTATE_90 | DRM_ROTATE_270);
121920fa
TU
1292}
1293
3b7a5119
SJ
1294void intel_create_rotation_property(struct drm_device *dev,
1295 struct intel_plane *plane);
1296
7abd4b35
ACO
1297void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1298 enum pipe pipe);
1299
3f36b937
TU
1300int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1301 const struct dpll *dpll);
d288f65f 1302void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1303int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1304
716c2e55 1305/* modesetting asserts */
b680c37a
DV
1306void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1307 enum pipe pipe);
55607e8a
DV
1308void assert_pll(struct drm_i915_private *dev_priv,
1309 enum pipe pipe, bool state);
1310#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1311#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1312void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1313#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1314#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1315void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1316 enum pipe pipe, bool state);
1317#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1318#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1319void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1320#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1321#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1322u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1323 const struct intel_plane_state *state, int plane);
c033666a
CW
1324void intel_prepare_reset(struct drm_i915_private *dev_priv);
1325void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1326void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1327void hsw_disable_pc8(struct drm_i915_private *dev_priv);
324513c0
ID
1328void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1329void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
9c8d0b8e
ID
1330void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1331void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1332bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1333 enum dpio_phy phy);
1334bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1335 enum dpio_phy phy);
da2f41d1 1336void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1337void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1338void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1339void gen9_enable_dc5(struct drm_i915_private *dev_priv);
5d96d8af
DL
1340void skl_init_cdclk(struct drm_i915_private *dev_priv);
1341void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
c89e39f3 1342unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1343void skl_enable_dc6(struct drm_i915_private *dev_priv);
1344void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1345void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1346 struct intel_crtc_state *pipe_config);
fe3cd48d 1347void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1348int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1349bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1350 struct dpll *best_clock);
1351int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1352
87440425 1353bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1354void hsw_enable_ips(struct intel_crtc *crtc);
1355void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1356enum intel_display_power_domain
1357intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1358enum intel_display_power_domain
1359intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1360void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1361 struct intel_crtc_state *pipe_config);
86adf9d7 1362
e435d6e5 1363int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1364int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1365
6687c906 1366u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
dedf278c 1367
6156a456
CK
1368u32 skl_plane_ctl_format(uint32_t pixel_format);
1369u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1370u32 skl_plane_ctl_rotation(unsigned int rotation);
d2196774
VS
1371u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1372 unsigned int rotation);
b63a16f6 1373int skl_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1374
eb805623 1375/* intel_csr.c */
f4448375 1376void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1377void intel_csr_load_program(struct drm_i915_private *);
f4448375 1378void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1379void intel_csr_ucode_suspend(struct drm_i915_private *);
1380void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1381
5f1aae65 1382/* intel_dp.c */
457c52d8 1383bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1384bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1385 struct intel_connector *intel_connector);
901c2daf 1386void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1387 int link_rate, uint8_t lane_count,
1388 bool link_mst);
87440425 1389void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1390void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1391void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1392void intel_dp_encoder_reset(struct drm_encoder *encoder);
1393void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1394void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1395int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1396bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1397 struct intel_crtc_state *pipe_config,
1398 struct drm_connector_state *conn_state);
5d8a7752 1399bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1400enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1401 bool long_hpd);
4be73780
DV
1402void intel_edp_backlight_on(struct intel_dp *intel_dp);
1403void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1404void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1405void intel_edp_panel_on(struct intel_dp *intel_dp);
1406void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1407void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1408void intel_dp_mst_suspend(struct drm_device *dev);
1409void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1410int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1411int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1412void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1413void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1414uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1415void intel_plane_destroy(struct drm_plane *plane);
85cb48a1
ML
1416void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1417 struct intel_crtc_state *crtc_state);
1418void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1419 struct intel_crtc_state *crtc_state);
5748b6a1
CW
1420void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1421 unsigned int frontbuffer_bits);
1422void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1423 unsigned int frontbuffer_bits);
0bc12bcb 1424
94223d04
ACO
1425void
1426intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1427 uint8_t dp_train_pat);
1428void
1429intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1430void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1431uint8_t
1432intel_dp_voltage_max(struct intel_dp *intel_dp);
1433uint8_t
1434intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1435void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1436 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1437bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1438bool
1439intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1440
419b1b7a
ACO
1441static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1442{
1443 return ~((1 << lane_count) - 1) & 0xf;
1444}
1445
e7156c83
YA
1446/* intel_dp_aux_backlight.c */
1447int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1448
0e32b39c
DA
1449/* intel_dp_mst.c */
1450int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1451void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1452/* intel_dsi.c */
4328633d 1453void intel_dsi_init(struct drm_device *dev);
5f1aae65 1454
90198355
JN
1455/* intel_dsi_dcs_backlight.c */
1456int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1457
1458/* intel_dvo.c */
87440425 1459void intel_dvo_init(struct drm_device *dev);
19625e85
L
1460/* intel_hotplug.c */
1461void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1462
1463
0632fef6 1464/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1465#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1466extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1467extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1468extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1469extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1470extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1471extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1472#else
1473static inline int intel_fbdev_init(struct drm_device *dev)
1474{
1475 return 0;
1476}
5f1aae65 1477
e00bf696 1478static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1479{
1480}
1481
1482static inline void intel_fbdev_fini(struct drm_device *dev)
1483{
1484}
1485
82e3b8c1 1486static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1487{
1488}
1489
0632fef6 1490static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1491{
1492}
1493#endif
5f1aae65 1494
7ff0ebcc 1495/* intel_fbc.c */
f51be2e0
PZ
1496void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1497 struct drm_atomic_state *state);
0e631adc 1498bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1499void intel_fbc_pre_update(struct intel_crtc *crtc,
1500 struct intel_crtc_state *crtc_state,
1501 struct intel_plane_state *plane_state);
1eb52238 1502void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1503void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1504void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1505void intel_fbc_enable(struct intel_crtc *crtc,
1506 struct intel_crtc_state *crtc_state,
1507 struct intel_plane_state *plane_state);
c937ab3e
PZ
1508void intel_fbc_disable(struct intel_crtc *crtc);
1509void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1510void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1511 unsigned int frontbuffer_bits,
1512 enum fb_op_origin origin);
1513void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1514 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1515void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1516
5f1aae65 1517/* intel_hdmi.c */
f0f59a00 1518void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1519void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1520 struct intel_connector *intel_connector);
1521struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1522bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1523 struct intel_crtc_state *pipe_config,
1524 struct drm_connector_state *conn_state);
b2ccb822 1525void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1526
1527
1528/* intel_lvds.c */
87440425 1529void intel_lvds_init(struct drm_device *dev);
97a824e1 1530struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1531bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1532
1533
1534/* intel_modes.c */
1535int intel_connector_update_modes(struct drm_connector *connector,
87440425 1536 struct edid *edid);
5f1aae65 1537int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1538void intel_attach_force_audio_property(struct drm_connector *connector);
1539void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1540void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1541
1542
1543/* intel_overlay.c */
1ee8da6d
CW
1544void intel_setup_overlay(struct drm_i915_private *dev_priv);
1545void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1546int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1547int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1548 struct drm_file *file_priv);
1549int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1550 struct drm_file *file_priv);
1362b776 1551void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1552
1553
1554/* intel_panel.c */
87440425 1555int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1556 struct drm_display_mode *fixed_mode,
1557 struct drm_display_mode *downclock_mode);
87440425
PZ
1558void intel_panel_fini(struct intel_panel *panel);
1559void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1560 struct drm_display_mode *adjusted_mode);
1561void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1562 struct intel_crtc_state *pipe_config,
87440425
PZ
1563 int fitting_mode);
1564void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1565 struct intel_crtc_state *pipe_config,
87440425 1566 int fitting_mode);
6dda730e
JN
1567void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1568 u32 level, u32 max);
fda9ee98
CW
1569int intel_panel_setup_backlight(struct drm_connector *connector,
1570 enum pipe pipe);
752aa88a
JB
1571void intel_panel_enable_backlight(struct intel_connector *connector);
1572void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1573void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1574enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1575extern struct drm_display_mode *intel_find_panel_downclock(
1576 struct drm_device *dev,
1577 struct drm_display_mode *fixed_mode,
1578 struct drm_connector *connector);
e63d87c0
CW
1579
1580#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1581int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1582void intel_backlight_device_unregister(struct intel_connector *connector);
1583#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1584static int intel_backlight_device_register(struct intel_connector *connector)
1585{
1586 return 0;
1587}
e63d87c0
CW
1588static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1589{
1590}
1591#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1592
5f1aae65 1593
0bc12bcb 1594/* intel_psr.c */
0bc12bcb
RV
1595void intel_psr_enable(struct intel_dp *intel_dp);
1596void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1597void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1598 unsigned frontbuffer_bits);
5748b6a1 1599void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1600 unsigned frontbuffer_bits,
1601 enum fb_op_origin origin);
0bc12bcb 1602void intel_psr_init(struct drm_device *dev);
5748b6a1 1603void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1604 unsigned frontbuffer_bits);
0bc12bcb 1605
9c065a7d
DV
1606/* intel_runtime_pm.c */
1607int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1608void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1609void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1610void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1611void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1612void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1613void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1614const char *
1615intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1616
f458ebbc
DV
1617bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1618 enum intel_display_power_domain domain);
1619bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1620 enum intel_display_power_domain domain);
9c065a7d
DV
1621void intel_display_power_get(struct drm_i915_private *dev_priv,
1622 enum intel_display_power_domain domain);
09731280
ID
1623bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1624 enum intel_display_power_domain domain);
9c065a7d
DV
1625void intel_display_power_put(struct drm_i915_private *dev_priv,
1626 enum intel_display_power_domain domain);
da5827c3
ID
1627
1628static inline void
1629assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1630{
1631 WARN_ONCE(dev_priv->pm.suspended,
1632 "Device suspended during HW access\n");
1633}
1634
1635static inline void
1636assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1637{
1638 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1639 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1640 * too much noise. */
1641 if (!atomic_read(&dev_priv->pm.wakeref_count))
1642 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1643}
1644
2b19efeb
ID
1645static inline int
1646assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1647{
1648 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1649
1650 assert_rpm_wakelock_held(dev_priv);
1651
1652 return seq;
1653}
1654
1655static inline void
1656assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1657{
1658 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1659 "HW access outside of RPM atomic section\n");
1660}
1661
1f814dac
ID
1662/**
1663 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1664 * @dev_priv: i915 device instance
1665 *
1666 * This function disable asserts that check if we hold an RPM wakelock
1667 * reference, while keeping the device-not-suspended checks still enabled.
1668 * It's meant to be used only in special circumstances where our rule about
1669 * the wakelock refcount wrt. the device power state doesn't hold. According
1670 * to this rule at any point where we access the HW or want to keep the HW in
1671 * an active state we must hold an RPM wakelock reference acquired via one of
1672 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1673 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1674 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1675 * users should avoid using this function.
1676 *
1677 * Any calls to this function must have a symmetric call to
1678 * enable_rpm_wakeref_asserts().
1679 */
1680static inline void
1681disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1682{
1683 atomic_inc(&dev_priv->pm.wakeref_count);
1684}
1685
1686/**
1687 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1688 * @dev_priv: i915 device instance
1689 *
1690 * This function re-enables the RPM assert checks after disabling them with
1691 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1692 * circumstances otherwise its use should be avoided.
1693 *
1694 * Any calls to this function must have a symmetric call to
1695 * disable_rpm_wakeref_asserts().
1696 */
1697static inline void
1698enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1699{
1700 atomic_dec(&dev_priv->pm.wakeref_count);
1701}
1702
9c065a7d 1703void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1704bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1705void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1706void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1707
d9bc89d9
DV
1708void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1709
e0fce78f
VS
1710void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1711 bool override, unsigned int mask);
b0b33846
VS
1712bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1713 enum dpio_channel ch, bool override);
e0fce78f
VS
1714
1715
5f1aae65 1716/* intel_pm.c */
87440425
PZ
1717void intel_init_clock_gating(struct drm_device *dev);
1718void intel_suspend_hw(struct drm_device *dev);
546c81fd 1719int ilk_wm_max_level(const struct drm_device *dev);
87440425 1720void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1721void intel_init_pm(struct drm_device *dev);
bb400da9 1722void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
f742a552 1723void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1724void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1725void intel_gpu_ips_teardown(void);
dc97997a 1726void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1727void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1728void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1729void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1730void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1731void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1732void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1733void gen6_rps_busy(struct drm_i915_private *dev_priv);
1734void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1735void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1736void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1737 struct intel_rps_client *rps,
1738 unsigned long submitted);
91d14251 1739void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1740void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1741void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1742void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1743void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1744 struct skl_ddb_allocation *ddb /* out */);
656d1b89
L
1745bool skl_can_enable_sagv(struct drm_atomic_state *state);
1746int skl_enable_sagv(struct drm_i915_private *dev_priv);
1747int skl_disable_sagv(struct drm_i915_private *dev_priv);
27082493
L
1748bool skl_ddb_allocation_equals(const struct skl_ddb_allocation *old,
1749 const struct skl_ddb_allocation *new,
1750 enum pipe pipe);
1751bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
1752 const struct skl_ddb_allocation *old,
1753 const struct skl_ddb_allocation *new,
1754 enum pipe pipe);
62e0fb88
L
1755void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
1756 const struct skl_wm_values *wm);
1757void skl_write_plane_wm(struct intel_crtc *intel_crtc,
1758 const struct skl_wm_values *wm,
1759 int plane);
8cfb3407 1760uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1761bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1762int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1763static inline int intel_enable_rc6(void)
1764{
1765 return i915.enable_rc6;
1766}
72662e10 1767
5f1aae65 1768/* intel_sdvo.c */
f0f59a00
VS
1769bool intel_sdvo_init(struct drm_device *dev,
1770 i915_reg_t reg, enum port port);
96a02917 1771
2b28bb1b 1772
5f1aae65 1773/* intel_sprite.c */
dfd2e9ab
VS
1774int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1775 int usecs);
87440425 1776int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1777int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1778 struct drm_file *file_priv);
34e0adbb 1779void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1780void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1781
1782/* intel_tv.c */
87440425 1783void intel_tv_init(struct drm_device *dev);
20ddf665 1784
ea2c67bb 1785/* intel_atomic.c */
2545e4a6
MR
1786int intel_connector_atomic_get_property(struct drm_connector *connector,
1787 const struct drm_connector_state *state,
1788 struct drm_property *property,
1789 uint64_t *val);
1356837e
MR
1790struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1791void intel_crtc_destroy_state(struct drm_crtc *crtc,
1792 struct drm_crtc_state *state);
de419ab6
ML
1793struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1794void intel_atomic_state_clear(struct drm_atomic_state *);
1795struct intel_shared_dpll_config *
1796intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1797
10f81c19
ACO
1798static inline struct intel_crtc_state *
1799intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1800 struct intel_crtc *crtc)
1801{
1802 struct drm_crtc_state *crtc_state;
1803 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1804 if (IS_ERR(crtc_state))
0b6cc188 1805 return ERR_CAST(crtc_state);
10f81c19
ACO
1806
1807 return to_intel_crtc_state(crtc_state);
1808}
e3bddded
ML
1809
1810static inline struct intel_plane_state *
1811intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1812 struct intel_plane *plane)
1813{
1814 struct drm_plane_state *plane_state;
1815
1816 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1817
1818 return to_intel_plane_state(plane_state);
1819}
1820
d03c93d4
CK
1821int intel_atomic_setup_scalers(struct drm_device *dev,
1822 struct intel_crtc *intel_crtc,
1823 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1824
1825/* intel_atomic_plane.c */
8e7d688b 1826struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1827struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1828void intel_plane_destroy_state(struct drm_plane *plane,
1829 struct drm_plane_state *state);
1830extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1831
8563b1e8
LL
1832/* intel_color.c */
1833void intel_color_init(struct drm_crtc *crtc);
82cf435b 1834int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1835void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1836void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1837
79e53945 1838#endif /* __INTEL_DRV_H__ */