]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Use per-connector scaling mode property
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
913d8d11 42
1d5bfac9
SV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
0351b939
TU
50 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
1d5bfac9 54 */
3f177625
TU
55#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
57 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
913d8d11
CW
66 break; \
67 } \
9848de08 68 if ((W) && drm_can_sleep()) { \
3f177625 69 usleep_range((W), (W)*2); \
0cc2764c
BW
70 } else { \
71 cpu_relax(); \
72 } \
913d8d11
CW
73 } \
74 ret__; \
75})
76
3f177625 77#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 78
0351b939
TU
79/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 82#else
18f4b843 83# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
84#endif
85
18f4b843
TU
86#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
18f4b843
TU
91 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
0351b939
TU
106 break; \
107 } \
108 cpu_relax(); \
18f4b843
TU
109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
0351b939 117 } \
18f4b843
TU
118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
129 ret__; \
130})
131
939cf46c
TU
132#define wait_for_atomic_us(COND, US) \
133({ \
134 BUILD_BUG_ON(!__builtin_constant_p(US)); \
135 BUILD_BUG_ON((US) > 50000); \
136 _wait_for_atomic((COND), (US), 1); \
137})
138
139#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
481b6af3 140
49938ac4
JN
141#define KHz(x) (1000 * (x))
142#define MHz(x) KHz(1000 * (x))
021357ac 143
79e53945
JB
144/*
145 * Display related stuff
146 */
147
148/* store information about an Ixxx DVO */
149/* The i830->i865 use multiple DVOs with multiple i2cs */
150/* the i915, i945 have a single sDVO i2c bus - which is different */
151#define MAX_OUTPUTS 6
152/* maximum connectors per crtcs in the mode set */
79e53945 153
4726e0b0
SK
154/* Maximum cursor sizes */
155#define GEN2_CURSOR_WIDTH 64
156#define GEN2_CURSOR_HEIGHT 64
068be561
DL
157#define MAX_CURSOR_WIDTH 256
158#define MAX_CURSOR_HEIGHT 256
4726e0b0 159
79e53945
JB
160#define INTEL_I2C_BUS_DVO 1
161#define INTEL_I2C_BUS_SDVO 2
162
163/* these are outputs from the chip - integrated only
164 external chips are via DVO or SDVO output */
6847d71b
PZ
165enum intel_output_type {
166 INTEL_OUTPUT_UNUSED = 0,
167 INTEL_OUTPUT_ANALOG = 1,
168 INTEL_OUTPUT_DVO = 2,
169 INTEL_OUTPUT_SDVO = 3,
170 INTEL_OUTPUT_LVDS = 4,
171 INTEL_OUTPUT_TVOUT = 5,
172 INTEL_OUTPUT_HDMI = 6,
cca0502b 173 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
174 INTEL_OUTPUT_EDP = 8,
175 INTEL_OUTPUT_DSI = 9,
176 INTEL_OUTPUT_UNKNOWN = 10,
177 INTEL_OUTPUT_DP_MST = 11,
178};
79e53945
JB
179
180#define INTEL_DVO_CHIP_NONE 0
181#define INTEL_DVO_CHIP_LVDS 1
182#define INTEL_DVO_CHIP_TMDS 2
183#define INTEL_DVO_CHIP_TVOUT 4
184
dfba2e2d
SK
185#define INTEL_DSI_VIDEO_MODE 0
186#define INTEL_DSI_COMMAND_MODE 1
72ffa333 187
79e53945
JB
188struct intel_framebuffer {
189 struct drm_framebuffer base;
05394f39 190 struct drm_i915_gem_object *obj;
2d7a215f 191 struct intel_rotation_info rot_info;
6687c906
VS
192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
79e53945
JB
202};
203
37811fcc
CW
204struct intel_fbdev {
205 struct drm_fb_helper helper;
8bcd4553 206 struct intel_framebuffer *fb;
058d88c4 207 struct i915_vma *vma;
43cee314 208 async_cookie_t cookie;
d978ef14 209 int preferred_bpp;
37811fcc 210};
79e53945 211
21d40d37 212struct intel_encoder {
4ef69c7a 213 struct drm_encoder base;
9a935856 214
6847d71b 215 enum intel_output_type type;
03cdc1d4 216 enum port port;
bc079e8b 217 unsigned int cloneable;
21d40d37 218 void (*hot_plug)(struct intel_encoder *);
7ae89233 219 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
fd6bbda9
ML
222 void (*pre_pll_enable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*pre_enable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
228 void (*enable)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
231 void (*disable)(struct intel_encoder *,
232 struct intel_crtc_state *,
233 struct drm_connector_state *);
234 void (*post_disable)(struct intel_encoder *,
235 struct intel_crtc_state *,
236 struct drm_connector_state *);
237 void (*post_pll_disable)(struct intel_encoder *,
238 struct intel_crtc_state *,
239 struct drm_connector_state *);
f0947c37
SV
240 /* Read out the current hw state of this connector, returning true if
241 * the encoder is active. If the encoder is enabled it also set the pipe
242 * it is connected to in the pipe parameter. */
243 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 244 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 245 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
246 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
247 * be set correctly before calling this function. */
045ac3b5 248 void (*get_config)(struct intel_encoder *,
5cec258b 249 struct intel_crtc_state *pipe_config);
62b69566
ACO
250 /* Returns a mask of power domains that need to be referenced as part
251 * of the hardware state readout code. */
252 u64 (*get_power_domains)(struct intel_encoder *encoder);
07f9cd0b
ID
253 /*
254 * Called during system suspend after all pending requests for the
255 * encoder are flushed (for example for DP AUX transactions) and
256 * device interrupts are disabled.
257 */
258 void (*suspend)(struct intel_encoder *);
f8aed700 259 int crtc_mask;
1d843f9d 260 enum hpd_pin hpd_pin;
79f255a0 261 enum intel_display_power_domain power_domain;
f1a3acea
PD
262 /* for communication with audio component; protected by av_mutex */
263 const struct drm_connector *audio_connector;
79e53945
JB
264};
265
1d508706 266struct intel_panel {
dd06f90e 267 struct drm_display_mode *fixed_mode;
ec9ed197 268 struct drm_display_mode *downclock_mode;
58c68779
JN
269
270 /* backlight */
271 struct {
c91c9f32 272 bool present;
58c68779 273 u32 level;
6dda730e 274 u32 min;
7bd688cd 275 u32 max;
58c68779 276 bool enabled;
636baebf
JN
277 bool combination_mode; /* gen 2/4 only */
278 bool active_low_pwm;
32b421e7 279 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
280
281 /* PWM chip */
022e4e52
SK
282 bool util_pin_active_low; /* bxt+ */
283 u8 controller; /* bxt+ only */
b029e66f
SK
284 struct pwm_device *pwm;
285
58c68779 286 struct backlight_device *device;
ab656bb9 287
5507faeb
JN
288 /* Connector and platform specific backlight functions */
289 int (*setup)(struct intel_connector *connector, enum pipe pipe);
290 uint32_t (*get)(struct intel_connector *connector);
291 void (*set)(struct intel_connector *connector, uint32_t level);
292 void (*disable)(struct intel_connector *connector);
293 void (*enable)(struct intel_connector *connector);
294 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
295 uint32_t hz);
296 void (*power)(struct intel_connector *, bool enable);
297 } backlight;
1d508706
JN
298};
299
5daa55eb
ZW
300struct intel_connector {
301 struct drm_connector base;
9a935856
SV
302 /*
303 * The fixed encoder this connector is connected to.
304 */
df0e9248 305 struct intel_encoder *encoder;
9a935856 306
8e1b56a4
JN
307 /* ACPI device id for ACPI and driver cooperation */
308 u32 acpi_device_id;
309
f0947c37
SV
310 /* Reads out the current hw, returning true if the connector is enabled
311 * and active (i.e. dpms ON state). */
312 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
313
314 /* Panel info for eDP and LVDS */
315 struct intel_panel panel;
9cd300e0
JN
316
317 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
318 struct edid *edid;
beb60608 319 struct edid *detect_edid;
821450c6
EE
320
321 /* since POLL and HPD connectors may use the same HPD line keep the native
322 state of connector->polled in case hotplug storm detection changes it */
323 u8 polled;
0e32b39c
DA
324
325 void *port; /* store this opaque as its illegal to dereference it */
326
327 struct intel_dp *mst_port;
9301397a
MN
328
329 /* Work struct to schedule a uevent on link train failure */
330 struct work_struct modeset_retry_work;
5daa55eb
ZW
331};
332
9e2c8475 333struct dpll {
80ad9206
VS
334 /* given values */
335 int n;
336 int m1, m2;
337 int p1, p2;
338 /* derived values */
339 int dot;
340 int vco;
341 int m;
342 int p;
9e2c8475 343};
80ad9206 344
de419ab6
ML
345struct intel_atomic_state {
346 struct drm_atomic_state base;
347
bb0f4aab
VS
348 struct {
349 /*
350 * Logical state of cdclk (used for all scaling, watermark,
351 * etc. calculations and checks). This is computed as if all
352 * enabled crtcs were active.
353 */
354 struct intel_cdclk_state logical;
355
356 /*
357 * Actual state of cdclk, can be different from the logical
358 * state only when all crtc's are DPMS off.
359 */
360 struct intel_cdclk_state actual;
361 } cdclk;
1a617b77 362
565602d7
ML
363 bool dpll_set, modeset;
364
8b4a7d05
MR
365 /*
366 * Does this transaction change the pipes that are active? This mask
367 * tracks which CRTC's have changed their active state at the end of
368 * the transaction (not counting the temporary disable during modesets).
369 * This mask should only be non-zero when intel_state->modeset is true,
370 * but the converse is not necessarily true; simply changing a mode may
371 * not flip the final active status of any CRTC's
372 */
373 unsigned int active_pipe_changes;
374
565602d7
ML
375 unsigned int active_crtcs;
376 unsigned int min_pixclk[I915_MAX_PIPES];
377
2c42e535 378 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
379
380 /*
381 * Current watermarks can't be trusted during hardware readout, so
382 * don't bother calculating intermediate watermarks.
383 */
384 bool skip_intermediate_wm;
98d39494
MR
385
386 /* Gen9+ only */
734fa01f 387 struct skl_wm_values wm_results;
c004a90b
CW
388
389 struct i915_sw_fence commit_ready;
eb955eee
CW
390
391 struct llist_node freed;
de419ab6
ML
392};
393
eeca778a 394struct intel_plane_state {
2b875c22 395 struct drm_plane_state base;
eeca778a 396 struct drm_rect clip;
be1e3415 397 struct i915_vma *vma;
32b7eeec 398
b63a16f6
VS
399 struct {
400 u32 offset;
401 int x, y;
402 } main;
8d970654
VS
403 struct {
404 u32 offset;
405 int x, y;
406 } aux;
b63a16f6 407
a0864d59
VS
408 /* plane control register */
409 u32 ctl;
410
be41e336
CK
411 /*
412 * scaler_id
413 * = -1 : not using a scaler
414 * >= 0 : using a scalers
415 *
416 * plane requiring a scaler:
417 * - During check_plane, its bit is set in
418 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 419 * update_scaler_plane.
be41e336
CK
420 * - scaler_id indicates the scaler it got assigned.
421 *
422 * plane doesn't require a scaler:
423 * - this can happen when scaling is no more required or plane simply
424 * got disabled.
425 * - During check_plane, corresponding bit is reset in
426 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 427 * update_scaler_plane.
be41e336
CK
428 */
429 int scaler_id;
818ed961
ML
430
431 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
432};
433
5724dbd1 434struct intel_initial_plane_config {
2d14030b 435 struct intel_framebuffer *fb;
49af449b 436 unsigned int tiling;
46f297fb
JB
437 int size;
438 u32 base;
439};
440
be41e336
CK
441#define SKL_MIN_SRC_W 8
442#define SKL_MAX_SRC_W 4096
443#define SKL_MIN_SRC_H 8
6156a456 444#define SKL_MAX_SRC_H 4096
be41e336
CK
445#define SKL_MIN_DST_W 8
446#define SKL_MAX_DST_W 4096
447#define SKL_MIN_DST_H 8
6156a456 448#define SKL_MAX_DST_H 4096
be41e336
CK
449
450struct intel_scaler {
be41e336
CK
451 int in_use;
452 uint32_t mode;
453};
454
455struct intel_crtc_scaler_state {
456#define SKL_NUM_SCALERS 2
457 struct intel_scaler scalers[SKL_NUM_SCALERS];
458
459 /*
460 * scaler_users: keeps track of users requesting scalers on this crtc.
461 *
462 * If a bit is set, a user is using a scaler.
463 * Here user can be a plane or crtc as defined below:
464 * bits 0-30 - plane (bit position is index from drm_plane_index)
465 * bit 31 - crtc
466 *
467 * Instead of creating a new index to cover planes and crtc, using
468 * existing drm_plane_index for planes which is well less than 31
469 * planes and bit 31 for crtc. This should be fine to cover all
470 * our platforms.
471 *
472 * intel_atomic_setup_scalers will setup available scalers to users
473 * requesting scalers. It will gracefully fail if request exceeds
474 * avilability.
475 */
476#define SKL_CRTC_INDEX 31
477 unsigned scaler_users;
478
479 /* scaler used by crtc for panel fitting purpose */
480 int scaler_id;
481};
482
1ed51de9
SV
483/* drm_mode->private_flags */
484#define I915_MODE_FLAG_INHERITED 1
485
4e0963c7
MR
486struct intel_pipe_wm {
487 struct intel_wm_level wm[5];
71f0a626 488 struct intel_wm_level raw_wm[5];
4e0963c7
MR
489 uint32_t linetime;
490 bool fbc_wm_enabled;
491 bool pipe_enabled;
492 bool sprites_enabled;
493 bool sprites_scaled;
494};
495
a62163e9 496struct skl_plane_wm {
4e0963c7
MR
497 struct skl_wm_level wm[8];
498 struct skl_wm_level trans_wm;
a62163e9
L
499};
500
501struct skl_pipe_wm {
502 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
503 uint32_t linetime;
504};
505
855c79f5
VS
506enum vlv_wm_level {
507 VLV_WM_LEVEL_PM2,
508 VLV_WM_LEVEL_PM5,
509 VLV_WM_LEVEL_DDR_DVFS,
510 NUM_VLV_WM_LEVELS,
511};
512
513struct vlv_wm_state {
114d7dc0
VS
514 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
515 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 516 uint8_t num_levels;
855c79f5
VS
517 bool cxsr;
518};
519
814e7f0b
VS
520struct vlv_fifo_state {
521 u16 plane[I915_MAX_PLANES];
522};
523
04548cba
VS
524enum g4x_wm_level {
525 G4X_WM_LEVEL_NORMAL,
526 G4X_WM_LEVEL_SR,
527 G4X_WM_LEVEL_HPLL,
528 NUM_G4X_WM_LEVELS,
529};
530
531struct g4x_wm_state {
532 struct g4x_pipe_wm wm;
533 struct g4x_sr_wm sr;
534 struct g4x_sr_wm hpll;
535 bool cxsr;
536 bool hpll_en;
537 bool fbc_en;
538};
539
e8f1f02e
MR
540struct intel_crtc_wm_state {
541 union {
542 struct {
543 /*
544 * Intermediate watermarks; these can be
545 * programmed immediately since they satisfy
546 * both the current configuration we're
547 * switching away from and the new
548 * configuration we're switching to.
549 */
550 struct intel_pipe_wm intermediate;
551
552 /*
553 * Optimal watermarks, programmed post-vblank
554 * when this state is committed.
555 */
556 struct intel_pipe_wm optimal;
557 } ilk;
558
559 struct {
560 /* gen9+ only needs 1-step wm programming */
561 struct skl_pipe_wm optimal;
ce0ba283 562 struct skl_ddb_entry ddb;
e8f1f02e 563 } skl;
855c79f5
VS
564
565 struct {
5012e604 566 /* "raw" watermarks (not inverted) */
114d7dc0 567 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
568 /* intermediate watermarks (inverted) */
569 struct vlv_wm_state intermediate;
855c79f5
VS
570 /* optimal watermarks (inverted) */
571 struct vlv_wm_state optimal;
814e7f0b
VS
572 /* display FIFO split */
573 struct vlv_fifo_state fifo_state;
855c79f5 574 } vlv;
04548cba
VS
575
576 struct {
577 /* "raw" watermarks */
578 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
579 /* intermediate watermarks */
580 struct g4x_wm_state intermediate;
581 /* optimal watermarks */
582 struct g4x_wm_state optimal;
583 } g4x;
e8f1f02e
MR
584 };
585
586 /*
587 * Platforms with two-step watermark programming will need to
588 * update watermark programming post-vblank to switch from the
589 * safe intermediate watermarks to the optimal final
590 * watermarks.
591 */
592 bool need_postvbl_update;
593};
594
5cec258b 595struct intel_crtc_state {
2d112de7
ACO
596 struct drm_crtc_state base;
597
bb760063
SV
598 /**
599 * quirks - bitfield with hw state readout quirks
600 *
601 * For various reasons the hw state readout code might not be able to
602 * completely faithfully read out the current state. These cases are
603 * tracked with quirk flags so that fastboot and state checker can act
604 * accordingly.
605 */
9953599b 606#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
SV
607 unsigned long quirks;
608
cd202f69 609 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
610 bool update_pipe; /* can a fast modeset be performed? */
611 bool disable_cxsr;
caed361d 612 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 613 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 614 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 615
37327abd
VS
616 /* Pipe source size (ie. panel fitter input size)
617 * All planes will be positioned inside this space,
618 * and get clipped at the edges. */
619 int pipe_src_w, pipe_src_h;
620
a7d1b3f4
VS
621 /*
622 * Pipe pixel rate, adjusted for
623 * panel fitter/pipe scaler downscaling.
624 */
625 unsigned int pixel_rate;
626
5bfe2ac0
SV
627 /* Whether to set up the PCH/FDI. Note that we never allow sharing
628 * between pch encoders and cpu encoders. */
629 bool has_pch_encoder;
50f3b016 630
e43823ec
JB
631 /* Are we sending infoframes on the attached port */
632 bool has_infoframe;
633
3b117c8f 634 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
635 * pipe on Haswell and later (where we have a special eDP transcoder)
636 * and Broxton (where we have special DSI transcoders). */
3b117c8f
SV
637 enum transcoder cpu_transcoder;
638
50f3b016
SV
639 /*
640 * Use reduced/limited/broadcast rbg range, compressing from the full
641 * range fed into the crtcs.
642 */
643 bool limited_color_range;
644
253c84c8
VS
645 /* Bitmask of encoder types (enum intel_output_type)
646 * driven by the pipe.
647 */
648 unsigned int output_types;
649
6897b4b5
SV
650 /* Whether we should send NULL infoframes. Required for audio. */
651 bool has_hdmi_sink;
652
9ed109a7
SV
653 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
654 * has_dp_encoder is set. */
655 bool has_audio;
656
d8b32247
SV
657 /*
658 * Enable dithering, used when the selected pipe bpp doesn't match the
659 * plane bpp.
660 */
965e0c48 661 bool dither;
f47709a9 662
611032bf
MN
663 /*
664 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
665 * compliance video pattern tests.
666 * Disable dither only if it is a compliance test request for
667 * 18bpp.
668 */
669 bool dither_force_disable;
670
f47709a9
SV
671 /* Controls for the clock computation, to override various stages. */
672 bool clock_set;
673
09ede541
SV
674 /* SDVO TV has a bunch of special case. To make multifunction encoders
675 * work correctly, we need to track this at runtime.*/
676 bool sdvo_tv_clock;
677
e29c22c0
SV
678 /*
679 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
680 * required. This is set in the 2nd loop of calling encoder's
681 * ->compute_config if the first pick doesn't work out.
682 */
683 bool bw_constrained;
684
f47709a9
SV
685 /* Settings for the intel dpll used on pretty much everything but
686 * haswell. */
80ad9206 687 struct dpll dpll;
f47709a9 688
8106ddbd
ACO
689 /* Selected dpll when shared or NULL. */
690 struct intel_shared_dpll *shared_dpll;
a43f6e0f 691
66e985c0
SV
692 /* Actual register state of the dpll, for shared dpll cross-checking. */
693 struct intel_dpll_hw_state dpll_hw_state;
694
47eacbab
VS
695 /* DSI PLL registers */
696 struct {
697 u32 ctrl, div;
698 } dsi_pll;
699
965e0c48 700 int pipe_bpp;
6cf86a5e 701 struct intel_link_m_n dp_m_n;
ff9a6750 702
439d7ac0
PB
703 /* m2_n2 for eDP downclock */
704 struct intel_link_m_n dp_m2_n2;
f769cd24 705 bool has_drrs;
439d7ac0 706
ff9a6750
SV
707 /*
708 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
709 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
710 * already multiplied by pixel_multiplier.
df92b1e6 711 */
ff9a6750
SV
712 int port_clock;
713
6cc5f341
SV
714 /* Used by SDVO (and if we ever fix it, HDMI). */
715 unsigned pixel_multiplier;
2dd24552 716
90a6b7b0
VS
717 uint8_t lane_count;
718
95a7a2ae
ID
719 /*
720 * Used by platforms having DP/HDMI PHY with programmable lane
721 * latency optimization.
722 */
723 uint8_t lane_lat_optim_mask;
724
2dd24552 725 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
726 struct {
727 u32 control;
728 u32 pgm_ratios;
68fc8742 729 u32 lvds_border_bits;
b074cec8
JB
730 } gmch_pfit;
731
732 /* Panel fitter placement and size for Ironlake+ */
733 struct {
734 u32 pos;
735 u32 size;
fd4daa9c 736 bool enabled;
fabf6e51 737 bool force_thru;
b074cec8 738 } pch_pfit;
33d29b14 739
ca3a0ff8 740 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 741 int fdi_lanes;
ca3a0ff8 742 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
743
744 bool ips_enabled;
cf532bb2 745
f51be2e0
PZ
746 bool enable_fbc;
747
cf532bb2 748 bool double_wide;
0e32b39c 749
0e32b39c 750 int pbn;
be41e336
CK
751
752 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
753
754 /* w/a for waiting 2 vblanks during crtc enable */
755 enum pipe hsw_workaround_pipe;
d21fbe87
MR
756
757 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
758 bool disable_lp_wm;
4e0963c7 759
e8f1f02e 760 struct intel_crtc_wm_state wm;
05dc698c
LL
761
762 /* Gamma mode programmed on the pipe */
763 uint32_t gamma_mode;
e9728bd8
VS
764
765 /* bitmask of visible planes (enum plane_id) */
766 u8 active_planes;
15953637
SS
767
768 /* HDMI scrambling status */
769 bool hdmi_scrambling;
770
771 /* HDMI High TMDS char rate ratio */
772 bool hdmi_high_tmds_clock_ratio;
b8cecdf5
SV
773};
774
79e53945
JB
775struct intel_crtc {
776 struct drm_crtc base;
80824003
JB
777 enum pipe pipe;
778 enum plane plane;
79e53945 779 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
SV
780 /*
781 * Whether the crtc and the connected output pipeline is active. Implies
782 * that crtc->enabled is set, i.e. the current mode configuration has
783 * some outputs connected to this crtc.
08a48469
SV
784 */
785 bool active;
652c393a 786 bool lowfreq_avail;
d97d7b48 787 u8 plane_ids_mask;
d8fc70b7 788 unsigned long long enabled_power_domains;
02e792fb 789 struct intel_overlay *overlay;
5a21b665 790 struct intel_flip_work *flip_work;
cda4b7d3 791
b4a98e57
CW
792 atomic_t unpin_work_count;
793
e506a0c6
SV
794 /* Display surface base address adjustement for pageflips. Note that on
795 * gen4+ this only adjusts up to a tile, offsets within a tile are
796 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 797 u32 dspaddr_offset;
2db3366b
PZ
798 int adjusted_x;
799 int adjusted_y;
e506a0c6 800
6e3c9717 801 struct intel_crtc_state *config;
b8cecdf5 802
8af29b0c
CW
803 /* global reset count when the last flip was submitted */
804 unsigned int reset_count;
5a21b665 805
8664281b
PZ
806 /* Access to these should be protected by dev_priv->irq_lock. */
807 bool cpu_fifo_underrun_disabled;
808 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
809
810 /* per-pipe watermark state */
811 struct {
812 /* watermarks currently being used */
4e0963c7
MR
813 union {
814 struct intel_pipe_wm ilk;
7eb4941f 815 struct vlv_wm_state vlv;
04548cba 816 struct g4x_wm_state g4x;
4e0963c7 817 } active;
0b2ae6d7 818 } wm;
8d7849db 819
80715b2f 820 int scanline_offset;
32b7eeec 821
eb120ef6
JB
822 struct {
823 unsigned start_vbl_count;
824 ktime_t start_vbl_time;
825 int min_vbl, max_vbl;
826 int scanline_start;
827 } debug;
85a62bf9 828
be41e336
CK
829 /* scalers available on this crtc */
830 int num_scalers;
79e53945
JB
831};
832
b840d907
JB
833struct intel_plane {
834 struct drm_plane base;
b14e5848
VS
835 u8 plane;
836 enum plane_id id;
b840d907 837 enum pipe pipe;
2d354c34 838 bool can_scale;
b840d907 839 int max_downscale;
a9ff8714 840 uint32_t frontbuffer_bit;
526682e9 841
cd5dcbf1
VS
842 struct {
843 u32 base, cntl, size;
844 } cursor;
845
8e7d688b
MR
846 /*
847 * NOTE: Do not place new plane state fields here (e.g., when adding
848 * new plane properties). New runtime state should now be placed in
2fde1391 849 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
850 */
851
282dbf9b 852 void (*update_plane)(struct intel_plane *plane,
2fde1391
ML
853 const struct intel_crtc_state *crtc_state,
854 const struct intel_plane_state *plane_state);
282dbf9b
VS
855 void (*disable_plane)(struct intel_plane *plane,
856 struct intel_crtc *crtc);
857 int (*check_plane)(struct intel_plane *plane,
061e4b8d 858 struct intel_crtc_state *crtc_state,
c59cb179 859 struct intel_plane_state *state);
b840d907
JB
860};
861
b445e3b0 862struct intel_watermark_params {
ae9400ca
TU
863 u16 fifo_size;
864 u16 max_wm;
865 u8 default_wm;
866 u8 guard_size;
867 u8 cacheline_size;
b445e3b0
ED
868};
869
870struct cxsr_latency {
c13fb778
TU
871 bool is_desktop : 1;
872 bool is_ddr3 : 1;
44a655ca
TU
873 u16 fsb_freq;
874 u16 mem_freq;
875 u16 display_sr;
876 u16 display_hpll_disable;
877 u16 cursor_sr;
878 u16 cursor_hpll_disable;
b445e3b0
ED
879};
880
de419ab6 881#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 882#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 883#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 884#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 885#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 886#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 887#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 888#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 889#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 890
f5bbfca3 891struct intel_hdmi {
f0f59a00 892 i915_reg_t hdmi_reg;
f5bbfca3 893 int ddc_bus;
b1ba124d
VS
894 struct {
895 enum drm_dp_dual_mode_type type;
896 int max_tmds_clock;
897 } dp_dual_mode;
0f2a2a75 898 bool limited_color_range;
55bc60db 899 bool color_range_auto;
f5bbfca3
ED
900 bool has_hdmi_sink;
901 bool has_audio;
902 enum hdmi_force_audio force_audio;
abedc077 903 bool rgb_quant_range_selectable;
d8b4c43a 904 struct intel_connector *attached_connector;
f5bbfca3 905 void (*write_infoframe)(struct drm_encoder *encoder,
ac240288 906 const struct intel_crtc_state *crtc_state,
178f736a 907 enum hdmi_infoframe_type type,
fff63867 908 const void *frame, ssize_t len);
687f4d06 909 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 910 bool enable,
ac240288
ML
911 const struct intel_crtc_state *crtc_state,
912 const struct drm_connector_state *conn_state);
cda0aaaf
VS
913 bool (*infoframe_enabled)(struct drm_encoder *encoder,
914 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
915};
916
0e32b39c 917struct intel_dp_mst_encoder;
b091cd92 918#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 919
fe3cd48d
R
920/*
921 * enum link_m_n_set:
922 * When platform provides two set of M_N registers for dp, we can
923 * program them and switch between them incase of DRRS.
924 * But When only one such register is provided, we have to program the
925 * required divider value on that registers itself based on the DRRS state.
926 *
927 * M1_N1 : Program dp_m_n on M1_N1 registers
928 * dp_m2_n2 on M2_N2 registers (If supported)
929 *
930 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
931 * M2_N2 registers are not supported
932 */
933
934enum link_m_n_set {
935 /* Sets the m1_n1 and m2_n2 */
936 M1_N1 = 0,
937 M2_N2
938};
939
7b3fc170
ID
940struct intel_dp_desc {
941 u8 oui[3];
942 u8 device_id[6];
943 u8 hw_rev;
944 u8 sw_major_rev;
945 u8 sw_minor_rev;
946} __packed;
947
c1617abc
MN
948struct intel_dp_compliance_data {
949 unsigned long edid;
611032bf
MN
950 uint8_t video_pattern;
951 uint16_t hdisplay, vdisplay;
952 uint8_t bpc;
c1617abc
MN
953};
954
955struct intel_dp_compliance {
956 unsigned long test_type;
957 struct intel_dp_compliance_data test_data;
958 bool test_active;
da15f7cb
MN
959 int test_link_rate;
960 u8 test_lane_count;
c1617abc
MN
961};
962
54d63ca6 963struct intel_dp {
f0f59a00
VS
964 i915_reg_t output_reg;
965 i915_reg_t aux_ch_ctl_reg;
966 i915_reg_t aux_ch_data_reg[5];
54d63ca6 967 uint32_t DP;
901c2daf
VS
968 int link_rate;
969 uint8_t lane_count;
30d9aa42 970 uint8_t sink_count;
64ee2fd2 971 bool link_mst;
54d63ca6 972 bool has_audio;
7d23e3c3 973 bool detect_done;
c92bd2fa 974 bool channel_eq_status;
d7e8ef02 975 bool reset_link_params;
54d63ca6 976 enum hdmi_force_audio force_audio;
0f2a2a75 977 bool limited_color_range;
55bc60db 978 bool color_range_auto;
54d63ca6 979 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 980 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 981 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 982 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
55cfc580
JN
983 /* source rates */
984 int num_source_rates;
985 const int *source_rates;
68f357cb
JN
986 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
987 int num_sink_rates;
94ca719e 988 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 989 bool use_rate_select;
975ee5fc
JN
990 /* intersection of source and sink rates */
991 int num_common_rates;
992 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
993 /* Max lane count for the current link */
994 int max_link_lane_count;
995 /* Max rate for the current link */
996 int max_link_rate;
7b3fc170
ID
997 /* sink or branch descriptor */
998 struct intel_dp_desc desc;
9d1a1031 999 struct drm_dp_aux aux;
5432fcaf 1000 enum intel_display_power_domain aux_power_domain;
54d63ca6
SK
1001 uint8_t train_set[4];
1002 int panel_power_up_delay;
1003 int panel_power_down_delay;
1004 int panel_power_cycle_delay;
1005 int backlight_on_delay;
1006 int backlight_off_delay;
54d63ca6
SK
1007 struct delayed_work panel_vdd_work;
1008 bool want_panel_vdd;
dce56b3c
PZ
1009 unsigned long last_power_on;
1010 unsigned long last_backlight_off;
d28d4731 1011 ktime_t panel_power_off_time;
5d42f82a 1012
01527b31
CT
1013 struct notifier_block edp_notifier;
1014
a4a5d2f8
VS
1015 /*
1016 * Pipe whose power sequencer is currently locked into
1017 * this port. Only relevant on VLV/CHV.
1018 */
1019 enum pipe pps_pipe;
9f2bdb00
VS
1020 /*
1021 * Pipe currently driving the port. Used for preventing
1022 * the use of the PPS for any pipe currentrly driving
1023 * external DP as that will mess things up on VLV.
1024 */
1025 enum pipe active_pipe;
78597996
ID
1026 /*
1027 * Set if the sequencer may be reset due to a power transition,
1028 * requiring a reinitialization. Only relevant on BXT.
1029 */
1030 bool pps_reset;
36b5f425 1031 struct edp_power_seq pps_delays;
a4a5d2f8 1032
0e32b39c
DA
1033 bool can_mst; /* this port supports mst */
1034 bool is_mst;
19e0b4ca 1035 int active_mst_links;
0e32b39c 1036 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1037 struct intel_connector *attached_connector;
ec5b01dd 1038
0e32b39c
DA
1039 /* mst connector list */
1040 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1041 struct drm_dp_mst_topology_mgr mst_mgr;
1042
ec5b01dd 1043 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1044 /*
1045 * This function returns the value we have to program the AUX_CTL
1046 * register with to kick off an AUX transaction.
1047 */
1048 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1049 bool has_aux_irq,
1050 int send_bytes,
1051 uint32_t aux_clock_divider);
ad64217b
ACO
1052
1053 /* This is called before a link training is starterd */
1054 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1055
c5d5ab7a 1056 /* Displayport compliance testing */
c1617abc 1057 struct intel_dp_compliance compliance;
54d63ca6
SK
1058};
1059
dbe9e61b
SS
1060struct intel_lspcon {
1061 bool active;
1062 enum drm_lspcon_mode mode;
dbe9e61b
SS
1063};
1064
da63a9f2
PZ
1065struct intel_digital_port {
1066 struct intel_encoder base;
174edf1f 1067 enum port port;
bcf53de4 1068 u32 saved_port_bits;
da63a9f2
PZ
1069 struct intel_dp dp;
1070 struct intel_hdmi hdmi;
dbe9e61b 1071 struct intel_lspcon lspcon;
b2c5c181 1072 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1073 bool release_cl2_override;
ccb1a831 1074 uint8_t max_lanes;
62b69566 1075 enum intel_display_power_domain ddi_io_power_domain;
da63a9f2
PZ
1076};
1077
0e32b39c
DA
1078struct intel_dp_mst_encoder {
1079 struct intel_encoder base;
1080 enum pipe pipe;
1081 struct intel_digital_port *primary;
0552f765 1082 struct intel_connector *connector;
0e32b39c
DA
1083};
1084
65d64cc5 1085static inline enum dpio_channel
89b667f8
JB
1086vlv_dport_to_channel(struct intel_digital_port *dport)
1087{
1088 switch (dport->port) {
1089 case PORT_B:
00fc31b7 1090 case PORT_D:
e4607fcf 1091 return DPIO_CH0;
89b667f8 1092 case PORT_C:
e4607fcf 1093 return DPIO_CH1;
89b667f8
JB
1094 default:
1095 BUG();
1096 }
1097}
1098
65d64cc5
VS
1099static inline enum dpio_phy
1100vlv_dport_to_phy(struct intel_digital_port *dport)
1101{
1102 switch (dport->port) {
1103 case PORT_B:
1104 case PORT_C:
1105 return DPIO_PHY0;
1106 case PORT_D:
1107 return DPIO_PHY1;
1108 default:
1109 BUG();
1110 }
1111}
1112
1113static inline enum dpio_channel
eb69b0e5
CML
1114vlv_pipe_to_channel(enum pipe pipe)
1115{
1116 switch (pipe) {
1117 case PIPE_A:
1118 case PIPE_C:
1119 return DPIO_CH0;
1120 case PIPE_B:
1121 return DPIO_CH1;
1122 default:
1123 BUG();
1124 }
1125}
1126
e2af48c6 1127static inline struct intel_crtc *
b91eb5cc 1128intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1129{
f875c15a
CW
1130 return dev_priv->pipe_to_crtc_mapping[pipe];
1131}
1132
e2af48c6 1133static inline struct intel_crtc *
b91eb5cc 1134intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
417ae147 1135{
417ae147
CW
1136 return dev_priv->plane_to_crtc_mapping[plane];
1137}
1138
51cbaf01
ML
1139struct intel_flip_work {
1140 struct work_struct unpin_work;
1141 struct work_struct mmio_work;
1142
5a21b665 1143 struct drm_crtc *crtc;
be1e3415 1144 struct i915_vma *old_vma;
5a21b665
SV
1145 struct drm_framebuffer *old_fb;
1146 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1147 struct drm_pending_vblank_event *event;
e7d841ca 1148 atomic_t pending;
5a21b665
SV
1149 u32 flip_count;
1150 u32 gtt_offset;
1151 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1152 u32 flip_queued_vblank;
5a21b665
SV
1153 u32 flip_ready_vblank;
1154 unsigned int rotation;
4e5359cd
SF
1155};
1156
5f1aae65 1157struct intel_load_detect_pipe {
edde3617 1158 struct drm_atomic_state *restore_state;
5f1aae65 1159};
79e53945 1160
5f1aae65
PZ
1161static inline struct intel_encoder *
1162intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1163{
1164 return to_intel_connector(connector)->encoder;
1165}
1166
da63a9f2
PZ
1167static inline struct intel_digital_port *
1168enc_to_dig_port(struct drm_encoder *encoder)
1169{
9a5da00b
ACO
1170 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1171
1172 switch (intel_encoder->type) {
1173 case INTEL_OUTPUT_UNKNOWN:
1174 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1175 case INTEL_OUTPUT_DP:
1176 case INTEL_OUTPUT_EDP:
1177 case INTEL_OUTPUT_HDMI:
1178 return container_of(encoder, struct intel_digital_port,
1179 base.base);
1180 default:
1181 return NULL;
1182 }
9ff8c9ba
ID
1183}
1184
0e32b39c
DA
1185static inline struct intel_dp_mst_encoder *
1186enc_to_mst(struct drm_encoder *encoder)
1187{
1188 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1189}
1190
9ff8c9ba
ID
1191static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1192{
1193 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1194}
1195
1196static inline struct intel_digital_port *
1197dp_to_dig_port(struct intel_dp *intel_dp)
1198{
1199 return container_of(intel_dp, struct intel_digital_port, dp);
1200}
1201
dd75f6dd
ID
1202static inline struct intel_lspcon *
1203dp_to_lspcon(struct intel_dp *intel_dp)
1204{
1205 return &dp_to_dig_port(intel_dp)->lspcon;
1206}
1207
da63a9f2
PZ
1208static inline struct intel_digital_port *
1209hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1210{
1211 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1212}
1213
47339cd9 1214/* intel_fifo_underrun.c */
a72e4c9f 1215bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1216 enum pipe pipe, bool enable);
a72e4c9f 1217bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1218 enum transcoder pch_transcoder,
1219 bool enable);
1f7247c0
SV
1220void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1221 enum pipe pipe);
1222void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1223 enum transcoder pch_transcoder);
aca7b684
VS
1224void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1225void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
SV
1226
1227/* i915_irq.c */
480c8033
SV
1228void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1229void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1230void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1231void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1232void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
480c8033
SV
1233void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1234void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1235void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1236void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1237void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1238
1239static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1240 u32 mask)
1241{
1242 return mask & ~i915->rps.pm_intrmsk_mbz;
1243}
1244
b963291c
SV
1245void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1246void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1247static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1248{
1249 /*
1250 * We only use drm_irq_uninstall() at unload and VT switch, so
1251 * this is the only thing we need to check.
1252 */
2aeb7d3a 1253 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1254}
1255
a225f079 1256int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1257void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1258 unsigned int pipe_mask);
aae8ba84
VS
1259void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1260 unsigned int pipe_mask);
26705e20
SAK
1261void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1262void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1263void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1264
5f1aae65 1265/* intel_crt.c */
c39055b0 1266void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1267void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1268
1269/* intel_ddi.c */
b7076546
ML
1270void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1271 struct intel_crtc_state *old_crtc_state,
1272 struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1273void hsw_fdi_link_train(struct intel_crtc *crtc,
1274 const struct intel_crtc_state *crtc_state);
c39055b0 1275void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425
PZ
1276enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1277bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1278void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
87440425
PZ
1279void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1280 enum transcoder cpu_transcoder);
3dc38eea
ACO
1281void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1282void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
44a126ba
PZ
1283struct intel_encoder *
1284intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
3dc38eea 1285void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1286void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1287bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
9935f7fa
LY
1288bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1289 struct intel_crtc *intel_crtc);
87440425 1290void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1291 struct intel_crtc_state *pipe_config);
5f1aae65 1292
0e32b39c 1293void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1294 struct intel_crtc_state *pipe_config);
3dc38eea
ACO
1295void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1296 bool state);
f8896f5d 1297uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e
VS
1298u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1299
d88c4afd
VS
1300unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1301 int plane, unsigned int height);
b680c37a 1302
7c10a2b5 1303/* intel_audio.c */
88212941 1304void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1305void intel_audio_codec_enable(struct intel_encoder *encoder,
1306 const struct intel_crtc_state *crtc_state,
1307 const struct drm_connector_state *conn_state);
69bfe1a9 1308void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1309void i915_audio_component_init(struct drm_i915_private *dev_priv);
1310void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1311void intel_audio_init(struct drm_i915_private *dev_priv);
1312void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1313
7ff89ca2 1314/* intel_cdclk.c */
e1cd3325
PZ
1315void skl_init_cdclk(struct drm_i915_private *dev_priv);
1316void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1317void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1318void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1319void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1320void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1321void intel_update_cdclk(struct drm_i915_private *dev_priv);
1322void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3
VS
1323bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1324 const struct intel_cdclk_state *b);
b0587e4d
VS
1325void intel_set_cdclk(struct drm_i915_private *dev_priv,
1326 const struct intel_cdclk_state *cdclk_state);
7ff89ca2 1327
b680c37a 1328/* intel_display.c */
65f2130c 1329enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
19ab4ed3 1330void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3 1331int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1332int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1333 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1334int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1335 const char *name, u32 reg);
b7076546
ML
1336void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1337void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
65a3fea0 1338extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1339void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1340unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1341 const struct intel_plane_state *state,
1342 int plane);
6687c906 1343void intel_add_fb_offsets(int *x, int *y,
2949056c 1344 const struct intel_plane_state *state, int plane);
1663b9d6 1345unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1346bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1347void intel_mark_busy(struct drm_i915_private *dev_priv);
1348void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1349void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1350int intel_display_suspend(struct drm_device *dev);
8090ba8c 1351void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1352void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1353int intel_connector_init(struct intel_connector *);
1354struct intel_connector *intel_connector_alloc(void);
87440425 1355bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1356void intel_connector_attach_encoder(struct intel_connector *connector,
1357 struct intel_encoder *encoder);
87440425
PZ
1358struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1359 struct drm_crtc *crtc);
752aa88a 1360enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1361int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1362 struct drm_file *file_priv);
87440425
PZ
1363enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1364 enum pipe pipe);
2d84d2b3
VS
1365static inline bool
1366intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1367 enum intel_output_type type)
1368{
1369 return crtc_state->output_types & (1 << type);
1370}
37a5650b
VS
1371static inline bool
1372intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1373{
1374 return crtc_state->output_types &
cca0502b 1375 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1376 (1 << INTEL_OUTPUT_DP_MST) |
1377 (1 << INTEL_OUTPUT_EDP));
1378}
4f905cf9 1379static inline void
0f0f74bc 1380intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1381{
0f0f74bc 1382 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1383}
0c241d5b 1384static inline void
0f0f74bc 1385intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1386{
b91eb5cc 1387 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1388
1389 if (crtc->active)
0f0f74bc 1390 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1391}
a2991414
ML
1392
1393u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1394
87440425 1395int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1396void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1397 struct intel_digital_port *dport,
1398 unsigned int expected_mask);
6c5ed5ae
ML
1399int intel_get_load_detect_pipe(struct drm_connector *connector,
1400 struct drm_display_mode *mode,
1401 struct intel_load_detect_pipe *old,
1402 struct drm_modeset_acquire_ctx *ctx);
87440425 1403void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1404 struct intel_load_detect_pipe *old,
1405 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1406struct i915_vma *
1407intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
be1e3415 1408void intel_unpin_fb_vma(struct i915_vma *vma);
a8bb6818 1409struct drm_framebuffer *
24dbf51a
CW
1410intel_framebuffer_create(struct drm_i915_gem_object *obj,
1411 struct drm_mode_fb_cmd2 *mode_cmd);
5a21b665 1412void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1413void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1414void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1415int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1416 struct drm_plane_state *new_state);
38f3ce3a 1417void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1418 struct drm_plane_state *old_state);
a98b3431
MR
1419int intel_plane_atomic_get_property(struct drm_plane *plane,
1420 const struct drm_plane_state *state,
1421 struct drm_property *property,
1422 uint64_t *val);
1423int intel_plane_atomic_set_property(struct drm_plane *plane,
1424 struct drm_plane_state *state,
1425 struct drm_property *property,
1426 uint64_t val);
da20eabd
ML
1427int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1428 struct drm_plane_state *plane_state);
716c2e55 1429
7abd4b35
ACO
1430void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1431 enum pipe pipe);
1432
30ad9814 1433int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1434 const struct dpll *dpll);
30ad9814 1435void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1436int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1437
716c2e55 1438/* modesetting asserts */
b680c37a
SV
1439void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1440 enum pipe pipe);
55607e8a
SV
1441void assert_pll(struct drm_i915_private *dev_priv,
1442 enum pipe pipe, bool state);
1443#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1444#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1445void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1446#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1447#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
SV
1448void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1449 enum pipe pipe, bool state);
1450#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1451#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1452void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1453#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1454#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1455u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1456 const struct intel_plane_state *state, int plane);
c033666a
CW
1457void intel_prepare_reset(struct drm_i915_private *dev_priv);
1458void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1459void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1460void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1461void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1462void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1463void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1464void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1465unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1466void skl_enable_dc6(struct drm_i915_private *dev_priv);
1467void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1468void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1469 struct intel_crtc_state *pipe_config);
fe3cd48d 1470void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1471int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1472bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1473 struct dpll *best_clock);
1474int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1475
525b9311 1476bool intel_crtc_active(struct intel_crtc *crtc);
20bc8673
VS
1477void hsw_enable_ips(struct intel_crtc *crtc);
1478void hsw_disable_ips(struct intel_crtc *crtc);
79f255a0 1479enum intel_display_power_domain intel_port_to_power_domain(enum port port);
f6a83288 1480void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1481 struct intel_crtc_state *pipe_config);
86adf9d7 1482
e435d6e5 1483int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1484int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1485
be1e3415
CW
1486static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1487{
1488 return i915_ggtt_offset(state->vma);
1489}
dedf278c 1490
2e881264
VS
1491u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1492 const struct intel_plane_state *plane_state);
d2196774
VS
1493u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1494 unsigned int rotation);
b63a16f6 1495int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1496int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1497
eb805623 1498/* intel_csr.c */
f4448375 1499void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1500void intel_csr_load_program(struct drm_i915_private *);
f4448375 1501void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1502void intel_csr_ucode_suspend(struct drm_i915_private *);
1503void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1504
5f1aae65 1505/* intel_dp.c */
c39055b0
ACO
1506bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1507 enum port port);
87440425
PZ
1508bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1509 struct intel_connector *intel_connector);
901c2daf 1510void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1511 int link_rate, uint8_t lane_count,
1512 bool link_mst);
fdb14d33
MN
1513int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1514 int link_rate, uint8_t lane_count);
87440425 1515void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1516void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1517void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1518void intel_dp_encoder_reset(struct drm_encoder *encoder);
1519void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1520void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1521int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1522bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1523 struct intel_crtc_state *pipe_config,
1524 struct drm_connector_state *conn_state);
dd11bc10 1525bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
SV
1526enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1527 bool long_hpd);
4be73780
SV
1528void intel_edp_backlight_on(struct intel_dp *intel_dp);
1529void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1530void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
SV
1531void intel_edp_panel_on(struct intel_dp *intel_dp);
1532void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1533void intel_dp_mst_suspend(struct drm_device *dev);
1534void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1535int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1536int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1537int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1538void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1539void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1540uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1541void intel_plane_destroy(struct drm_plane *plane);
85cb48a1
ML
1542void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1543 struct intel_crtc_state *crtc_state);
1544void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1545 struct intel_crtc_state *crtc_state);
5748b6a1
CW
1546void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1547 unsigned int frontbuffer_bits);
1548void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1549 unsigned int frontbuffer_bits);
0bc12bcb 1550
94223d04
ACO
1551void
1552intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1553 uint8_t dp_train_pat);
1554void
1555intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1556void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1557uint8_t
1558intel_dp_voltage_max(struct intel_dp *intel_dp);
1559uint8_t
1560intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1561void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1562 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1563bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1564bool
1565intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1566
419b1b7a
ACO
1567static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1568{
1569 return ~((1 << lane_count) - 1) & 0xf;
1570}
1571
24e807e7 1572bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
489375c8
ID
1573bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1574 struct intel_dp_desc *desc);
12a47a42 1575bool intel_dp_read_desc(struct intel_dp *intel_dp);
22a2c8e0
DP
1576int intel_dp_link_required(int pixel_clock, int bpp);
1577int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
390b4e00
ID
1578bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1579 struct intel_digital_port *port);
24e807e7 1580
e7156c83
YA
1581/* intel_dp_aux_backlight.c */
1582int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1583
0e32b39c
DA
1584/* intel_dp_mst.c */
1585int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1586void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1587/* intel_dsi.c */
c39055b0 1588void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1589
90198355
JN
1590/* intel_dsi_dcs_backlight.c */
1591int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1592
1593/* intel_dvo.c */
c39055b0 1594void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1595/* intel_hotplug.c */
1596void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1597
1598
0632fef6 1599/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1600#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1601extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1602extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1603extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1604extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
SV
1605extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1606extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
SV
1607#else
1608static inline int intel_fbdev_init(struct drm_device *dev)
1609{
1610 return 0;
1611}
5f1aae65 1612
e00bf696 1613static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
SV
1614{
1615}
1616
1617static inline void intel_fbdev_fini(struct drm_device *dev)
1618{
1619}
1620
82e3b8c1 1621static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
SV
1622{
1623}
1624
d9c409d6
JN
1625static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1626{
1627}
1628
0632fef6 1629static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
SV
1630{
1631}
1632#endif
5f1aae65 1633
7ff0ebcc 1634/* intel_fbc.c */
f51be2e0
PZ
1635void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1636 struct drm_atomic_state *state);
0e631adc 1637bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1638void intel_fbc_pre_update(struct intel_crtc *crtc,
1639 struct intel_crtc_state *crtc_state,
1640 struct intel_plane_state *plane_state);
1eb52238 1641void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1642void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1643void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1644void intel_fbc_enable(struct intel_crtc *crtc,
1645 struct intel_crtc_state *crtc_state,
1646 struct intel_plane_state *plane_state);
c937ab3e
PZ
1647void intel_fbc_disable(struct intel_crtc *crtc);
1648void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1649void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1650 unsigned int frontbuffer_bits,
1651 enum fb_op_origin origin);
1652void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1653 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1654void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1655void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1656
5f1aae65 1657/* intel_hdmi.c */
c39055b0
ACO
1658void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1659 enum port port);
87440425
PZ
1660void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1661 struct intel_connector *intel_connector);
1662struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1663bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1664 struct intel_crtc_state *pipe_config,
1665 struct drm_connector_state *conn_state);
15953637
SS
1666void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1667 struct drm_connector *connector,
1668 bool high_tmds_clock_ratio,
1669 bool scrambling);
b2ccb822 1670void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1671
1672
1673/* intel_lvds.c */
c39055b0 1674void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1675struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1676bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1677
1678
1679/* intel_modes.c */
1680int intel_connector_update_modes(struct drm_connector *connector,
87440425 1681 struct edid *edid);
5f1aae65 1682int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1683void intel_attach_force_audio_property(struct drm_connector *connector);
1684void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1685void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1686
1687
1688/* intel_overlay.c */
1ee8da6d
CW
1689void intel_setup_overlay(struct drm_i915_private *dev_priv);
1690void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1691int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1692int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1693 struct drm_file *file_priv);
1694int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1695 struct drm_file *file_priv);
1362b776 1696void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1697
1698
1699/* intel_panel.c */
87440425 1700int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1701 struct drm_display_mode *fixed_mode,
1702 struct drm_display_mode *downclock_mode);
87440425
PZ
1703void intel_panel_fini(struct intel_panel *panel);
1704void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1705 struct drm_display_mode *adjusted_mode);
1706void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1707 struct intel_crtc_state *pipe_config,
87440425
PZ
1708 int fitting_mode);
1709void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1710 struct intel_crtc_state *pipe_config,
87440425 1711 int fitting_mode);
6dda730e
JN
1712void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1713 u32 level, u32 max);
fda9ee98
CW
1714int intel_panel_setup_backlight(struct drm_connector *connector,
1715 enum pipe pipe);
752aa88a
JB
1716void intel_panel_enable_backlight(struct intel_connector *connector);
1717void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1718void intel_panel_destroy_backlight(struct drm_connector *connector);
1650be74 1719enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
ec9ed197 1720extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 1721 struct drm_i915_private *dev_priv,
ec9ed197
VK
1722 struct drm_display_mode *fixed_mode,
1723 struct drm_connector *connector);
e63d87c0
CW
1724
1725#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1726int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1727void intel_backlight_device_unregister(struct intel_connector *connector);
1728#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1729static int intel_backlight_device_register(struct intel_connector *connector)
1730{
1731 return 0;
1732}
e63d87c0
CW
1733static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1734{
1735}
1736#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1737
5f1aae65 1738
0bc12bcb 1739/* intel_psr.c */
0bc12bcb
RV
1740void intel_psr_enable(struct intel_dp *intel_dp);
1741void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1742void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1743 unsigned frontbuffer_bits);
5748b6a1 1744void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1745 unsigned frontbuffer_bits,
1746 enum fb_op_origin origin);
c39055b0 1747void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1748void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1749 unsigned frontbuffer_bits);
0bc12bcb 1750
9c065a7d
SV
1751/* intel_runtime_pm.c */
1752int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1753void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1754void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1755void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
8d8c386c 1756void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1757void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1758void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1759void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1760const char *
1761intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1762
f458ebbc
SV
1763bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1764 enum intel_display_power_domain domain);
1765bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1766 enum intel_display_power_domain domain);
9c065a7d
SV
1767void intel_display_power_get(struct drm_i915_private *dev_priv,
1768 enum intel_display_power_domain domain);
09731280
ID
1769bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1770 enum intel_display_power_domain domain);
9c065a7d
SV
1771void intel_display_power_put(struct drm_i915_private *dev_priv,
1772 enum intel_display_power_domain domain);
da5827c3
ID
1773
1774static inline void
1775assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1776{
1777 WARN_ONCE(dev_priv->pm.suspended,
1778 "Device suspended during HW access\n");
1779}
1780
1781static inline void
1782assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1783{
1784 assert_rpm_device_not_suspended(dev_priv);
1f58c8e7
CW
1785 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1786 "RPM wakelock ref not held during HW access");
da5827c3
ID
1787}
1788
1f814dac
ID
1789/**
1790 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1791 * @dev_priv: i915 device instance
1792 *
1793 * This function disable asserts that check if we hold an RPM wakelock
1794 * reference, while keeping the device-not-suspended checks still enabled.
1795 * It's meant to be used only in special circumstances where our rule about
1796 * the wakelock refcount wrt. the device power state doesn't hold. According
1797 * to this rule at any point where we access the HW or want to keep the HW in
1798 * an active state we must hold an RPM wakelock reference acquired via one of
1799 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1800 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1801 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1802 * users should avoid using this function.
1803 *
1804 * Any calls to this function must have a symmetric call to
1805 * enable_rpm_wakeref_asserts().
1806 */
1807static inline void
1808disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1809{
1810 atomic_inc(&dev_priv->pm.wakeref_count);
1811}
1812
1813/**
1814 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1815 * @dev_priv: i915 device instance
1816 *
1817 * This function re-enables the RPM assert checks after disabling them with
1818 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1819 * circumstances otherwise its use should be avoided.
1820 *
1821 * Any calls to this function must have a symmetric call to
1822 * disable_rpm_wakeref_asserts().
1823 */
1824static inline void
1825enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1826{
1827 atomic_dec(&dev_priv->pm.wakeref_count);
1828}
1829
9c065a7d 1830void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1831bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
SV
1832void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1833void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1834
d9bc89d9
SV
1835void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1836
e0fce78f
VS
1837void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1838 bool override, unsigned int mask);
b0b33846
VS
1839bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1840 enum dpio_channel ch, bool override);
e0fce78f
VS
1841
1842
5f1aae65 1843/* intel_pm.c */
46f16e63 1844void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1845void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1846int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1847void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1848void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1849void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 1850void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
1851void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1852void intel_gpu_ips_teardown(void);
dc97997a 1853void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1854void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1855void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1856void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1857void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1858void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1859void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1860void gen6_rps_busy(struct drm_i915_private *dev_priv);
1861void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1862void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1863void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1864 struct intel_rps_client *rps,
1865 unsigned long submitted);
91d14251 1866void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
04548cba 1867void g4x_wm_get_hw_state(struct drm_device *dev);
6eb1a681 1868void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1869void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1870void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1871void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1872 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1873void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1874 struct skl_pipe_wm *out);
04548cba 1875void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
602ae835 1876void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
1877bool intel_can_enable_sagv(struct drm_atomic_state *state);
1878int intel_enable_sagv(struct drm_i915_private *dev_priv);
1879int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1880bool skl_wm_level_equals(const struct skl_wm_level *l1,
1881 const struct skl_wm_level *l2);
5eff503b
ML
1882bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1883 const struct skl_ddb_entry *ddb,
1884 int ignore);
ed4a6a7c 1885bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1886int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1887static inline int intel_enable_rc6(void)
1888{
1889 return i915.enable_rc6;
1890}
72662e10 1891
5f1aae65 1892/* intel_sdvo.c */
c39055b0 1893bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1894 i915_reg_t reg, enum port port);
96a02917 1895
2b28bb1b 1896
5f1aae65 1897/* intel_sprite.c */
dfd2e9ab
VS
1898int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1899 int usecs);
580503c7 1900struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1901 enum pipe pipe, int plane);
87440425
PZ
1902int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1903 struct drm_file *file_priv);
34e0adbb 1904void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1905void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1906
1907/* intel_tv.c */
c39055b0 1908void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1909
ea2c67bb 1910/* intel_atomic.c */
2545e4a6
MR
1911int intel_connector_atomic_get_property(struct drm_connector *connector,
1912 const struct drm_connector_state *state,
1913 struct drm_property *property,
1914 uint64_t *val);
1356837e
MR
1915struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1916void intel_crtc_destroy_state(struct drm_crtc *crtc,
1917 struct drm_crtc_state *state);
de419ab6
ML
1918struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1919void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 1920
10f81c19
ACO
1921static inline struct intel_crtc_state *
1922intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1923 struct intel_crtc *crtc)
1924{
1925 struct drm_crtc_state *crtc_state;
1926 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1927 if (IS_ERR(crtc_state))
0b6cc188 1928 return ERR_CAST(crtc_state);
10f81c19
ACO
1929
1930 return to_intel_crtc_state(crtc_state);
1931}
e3bddded 1932
ccc24b39
MK
1933static inline struct intel_crtc_state *
1934intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1935 struct intel_crtc *crtc)
1936{
1937 struct drm_crtc_state *crtc_state;
1938
1939 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1940
1941 if (crtc_state)
1942 return to_intel_crtc_state(crtc_state);
1943 else
1944 return NULL;
1945}
1946
e3bddded
ML
1947static inline struct intel_plane_state *
1948intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1949 struct intel_plane *plane)
1950{
1951 struct drm_plane_state *plane_state;
1952
1953 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1954
1955 return to_intel_plane_state(plane_state);
1956}
1957
6ebc6923
ACO
1958int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1959 struct intel_crtc *intel_crtc,
1960 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1961
1962/* intel_atomic_plane.c */
8e7d688b 1963struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1964struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1965void intel_plane_destroy_state(struct drm_plane *plane,
1966 struct drm_plane_state *state);
1967extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
f79f2692
ML
1968int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1969 struct intel_plane_state *intel_state);
ea2c67bb 1970
8563b1e8
LL
1971/* intel_color.c */
1972void intel_color_init(struct drm_crtc *crtc);
82cf435b 1973int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1974void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1975void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1976
dbe9e61b
SS
1977/* intel_lspcon.c */
1978bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 1979void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 1980void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
731035fe
TV
1981
1982/* intel_pipe_crc.c */
1983int intel_pipe_crc_create(struct drm_minor *minor);
8c6b709d
TV
1984#ifdef CONFIG_DEBUG_FS
1985int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1986 size_t *values_cnt);
1987#else
1988#define intel_crtc_set_crc_source NULL
1989#endif
731035fe 1990extern const struct file_operations i915_display_crc_ctl_fops;
79e53945 1991#endif /* __INTEL_DRV_H__ */