]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Pass connector state to intel_panel_set_backlight_acpi
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
913d8d11 42
1d5bfac9
DV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
0351b939
TU
50 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
1d5bfac9 54 */
3f177625
TU
55#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
57 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
913d8d11
CW
66 break; \
67 } \
9848de08 68 if ((W) && drm_can_sleep()) { \
3f177625 69 usleep_range((W), (W)*2); \
0cc2764c
BW
70 } else { \
71 cpu_relax(); \
72 } \
913d8d11
CW
73 } \
74 ret__; \
75})
76
3f177625 77#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 78
0351b939
TU
79/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 82#else
18f4b843 83# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
84#endif
85
18f4b843
TU
86#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
18f4b843
TU
91 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
0351b939
TU
106 break; \
107 } \
108 cpu_relax(); \
18f4b843
TU
109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
0351b939 117 } \
18f4b843
TU
118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
129 ret__; \
130})
131
939cf46c
TU
132#define wait_for_atomic_us(COND, US) \
133({ \
134 BUILD_BUG_ON(!__builtin_constant_p(US)); \
135 BUILD_BUG_ON((US) > 50000); \
136 _wait_for_atomic((COND), (US), 1); \
137})
138
139#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
481b6af3 140
49938ac4
JN
141#define KHz(x) (1000 * (x))
142#define MHz(x) KHz(1000 * (x))
021357ac 143
79e53945
JB
144/*
145 * Display related stuff
146 */
147
148/* store information about an Ixxx DVO */
149/* The i830->i865 use multiple DVOs with multiple i2cs */
150/* the i915, i945 have a single sDVO i2c bus - which is different */
151#define MAX_OUTPUTS 6
152/* maximum connectors per crtcs in the mode set */
79e53945 153
4726e0b0
SK
154/* Maximum cursor sizes */
155#define GEN2_CURSOR_WIDTH 64
156#define GEN2_CURSOR_HEIGHT 64
068be561
DL
157#define MAX_CURSOR_WIDTH 256
158#define MAX_CURSOR_HEIGHT 256
4726e0b0 159
79e53945
JB
160#define INTEL_I2C_BUS_DVO 1
161#define INTEL_I2C_BUS_SDVO 2
162
163/* these are outputs from the chip - integrated only
164 external chips are via DVO or SDVO output */
6847d71b
PZ
165enum intel_output_type {
166 INTEL_OUTPUT_UNUSED = 0,
167 INTEL_OUTPUT_ANALOG = 1,
168 INTEL_OUTPUT_DVO = 2,
169 INTEL_OUTPUT_SDVO = 3,
170 INTEL_OUTPUT_LVDS = 4,
171 INTEL_OUTPUT_TVOUT = 5,
172 INTEL_OUTPUT_HDMI = 6,
cca0502b 173 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
174 INTEL_OUTPUT_EDP = 8,
175 INTEL_OUTPUT_DSI = 9,
176 INTEL_OUTPUT_UNKNOWN = 10,
177 INTEL_OUTPUT_DP_MST = 11,
178};
79e53945
JB
179
180#define INTEL_DVO_CHIP_NONE 0
181#define INTEL_DVO_CHIP_LVDS 1
182#define INTEL_DVO_CHIP_TMDS 2
183#define INTEL_DVO_CHIP_TVOUT 4
184
dfba2e2d
SK
185#define INTEL_DSI_VIDEO_MODE 0
186#define INTEL_DSI_COMMAND_MODE 1
72ffa333 187
79e53945
JB
188struct intel_framebuffer {
189 struct drm_framebuffer base;
05394f39 190 struct drm_i915_gem_object *obj;
2d7a215f 191 struct intel_rotation_info rot_info;
6687c906
VS
192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
79e53945
JB
202};
203
37811fcc
CW
204struct intel_fbdev {
205 struct drm_fb_helper helper;
8bcd4553 206 struct intel_framebuffer *fb;
058d88c4 207 struct i915_vma *vma;
43cee314 208 async_cookie_t cookie;
d978ef14 209 int preferred_bpp;
37811fcc 210};
79e53945 211
21d40d37 212struct intel_encoder {
4ef69c7a 213 struct drm_encoder base;
9a935856 214
6847d71b 215 enum intel_output_type type;
03cdc1d4 216 enum port port;
bc079e8b 217 unsigned int cloneable;
21d40d37 218 void (*hot_plug)(struct intel_encoder *);
7ae89233 219 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
fd6bbda9
ML
222 void (*pre_pll_enable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*pre_enable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
228 void (*enable)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
231 void (*disable)(struct intel_encoder *,
232 struct intel_crtc_state *,
233 struct drm_connector_state *);
234 void (*post_disable)(struct intel_encoder *,
235 struct intel_crtc_state *,
236 struct drm_connector_state *);
237 void (*post_pll_disable)(struct intel_encoder *,
238 struct intel_crtc_state *,
239 struct drm_connector_state *);
f0947c37
DV
240 /* Read out the current hw state of this connector, returning true if
241 * the encoder is active. If the encoder is enabled it also set the pipe
242 * it is connected to in the pipe parameter. */
243 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 244 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 245 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
246 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
247 * be set correctly before calling this function. */
045ac3b5 248 void (*get_config)(struct intel_encoder *,
5cec258b 249 struct intel_crtc_state *pipe_config);
62b69566
ACO
250 /* Returns a mask of power domains that need to be referenced as part
251 * of the hardware state readout code. */
252 u64 (*get_power_domains)(struct intel_encoder *encoder);
07f9cd0b
ID
253 /*
254 * Called during system suspend after all pending requests for the
255 * encoder are flushed (for example for DP AUX transactions) and
256 * device interrupts are disabled.
257 */
258 void (*suspend)(struct intel_encoder *);
f8aed700 259 int crtc_mask;
1d843f9d 260 enum hpd_pin hpd_pin;
79f255a0 261 enum intel_display_power_domain power_domain;
f1a3acea
PD
262 /* for communication with audio component; protected by av_mutex */
263 const struct drm_connector *audio_connector;
79e53945
JB
264};
265
1d508706 266struct intel_panel {
dd06f90e 267 struct drm_display_mode *fixed_mode;
ec9ed197 268 struct drm_display_mode *downclock_mode;
58c68779
JN
269
270 /* backlight */
271 struct {
c91c9f32 272 bool present;
58c68779 273 u32 level;
6dda730e 274 u32 min;
7bd688cd 275 u32 max;
58c68779 276 bool enabled;
636baebf
JN
277 bool combination_mode; /* gen 2/4 only */
278 bool active_low_pwm;
32b421e7 279 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
280
281 /* PWM chip */
022e4e52
SK
282 bool util_pin_active_low; /* bxt+ */
283 u8 controller; /* bxt+ only */
b029e66f
SK
284 struct pwm_device *pwm;
285
58c68779 286 struct backlight_device *device;
ab656bb9 287
5507faeb
JN
288 /* Connector and platform specific backlight functions */
289 int (*setup)(struct intel_connector *connector, enum pipe pipe);
290 uint32_t (*get)(struct intel_connector *connector);
291 void (*set)(struct intel_connector *connector, uint32_t level);
292 void (*disable)(struct intel_connector *connector);
293 void (*enable)(struct intel_connector *connector);
294 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
295 uint32_t hz);
296 void (*power)(struct intel_connector *, bool enable);
297 } backlight;
1d508706
JN
298};
299
5daa55eb
ZW
300struct intel_connector {
301 struct drm_connector base;
9a935856
DV
302 /*
303 * The fixed encoder this connector is connected to.
304 */
df0e9248 305 struct intel_encoder *encoder;
9a935856 306
8e1b56a4
JN
307 /* ACPI device id for ACPI and driver cooperation */
308 u32 acpi_device_id;
309
f0947c37
DV
310 /* Reads out the current hw, returning true if the connector is enabled
311 * and active (i.e. dpms ON state). */
312 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
313
314 /* Panel info for eDP and LVDS */
315 struct intel_panel panel;
9cd300e0
JN
316
317 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
318 struct edid *edid;
beb60608 319 struct edid *detect_edid;
821450c6
EE
320
321 /* since POLL and HPD connectors may use the same HPD line keep the native
322 state of connector->polled in case hotplug storm detection changes it */
323 u8 polled;
0e32b39c
DA
324
325 void *port; /* store this opaque as its illegal to dereference it */
326
327 struct intel_dp *mst_port;
9301397a
MN
328
329 /* Work struct to schedule a uevent on link train failure */
330 struct work_struct modeset_retry_work;
5daa55eb
ZW
331};
332
11c1a9ec
ML
333struct intel_digital_connector_state {
334 struct drm_connector_state base;
335
336 enum hdmi_force_audio force_audio;
337 int broadcast_rgb;
338};
339
340#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
341
9e2c8475 342struct dpll {
80ad9206
VS
343 /* given values */
344 int n;
345 int m1, m2;
346 int p1, p2;
347 /* derived values */
348 int dot;
349 int vco;
350 int m;
351 int p;
9e2c8475 352};
80ad9206 353
de419ab6
ML
354struct intel_atomic_state {
355 struct drm_atomic_state base;
356
bb0f4aab
VS
357 struct {
358 /*
359 * Logical state of cdclk (used for all scaling, watermark,
360 * etc. calculations and checks). This is computed as if all
361 * enabled crtcs were active.
362 */
363 struct intel_cdclk_state logical;
364
365 /*
366 * Actual state of cdclk, can be different from the logical
367 * state only when all crtc's are DPMS off.
368 */
369 struct intel_cdclk_state actual;
370 } cdclk;
1a617b77 371
565602d7
ML
372 bool dpll_set, modeset;
373
8b4a7d05
MR
374 /*
375 * Does this transaction change the pipes that are active? This mask
376 * tracks which CRTC's have changed their active state at the end of
377 * the transaction (not counting the temporary disable during modesets).
378 * This mask should only be non-zero when intel_state->modeset is true,
379 * but the converse is not necessarily true; simply changing a mode may
380 * not flip the final active status of any CRTC's
381 */
382 unsigned int active_pipe_changes;
383
565602d7
ML
384 unsigned int active_crtcs;
385 unsigned int min_pixclk[I915_MAX_PIPES];
386
2c42e535 387 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
388
389 /*
390 * Current watermarks can't be trusted during hardware readout, so
391 * don't bother calculating intermediate watermarks.
392 */
393 bool skip_intermediate_wm;
98d39494
MR
394
395 /* Gen9+ only */
734fa01f 396 struct skl_wm_values wm_results;
c004a90b
CW
397
398 struct i915_sw_fence commit_ready;
eb955eee
CW
399
400 struct llist_node freed;
de419ab6
ML
401};
402
eeca778a 403struct intel_plane_state {
2b875c22 404 struct drm_plane_state base;
eeca778a 405 struct drm_rect clip;
be1e3415 406 struct i915_vma *vma;
32b7eeec 407
b63a16f6
VS
408 struct {
409 u32 offset;
410 int x, y;
411 } main;
8d970654
VS
412 struct {
413 u32 offset;
414 int x, y;
415 } aux;
b63a16f6 416
a0864d59
VS
417 /* plane control register */
418 u32 ctl;
419
be41e336
CK
420 /*
421 * scaler_id
422 * = -1 : not using a scaler
423 * >= 0 : using a scalers
424 *
425 * plane requiring a scaler:
426 * - During check_plane, its bit is set in
427 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 428 * update_scaler_plane.
be41e336
CK
429 * - scaler_id indicates the scaler it got assigned.
430 *
431 * plane doesn't require a scaler:
432 * - this can happen when scaling is no more required or plane simply
433 * got disabled.
434 * - During check_plane, corresponding bit is reset in
435 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 436 * update_scaler_plane.
be41e336
CK
437 */
438 int scaler_id;
818ed961
ML
439
440 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
441};
442
5724dbd1 443struct intel_initial_plane_config {
2d14030b 444 struct intel_framebuffer *fb;
49af449b 445 unsigned int tiling;
46f297fb
JB
446 int size;
447 u32 base;
448};
449
be41e336
CK
450#define SKL_MIN_SRC_W 8
451#define SKL_MAX_SRC_W 4096
452#define SKL_MIN_SRC_H 8
6156a456 453#define SKL_MAX_SRC_H 4096
be41e336
CK
454#define SKL_MIN_DST_W 8
455#define SKL_MAX_DST_W 4096
456#define SKL_MIN_DST_H 8
6156a456 457#define SKL_MAX_DST_H 4096
be41e336
CK
458
459struct intel_scaler {
be41e336
CK
460 int in_use;
461 uint32_t mode;
462};
463
464struct intel_crtc_scaler_state {
465#define SKL_NUM_SCALERS 2
466 struct intel_scaler scalers[SKL_NUM_SCALERS];
467
468 /*
469 * scaler_users: keeps track of users requesting scalers on this crtc.
470 *
471 * If a bit is set, a user is using a scaler.
472 * Here user can be a plane or crtc as defined below:
473 * bits 0-30 - plane (bit position is index from drm_plane_index)
474 * bit 31 - crtc
475 *
476 * Instead of creating a new index to cover planes and crtc, using
477 * existing drm_plane_index for planes which is well less than 31
478 * planes and bit 31 for crtc. This should be fine to cover all
479 * our platforms.
480 *
481 * intel_atomic_setup_scalers will setup available scalers to users
482 * requesting scalers. It will gracefully fail if request exceeds
483 * avilability.
484 */
485#define SKL_CRTC_INDEX 31
486 unsigned scaler_users;
487
488 /* scaler used by crtc for panel fitting purpose */
489 int scaler_id;
490};
491
1ed51de9
DV
492/* drm_mode->private_flags */
493#define I915_MODE_FLAG_INHERITED 1
494
4e0963c7
MR
495struct intel_pipe_wm {
496 struct intel_wm_level wm[5];
71f0a626 497 struct intel_wm_level raw_wm[5];
4e0963c7
MR
498 uint32_t linetime;
499 bool fbc_wm_enabled;
500 bool pipe_enabled;
501 bool sprites_enabled;
502 bool sprites_scaled;
503};
504
a62163e9 505struct skl_plane_wm {
4e0963c7
MR
506 struct skl_wm_level wm[8];
507 struct skl_wm_level trans_wm;
a62163e9
L
508};
509
510struct skl_pipe_wm {
511 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
512 uint32_t linetime;
513};
514
855c79f5
VS
515enum vlv_wm_level {
516 VLV_WM_LEVEL_PM2,
517 VLV_WM_LEVEL_PM5,
518 VLV_WM_LEVEL_DDR_DVFS,
519 NUM_VLV_WM_LEVELS,
520};
521
522struct vlv_wm_state {
114d7dc0
VS
523 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
524 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 525 uint8_t num_levels;
855c79f5
VS
526 bool cxsr;
527};
528
814e7f0b
VS
529struct vlv_fifo_state {
530 u16 plane[I915_MAX_PLANES];
531};
532
04548cba
VS
533enum g4x_wm_level {
534 G4X_WM_LEVEL_NORMAL,
535 G4X_WM_LEVEL_SR,
536 G4X_WM_LEVEL_HPLL,
537 NUM_G4X_WM_LEVELS,
538};
539
540struct g4x_wm_state {
541 struct g4x_pipe_wm wm;
542 struct g4x_sr_wm sr;
543 struct g4x_sr_wm hpll;
544 bool cxsr;
545 bool hpll_en;
546 bool fbc_en;
547};
548
e8f1f02e
MR
549struct intel_crtc_wm_state {
550 union {
551 struct {
552 /*
553 * Intermediate watermarks; these can be
554 * programmed immediately since they satisfy
555 * both the current configuration we're
556 * switching away from and the new
557 * configuration we're switching to.
558 */
559 struct intel_pipe_wm intermediate;
560
561 /*
562 * Optimal watermarks, programmed post-vblank
563 * when this state is committed.
564 */
565 struct intel_pipe_wm optimal;
566 } ilk;
567
568 struct {
569 /* gen9+ only needs 1-step wm programming */
570 struct skl_pipe_wm optimal;
ce0ba283 571 struct skl_ddb_entry ddb;
e8f1f02e 572 } skl;
855c79f5
VS
573
574 struct {
5012e604 575 /* "raw" watermarks (not inverted) */
114d7dc0 576 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
577 /* intermediate watermarks (inverted) */
578 struct vlv_wm_state intermediate;
855c79f5
VS
579 /* optimal watermarks (inverted) */
580 struct vlv_wm_state optimal;
814e7f0b
VS
581 /* display FIFO split */
582 struct vlv_fifo_state fifo_state;
855c79f5 583 } vlv;
04548cba
VS
584
585 struct {
586 /* "raw" watermarks */
587 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
588 /* intermediate watermarks */
589 struct g4x_wm_state intermediate;
590 /* optimal watermarks */
591 struct g4x_wm_state optimal;
592 } g4x;
e8f1f02e
MR
593 };
594
595 /*
596 * Platforms with two-step watermark programming will need to
597 * update watermark programming post-vblank to switch from the
598 * safe intermediate watermarks to the optimal final
599 * watermarks.
600 */
601 bool need_postvbl_update;
602};
603
5cec258b 604struct intel_crtc_state {
2d112de7
ACO
605 struct drm_crtc_state base;
606
bb760063
DV
607 /**
608 * quirks - bitfield with hw state readout quirks
609 *
610 * For various reasons the hw state readout code might not be able to
611 * completely faithfully read out the current state. These cases are
612 * tracked with quirk flags so that fastboot and state checker can act
613 * accordingly.
614 */
9953599b 615#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
616 unsigned long quirks;
617
cd202f69 618 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
619 bool update_pipe; /* can a fast modeset be performed? */
620 bool disable_cxsr;
caed361d 621 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 622 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 623 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 624
37327abd
VS
625 /* Pipe source size (ie. panel fitter input size)
626 * All planes will be positioned inside this space,
627 * and get clipped at the edges. */
628 int pipe_src_w, pipe_src_h;
629
a7d1b3f4
VS
630 /*
631 * Pipe pixel rate, adjusted for
632 * panel fitter/pipe scaler downscaling.
633 */
634 unsigned int pixel_rate;
635
5bfe2ac0
DV
636 /* Whether to set up the PCH/FDI. Note that we never allow sharing
637 * between pch encoders and cpu encoders. */
638 bool has_pch_encoder;
50f3b016 639
e43823ec
JB
640 /* Are we sending infoframes on the attached port */
641 bool has_infoframe;
642
3b117c8f 643 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
644 * pipe on Haswell and later (where we have a special eDP transcoder)
645 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
646 enum transcoder cpu_transcoder;
647
50f3b016
DV
648 /*
649 * Use reduced/limited/broadcast rbg range, compressing from the full
650 * range fed into the crtcs.
651 */
652 bool limited_color_range;
653
253c84c8
VS
654 /* Bitmask of encoder types (enum intel_output_type)
655 * driven by the pipe.
656 */
657 unsigned int output_types;
658
6897b4b5
DV
659 /* Whether we should send NULL infoframes. Required for audio. */
660 bool has_hdmi_sink;
661
9ed109a7
DV
662 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
663 * has_dp_encoder is set. */
664 bool has_audio;
665
d8b32247
DV
666 /*
667 * Enable dithering, used when the selected pipe bpp doesn't match the
668 * plane bpp.
669 */
965e0c48 670 bool dither;
f47709a9 671
611032bf
MN
672 /*
673 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
674 * compliance video pattern tests.
675 * Disable dither only if it is a compliance test request for
676 * 18bpp.
677 */
678 bool dither_force_disable;
679
f47709a9
DV
680 /* Controls for the clock computation, to override various stages. */
681 bool clock_set;
682
09ede541
DV
683 /* SDVO TV has a bunch of special case. To make multifunction encoders
684 * work correctly, we need to track this at runtime.*/
685 bool sdvo_tv_clock;
686
e29c22c0
DV
687 /*
688 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
689 * required. This is set in the 2nd loop of calling encoder's
690 * ->compute_config if the first pick doesn't work out.
691 */
692 bool bw_constrained;
693
f47709a9
DV
694 /* Settings for the intel dpll used on pretty much everything but
695 * haswell. */
80ad9206 696 struct dpll dpll;
f47709a9 697
8106ddbd
ACO
698 /* Selected dpll when shared or NULL. */
699 struct intel_shared_dpll *shared_dpll;
a43f6e0f 700
66e985c0
DV
701 /* Actual register state of the dpll, for shared dpll cross-checking. */
702 struct intel_dpll_hw_state dpll_hw_state;
703
47eacbab
VS
704 /* DSI PLL registers */
705 struct {
706 u32 ctrl, div;
707 } dsi_pll;
708
965e0c48 709 int pipe_bpp;
6cf86a5e 710 struct intel_link_m_n dp_m_n;
ff9a6750 711
439d7ac0
PB
712 /* m2_n2 for eDP downclock */
713 struct intel_link_m_n dp_m2_n2;
f769cd24 714 bool has_drrs;
439d7ac0 715
ff9a6750
DV
716 /*
717 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
718 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
719 * already multiplied by pixel_multiplier.
df92b1e6 720 */
ff9a6750
DV
721 int port_clock;
722
6cc5f341
DV
723 /* Used by SDVO (and if we ever fix it, HDMI). */
724 unsigned pixel_multiplier;
2dd24552 725
90a6b7b0
VS
726 uint8_t lane_count;
727
95a7a2ae
ID
728 /*
729 * Used by platforms having DP/HDMI PHY with programmable lane
730 * latency optimization.
731 */
732 uint8_t lane_lat_optim_mask;
733
2dd24552 734 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
735 struct {
736 u32 control;
737 u32 pgm_ratios;
68fc8742 738 u32 lvds_border_bits;
b074cec8
JB
739 } gmch_pfit;
740
741 /* Panel fitter placement and size for Ironlake+ */
742 struct {
743 u32 pos;
744 u32 size;
fd4daa9c 745 bool enabled;
fabf6e51 746 bool force_thru;
b074cec8 747 } pch_pfit;
33d29b14 748
ca3a0ff8 749 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 750 int fdi_lanes;
ca3a0ff8 751 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
752
753 bool ips_enabled;
cf532bb2 754
f51be2e0
PZ
755 bool enable_fbc;
756
cf532bb2 757 bool double_wide;
0e32b39c 758
0e32b39c 759 int pbn;
be41e336
CK
760
761 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
762
763 /* w/a for waiting 2 vblanks during crtc enable */
764 enum pipe hsw_workaround_pipe;
d21fbe87
MR
765
766 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
767 bool disable_lp_wm;
4e0963c7 768
e8f1f02e 769 struct intel_crtc_wm_state wm;
05dc698c
LL
770
771 /* Gamma mode programmed on the pipe */
772 uint32_t gamma_mode;
e9728bd8
VS
773
774 /* bitmask of visible planes (enum plane_id) */
775 u8 active_planes;
15953637
SS
776
777 /* HDMI scrambling status */
778 bool hdmi_scrambling;
779
780 /* HDMI High TMDS char rate ratio */
781 bool hdmi_high_tmds_clock_ratio;
b8cecdf5
DV
782};
783
79e53945
JB
784struct intel_crtc {
785 struct drm_crtc base;
80824003
JB
786 enum pipe pipe;
787 enum plane plane;
79e53945 788 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
789 /*
790 * Whether the crtc and the connected output pipeline is active. Implies
791 * that crtc->enabled is set, i.e. the current mode configuration has
792 * some outputs connected to this crtc.
08a48469
DV
793 */
794 bool active;
652c393a 795 bool lowfreq_avail;
d97d7b48 796 u8 plane_ids_mask;
d8fc70b7 797 unsigned long long enabled_power_domains;
02e792fb 798 struct intel_overlay *overlay;
5a21b665 799 struct intel_flip_work *flip_work;
cda4b7d3 800
b4a98e57
CW
801 atomic_t unpin_work_count;
802
e506a0c6
DV
803 /* Display surface base address adjustement for pageflips. Note that on
804 * gen4+ this only adjusts up to a tile, offsets within a tile are
805 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 806 u32 dspaddr_offset;
2db3366b
PZ
807 int adjusted_x;
808 int adjusted_y;
e506a0c6 809
6e3c9717 810 struct intel_crtc_state *config;
b8cecdf5 811
8af29b0c
CW
812 /* global reset count when the last flip was submitted */
813 unsigned int reset_count;
5a21b665 814
8664281b
PZ
815 /* Access to these should be protected by dev_priv->irq_lock. */
816 bool cpu_fifo_underrun_disabled;
817 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
818
819 /* per-pipe watermark state */
820 struct {
821 /* watermarks currently being used */
4e0963c7
MR
822 union {
823 struct intel_pipe_wm ilk;
7eb4941f 824 struct vlv_wm_state vlv;
04548cba 825 struct g4x_wm_state g4x;
4e0963c7 826 } active;
0b2ae6d7 827 } wm;
8d7849db 828
80715b2f 829 int scanline_offset;
32b7eeec 830
eb120ef6
JB
831 struct {
832 unsigned start_vbl_count;
833 ktime_t start_vbl_time;
834 int min_vbl, max_vbl;
835 int scanline_start;
836 } debug;
85a62bf9 837
be41e336
CK
838 /* scalers available on this crtc */
839 int num_scalers;
79e53945
JB
840};
841
b840d907
JB
842struct intel_plane {
843 struct drm_plane base;
b14e5848
VS
844 u8 plane;
845 enum plane_id id;
b840d907 846 enum pipe pipe;
2d354c34 847 bool can_scale;
b840d907 848 int max_downscale;
a9ff8714 849 uint32_t frontbuffer_bit;
526682e9 850
cd5dcbf1
VS
851 struct {
852 u32 base, cntl, size;
853 } cursor;
854
8e7d688b
MR
855 /*
856 * NOTE: Do not place new plane state fields here (e.g., when adding
857 * new plane properties). New runtime state should now be placed in
2fde1391 858 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
859 */
860
282dbf9b 861 void (*update_plane)(struct intel_plane *plane,
2fde1391
ML
862 const struct intel_crtc_state *crtc_state,
863 const struct intel_plane_state *plane_state);
282dbf9b
VS
864 void (*disable_plane)(struct intel_plane *plane,
865 struct intel_crtc *crtc);
866 int (*check_plane)(struct intel_plane *plane,
061e4b8d 867 struct intel_crtc_state *crtc_state,
c59cb179 868 struct intel_plane_state *state);
b840d907
JB
869};
870
b445e3b0 871struct intel_watermark_params {
ae9400ca
TU
872 u16 fifo_size;
873 u16 max_wm;
874 u8 default_wm;
875 u8 guard_size;
876 u8 cacheline_size;
b445e3b0
ED
877};
878
879struct cxsr_latency {
c13fb778
TU
880 bool is_desktop : 1;
881 bool is_ddr3 : 1;
44a655ca
TU
882 u16 fsb_freq;
883 u16 mem_freq;
884 u16 display_sr;
885 u16 display_hpll_disable;
886 u16 cursor_sr;
887 u16 cursor_hpll_disable;
b445e3b0
ED
888};
889
de419ab6 890#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 891#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 892#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 893#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 894#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 895#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 896#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 897#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 898#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 899
f5bbfca3 900struct intel_hdmi {
f0f59a00 901 i915_reg_t hdmi_reg;
f5bbfca3 902 int ddc_bus;
b1ba124d
VS
903 struct {
904 enum drm_dp_dual_mode_type type;
905 int max_tmds_clock;
906 } dp_dual_mode;
f5bbfca3
ED
907 bool has_hdmi_sink;
908 bool has_audio;
abedc077 909 bool rgb_quant_range_selectable;
d8b4c43a 910 struct intel_connector *attached_connector;
f5bbfca3 911 void (*write_infoframe)(struct drm_encoder *encoder,
ac240288 912 const struct intel_crtc_state *crtc_state,
178f736a 913 enum hdmi_infoframe_type type,
fff63867 914 const void *frame, ssize_t len);
687f4d06 915 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 916 bool enable,
ac240288
ML
917 const struct intel_crtc_state *crtc_state,
918 const struct drm_connector_state *conn_state);
cda0aaaf
VS
919 bool (*infoframe_enabled)(struct drm_encoder *encoder,
920 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
921};
922
0e32b39c 923struct intel_dp_mst_encoder;
b091cd92 924#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 925
fe3cd48d
R
926/*
927 * enum link_m_n_set:
928 * When platform provides two set of M_N registers for dp, we can
929 * program them and switch between them incase of DRRS.
930 * But When only one such register is provided, we have to program the
931 * required divider value on that registers itself based on the DRRS state.
932 *
933 * M1_N1 : Program dp_m_n on M1_N1 registers
934 * dp_m2_n2 on M2_N2 registers (If supported)
935 *
936 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
937 * M2_N2 registers are not supported
938 */
939
940enum link_m_n_set {
941 /* Sets the m1_n1 and m2_n2 */
942 M1_N1 = 0,
943 M2_N2
944};
945
7b3fc170
ID
946struct intel_dp_desc {
947 u8 oui[3];
948 u8 device_id[6];
949 u8 hw_rev;
950 u8 sw_major_rev;
951 u8 sw_minor_rev;
952} __packed;
953
c1617abc
MN
954struct intel_dp_compliance_data {
955 unsigned long edid;
611032bf
MN
956 uint8_t video_pattern;
957 uint16_t hdisplay, vdisplay;
958 uint8_t bpc;
c1617abc
MN
959};
960
961struct intel_dp_compliance {
962 unsigned long test_type;
963 struct intel_dp_compliance_data test_data;
964 bool test_active;
da15f7cb
MN
965 int test_link_rate;
966 u8 test_lane_count;
c1617abc
MN
967};
968
54d63ca6 969struct intel_dp {
f0f59a00
VS
970 i915_reg_t output_reg;
971 i915_reg_t aux_ch_ctl_reg;
972 i915_reg_t aux_ch_data_reg[5];
54d63ca6 973 uint32_t DP;
901c2daf
VS
974 int link_rate;
975 uint8_t lane_count;
30d9aa42 976 uint8_t sink_count;
64ee2fd2 977 bool link_mst;
54d63ca6 978 bool has_audio;
7d23e3c3 979 bool detect_done;
c92bd2fa 980 bool channel_eq_status;
d7e8ef02 981 bool reset_link_params;
54d63ca6 982 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 983 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 984 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 985 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
55cfc580
JN
986 /* source rates */
987 int num_source_rates;
988 const int *source_rates;
68f357cb
JN
989 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
990 int num_sink_rates;
94ca719e 991 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 992 bool use_rate_select;
975ee5fc
JN
993 /* intersection of source and sink rates */
994 int num_common_rates;
995 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
996 /* Max lane count for the current link */
997 int max_link_lane_count;
998 /* Max rate for the current link */
999 int max_link_rate;
7b3fc170
ID
1000 /* sink or branch descriptor */
1001 struct intel_dp_desc desc;
9d1a1031 1002 struct drm_dp_aux aux;
5432fcaf 1003 enum intel_display_power_domain aux_power_domain;
54d63ca6
SK
1004 uint8_t train_set[4];
1005 int panel_power_up_delay;
1006 int panel_power_down_delay;
1007 int panel_power_cycle_delay;
1008 int backlight_on_delay;
1009 int backlight_off_delay;
54d63ca6
SK
1010 struct delayed_work panel_vdd_work;
1011 bool want_panel_vdd;
dce56b3c
PZ
1012 unsigned long last_power_on;
1013 unsigned long last_backlight_off;
d28d4731 1014 ktime_t panel_power_off_time;
5d42f82a 1015
01527b31
CT
1016 struct notifier_block edp_notifier;
1017
a4a5d2f8
VS
1018 /*
1019 * Pipe whose power sequencer is currently locked into
1020 * this port. Only relevant on VLV/CHV.
1021 */
1022 enum pipe pps_pipe;
9f2bdb00
VS
1023 /*
1024 * Pipe currently driving the port. Used for preventing
1025 * the use of the PPS for any pipe currentrly driving
1026 * external DP as that will mess things up on VLV.
1027 */
1028 enum pipe active_pipe;
78597996
ID
1029 /*
1030 * Set if the sequencer may be reset due to a power transition,
1031 * requiring a reinitialization. Only relevant on BXT.
1032 */
1033 bool pps_reset;
36b5f425 1034 struct edp_power_seq pps_delays;
a4a5d2f8 1035
0e32b39c
DA
1036 bool can_mst; /* this port supports mst */
1037 bool is_mst;
19e0b4ca 1038 int active_mst_links;
0e32b39c 1039 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1040 struct intel_connector *attached_connector;
ec5b01dd 1041
0e32b39c
DA
1042 /* mst connector list */
1043 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1044 struct drm_dp_mst_topology_mgr mst_mgr;
1045
ec5b01dd 1046 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1047 /*
1048 * This function returns the value we have to program the AUX_CTL
1049 * register with to kick off an AUX transaction.
1050 */
1051 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1052 bool has_aux_irq,
1053 int send_bytes,
1054 uint32_t aux_clock_divider);
ad64217b
ACO
1055
1056 /* This is called before a link training is starterd */
1057 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1058
c5d5ab7a 1059 /* Displayport compliance testing */
c1617abc 1060 struct intel_dp_compliance compliance;
54d63ca6
SK
1061};
1062
dbe9e61b
SS
1063struct intel_lspcon {
1064 bool active;
1065 enum drm_lspcon_mode mode;
dbe9e61b
SS
1066};
1067
da63a9f2
PZ
1068struct intel_digital_port {
1069 struct intel_encoder base;
174edf1f 1070 enum port port;
bcf53de4 1071 u32 saved_port_bits;
da63a9f2
PZ
1072 struct intel_dp dp;
1073 struct intel_hdmi hdmi;
dbe9e61b 1074 struct intel_lspcon lspcon;
b2c5c181 1075 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1076 bool release_cl2_override;
ccb1a831 1077 uint8_t max_lanes;
62b69566 1078 enum intel_display_power_domain ddi_io_power_domain;
da63a9f2
PZ
1079};
1080
0e32b39c
DA
1081struct intel_dp_mst_encoder {
1082 struct intel_encoder base;
1083 enum pipe pipe;
1084 struct intel_digital_port *primary;
0552f765 1085 struct intel_connector *connector;
0e32b39c
DA
1086};
1087
65d64cc5 1088static inline enum dpio_channel
89b667f8
JB
1089vlv_dport_to_channel(struct intel_digital_port *dport)
1090{
1091 switch (dport->port) {
1092 case PORT_B:
00fc31b7 1093 case PORT_D:
e4607fcf 1094 return DPIO_CH0;
89b667f8 1095 case PORT_C:
e4607fcf 1096 return DPIO_CH1;
89b667f8
JB
1097 default:
1098 BUG();
1099 }
1100}
1101
65d64cc5
VS
1102static inline enum dpio_phy
1103vlv_dport_to_phy(struct intel_digital_port *dport)
1104{
1105 switch (dport->port) {
1106 case PORT_B:
1107 case PORT_C:
1108 return DPIO_PHY0;
1109 case PORT_D:
1110 return DPIO_PHY1;
1111 default:
1112 BUG();
1113 }
1114}
1115
1116static inline enum dpio_channel
eb69b0e5
CML
1117vlv_pipe_to_channel(enum pipe pipe)
1118{
1119 switch (pipe) {
1120 case PIPE_A:
1121 case PIPE_C:
1122 return DPIO_CH0;
1123 case PIPE_B:
1124 return DPIO_CH1;
1125 default:
1126 BUG();
1127 }
1128}
1129
e2af48c6 1130static inline struct intel_crtc *
b91eb5cc 1131intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1132{
f875c15a
CW
1133 return dev_priv->pipe_to_crtc_mapping[pipe];
1134}
1135
e2af48c6 1136static inline struct intel_crtc *
b91eb5cc 1137intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
417ae147 1138{
417ae147
CW
1139 return dev_priv->plane_to_crtc_mapping[plane];
1140}
1141
51cbaf01
ML
1142struct intel_flip_work {
1143 struct work_struct unpin_work;
1144 struct work_struct mmio_work;
1145
5a21b665 1146 struct drm_crtc *crtc;
be1e3415 1147 struct i915_vma *old_vma;
5a21b665
DV
1148 struct drm_framebuffer *old_fb;
1149 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1150 struct drm_pending_vblank_event *event;
e7d841ca 1151 atomic_t pending;
5a21b665
DV
1152 u32 flip_count;
1153 u32 gtt_offset;
1154 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1155 u32 flip_queued_vblank;
5a21b665
DV
1156 u32 flip_ready_vblank;
1157 unsigned int rotation;
4e5359cd
SF
1158};
1159
5f1aae65 1160struct intel_load_detect_pipe {
edde3617 1161 struct drm_atomic_state *restore_state;
5f1aae65 1162};
79e53945 1163
5f1aae65
PZ
1164static inline struct intel_encoder *
1165intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1166{
1167 return to_intel_connector(connector)->encoder;
1168}
1169
da63a9f2
PZ
1170static inline struct intel_digital_port *
1171enc_to_dig_port(struct drm_encoder *encoder)
1172{
9a5da00b
ACO
1173 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1174
1175 switch (intel_encoder->type) {
1176 case INTEL_OUTPUT_UNKNOWN:
1177 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1178 case INTEL_OUTPUT_DP:
1179 case INTEL_OUTPUT_EDP:
1180 case INTEL_OUTPUT_HDMI:
1181 return container_of(encoder, struct intel_digital_port,
1182 base.base);
1183 default:
1184 return NULL;
1185 }
9ff8c9ba
ID
1186}
1187
0e32b39c
DA
1188static inline struct intel_dp_mst_encoder *
1189enc_to_mst(struct drm_encoder *encoder)
1190{
1191 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1192}
1193
9ff8c9ba
ID
1194static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1195{
1196 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1197}
1198
1199static inline struct intel_digital_port *
1200dp_to_dig_port(struct intel_dp *intel_dp)
1201{
1202 return container_of(intel_dp, struct intel_digital_port, dp);
1203}
1204
dd75f6dd
ID
1205static inline struct intel_lspcon *
1206dp_to_lspcon(struct intel_dp *intel_dp)
1207{
1208 return &dp_to_dig_port(intel_dp)->lspcon;
1209}
1210
da63a9f2
PZ
1211static inline struct intel_digital_port *
1212hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1213{
1214 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1215}
1216
47339cd9 1217/* intel_fifo_underrun.c */
a72e4c9f 1218bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1219 enum pipe pipe, bool enable);
a72e4c9f 1220bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1221 enum transcoder pch_transcoder,
1222 bool enable);
1f7247c0
DV
1223void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1224 enum pipe pipe);
1225void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1226 enum transcoder pch_transcoder);
aca7b684
VS
1227void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1228void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1229
1230/* i915_irq.c */
480c8033
DV
1231void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1232void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1233void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1234void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1235void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
480c8033
DV
1236void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1237void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1238void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1239void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1240void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1241
1242static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1243 u32 mask)
1244{
1245 return mask & ~i915->rps.pm_intrmsk_mbz;
1246}
1247
b963291c
DV
1248void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1249void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1250static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1251{
1252 /*
1253 * We only use drm_irq_uninstall() at unload and VT switch, so
1254 * this is the only thing we need to check.
1255 */
2aeb7d3a 1256 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1257}
1258
a225f079 1259int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1260void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1261 unsigned int pipe_mask);
aae8ba84
VS
1262void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1263 unsigned int pipe_mask);
26705e20
SAK
1264void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1265void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1266void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1267
5f1aae65 1268/* intel_crt.c */
c39055b0 1269void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1270void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1271
1272/* intel_ddi.c */
b7076546
ML
1273void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1274 struct intel_crtc_state *old_crtc_state,
1275 struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1276void hsw_fdi_link_train(struct intel_crtc *crtc,
1277 const struct intel_crtc_state *crtc_state);
c39055b0 1278void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425
PZ
1279enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1280bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1281void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
87440425
PZ
1282void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1283 enum transcoder cpu_transcoder);
3dc38eea
ACO
1284void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1285void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
44a126ba
PZ
1286struct intel_encoder *
1287intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
3dc38eea 1288void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1289void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1290bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
9935f7fa
LY
1291bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1292 struct intel_crtc *intel_crtc);
87440425 1293void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1294 struct intel_crtc_state *pipe_config);
5f1aae65 1295
0e32b39c 1296void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1297 struct intel_crtc_state *pipe_config);
3dc38eea
ACO
1298void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1299 bool state);
f8896f5d 1300uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e
VS
1301u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1302
d88c4afd
VS
1303unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1304 int plane, unsigned int height);
b680c37a 1305
7c10a2b5 1306/* intel_audio.c */
88212941 1307void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1308void intel_audio_codec_enable(struct intel_encoder *encoder,
1309 const struct intel_crtc_state *crtc_state,
1310 const struct drm_connector_state *conn_state);
69bfe1a9 1311void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1312void i915_audio_component_init(struct drm_i915_private *dev_priv);
1313void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1314void intel_audio_init(struct drm_i915_private *dev_priv);
1315void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1316
7ff89ca2 1317/* intel_cdclk.c */
e1cd3325
PZ
1318void skl_init_cdclk(struct drm_i915_private *dev_priv);
1319void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1320void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1321void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1322void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1323void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1324void intel_update_cdclk(struct drm_i915_private *dev_priv);
1325void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3
VS
1326bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1327 const struct intel_cdclk_state *b);
b0587e4d
VS
1328void intel_set_cdclk(struct drm_i915_private *dev_priv,
1329 const struct intel_cdclk_state *cdclk_state);
7ff89ca2 1330
b680c37a 1331/* intel_display.c */
65f2130c 1332enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
19ab4ed3 1333void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3 1334int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1335int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1336 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1337int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1338 const char *name, u32 reg);
b7076546
ML
1339void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1340void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
65a3fea0 1341extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1342void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1343unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1344 const struct intel_plane_state *state,
1345 int plane);
6687c906 1346void intel_add_fb_offsets(int *x, int *y,
2949056c 1347 const struct intel_plane_state *state, int plane);
1663b9d6 1348unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1349bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1350void intel_mark_busy(struct drm_i915_private *dev_priv);
1351void intel_mark_idle(struct drm_i915_private *dev_priv);
70e0bd74 1352int intel_display_suspend(struct drm_device *dev);
8090ba8c 1353void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1354void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1355int intel_connector_init(struct intel_connector *);
1356struct intel_connector *intel_connector_alloc(void);
87440425 1357bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1358void intel_connector_attach_encoder(struct intel_connector *connector,
1359 struct intel_encoder *encoder);
87440425
PZ
1360struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1361 struct drm_crtc *crtc);
752aa88a 1362enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1363int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1364 struct drm_file *file_priv);
87440425
PZ
1365enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1366 enum pipe pipe);
2d84d2b3
VS
1367static inline bool
1368intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1369 enum intel_output_type type)
1370{
1371 return crtc_state->output_types & (1 << type);
1372}
37a5650b
VS
1373static inline bool
1374intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1375{
1376 return crtc_state->output_types &
cca0502b 1377 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1378 (1 << INTEL_OUTPUT_DP_MST) |
1379 (1 << INTEL_OUTPUT_EDP));
1380}
4f905cf9 1381static inline void
0f0f74bc 1382intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1383{
0f0f74bc 1384 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1385}
0c241d5b 1386static inline void
0f0f74bc 1387intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1388{
b91eb5cc 1389 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1390
1391 if (crtc->active)
0f0f74bc 1392 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1393}
a2991414
ML
1394
1395u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1396
87440425 1397int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1398void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1399 struct intel_digital_port *dport,
1400 unsigned int expected_mask);
6c5ed5ae
ML
1401int intel_get_load_detect_pipe(struct drm_connector *connector,
1402 struct drm_display_mode *mode,
1403 struct intel_load_detect_pipe *old,
1404 struct drm_modeset_acquire_ctx *ctx);
87440425 1405void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1406 struct intel_load_detect_pipe *old,
1407 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1408struct i915_vma *
1409intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
be1e3415 1410void intel_unpin_fb_vma(struct i915_vma *vma);
a8bb6818 1411struct drm_framebuffer *
24dbf51a
CW
1412intel_framebuffer_create(struct drm_i915_gem_object *obj,
1413 struct drm_mode_fb_cmd2 *mode_cmd);
5a21b665 1414void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1415void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1416void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1417int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1418 struct drm_plane_state *new_state);
38f3ce3a 1419void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1420 struct drm_plane_state *old_state);
a98b3431
MR
1421int intel_plane_atomic_get_property(struct drm_plane *plane,
1422 const struct drm_plane_state *state,
1423 struct drm_property *property,
1424 uint64_t *val);
1425int intel_plane_atomic_set_property(struct drm_plane *plane,
1426 struct drm_plane_state *state,
1427 struct drm_property *property,
1428 uint64_t val);
da20eabd
ML
1429int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1430 struct drm_plane_state *plane_state);
716c2e55 1431
7abd4b35
ACO
1432void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1433 enum pipe pipe);
1434
30ad9814 1435int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1436 const struct dpll *dpll);
30ad9814 1437void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1438int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1439
716c2e55 1440/* modesetting asserts */
b680c37a
DV
1441void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1442 enum pipe pipe);
55607e8a
DV
1443void assert_pll(struct drm_i915_private *dev_priv,
1444 enum pipe pipe, bool state);
1445#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1446#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1447void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1448#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1449#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1450void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, bool state);
1452#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1453#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1454void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1455#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1456#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1457u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1458 const struct intel_plane_state *state, int plane);
c033666a
CW
1459void intel_prepare_reset(struct drm_i915_private *dev_priv);
1460void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1461void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1462void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1463void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1464void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1465void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1466void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1467unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1468void skl_enable_dc6(struct drm_i915_private *dev_priv);
1469void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1470void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1471 struct intel_crtc_state *pipe_config);
fe3cd48d 1472void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1473int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1474bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1475 struct dpll *best_clock);
1476int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1477
525b9311 1478bool intel_crtc_active(struct intel_crtc *crtc);
20bc8673
VS
1479void hsw_enable_ips(struct intel_crtc *crtc);
1480void hsw_disable_ips(struct intel_crtc *crtc);
79f255a0 1481enum intel_display_power_domain intel_port_to_power_domain(enum port port);
f6a83288 1482void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1483 struct intel_crtc_state *pipe_config);
86adf9d7 1484
e435d6e5 1485int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1486int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1487
be1e3415
CW
1488static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1489{
1490 return i915_ggtt_offset(state->vma);
1491}
dedf278c 1492
2e881264
VS
1493u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1494 const struct intel_plane_state *plane_state);
d2196774
VS
1495u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1496 unsigned int rotation);
b63a16f6 1497int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1498int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1499
eb805623 1500/* intel_csr.c */
f4448375 1501void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1502void intel_csr_load_program(struct drm_i915_private *);
f4448375 1503void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1504void intel_csr_ucode_suspend(struct drm_i915_private *);
1505void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1506
5f1aae65 1507/* intel_dp.c */
c39055b0
ACO
1508bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1509 enum port port);
87440425
PZ
1510bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1511 struct intel_connector *intel_connector);
901c2daf 1512void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1513 int link_rate, uint8_t lane_count,
1514 bool link_mst);
fdb14d33
MN
1515int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1516 int link_rate, uint8_t lane_count);
87440425 1517void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1518void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1519void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1520void intel_dp_encoder_reset(struct drm_encoder *encoder);
1521void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1522void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1523int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1524bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1525 struct intel_crtc_state *pipe_config,
1526 struct drm_connector_state *conn_state);
dd11bc10 1527bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1528enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1529 bool long_hpd);
b037d58f
ML
1530void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1531 const struct drm_connector_state *conn_state);
1532void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
24f3e092 1533void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1534void intel_edp_panel_on(struct intel_dp *intel_dp);
1535void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1536void intel_dp_mst_suspend(struct drm_device *dev);
1537void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1538int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1539int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1540int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1541void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1542void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1543uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1544void intel_plane_destroy(struct drm_plane *plane);
85cb48a1
ML
1545void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1546 struct intel_crtc_state *crtc_state);
1547void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1548 struct intel_crtc_state *crtc_state);
5748b6a1
CW
1549void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1550 unsigned int frontbuffer_bits);
1551void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1552 unsigned int frontbuffer_bits);
0bc12bcb 1553
94223d04
ACO
1554void
1555intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1556 uint8_t dp_train_pat);
1557void
1558intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1559void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1560uint8_t
1561intel_dp_voltage_max(struct intel_dp *intel_dp);
1562uint8_t
1563intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1564void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1565 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1566bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1567bool
1568intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1569
419b1b7a
ACO
1570static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1571{
1572 return ~((1 << lane_count) - 1) & 0xf;
1573}
1574
24e807e7 1575bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
489375c8
ID
1576bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1577 struct intel_dp_desc *desc);
12a47a42 1578bool intel_dp_read_desc(struct intel_dp *intel_dp);
22a2c8e0
DP
1579int intel_dp_link_required(int pixel_clock, int bpp);
1580int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
390b4e00
ID
1581bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1582 struct intel_digital_port *port);
24e807e7 1583
e7156c83
YA
1584/* intel_dp_aux_backlight.c */
1585int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1586
0e32b39c
DA
1587/* intel_dp_mst.c */
1588int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1589void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1590/* intel_dsi.c */
c39055b0 1591void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1592
90198355
JN
1593/* intel_dsi_dcs_backlight.c */
1594int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1595
1596/* intel_dvo.c */
c39055b0 1597void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1598/* intel_hotplug.c */
1599void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1600
1601
0632fef6 1602/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1603#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1604extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1605extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1606extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1607extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1608extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1609extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1610#else
1611static inline int intel_fbdev_init(struct drm_device *dev)
1612{
1613 return 0;
1614}
5f1aae65 1615
e00bf696 1616static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1617{
1618}
1619
1620static inline void intel_fbdev_fini(struct drm_device *dev)
1621{
1622}
1623
82e3b8c1 1624static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1625{
1626}
1627
d9c409d6
JN
1628static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1629{
1630}
1631
0632fef6 1632static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1633{
1634}
1635#endif
5f1aae65 1636
7ff0ebcc 1637/* intel_fbc.c */
f51be2e0
PZ
1638void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1639 struct drm_atomic_state *state);
0e631adc 1640bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1641void intel_fbc_pre_update(struct intel_crtc *crtc,
1642 struct intel_crtc_state *crtc_state,
1643 struct intel_plane_state *plane_state);
1eb52238 1644void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1645void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1646void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1647void intel_fbc_enable(struct intel_crtc *crtc,
1648 struct intel_crtc_state *crtc_state,
1649 struct intel_plane_state *plane_state);
c937ab3e
PZ
1650void intel_fbc_disable(struct intel_crtc *crtc);
1651void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1652void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1653 unsigned int frontbuffer_bits,
1654 enum fb_op_origin origin);
1655void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1656 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1657void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1658void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1659
5f1aae65 1660/* intel_hdmi.c */
c39055b0
ACO
1661void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1662 enum port port);
87440425
PZ
1663void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1664 struct intel_connector *intel_connector);
1665struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1666bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1667 struct intel_crtc_state *pipe_config,
1668 struct drm_connector_state *conn_state);
15953637
SS
1669void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1670 struct drm_connector *connector,
1671 bool high_tmds_clock_ratio,
1672 bool scrambling);
b2ccb822 1673void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1674
1675
1676/* intel_lvds.c */
c39055b0 1677void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1678struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1679bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1680
1681
1682/* intel_modes.c */
1683int intel_connector_update_modes(struct drm_connector *connector,
87440425 1684 struct edid *edid);
5f1aae65 1685int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1686void intel_attach_force_audio_property(struct drm_connector *connector);
1687void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1688void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1689
1690
1691/* intel_overlay.c */
1ee8da6d
CW
1692void intel_setup_overlay(struct drm_i915_private *dev_priv);
1693void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1694int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1695int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1696 struct drm_file *file_priv);
1697int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1698 struct drm_file *file_priv);
1362b776 1699void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1700
1701
1702/* intel_panel.c */
87440425 1703int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1704 struct drm_display_mode *fixed_mode,
1705 struct drm_display_mode *downclock_mode);
87440425
PZ
1706void intel_panel_fini(struct intel_panel *panel);
1707void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1708 struct drm_display_mode *adjusted_mode);
1709void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1710 struct intel_crtc_state *pipe_config,
87440425
PZ
1711 int fitting_mode);
1712void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1713 struct intel_crtc_state *pipe_config,
87440425 1714 int fitting_mode);
90d7cd24 1715void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
6dda730e 1716 u32 level, u32 max);
fda9ee98
CW
1717int intel_panel_setup_backlight(struct drm_connector *connector,
1718 enum pipe pipe);
b037d58f
ML
1719void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1720 const struct drm_connector_state *conn_state);
1721void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
db31af1d 1722void intel_panel_destroy_backlight(struct drm_connector *connector);
1650be74 1723enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
ec9ed197 1724extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 1725 struct drm_i915_private *dev_priv,
ec9ed197
VK
1726 struct drm_display_mode *fixed_mode,
1727 struct drm_connector *connector);
e63d87c0
CW
1728
1729#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1730int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1731void intel_backlight_device_unregister(struct intel_connector *connector);
1732#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1733static int intel_backlight_device_register(struct intel_connector *connector)
1734{
1735 return 0;
1736}
e63d87c0
CW
1737static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1738{
1739}
1740#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1741
5f1aae65 1742
0bc12bcb 1743/* intel_psr.c */
0bc12bcb
RV
1744void intel_psr_enable(struct intel_dp *intel_dp);
1745void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1746void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1747 unsigned frontbuffer_bits);
5748b6a1 1748void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1749 unsigned frontbuffer_bits,
1750 enum fb_op_origin origin);
c39055b0 1751void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1752void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1753 unsigned frontbuffer_bits);
0bc12bcb 1754
9c065a7d
DV
1755/* intel_runtime_pm.c */
1756int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1757void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1758void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1759void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
8d8c386c 1760void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1761void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1762void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1763void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1764const char *
1765intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1766
f458ebbc
DV
1767bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1768 enum intel_display_power_domain domain);
1769bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1770 enum intel_display_power_domain domain);
9c065a7d
DV
1771void intel_display_power_get(struct drm_i915_private *dev_priv,
1772 enum intel_display_power_domain domain);
09731280
ID
1773bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1774 enum intel_display_power_domain domain);
9c065a7d
DV
1775void intel_display_power_put(struct drm_i915_private *dev_priv,
1776 enum intel_display_power_domain domain);
da5827c3
ID
1777
1778static inline void
1779assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1780{
1781 WARN_ONCE(dev_priv->pm.suspended,
1782 "Device suspended during HW access\n");
1783}
1784
1785static inline void
1786assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1787{
1788 assert_rpm_device_not_suspended(dev_priv);
1f58c8e7
CW
1789 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1790 "RPM wakelock ref not held during HW access");
da5827c3
ID
1791}
1792
1f814dac
ID
1793/**
1794 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1795 * @dev_priv: i915 device instance
1796 *
1797 * This function disable asserts that check if we hold an RPM wakelock
1798 * reference, while keeping the device-not-suspended checks still enabled.
1799 * It's meant to be used only in special circumstances where our rule about
1800 * the wakelock refcount wrt. the device power state doesn't hold. According
1801 * to this rule at any point where we access the HW or want to keep the HW in
1802 * an active state we must hold an RPM wakelock reference acquired via one of
1803 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1804 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1805 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1806 * users should avoid using this function.
1807 *
1808 * Any calls to this function must have a symmetric call to
1809 * enable_rpm_wakeref_asserts().
1810 */
1811static inline void
1812disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1813{
1814 atomic_inc(&dev_priv->pm.wakeref_count);
1815}
1816
1817/**
1818 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1819 * @dev_priv: i915 device instance
1820 *
1821 * This function re-enables the RPM assert checks after disabling them with
1822 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1823 * circumstances otherwise its use should be avoided.
1824 *
1825 * Any calls to this function must have a symmetric call to
1826 * disable_rpm_wakeref_asserts().
1827 */
1828static inline void
1829enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1830{
1831 atomic_dec(&dev_priv->pm.wakeref_count);
1832}
1833
9c065a7d 1834void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1835bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1836void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1837void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1838
d9bc89d9
DV
1839void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1840
e0fce78f
VS
1841void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1842 bool override, unsigned int mask);
b0b33846
VS
1843bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1844 enum dpio_channel ch, bool override);
e0fce78f
VS
1845
1846
5f1aae65 1847/* intel_pm.c */
46f16e63 1848void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1849void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1850int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1851void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1852void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1853void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 1854void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
1855void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1856void intel_gpu_ips_teardown(void);
dc97997a 1857void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1858void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1859void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1860void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1861void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1862void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1863void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1864void gen6_rps_busy(struct drm_i915_private *dev_priv);
1865void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1866void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1867void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1868 struct intel_rps_client *rps,
1869 unsigned long submitted);
91d14251 1870void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
04548cba 1871void g4x_wm_get_hw_state(struct drm_device *dev);
6eb1a681 1872void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1873void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1874void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1875void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1876 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1877void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1878 struct skl_pipe_wm *out);
04548cba 1879void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
602ae835 1880void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
1881bool intel_can_enable_sagv(struct drm_atomic_state *state);
1882int intel_enable_sagv(struct drm_i915_private *dev_priv);
1883int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1884bool skl_wm_level_equals(const struct skl_wm_level *l1,
1885 const struct skl_wm_level *l2);
5eff503b
ML
1886bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1887 const struct skl_ddb_entry *ddb,
1888 int ignore);
ed4a6a7c 1889bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a 1890int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
73b0ca8e
MK
1891int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
1892 struct intel_crtc_state *cstate);
dc97997a
CW
1893static inline int intel_enable_rc6(void)
1894{
1895 return i915.enable_rc6;
1896}
72662e10 1897
5f1aae65 1898/* intel_sdvo.c */
c39055b0 1899bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1900 i915_reg_t reg, enum port port);
96a02917 1901
2b28bb1b 1902
5f1aae65 1903/* intel_sprite.c */
dfd2e9ab
VS
1904int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1905 int usecs);
580503c7 1906struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1907 enum pipe pipe, int plane);
87440425
PZ
1908int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1909 struct drm_file *file_priv);
34e0adbb 1910void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1911void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1912
1913/* intel_tv.c */
c39055b0 1914void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1915
ea2c67bb 1916/* intel_atomic.c */
11c1a9ec
ML
1917int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1918 const struct drm_connector_state *state,
1919 struct drm_property *property,
1920 uint64_t *val);
1921int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1922 struct drm_connector_state *state,
1923 struct drm_property *property,
1924 uint64_t val);
1925int intel_digital_connector_atomic_check(struct drm_connector *conn,
1926 struct drm_connector_state *new_state);
1927struct drm_connector_state *
1928intel_digital_connector_duplicate_state(struct drm_connector *connector);
1929
1356837e
MR
1930struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1931void intel_crtc_destroy_state(struct drm_crtc *crtc,
1932 struct drm_crtc_state *state);
de419ab6
ML
1933struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1934void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 1935
10f81c19
ACO
1936static inline struct intel_crtc_state *
1937intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1938 struct intel_crtc *crtc)
1939{
1940 struct drm_crtc_state *crtc_state;
1941 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1942 if (IS_ERR(crtc_state))
0b6cc188 1943 return ERR_CAST(crtc_state);
10f81c19
ACO
1944
1945 return to_intel_crtc_state(crtc_state);
1946}
e3bddded 1947
ccc24b39
MK
1948static inline struct intel_crtc_state *
1949intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1950 struct intel_crtc *crtc)
1951{
1952 struct drm_crtc_state *crtc_state;
1953
1954 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1955
1956 if (crtc_state)
1957 return to_intel_crtc_state(crtc_state);
1958 else
1959 return NULL;
1960}
1961
e3bddded
ML
1962static inline struct intel_plane_state *
1963intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1964 struct intel_plane *plane)
1965{
1966 struct drm_plane_state *plane_state;
1967
1968 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1969
1970 return to_intel_plane_state(plane_state);
1971}
1972
6ebc6923
ACO
1973int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1974 struct intel_crtc *intel_crtc,
1975 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1976
1977/* intel_atomic_plane.c */
8e7d688b 1978struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1979struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1980void intel_plane_destroy_state(struct drm_plane *plane,
1981 struct drm_plane_state *state);
1982extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
f79f2692
ML
1983int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1984 struct intel_plane_state *intel_state);
ea2c67bb 1985
8563b1e8
LL
1986/* intel_color.c */
1987void intel_color_init(struct drm_crtc *crtc);
82cf435b 1988int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1989void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1990void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1991
dbe9e61b
SS
1992/* intel_lspcon.c */
1993bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 1994void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 1995void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
731035fe
TV
1996
1997/* intel_pipe_crc.c */
1998int intel_pipe_crc_create(struct drm_minor *minor);
8c6b709d
TV
1999#ifdef CONFIG_DEBUG_FS
2000int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2001 size_t *values_cnt);
2002#else
2003#define intel_crtc_set_crc_source NULL
2004#endif
731035fe 2005extern const struct file_operations i915_display_crc_ctl_fops;
79e53945 2006#endif /* __INTEL_DRV_H__ */