]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Introduce crtc_state->update_planes bitmask
[thirdparty/kernel/stable.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
9c229127 42#include <media/cec-notifier.h>
913d8d11 43
1d5bfac9 44/**
23fdbdd7 45 * __wait_for - magic wait macro
1d5bfac9 46 *
23fdbdd7
SP
47 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
48 * important that we check the condition again after having timed out, since the
49 * timeout could be due to preemption or similar and we've never had a chance to
50 * check the condition before the timeout.
1d5bfac9 51 */
23fdbdd7 52#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
3085982c 53 const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
a54b1873 54 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
b0876afd 55 int ret__; \
290b20a6 56 might_sleep(); \
b0876afd 57 for (;;) { \
3085982c 58 const bool expired__ = ktime_after(ktime_get_raw(), end__); \
23fdbdd7 59 OP; \
1c3c1dc6
MK
60 /* Guarantee COND check prior to timeout */ \
61 barrier(); \
b0876afd
DG
62 if (COND) { \
63 ret__ = 0; \
64 break; \
65 } \
66 if (expired__) { \
67 ret__ = -ETIMEDOUT; \
913d8d11
CW
68 break; \
69 } \
a54b1873
CW
70 usleep_range(wait__, wait__ * 2); \
71 if (wait__ < (Wmax)) \
72 wait__ <<= 1; \
913d8d11
CW
73 } \
74 ret__; \
75})
76
23fdbdd7
SP
77#define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \
78 (Wmax))
79#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
3f177625 80
0351b939
TU
81/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
82#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 83# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 84#else
18f4b843 85# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
86#endif
87
18f4b843
TU
88#define _wait_for_atomic(COND, US, ATOMIC) \
89({ \
90 int cpu, ret, timeout = (US) * 1000; \
91 u64 base; \
92 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
18f4b843
TU
93 if (!(ATOMIC)) { \
94 preempt_disable(); \
95 cpu = smp_processor_id(); \
96 } \
97 base = local_clock(); \
98 for (;;) { \
99 u64 now = local_clock(); \
100 if (!(ATOMIC)) \
101 preempt_enable(); \
1c3c1dc6
MK
102 /* Guarantee COND check prior to timeout */ \
103 barrier(); \
18f4b843
TU
104 if (COND) { \
105 ret = 0; \
106 break; \
107 } \
108 if (now - base >= timeout) { \
109 ret = -ETIMEDOUT; \
0351b939
TU
110 break; \
111 } \
112 cpu_relax(); \
18f4b843
TU
113 if (!(ATOMIC)) { \
114 preempt_disable(); \
115 if (unlikely(cpu != smp_processor_id())) { \
116 timeout -= now - base; \
117 cpu = smp_processor_id(); \
118 base = local_clock(); \
119 } \
120 } \
0351b939 121 } \
18f4b843
TU
122 ret; \
123})
124
125#define wait_for_us(COND, US) \
126({ \
127 int ret__; \
128 BUILD_BUG_ON(!__builtin_constant_p(US)); \
129 if ((US) > 10) \
a54b1873 130 ret__ = _wait_for((COND), (US), 10, 10); \
18f4b843
TU
131 else \
132 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
133 ret__; \
134})
135
939cf46c
TU
136#define wait_for_atomic_us(COND, US) \
137({ \
138 BUILD_BUG_ON(!__builtin_constant_p(US)); \
139 BUILD_BUG_ON((US) > 50000); \
140 _wait_for_atomic((COND), (US), 1); \
141})
142
143#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
481b6af3 144
49938ac4
JN
145#define KHz(x) (1000 * (x))
146#define MHz(x) KHz(1000 * (x))
021357ac 147
aa9664ff
MK
148#define KBps(x) (1000 * (x))
149#define MBps(x) KBps(1000 * (x))
150#define GBps(x) ((u64)1000 * MBps((x)))
151
79e53945
JB
152/*
153 * Display related stuff
154 */
155
156/* store information about an Ixxx DVO */
157/* The i830->i865 use multiple DVOs with multiple i2cs */
158/* the i915, i945 have a single sDVO i2c bus - which is different */
159#define MAX_OUTPUTS 6
160/* maximum connectors per crtcs in the mode set */
79e53945
JB
161
162#define INTEL_I2C_BUS_DVO 1
163#define INTEL_I2C_BUS_SDVO 2
164
165/* these are outputs from the chip - integrated only
166 external chips are via DVO or SDVO output */
6847d71b
PZ
167enum intel_output_type {
168 INTEL_OUTPUT_UNUSED = 0,
169 INTEL_OUTPUT_ANALOG = 1,
170 INTEL_OUTPUT_DVO = 2,
171 INTEL_OUTPUT_SDVO = 3,
172 INTEL_OUTPUT_LVDS = 4,
173 INTEL_OUTPUT_TVOUT = 5,
174 INTEL_OUTPUT_HDMI = 6,
cca0502b 175 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
176 INTEL_OUTPUT_EDP = 8,
177 INTEL_OUTPUT_DSI = 9,
7e732cac 178 INTEL_OUTPUT_DDI = 10,
6847d71b
PZ
179 INTEL_OUTPUT_DP_MST = 11,
180};
79e53945
JB
181
182#define INTEL_DVO_CHIP_NONE 0
183#define INTEL_DVO_CHIP_LVDS 1
184#define INTEL_DVO_CHIP_TMDS 2
185#define INTEL_DVO_CHIP_TVOUT 4
186
dfba2e2d
SK
187#define INTEL_DSI_VIDEO_MODE 0
188#define INTEL_DSI_COMMAND_MODE 1
72ffa333 189
79e53945
JB
190struct intel_framebuffer {
191 struct drm_framebuffer base;
2d7a215f 192 struct intel_rotation_info rot_info;
6687c906
VS
193
194 /* for each plane in the normal GTT view */
195 struct {
196 unsigned int x, y;
197 } normal[2];
198 /* for each plane in the rotated GTT view */
199 struct {
200 unsigned int x, y;
201 unsigned int pitch; /* pixels */
202 } rotated[2];
79e53945
JB
203};
204
37811fcc
CW
205struct intel_fbdev {
206 struct drm_fb_helper helper;
8bcd4553 207 struct intel_framebuffer *fb;
058d88c4 208 struct i915_vma *vma;
5935485f 209 unsigned long vma_flags;
43cee314 210 async_cookie_t cookie;
d978ef14 211 int preferred_bpp;
37811fcc 212};
79e53945 213
21d40d37 214struct intel_encoder {
4ef69c7a 215 struct drm_encoder base;
9a935856 216
6847d71b 217 enum intel_output_type type;
03cdc1d4 218 enum port port;
bc079e8b 219 unsigned int cloneable;
dba14b27
VS
220 bool (*hotplug)(struct intel_encoder *encoder,
221 struct intel_connector *connector);
7e732cac
VS
222 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
7ae89233 225 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
fd6bbda9 228 void (*pre_pll_enable)(struct intel_encoder *,
5f88a9c6
VS
229 const struct intel_crtc_state *,
230 const struct drm_connector_state *);
fd6bbda9 231 void (*pre_enable)(struct intel_encoder *,
5f88a9c6
VS
232 const struct intel_crtc_state *,
233 const struct drm_connector_state *);
fd6bbda9 234 void (*enable)(struct intel_encoder *,
5f88a9c6
VS
235 const struct intel_crtc_state *,
236 const struct drm_connector_state *);
fd6bbda9 237 void (*disable)(struct intel_encoder *,
5f88a9c6
VS
238 const struct intel_crtc_state *,
239 const struct drm_connector_state *);
fd6bbda9 240 void (*post_disable)(struct intel_encoder *,
5f88a9c6
VS
241 const struct intel_crtc_state *,
242 const struct drm_connector_state *);
fd6bbda9 243 void (*post_pll_disable)(struct intel_encoder *,
5f88a9c6
VS
244 const struct intel_crtc_state *,
245 const struct drm_connector_state *);
f0947c37
DV
246 /* Read out the current hw state of this connector, returning true if
247 * the encoder is active. If the encoder is enabled it also set the pipe
248 * it is connected to in the pipe parameter. */
249 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 250 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 251 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
252 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
253 * be set correctly before calling this function. */
045ac3b5 254 void (*get_config)(struct intel_encoder *,
5cec258b 255 struct intel_crtc_state *pipe_config);
62b69566
ACO
256 /* Returns a mask of power domains that need to be referenced as part
257 * of the hardware state readout code. */
52528055
ID
258 u64 (*get_power_domains)(struct intel_encoder *encoder,
259 struct intel_crtc_state *crtc_state);
07f9cd0b
ID
260 /*
261 * Called during system suspend after all pending requests for the
262 * encoder are flushed (for example for DP AUX transactions) and
263 * device interrupts are disabled.
264 */
265 void (*suspend)(struct intel_encoder *);
f8aed700 266 int crtc_mask;
1d843f9d 267 enum hpd_pin hpd_pin;
79f255a0 268 enum intel_display_power_domain power_domain;
f1a3acea
PD
269 /* for communication with audio component; protected by av_mutex */
270 const struct drm_connector *audio_connector;
79e53945
JB
271};
272
1d508706 273struct intel_panel {
dd06f90e 274 struct drm_display_mode *fixed_mode;
ec9ed197 275 struct drm_display_mode *downclock_mode;
58c68779
JN
276
277 /* backlight */
278 struct {
c91c9f32 279 bool present;
58c68779 280 u32 level;
6dda730e 281 u32 min;
7bd688cd 282 u32 max;
58c68779 283 bool enabled;
636baebf
JN
284 bool combination_mode; /* gen 2/4 only */
285 bool active_low_pwm;
32b421e7 286 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
287
288 /* PWM chip */
022e4e52
SK
289 bool util_pin_active_low; /* bxt+ */
290 u8 controller; /* bxt+ only */
b029e66f
SK
291 struct pwm_device *pwm;
292
58c68779 293 struct backlight_device *device;
ab656bb9 294
5507faeb
JN
295 /* Connector and platform specific backlight functions */
296 int (*setup)(struct intel_connector *connector, enum pipe pipe);
297 uint32_t (*get)(struct intel_connector *connector);
7d025e08
ML
298 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
299 void (*disable)(const struct drm_connector_state *conn_state);
300 void (*enable)(const struct intel_crtc_state *crtc_state,
301 const struct drm_connector_state *conn_state);
5507faeb
JN
302 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
303 uint32_t hz);
304 void (*power)(struct intel_connector *, bool enable);
305 } backlight;
1d508706
JN
306};
307
b6ca3eee
VS
308struct intel_digital_port;
309
ee5e5e7a
SP
310/*
311 * This structure serves as a translation layer between the generic HDCP code
312 * and the bus-specific code. What that means is that HDCP over HDMI differs
313 * from HDCP over DP, so to account for these differences, we need to
314 * communicate with the receiver through this shim.
315 *
316 * For completeness, the 2 buses differ in the following ways:
317 * - DP AUX vs. DDC
318 * HDCP registers on the receiver are set via DP AUX for DP, and
319 * they are set via DDC for HDMI.
320 * - Receiver register offsets
321 * The offsets of the registers are different for DP vs. HDMI
322 * - Receiver register masks/offsets
323 * For instance, the ready bit for the KSV fifo is in a different
324 * place on DP vs HDMI
325 * - Receiver register names
326 * Seriously. In the DP spec, the 16-bit register containing
327 * downstream information is called BINFO, on HDMI it's called
328 * BSTATUS. To confuse matters further, DP has a BSTATUS register
329 * with a completely different definition.
330 * - KSV FIFO
331 * On HDMI, the ksv fifo is read all at once, whereas on DP it must
332 * be read 3 keys at a time
333 * - Aksv output
334 * Since Aksv is hidden in hardware, there's different procedures
335 * to send it over DP AUX vs DDC
336 */
337struct intel_hdcp_shim {
338 /* Outputs the transmitter's An and Aksv values to the receiver. */
339 int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
340
341 /* Reads the receiver's key selection vector */
342 int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
343
344 /*
345 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
346 * definitions are the same in the respective specs, but the names are
347 * different. Call it BSTATUS since that's the name the HDMI spec
348 * uses and it was there first.
349 */
350 int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
351 u8 *bstatus);
352
353 /* Determines whether a repeater is present downstream */
354 int (*repeater_present)(struct intel_digital_port *intel_dig_port,
355 bool *repeater_present);
356
357 /* Reads the receiver's Ri' value */
358 int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
359
360 /* Determines if the receiver's KSV FIFO is ready for consumption */
361 int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
362 bool *ksv_ready);
363
364 /* Reads the ksv fifo for num_downstream devices */
365 int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
366 int num_downstream, u8 *ksv_fifo);
367
368 /* Reads a 32-bit part of V' from the receiver */
369 int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
370 int i, u32 *part);
371
372 /* Enables HDCP signalling on the port */
373 int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
374 bool enable);
375
376 /* Ensures the link is still protected */
377 bool (*check_link)(struct intel_digital_port *intel_dig_port);
791a98dd
R
378
379 /* Detects panel's hdcp capability. This is optional for HDMI. */
380 int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
381 bool *hdcp_capable);
ee5e5e7a
SP
382};
383
d3dacc70
R
384struct intel_hdcp {
385 const struct intel_hdcp_shim *shim;
386 /* Mutex for hdcp state of the connector */
387 struct mutex mutex;
388 u64 value;
389 struct delayed_work check_work;
390 struct work_struct prop_work;
391};
392
5daa55eb
ZW
393struct intel_connector {
394 struct drm_connector base;
9a935856
DV
395 /*
396 * The fixed encoder this connector is connected to.
397 */
df0e9248 398 struct intel_encoder *encoder;
9a935856 399
8e1b56a4
JN
400 /* ACPI device id for ACPI and driver cooperation */
401 u32 acpi_device_id;
402
f0947c37
DV
403 /* Reads out the current hw, returning true if the connector is enabled
404 * and active (i.e. dpms ON state). */
405 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
406
407 /* Panel info for eDP and LVDS */
408 struct intel_panel panel;
9cd300e0
JN
409
410 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
411 struct edid *edid;
beb60608 412 struct edid *detect_edid;
821450c6
EE
413
414 /* since POLL and HPD connectors may use the same HPD line keep the native
415 state of connector->polled in case hotplug storm detection changes it */
416 u8 polled;
0e32b39c
DA
417
418 void *port; /* store this opaque as its illegal to dereference it */
419
420 struct intel_dp *mst_port;
9301397a
MN
421
422 /* Work struct to schedule a uevent on link train failure */
423 struct work_struct modeset_retry_work;
ee5e5e7a 424
d3dacc70 425 struct intel_hdcp hdcp;
5daa55eb
ZW
426};
427
11c1a9ec
ML
428struct intel_digital_connector_state {
429 struct drm_connector_state base;
430
431 enum hdmi_force_audio force_audio;
432 int broadcast_rgb;
433};
434
435#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
436
9e2c8475 437struct dpll {
80ad9206
VS
438 /* given values */
439 int n;
440 int m1, m2;
441 int p1, p2;
442 /* derived values */
443 int dot;
444 int vco;
445 int m;
446 int p;
9e2c8475 447};
80ad9206 448
de419ab6
ML
449struct intel_atomic_state {
450 struct drm_atomic_state base;
451
bb0f4aab
VS
452 struct {
453 /*
454 * Logical state of cdclk (used for all scaling, watermark,
455 * etc. calculations and checks). This is computed as if all
456 * enabled crtcs were active.
457 */
458 struct intel_cdclk_state logical;
459
460 /*
461 * Actual state of cdclk, can be different from the logical
462 * state only when all crtc's are DPMS off.
463 */
464 struct intel_cdclk_state actual;
465 } cdclk;
1a617b77 466
565602d7
ML
467 bool dpll_set, modeset;
468
8b4a7d05
MR
469 /*
470 * Does this transaction change the pipes that are active? This mask
471 * tracks which CRTC's have changed their active state at the end of
472 * the transaction (not counting the temporary disable during modesets).
473 * This mask should only be non-zero when intel_state->modeset is true,
474 * but the converse is not necessarily true; simply changing a mode may
475 * not flip the final active status of any CRTC's
476 */
477 unsigned int active_pipe_changes;
478
565602d7 479 unsigned int active_crtcs;
d305e061
VS
480 /* minimum acceptable cdclk for each pipe */
481 int min_cdclk[I915_MAX_PIPES];
53e9bf5e
VS
482 /* minimum acceptable voltage level for each pipe */
483 u8 min_voltage_level[I915_MAX_PIPES];
565602d7 484
2c42e535 485 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
486
487 /*
488 * Current watermarks can't be trusted during hardware readout, so
489 * don't bother calculating intermediate watermarks.
490 */
491 bool skip_intermediate_wm;
98d39494 492
60548c55
CW
493 bool rps_interactive;
494
98d39494 495 /* Gen9+ only */
60f8e873 496 struct skl_ddb_values wm_results;
c004a90b
CW
497
498 struct i915_sw_fence commit_ready;
eb955eee
CW
499
500 struct llist_node freed;
de419ab6
ML
501};
502
eeca778a 503struct intel_plane_state {
2b875c22 504 struct drm_plane_state base;
f5929c53 505 struct i915_ggtt_view view;
be1e3415 506 struct i915_vma *vma;
5935485f
CW
507 unsigned long flags;
508#define PLANE_HAS_FENCE BIT(0)
32b7eeec 509
b63a16f6
VS
510 struct {
511 u32 offset;
df79cf44
VS
512 /*
513 * Plane stride in:
514 * bytes for 0/180 degree rotation
515 * pixels for 90/270 degree rotation
516 */
517 u32 stride;
b63a16f6 518 int x, y;
c11ada07 519 } color_plane[2];
b63a16f6 520
a0864d59
VS
521 /* plane control register */
522 u32 ctl;
523
4036c78c
JA
524 /* plane color control register */
525 u32 color_ctl;
526
be41e336
CK
527 /*
528 * scaler_id
529 * = -1 : not using a scaler
530 * >= 0 : using a scalers
531 *
532 * plane requiring a scaler:
533 * - During check_plane, its bit is set in
534 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 535 * update_scaler_plane.
be41e336
CK
536 * - scaler_id indicates the scaler it got assigned.
537 *
538 * plane doesn't require a scaler:
539 * - this can happen when scaling is no more required or plane simply
540 * got disabled.
541 * - During check_plane, corresponding bit is reset in
542 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 543 * update_scaler_plane.
be41e336
CK
544 */
545 int scaler_id;
818ed961 546
1ab554b0
ML
547 /*
548 * linked_plane:
549 *
550 * ICL planar formats require 2 planes that are updated as pairs.
551 * This member is used to make sure the other plane is also updated
552 * when required, and for update_slave() to find the correct
553 * plane_state to pass as argument.
554 */
555 struct intel_plane *linked_plane;
556
557 /*
558 * slave:
559 * If set don't update use the linked plane's state for updating
560 * this plane during atomic commit with the update_slave() callback.
561 *
562 * It's also used by the watermark code to ignore wm calculations on
563 * this plane. They're calculated by the linked plane's wm code.
564 */
565 u32 slave;
566
818ed961 567 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
568};
569
5724dbd1 570struct intel_initial_plane_config {
2d14030b 571 struct intel_framebuffer *fb;
49af449b 572 unsigned int tiling;
46f297fb
JB
573 int size;
574 u32 base;
f43348a3 575 u8 rotation;
46f297fb
JB
576};
577
be41e336
CK
578#define SKL_MIN_SRC_W 8
579#define SKL_MAX_SRC_W 4096
580#define SKL_MIN_SRC_H 8
6156a456 581#define SKL_MAX_SRC_H 4096
be41e336
CK
582#define SKL_MIN_DST_W 8
583#define SKL_MAX_DST_W 4096
584#define SKL_MIN_DST_H 8
6156a456 585#define SKL_MAX_DST_H 4096
323301af
NM
586#define ICL_MAX_SRC_W 5120
587#define ICL_MAX_SRC_H 4096
588#define ICL_MAX_DST_W 5120
589#define ICL_MAX_DST_H 4096
77224cd5
CK
590#define SKL_MIN_YUV_420_SRC_W 16
591#define SKL_MIN_YUV_420_SRC_H 16
be41e336
CK
592
593struct intel_scaler {
be41e336
CK
594 int in_use;
595 uint32_t mode;
596};
597
598struct intel_crtc_scaler_state {
599#define SKL_NUM_SCALERS 2
600 struct intel_scaler scalers[SKL_NUM_SCALERS];
601
602 /*
603 * scaler_users: keeps track of users requesting scalers on this crtc.
604 *
605 * If a bit is set, a user is using a scaler.
606 * Here user can be a plane or crtc as defined below:
607 * bits 0-30 - plane (bit position is index from drm_plane_index)
608 * bit 31 - crtc
609 *
610 * Instead of creating a new index to cover planes and crtc, using
611 * existing drm_plane_index for planes which is well less than 31
612 * planes and bit 31 for crtc. This should be fine to cover all
613 * our platforms.
614 *
615 * intel_atomic_setup_scalers will setup available scalers to users
616 * requesting scalers. It will gracefully fail if request exceeds
617 * avilability.
618 */
619#define SKL_CRTC_INDEX 31
620 unsigned scaler_users;
621
622 /* scaler used by crtc for panel fitting purpose */
623 int scaler_id;
624};
625
1ed51de9
DV
626/* drm_mode->private_flags */
627#define I915_MODE_FLAG_INHERITED 1
aec0246f
US
628/* Flag to get scanline using frame time stamps */
629#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
1ed51de9 630
4e0963c7
MR
631struct intel_pipe_wm {
632 struct intel_wm_level wm[5];
633 uint32_t linetime;
634 bool fbc_wm_enabled;
635 bool pipe_enabled;
636 bool sprites_enabled;
637 bool sprites_scaled;
638};
639
a62163e9 640struct skl_plane_wm {
4e0963c7 641 struct skl_wm_level wm[8];
942aa2d0 642 struct skl_wm_level uv_wm[8];
4e0963c7 643 struct skl_wm_level trans_wm;
b879d58f 644 bool is_planar;
a62163e9
L
645};
646
647struct skl_pipe_wm {
648 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
649 uint32_t linetime;
650};
651
855c79f5
VS
652enum vlv_wm_level {
653 VLV_WM_LEVEL_PM2,
654 VLV_WM_LEVEL_PM5,
655 VLV_WM_LEVEL_DDR_DVFS,
656 NUM_VLV_WM_LEVELS,
657};
658
659struct vlv_wm_state {
114d7dc0
VS
660 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
661 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 662 uint8_t num_levels;
855c79f5
VS
663 bool cxsr;
664};
665
814e7f0b
VS
666struct vlv_fifo_state {
667 u16 plane[I915_MAX_PLANES];
668};
669
04548cba
VS
670enum g4x_wm_level {
671 G4X_WM_LEVEL_NORMAL,
672 G4X_WM_LEVEL_SR,
673 G4X_WM_LEVEL_HPLL,
674 NUM_G4X_WM_LEVELS,
675};
676
677struct g4x_wm_state {
678 struct g4x_pipe_wm wm;
679 struct g4x_sr_wm sr;
680 struct g4x_sr_wm hpll;
681 bool cxsr;
682 bool hpll_en;
683 bool fbc_en;
684};
685
e8f1f02e
MR
686struct intel_crtc_wm_state {
687 union {
688 struct {
689 /*
690 * Intermediate watermarks; these can be
691 * programmed immediately since they satisfy
692 * both the current configuration we're
693 * switching away from and the new
694 * configuration we're switching to.
695 */
696 struct intel_pipe_wm intermediate;
697
698 /*
699 * Optimal watermarks, programmed post-vblank
700 * when this state is committed.
701 */
702 struct intel_pipe_wm optimal;
703 } ilk;
704
705 struct {
706 /* gen9+ only needs 1-step wm programming */
707 struct skl_pipe_wm optimal;
ce0ba283 708 struct skl_ddb_entry ddb;
e8f1f02e 709 } skl;
855c79f5
VS
710
711 struct {
5012e604 712 /* "raw" watermarks (not inverted) */
114d7dc0 713 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
714 /* intermediate watermarks (inverted) */
715 struct vlv_wm_state intermediate;
855c79f5
VS
716 /* optimal watermarks (inverted) */
717 struct vlv_wm_state optimal;
814e7f0b
VS
718 /* display FIFO split */
719 struct vlv_fifo_state fifo_state;
855c79f5 720 } vlv;
04548cba
VS
721
722 struct {
723 /* "raw" watermarks */
724 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
725 /* intermediate watermarks */
726 struct g4x_wm_state intermediate;
727 /* optimal watermarks */
728 struct g4x_wm_state optimal;
729 } g4x;
e8f1f02e
MR
730 };
731
732 /*
733 * Platforms with two-step watermark programming will need to
734 * update watermark programming post-vblank to switch from the
735 * safe intermediate watermarks to the optimal final
736 * watermarks.
737 */
738 bool need_postvbl_update;
739};
740
d9facae6
SS
741enum intel_output_format {
742 INTEL_OUTPUT_FORMAT_INVALID,
743 INTEL_OUTPUT_FORMAT_RGB,
33b7f3ee 744 INTEL_OUTPUT_FORMAT_YCBCR420,
8c79f844 745 INTEL_OUTPUT_FORMAT_YCBCR444,
d9facae6
SS
746};
747
5cec258b 748struct intel_crtc_state {
2d112de7
ACO
749 struct drm_crtc_state base;
750
bb760063
DV
751 /**
752 * quirks - bitfield with hw state readout quirks
753 *
754 * For various reasons the hw state readout code might not be able to
755 * completely faithfully read out the current state. These cases are
756 * tracked with quirk flags so that fastboot and state checker can act
757 * accordingly.
758 */
9953599b 759#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
760 unsigned long quirks;
761
cd202f69 762 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
763 bool update_pipe; /* can a fast modeset be performed? */
764 bool disable_cxsr;
caed361d 765 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 766 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 767 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 768
37327abd
VS
769 /* Pipe source size (ie. panel fitter input size)
770 * All planes will be positioned inside this space,
771 * and get clipped at the edges. */
772 int pipe_src_w, pipe_src_h;
773
a7d1b3f4
VS
774 /*
775 * Pipe pixel rate, adjusted for
776 * panel fitter/pipe scaler downscaling.
777 */
778 unsigned int pixel_rate;
779
5bfe2ac0
DV
780 /* Whether to set up the PCH/FDI. Note that we never allow sharing
781 * between pch encoders and cpu encoders. */
782 bool has_pch_encoder;
50f3b016 783
e43823ec
JB
784 /* Are we sending infoframes on the attached port */
785 bool has_infoframe;
786
3b117c8f 787 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
788 * pipe on Haswell and later (where we have a special eDP transcoder)
789 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
790 enum transcoder cpu_transcoder;
791
50f3b016
DV
792 /*
793 * Use reduced/limited/broadcast rbg range, compressing from the full
794 * range fed into the crtcs.
795 */
796 bool limited_color_range;
797
253c84c8
VS
798 /* Bitmask of encoder types (enum intel_output_type)
799 * driven by the pipe.
800 */
801 unsigned int output_types;
802
6897b4b5
DV
803 /* Whether we should send NULL infoframes. Required for audio. */
804 bool has_hdmi_sink;
805
9ed109a7
DV
806 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
807 * has_dp_encoder is set. */
808 bool has_audio;
809
d8b32247
DV
810 /*
811 * Enable dithering, used when the selected pipe bpp doesn't match the
812 * plane bpp.
813 */
965e0c48 814 bool dither;
f47709a9 815
611032bf
MN
816 /*
817 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
818 * compliance video pattern tests.
819 * Disable dither only if it is a compliance test request for
820 * 18bpp.
821 */
822 bool dither_force_disable;
823
f47709a9
DV
824 /* Controls for the clock computation, to override various stages. */
825 bool clock_set;
826
09ede541
DV
827 /* SDVO TV has a bunch of special case. To make multifunction encoders
828 * work correctly, we need to track this at runtime.*/
829 bool sdvo_tv_clock;
830
e29c22c0
DV
831 /*
832 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
833 * required. This is set in the 2nd loop of calling encoder's
834 * ->compute_config if the first pick doesn't work out.
835 */
836 bool bw_constrained;
837
f47709a9
DV
838 /* Settings for the intel dpll used on pretty much everything but
839 * haswell. */
80ad9206 840 struct dpll dpll;
f47709a9 841
8106ddbd
ACO
842 /* Selected dpll when shared or NULL. */
843 struct intel_shared_dpll *shared_dpll;
a43f6e0f 844
66e985c0
DV
845 /* Actual register state of the dpll, for shared dpll cross-checking. */
846 struct intel_dpll_hw_state dpll_hw_state;
847
47eacbab
VS
848 /* DSI PLL registers */
849 struct {
850 u32 ctrl, div;
851 } dsi_pll;
852
965e0c48 853 int pipe_bpp;
6cf86a5e 854 struct intel_link_m_n dp_m_n;
ff9a6750 855
439d7ac0
PB
856 /* m2_n2 for eDP downclock */
857 struct intel_link_m_n dp_m2_n2;
f769cd24 858 bool has_drrs;
439d7ac0 859
4d90f2d5
VS
860 bool has_psr;
861 bool has_psr2;
862
ff9a6750
DV
863 /*
864 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
865 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
866 * already multiplied by pixel_multiplier.
df92b1e6 867 */
ff9a6750
DV
868 int port_clock;
869
6cc5f341
DV
870 /* Used by SDVO (and if we ever fix it, HDMI). */
871 unsigned pixel_multiplier;
2dd24552 872
90a6b7b0
VS
873 uint8_t lane_count;
874
95a7a2ae
ID
875 /*
876 * Used by platforms having DP/HDMI PHY with programmable lane
877 * latency optimization.
878 */
879 uint8_t lane_lat_optim_mask;
880
53e9bf5e
VS
881 /* minimum acceptable voltage level */
882 u8 min_voltage_level;
883
2dd24552 884 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
885 struct {
886 u32 control;
887 u32 pgm_ratios;
68fc8742 888 u32 lvds_border_bits;
b074cec8
JB
889 } gmch_pfit;
890
891 /* Panel fitter placement and size for Ironlake+ */
892 struct {
893 u32 pos;
894 u32 size;
fd4daa9c 895 bool enabled;
fabf6e51 896 bool force_thru;
b074cec8 897 } pch_pfit;
33d29b14 898
ca3a0ff8 899 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 900 int fdi_lanes;
ca3a0ff8 901 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
902
903 bool ips_enabled;
6e644626 904 bool ips_force_disable;
cf532bb2 905
f51be2e0
PZ
906 bool enable_fbc;
907
cf532bb2 908 bool double_wide;
0e32b39c 909
0e32b39c 910 int pbn;
be41e336
CK
911
912 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
913
914 /* w/a for waiting 2 vblanks during crtc enable */
915 enum pipe hsw_workaround_pipe;
d21fbe87
MR
916
917 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
918 bool disable_lp_wm;
4e0963c7 919
e8f1f02e 920 struct intel_crtc_wm_state wm;
05dc698c
LL
921
922 /* Gamma mode programmed on the pipe */
923 uint32_t gamma_mode;
e9728bd8
VS
924
925 /* bitmask of visible planes (enum plane_id) */
926 u8 active_planes;
8e021151 927 u8 nv12_planes;
15953637 928
afbd8a72
VS
929 /* bitmask of planes that will be updated during the commit */
930 u8 update_planes;
931
15953637
SS
932 /* HDMI scrambling status */
933 bool hdmi_scrambling;
934
935 /* HDMI High TMDS char rate ratio */
936 bool hdmi_high_tmds_clock_ratio;
60436fd4 937
d9facae6
SS
938 /* Output format RGB/YCBCR etc */
939 enum intel_output_format output_format;
668b6c17
SS
940
941 /* Output down scaling is done in LSPCON device */
942 bool lspcon_downsampling;
b8cecdf5
DV
943};
944
79e53945
JB
945struct intel_crtc {
946 struct drm_crtc base;
80824003 947 enum pipe pipe;
08a48469
DV
948 /*
949 * Whether the crtc and the connected output pipeline is active. Implies
950 * that crtc->enabled is set, i.e. the current mode configuration has
951 * some outputs connected to this crtc.
08a48469
DV
952 */
953 bool active;
d97d7b48 954 u8 plane_ids_mask;
d8fc70b7 955 unsigned long long enabled_power_domains;
02e792fb 956 struct intel_overlay *overlay;
cda4b7d3 957
6e3c9717 958 struct intel_crtc_state *config;
b8cecdf5 959
8af29b0c
CW
960 /* global reset count when the last flip was submitted */
961 unsigned int reset_count;
5a21b665 962
8664281b
PZ
963 /* Access to these should be protected by dev_priv->irq_lock. */
964 bool cpu_fifo_underrun_disabled;
965 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
966
967 /* per-pipe watermark state */
968 struct {
969 /* watermarks currently being used */
4e0963c7
MR
970 union {
971 struct intel_pipe_wm ilk;
7eb4941f 972 struct vlv_wm_state vlv;
04548cba 973 struct g4x_wm_state g4x;
4e0963c7 974 } active;
0b2ae6d7 975 } wm;
8d7849db 976
80715b2f 977 int scanline_offset;
32b7eeec 978
eb120ef6
JB
979 struct {
980 unsigned start_vbl_count;
981 ktime_t start_vbl_time;
982 int min_vbl, max_vbl;
983 int scanline_start;
984 } debug;
85a62bf9 985
be41e336
CK
986 /* scalers available on this crtc */
987 int num_scalers;
79e53945
JB
988};
989
b840d907
JB
990struct intel_plane {
991 struct drm_plane base;
ed15030d 992 enum i9xx_plane_id i9xx_plane;
b14e5848 993 enum plane_id id;
b840d907 994 enum pipe pipe;
cf1805e6 995 bool has_fbc;
a38189c5 996 bool has_ccs;
a9ff8714 997 uint32_t frontbuffer_bit;
526682e9 998
cd5dcbf1
VS
999 struct {
1000 u32 base, cntl, size;
1001 } cursor;
1002
8e7d688b
MR
1003 /*
1004 * NOTE: Do not place new plane state fields here (e.g., when adding
1005 * new plane properties). New runtime state should now be placed in
2fde1391 1006 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
1007 */
1008
ddd5713d
VS
1009 unsigned int (*max_stride)(struct intel_plane *plane,
1010 u32 pixel_format, u64 modifier,
1011 unsigned int rotation);
282dbf9b 1012 void (*update_plane)(struct intel_plane *plane,
2fde1391
ML
1013 const struct intel_crtc_state *crtc_state,
1014 const struct intel_plane_state *plane_state);
1ab554b0
ML
1015 void (*update_slave)(struct intel_plane *plane,
1016 const struct intel_crtc_state *crtc_state,
1017 const struct intel_plane_state *plane_state);
282dbf9b
VS
1018 void (*disable_plane)(struct intel_plane *plane,
1019 struct intel_crtc *crtc);
eade6c89 1020 bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
eb0f5044
VS
1021 int (*check_plane)(struct intel_crtc_state *crtc_state,
1022 struct intel_plane_state *plane_state);
b840d907
JB
1023};
1024
b445e3b0 1025struct intel_watermark_params {
ae9400ca
TU
1026 u16 fifo_size;
1027 u16 max_wm;
1028 u8 default_wm;
1029 u8 guard_size;
1030 u8 cacheline_size;
b445e3b0
ED
1031};
1032
1033struct cxsr_latency {
c13fb778
TU
1034 bool is_desktop : 1;
1035 bool is_ddr3 : 1;
44a655ca
TU
1036 u16 fsb_freq;
1037 u16 mem_freq;
1038 u16 display_sr;
1039 u16 display_hpll_disable;
1040 u16 cursor_sr;
1041 u16 cursor_hpll_disable;
b445e3b0
ED
1042};
1043
de419ab6 1044#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 1045#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 1046#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 1047#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 1048#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 1049#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 1050#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 1051#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
a268bcd7 1052#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
79e53945 1053
f5bbfca3 1054struct intel_hdmi {
f0f59a00 1055 i915_reg_t hdmi_reg;
f5bbfca3 1056 int ddc_bus;
b1ba124d
VS
1057 struct {
1058 enum drm_dp_dual_mode_type type;
1059 int max_tmds_clock;
1060 } dp_dual_mode;
f5bbfca3
ED
1061 bool has_hdmi_sink;
1062 bool has_audio;
abedc077 1063 bool rgb_quant_range_selectable;
d8b4c43a 1064 struct intel_connector *attached_connector;
9c229127 1065 struct cec_notifier *cec_notifier;
f5bbfca3
ED
1066};
1067
0e32b39c 1068struct intel_dp_mst_encoder;
b091cd92 1069#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 1070
fe3cd48d
R
1071/*
1072 * enum link_m_n_set:
1073 * When platform provides two set of M_N registers for dp, we can
1074 * program them and switch between them incase of DRRS.
1075 * But When only one such register is provided, we have to program the
1076 * required divider value on that registers itself based on the DRRS state.
1077 *
1078 * M1_N1 : Program dp_m_n on M1_N1 registers
1079 * dp_m2_n2 on M2_N2 registers (If supported)
1080 *
1081 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
1082 * M2_N2 registers are not supported
1083 */
1084
1085enum link_m_n_set {
1086 /* Sets the m1_n1 and m2_n2 */
1087 M1_N1 = 0,
1088 M2_N2
1089};
1090
c1617abc
MN
1091struct intel_dp_compliance_data {
1092 unsigned long edid;
611032bf
MN
1093 uint8_t video_pattern;
1094 uint16_t hdisplay, vdisplay;
1095 uint8_t bpc;
c1617abc
MN
1096};
1097
1098struct intel_dp_compliance {
1099 unsigned long test_type;
1100 struct intel_dp_compliance_data test_data;
1101 bool test_active;
da15f7cb
MN
1102 int test_link_rate;
1103 u8 test_lane_count;
c1617abc
MN
1104};
1105
54d63ca6 1106struct intel_dp {
f0f59a00 1107 i915_reg_t output_reg;
54d63ca6 1108 uint32_t DP;
901c2daf
VS
1109 int link_rate;
1110 uint8_t lane_count;
30d9aa42 1111 uint8_t sink_count;
64ee2fd2 1112 bool link_mst;
edb2e530 1113 bool link_trained;
54d63ca6 1114 bool has_audio;
d7e8ef02 1115 bool reset_link_params;
54d63ca6 1116 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 1117 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 1118 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 1119 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
93ac092f 1120 u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
08cadae8 1121 u8 fec_capable;
55cfc580
JN
1122 /* source rates */
1123 int num_source_rates;
1124 const int *source_rates;
68f357cb
JN
1125 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1126 int num_sink_rates;
94ca719e 1127 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 1128 bool use_rate_select;
975ee5fc
JN
1129 /* intersection of source and sink rates */
1130 int num_common_rates;
1131 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
1132 /* Max lane count for the current link */
1133 int max_link_lane_count;
1134 /* Max rate for the current link */
1135 int max_link_rate;
7b3fc170 1136 /* sink or branch descriptor */
84c36753 1137 struct drm_dp_desc desc;
9d1a1031 1138 struct drm_dp_aux aux;
54d63ca6
SK
1139 uint8_t train_set[4];
1140 int panel_power_up_delay;
1141 int panel_power_down_delay;
1142 int panel_power_cycle_delay;
1143 int backlight_on_delay;
1144 int backlight_off_delay;
54d63ca6
SK
1145 struct delayed_work panel_vdd_work;
1146 bool want_panel_vdd;
dce56b3c
PZ
1147 unsigned long last_power_on;
1148 unsigned long last_backlight_off;
d28d4731 1149 ktime_t panel_power_off_time;
5d42f82a 1150
01527b31
CT
1151 struct notifier_block edp_notifier;
1152
a4a5d2f8
VS
1153 /*
1154 * Pipe whose power sequencer is currently locked into
1155 * this port. Only relevant on VLV/CHV.
1156 */
1157 enum pipe pps_pipe;
9f2bdb00
VS
1158 /*
1159 * Pipe currently driving the port. Used for preventing
1160 * the use of the PPS for any pipe currentrly driving
1161 * external DP as that will mess things up on VLV.
1162 */
1163 enum pipe active_pipe;
78597996
ID
1164 /*
1165 * Set if the sequencer may be reset due to a power transition,
1166 * requiring a reinitialization. Only relevant on BXT.
1167 */
1168 bool pps_reset;
36b5f425 1169 struct edp_power_seq pps_delays;
a4a5d2f8 1170
0e32b39c
DA
1171 bool can_mst; /* this port supports mst */
1172 bool is_mst;
19e0b4ca 1173 int active_mst_links;
0e32b39c 1174 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1175 struct intel_connector *attached_connector;
ec5b01dd 1176
0e32b39c
DA
1177 /* mst connector list */
1178 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1179 struct drm_dp_mst_topology_mgr mst_mgr;
1180
ec5b01dd 1181 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1182 /*
1183 * This function returns the value we have to program the AUX_CTL
1184 * register with to kick off an AUX transaction.
1185 */
1186 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
153b1100
DL
1187 int send_bytes,
1188 uint32_t aux_clock_divider);
ad64217b 1189
4904fa66
VS
1190 i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1191 i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1192
ad64217b
ACO
1193 /* This is called before a link training is starterd */
1194 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1195
c5d5ab7a 1196 /* Displayport compliance testing */
c1617abc 1197 struct intel_dp_compliance compliance;
54d63ca6
SK
1198};
1199
96e35598
SS
1200enum lspcon_vendor {
1201 LSPCON_VENDOR_MCA,
1202 LSPCON_VENDOR_PARADE
1203};
1204
dbe9e61b
SS
1205struct intel_lspcon {
1206 bool active;
1207 enum drm_lspcon_mode mode;
96e35598 1208 enum lspcon_vendor vendor;
dbe9e61b
SS
1209};
1210
da63a9f2
PZ
1211struct intel_digital_port {
1212 struct intel_encoder base;
bcf53de4 1213 u32 saved_port_bits;
da63a9f2
PZ
1214 struct intel_dp dp;
1215 struct intel_hdmi hdmi;
dbe9e61b 1216 struct intel_lspcon lspcon;
b2c5c181 1217 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1218 bool release_cl2_override;
ccb1a831 1219 uint8_t max_lanes;
563d22a0
ID
1220 /* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
1221 enum aux_ch aux_ch;
62b69566 1222 enum intel_display_power_domain ddi_io_power_domain;
6075546f 1223 enum tc_port_type tc_type;
f99be1b3 1224
790ea70c 1225 void (*write_infoframe)(struct intel_encoder *encoder,
f99be1b3 1226 const struct intel_crtc_state *crtc_state,
1d776538 1227 unsigned int type,
f99be1b3 1228 const void *frame, ssize_t len);
790ea70c 1229 void (*set_infoframes)(struct intel_encoder *encoder,
f99be1b3
VS
1230 bool enable,
1231 const struct intel_crtc_state *crtc_state,
1232 const struct drm_connector_state *conn_state);
790ea70c 1233 bool (*infoframe_enabled)(struct intel_encoder *encoder,
f99be1b3 1234 const struct intel_crtc_state *pipe_config);
da63a9f2
PZ
1235};
1236
0e32b39c
DA
1237struct intel_dp_mst_encoder {
1238 struct intel_encoder base;
1239 enum pipe pipe;
1240 struct intel_digital_port *primary;
0552f765 1241 struct intel_connector *connector;
0e32b39c
DA
1242};
1243
65d64cc5 1244static inline enum dpio_channel
89b667f8
JB
1245vlv_dport_to_channel(struct intel_digital_port *dport)
1246{
8f4f2797 1247 switch (dport->base.port) {
89b667f8 1248 case PORT_B:
00fc31b7 1249 case PORT_D:
e4607fcf 1250 return DPIO_CH0;
89b667f8 1251 case PORT_C:
e4607fcf 1252 return DPIO_CH1;
89b667f8
JB
1253 default:
1254 BUG();
1255 }
1256}
1257
65d64cc5
VS
1258static inline enum dpio_phy
1259vlv_dport_to_phy(struct intel_digital_port *dport)
1260{
8f4f2797 1261 switch (dport->base.port) {
65d64cc5
VS
1262 case PORT_B:
1263 case PORT_C:
1264 return DPIO_PHY0;
1265 case PORT_D:
1266 return DPIO_PHY1;
1267 default:
1268 BUG();
1269 }
1270}
1271
1272static inline enum dpio_channel
eb69b0e5
CML
1273vlv_pipe_to_channel(enum pipe pipe)
1274{
1275 switch (pipe) {
1276 case PIPE_A:
1277 case PIPE_C:
1278 return DPIO_CH0;
1279 case PIPE_B:
1280 return DPIO_CH1;
1281 default:
1282 BUG();
1283 }
1284}
1285
e2af48c6 1286static inline struct intel_crtc *
b91eb5cc 1287intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1288{
f875c15a
CW
1289 return dev_priv->pipe_to_crtc_mapping[pipe];
1290}
1291
e2af48c6 1292static inline struct intel_crtc *
ed15030d 1293intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
417ae147 1294{
417ae147
CW
1295 return dev_priv->plane_to_crtc_mapping[plane];
1296}
1297
5f1aae65 1298struct intel_load_detect_pipe {
edde3617 1299 struct drm_atomic_state *restore_state;
5f1aae65 1300};
79e53945 1301
5f1aae65
PZ
1302static inline struct intel_encoder *
1303intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1304{
1305 return to_intel_connector(connector)->encoder;
1306}
1307
4ef03f83 1308static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
da63a9f2 1309{
4ef03f83 1310 switch (encoder->type) {
7e732cac 1311 case INTEL_OUTPUT_DDI:
9a5da00b
ACO
1312 case INTEL_OUTPUT_DP:
1313 case INTEL_OUTPUT_EDP:
1314 case INTEL_OUTPUT_HDMI:
4ef03f83
VS
1315 return true;
1316 default:
1317 return false;
1318 }
1319}
1320
1321static inline struct intel_digital_port *
1322enc_to_dig_port(struct drm_encoder *encoder)
1323{
1324 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1325
1326 if (intel_encoder_is_dig_port(intel_encoder))
9a5da00b
ACO
1327 return container_of(encoder, struct intel_digital_port,
1328 base.base);
4ef03f83 1329 else
9a5da00b 1330 return NULL;
9ff8c9ba
ID
1331}
1332
bdc93fe0
R
1333static inline struct intel_digital_port *
1334conn_to_dig_port(struct intel_connector *connector)
1335{
1336 return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
1337}
1338
0e32b39c
DA
1339static inline struct intel_dp_mst_encoder *
1340enc_to_mst(struct drm_encoder *encoder)
1341{
1342 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1343}
1344
9ff8c9ba
ID
1345static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1346{
1347 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1348}
1349
14aa521c
VS
1350static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
1351{
1352 switch (encoder->type) {
1353 case INTEL_OUTPUT_DP:
1354 case INTEL_OUTPUT_EDP:
1355 return true;
1356 case INTEL_OUTPUT_DDI:
1357 /* Skip pure HDMI/DVI DDI encoders */
1358 return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
1359 default:
1360 return false;
1361 }
1362}
1363
06c812d7
SS
1364static inline struct intel_lspcon *
1365enc_to_intel_lspcon(struct drm_encoder *encoder)
1366{
1367 return &enc_to_dig_port(encoder)->lspcon;
1368}
1369
da63a9f2
PZ
1370static inline struct intel_digital_port *
1371dp_to_dig_port(struct intel_dp *intel_dp)
1372{
1373 return container_of(intel_dp, struct intel_digital_port, dp);
1374}
1375
dd75f6dd
ID
1376static inline struct intel_lspcon *
1377dp_to_lspcon(struct intel_dp *intel_dp)
1378{
1379 return &dp_to_dig_port(intel_dp)->lspcon;
1380}
1381
de25eb7f
RV
1382static inline struct drm_i915_private *
1383dp_to_i915(struct intel_dp *intel_dp)
1384{
1385 return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
1386}
1387
da63a9f2
PZ
1388static inline struct intel_digital_port *
1389hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1390{
1391 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1392}
1393
1ab554b0
ML
1394static inline struct intel_plane_state *
1395intel_atomic_get_plane_state(struct intel_atomic_state *state,
1396 struct intel_plane *plane)
1397{
1398 struct drm_plane_state *ret =
1399 drm_atomic_get_plane_state(&state->base, &plane->base);
1400
1401 if (IS_ERR(ret))
1402 return ERR_CAST(ret);
1403
1404 return to_intel_plane_state(ret);
1405}
1406
1407static inline struct intel_plane_state *
1408intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
1409 struct intel_plane *plane)
1410{
1411 return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
1412 &plane->base));
1413}
1414
b2b55502
VS
1415static inline struct intel_plane_state *
1416intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1417 struct intel_plane *plane)
1418{
1419 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1420 &plane->base));
1421}
1422
7b510451
VS
1423static inline struct intel_crtc_state *
1424intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1425 struct intel_crtc *crtc)
1426{
1427 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1428 &crtc->base));
1429}
1430
d3a8fb32
VS
1431static inline struct intel_crtc_state *
1432intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1433 struct intel_crtc *crtc)
1434{
1435 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1436 &crtc->base));
1437}
1438
47339cd9 1439/* intel_fifo_underrun.c */
a72e4c9f 1440bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1441 enum pipe pipe, bool enable);
a72e4c9f 1442bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
a2196033 1443 enum pipe pch_transcoder,
87440425 1444 bool enable);
1f7247c0
DV
1445void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1446 enum pipe pipe);
1447void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
a2196033 1448 enum pipe pch_transcoder);
aca7b684
VS
1449void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1450void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1451
1452/* i915_irq.c */
480c8033
DV
1453void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1454void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1455void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1456void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
d02b98b8 1457void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
dc97997a 1458void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1459void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1460void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1461
1462static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1463 u32 mask)
1464{
562d9bae 1465 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1300b4f8
CW
1466}
1467
b963291c
DV
1468void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1469void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1470static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1471{
1472 /*
1473 * We only use drm_irq_uninstall() at unload and VT switch, so
1474 * this is the only thing we need to check.
1475 */
ad1443f0 1476 return dev_priv->runtime_pm.irqs_enabled;
9df7575f
JB
1477}
1478
a225f079 1479int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be 1480void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
001bd2cb 1481 u8 pipe_mask);
aae8ba84 1482void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
001bd2cb 1483 u8 pipe_mask);
26705e20
SAK
1484void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1485void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1486void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1487
5f1aae65 1488/* intel_crt.c */
6102a8ee
VS
1489bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
1490 i915_reg_t adpa_reg, enum pipe *pipe);
c39055b0 1491void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1492void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1493
1494/* intel_ddi.c */
b7076546 1495void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
5f88a9c6
VS
1496 const struct intel_crtc_state *old_crtc_state,
1497 const struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1498void hsw_fdi_link_train(struct intel_crtc *crtc,
1499 const struct intel_crtc_state *crtc_state);
c39055b0 1500void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425 1501bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1502void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
90c3e219 1503void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state);
3dc38eea
ACO
1504void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1505void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
3dc38eea 1506void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1507void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1508bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
87440425 1509void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1510 struct intel_crtc_state *pipe_config);
5f1aae65 1511
3dc38eea
ACO
1512void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1513 bool state);
53e9bf5e
VS
1514void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1515 struct intel_crtc_state *crtc_state);
d509af6c 1516u32 bxt_signal_levels(struct intel_dp *intel_dp);
f8896f5d 1517uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e 1518u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
4718a365
VS
1519u8 intel_ddi_dp_pre_emphasis_max(struct intel_encoder *encoder,
1520 u8 voltage_swing);
2320175f
SP
1521int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1522 bool enable);
c27e917e
PZ
1523void icl_map_plls_to_ports(struct drm_crtc *crtc,
1524 struct intel_crtc_state *crtc_state,
1525 struct drm_atomic_state *old_state);
1526void icl_unmap_plls_to_ports(struct drm_crtc *crtc,
1527 struct intel_crtc_state *crtc_state,
1528 struct drm_atomic_state *old_state);
70332ac5 1529void icl_sanitize_encoder_pll_mapping(struct intel_encoder *encoder);
ffe5111e 1530
d88c4afd 1531unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
5d2a1950 1532 int color_plane, unsigned int height);
b680c37a 1533
7c10a2b5 1534/* intel_audio.c */
88212941 1535void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1536void intel_audio_codec_enable(struct intel_encoder *encoder,
1537 const struct intel_crtc_state *crtc_state,
1538 const struct drm_connector_state *conn_state);
8ec47de2
VS
1539void intel_audio_codec_disable(struct intel_encoder *encoder,
1540 const struct intel_crtc_state *old_crtc_state,
1541 const struct drm_connector_state *old_conn_state);
58fddc28
ID
1542void i915_audio_component_init(struct drm_i915_private *dev_priv);
1543void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1544void intel_audio_init(struct drm_i915_private *dev_priv);
1545void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1546
7ff89ca2 1547/* intel_cdclk.c */
d305e061 1548int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
e1cd3325
PZ
1549void skl_init_cdclk(struct drm_i915_private *dev_priv);
1550void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
d8d4a512
VS
1551void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1552void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
e1cd3325
PZ
1553void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1554void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
186a277e
PZ
1555void icl_init_cdclk(struct drm_i915_private *dev_priv);
1556void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1557void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1558void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1559void intel_update_cdclk(struct drm_i915_private *dev_priv);
1560void intel_update_rawclk(struct drm_i915_private *dev_priv);
64600bd5 1561bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
49cd97a3 1562 const struct intel_cdclk_state *b);
64600bd5
VS
1563bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1564 const struct intel_cdclk_state *b);
b0587e4d
VS
1565void intel_set_cdclk(struct drm_i915_private *dev_priv,
1566 const struct intel_cdclk_state *cdclk_state);
cfddadc9
VS
1567void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1568 const char *context);
7ff89ca2 1569
b680c37a 1570/* intel_display.c */
2ee0da16
VS
1571void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1572void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
a2196033 1573enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
49cd97a3 1574int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1575int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1576 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1577int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1578 const char *name, u32 reg);
b7076546
ML
1579void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1580void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
88212941 1581void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1582unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1583 const struct intel_plane_state *state,
1584 int plane);
6687c906 1585void intel_add_fb_offsets(int *x, int *y,
2949056c 1586 const struct intel_plane_state *state, int plane);
1663b9d6 1587unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1588bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1589void intel_mark_busy(struct drm_i915_private *dev_priv);
1590void intel_mark_idle(struct drm_i915_private *dev_priv);
70e0bd74 1591int intel_display_suspend(struct drm_device *dev);
8090ba8c 1592void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1593void intel_encoder_destroy(struct drm_encoder *encoder);
de330815
VS
1594struct drm_display_mode *
1595intel_encoder_current_mode(struct intel_encoder *encoder);
176597a1 1596bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
ac213c1b
PZ
1597bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
1598enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
1599 enum port port);
6a20fe7b
VS
1600int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1601 struct drm_file *file_priv);
87440425
PZ
1602enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1603 enum pipe pipe);
2d84d2b3
VS
1604static inline bool
1605intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1606 enum intel_output_type type)
1607{
1608 return crtc_state->output_types & (1 << type);
1609}
37a5650b
VS
1610static inline bool
1611intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1612{
1613 return crtc_state->output_types &
cca0502b 1614 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1615 (1 << INTEL_OUTPUT_DP_MST) |
1616 (1 << INTEL_OUTPUT_EDP));
1617}
4f905cf9 1618static inline void
0f0f74bc 1619intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1620{
0f0f74bc 1621 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1622}
0c241d5b 1623static inline void
0f0f74bc 1624intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1625{
b91eb5cc 1626 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1627
1628 if (crtc->active)
0f0f74bc 1629 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1630}
a2991414
ML
1631
1632u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1633
87440425 1634int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1635void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1636 struct intel_digital_port *dport,
1637 unsigned int expected_mask);
6c5ed5ae 1638int intel_get_load_detect_pipe(struct drm_connector *connector,
bacdcd55 1639 const struct drm_display_mode *mode,
6c5ed5ae
ML
1640 struct intel_load_detect_pipe *old,
1641 struct drm_modeset_acquire_ctx *ctx);
87440425 1642void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1643 struct intel_load_detect_pipe *old,
1644 struct drm_modeset_acquire_ctx *ctx);
058d88c4 1645struct i915_vma *
5935485f 1646intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
f5929c53 1647 const struct i915_ggtt_view *view,
f7a02ad7 1648 bool uses_fence,
5935485f
CW
1649 unsigned long *out_flags);
1650void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
a8bb6818 1651struct drm_framebuffer *
24dbf51a
CW
1652intel_framebuffer_create(struct drm_i915_gem_object *obj,
1653 struct drm_mode_fb_cmd2 *mode_cmd);
6beb8c23 1654int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1655 struct drm_plane_state *new_state);
38f3ce3a 1656void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1657 struct drm_plane_state *old_state);
a98b3431
MR
1658int intel_plane_atomic_get_property(struct drm_plane *plane,
1659 const struct drm_plane_state *state,
1660 struct drm_property *property,
1661 uint64_t *val);
1662int intel_plane_atomic_set_property(struct drm_plane *plane,
1663 struct drm_plane_state *state,
1664 struct drm_property *property,
1665 uint64_t val);
b2b55502
VS
1666int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1667 struct drm_crtc_state *crtc_state,
1668 const struct intel_plane_state *old_plane_state,
da20eabd 1669 struct drm_plane_state *plane_state);
716c2e55 1670
7abd4b35
ACO
1671void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1672 enum pipe pipe);
1673
30ad9814 1674int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1675 const struct dpll *dpll);
30ad9814 1676void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1677int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1678
716c2e55 1679/* modesetting asserts */
b680c37a
DV
1680void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1681 enum pipe pipe);
55607e8a
DV
1682void assert_pll(struct drm_i915_private *dev_priv,
1683 enum pipe pipe, bool state);
1684#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1685#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1686void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1687#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1688#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1689void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1690 enum pipe pipe, bool state);
1691#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1692#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1693void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1694#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1695#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
c033666a
CW
1696void intel_prepare_reset(struct drm_i915_private *dev_priv);
1697void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1698void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1699void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1700void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1701void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1702void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1703void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1704unsigned int skl_cdclk_get_vco(unsigned int freq);
3e68928b 1705void skl_enable_dc6(struct drm_i915_private *dev_priv);
87440425 1706void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1707 struct intel_crtc_state *pipe_config);
4c354754
ML
1708void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
1709 enum link_m_n_set m_n);
87440425 1710int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1711bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1712 struct dpll *best_clock);
1713int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1714
525b9311 1715bool intel_crtc_active(struct intel_crtc *crtc);
24f28450 1716bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
199ea381
ML
1717void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1718void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
79f255a0 1719enum intel_display_power_domain intel_port_to_power_domain(enum port port);
337837ac
ID
1720enum intel_display_power_domain
1721intel_aux_power_domain(struct intel_digital_port *dig_port);
f6a83288 1722void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1723 struct intel_crtc_state *pipe_config);
d52ad9cb
ML
1724void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
1725 struct intel_crtc_state *crtc_state);
86adf9d7 1726
e7a278a3 1727u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
e435d6e5 1728int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
4e0b83a5
VS
1729int skl_max_scale(const struct intel_crtc_state *crtc_state,
1730 u32 pixel_format);
8ea30864 1731
be1e3415
CW
1732static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1733{
1734 return i915_ggtt_offset(state->vma);
1735}
dedf278c 1736
4036c78c
JA
1737u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1738 const struct intel_plane_state *plane_state);
2e881264
VS
1739u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1740 const struct intel_plane_state *plane_state);
38f24f21 1741u32 glk_color_ctl(const struct intel_plane_state *plane_state);
df79cf44
VS
1742u32 skl_plane_stride(const struct intel_plane_state *plane_state,
1743 int plane);
73266595 1744int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1745int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
ddf34319 1746int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
ddd5713d
VS
1747unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
1748 u32 pixel_format, u64 modifier,
1749 unsigned int rotation);
121920fa 1750
360fa66a 1751/* intel_connector.c */
1c21348d
JN
1752int intel_connector_init(struct intel_connector *connector);
1753struct intel_connector *intel_connector_alloc(void);
1754void intel_connector_free(struct intel_connector *connector);
1755void intel_connector_destroy(struct drm_connector *connector);
1756int intel_connector_register(struct drm_connector *connector);
1757void intel_connector_unregister(struct drm_connector *connector);
1758void intel_connector_attach_encoder(struct intel_connector *connector,
1759 struct intel_encoder *encoder);
1760bool intel_connector_get_hw_state(struct intel_connector *connector);
046c9bca 1761enum pipe intel_connector_get_pipe(struct intel_connector *connector);
360fa66a
JN
1762int intel_connector_update_modes(struct drm_connector *connector,
1763 struct edid *edid);
1764int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1765void intel_attach_force_audio_property(struct drm_connector *connector);
1766void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1767void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1768
eb805623 1769/* intel_csr.c */
f4448375 1770void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1771void intel_csr_load_program(struct drm_i915_private *);
f4448375 1772void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1773void intel_csr_ucode_suspend(struct drm_i915_private *);
1774void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1775
5f1aae65 1776/* intel_dp.c */
59b74c49
VS
1777bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
1778 i915_reg_t dp_reg, enum port port,
1779 enum pipe *pipe);
c39055b0
ACO
1780bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1781 enum port port);
87440425
PZ
1782bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1783 struct intel_connector *intel_connector);
901c2daf 1784void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1785 int link_rate, uint8_t lane_count,
1786 bool link_mst);
fdb14d33
MN
1787int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1788 int link_rate, uint8_t lane_count);
87440425 1789void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425 1790void intel_dp_stop_link_train(struct intel_dp *intel_dp);
c85d200e
VS
1791int intel_dp_retrain_link(struct intel_encoder *encoder,
1792 struct drm_modeset_acquire_ctx *ctx);
87440425 1793void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1794void intel_dp_encoder_reset(struct drm_encoder *encoder);
1795void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1796void intel_dp_encoder_destroy(struct drm_encoder *encoder);
87440425 1797bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1798 struct intel_crtc_state *pipe_config,
1799 struct drm_connector_state *conn_state);
1853a9da 1800bool intel_dp_is_edp(struct intel_dp *intel_dp);
7b91bf7f 1801bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1802enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1803 bool long_hpd);
b037d58f
ML
1804void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1805 const struct drm_connector_state *conn_state);
1806void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
24f3e092 1807void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1808void intel_edp_panel_on(struct intel_dp *intel_dp);
1809void intel_edp_panel_off(struct intel_dp *intel_dp);
1a4313d1
VS
1810void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
1811void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
50fec21a 1812int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1813int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1814int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1815void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1816void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1817uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1818void intel_plane_destroy(struct drm_plane *plane);
85cb48a1 1819void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5f88a9c6 1820 const struct intel_crtc_state *crtc_state);
85cb48a1 1821void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5f88a9c6 1822 const struct intel_crtc_state *crtc_state);
5748b6a1
CW
1823void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1824 unsigned int frontbuffer_bits);
1825void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1826 unsigned int frontbuffer_bits);
0bc12bcb 1827
94223d04
ACO
1828void
1829intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1830 uint8_t dp_train_pat);
1831void
1832intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1833void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1834uint8_t
1835intel_dp_voltage_max(struct intel_dp *intel_dp);
1836uint8_t
1837intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1838void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1839 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1840bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
2edd5327 1841bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
94223d04
ACO
1842bool
1843intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
d9218c8f
MN
1844uint16_t intel_dp_dsc_get_output_bpp(int link_clock, uint8_t lane_count,
1845 int mode_clock, int mode_hdisplay);
1846uint8_t intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
1847 int mode_hdisplay);
94223d04 1848
419b1b7a
ACO
1849static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1850{
1851 return ~((1 << lane_count) - 1) & 0xf;
1852}
1853
24e807e7 1854bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
22a2c8e0
DP
1855int intel_dp_link_required(int pixel_clock, int bpp);
1856int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
7533eb4f 1857bool intel_digital_port_connected(struct intel_encoder *encoder);
24e807e7 1858
e7156c83
YA
1859/* intel_dp_aux_backlight.c */
1860int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1861
0e32b39c
DA
1862/* intel_dp_mst.c */
1863int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1864void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
ca3589c1 1865/* vlv_dsi.c */
e518634b 1866void vlv_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1867
bf4d57ff
MC
1868/* icl_dsi.c */
1869void icl_dsi_init(struct drm_i915_private *dev_priv);
1870
90198355
JN
1871/* intel_dsi_dcs_backlight.c */
1872int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1873
1874/* intel_dvo.c */
c39055b0 1875void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1876/* intel_hotplug.c */
1877void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
dba14b27
VS
1878bool intel_encoder_hotplug(struct intel_encoder *encoder,
1879 struct intel_connector *connector);
5f1aae65 1880
0632fef6 1881/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1882#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1883extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1884extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4f256d82
DV
1885extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1886extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
82e3b8c1 1887extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1888extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1889extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1890#else
1891static inline int intel_fbdev_init(struct drm_device *dev)
1892{
1893 return 0;
1894}
5f1aae65 1895
e00bf696 1896static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1897{
1898}
1899
4f256d82
DV
1900static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1901{
1902}
1903
1904static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
4520f53a
DV
1905{
1906}
1907
82e3b8c1 1908static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1909{
1910}
1911
d9c409d6
JN
1912static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1913{
1914}
1915
0632fef6 1916static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1917{
1918}
1919#endif
5f1aae65 1920
7ff0ebcc 1921/* intel_fbc.c */
f51be2e0 1922void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
dd57602e 1923 struct intel_atomic_state *state);
0e631adc 1924bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1925void intel_fbc_pre_update(struct intel_crtc *crtc,
1926 struct intel_crtc_state *crtc_state,
1927 struct intel_plane_state *plane_state);
1eb52238 1928void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1929void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1930void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1931void intel_fbc_enable(struct intel_crtc *crtc,
1932 struct intel_crtc_state *crtc_state,
1933 struct intel_plane_state *plane_state);
c937ab3e
PZ
1934void intel_fbc_disable(struct intel_crtc *crtc);
1935void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1936void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1937 unsigned int frontbuffer_bits,
1938 enum fb_op_origin origin);
1939void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1940 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1941void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1942void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
d52ad9cb 1943int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
7ff0ebcc 1944
5f1aae65 1945/* intel_hdmi.c */
c39055b0
ACO
1946void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1947 enum port port);
87440425
PZ
1948void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1949 struct intel_connector *intel_connector);
1950struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1951bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1952 struct intel_crtc_state *pipe_config,
1953 struct drm_connector_state *conn_state);
277ab5ab 1954bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
15953637
SS
1955 struct drm_connector *connector,
1956 bool high_tmds_clock_ratio,
1957 bool scrambling);
b2ccb822 1958void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
385e4de0 1959void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
5f1aae65 1960
5f1aae65 1961/* intel_lvds.c */
a44628b9
VS
1962bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
1963 i915_reg_t lvds_reg, enum pipe *pipe);
c39055b0 1964void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1965struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1966bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65 1967
5f1aae65 1968/* intel_overlay.c */
58db08a7
JRS
1969void intel_overlay_setup(struct drm_i915_private *dev_priv);
1970void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
87440425 1971int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1972int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1973 struct drm_file *file_priv);
1974int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1975 struct drm_file *file_priv);
1362b776 1976void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1977
1978
1979/* intel_panel.c */
87440425 1980int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1981 struct drm_display_mode *fixed_mode,
1982 struct drm_display_mode *downclock_mode);
87440425
PZ
1983void intel_panel_fini(struct intel_panel *panel);
1984void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1985 struct drm_display_mode *adjusted_mode);
1986void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1987 struct intel_crtc_state *pipe_config,
87440425
PZ
1988 int fitting_mode);
1989void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1990 struct intel_crtc_state *pipe_config,
87440425 1991 int fitting_mode);
90d7cd24 1992void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
6dda730e 1993 u32 level, u32 max);
fda9ee98
CW
1994int intel_panel_setup_backlight(struct drm_connector *connector,
1995 enum pipe pipe);
b037d58f
ML
1996void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1997 const struct drm_connector_state *conn_state);
1998void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
ec9ed197 1999extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 2000 struct drm_i915_private *dev_priv,
ec9ed197
VK
2001 struct drm_display_mode *fixed_mode,
2002 struct drm_connector *connector);
e63d87c0
CW
2003
2004#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 2005int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
2006void intel_backlight_device_unregister(struct intel_connector *connector);
2007#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2de2d0b0 2008static inline int intel_backlight_device_register(struct intel_connector *connector)
1ebaa0b9
CW
2009{
2010 return 0;
2011}
e63d87c0
CW
2012static inline void intel_backlight_device_unregister(struct intel_connector *connector)
2013{
2014}
2015#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 2016
ee5e5e7a
SP
2017/* intel_hdcp.c */
2018void intel_hdcp_atomic_check(struct drm_connector *connector,
2019 struct drm_connector_state *old_state,
2020 struct drm_connector_state *new_state);
2021int intel_hdcp_init(struct intel_connector *connector,
2022 const struct intel_hdcp_shim *hdcp_shim);
2023int intel_hdcp_enable(struct intel_connector *connector);
2024int intel_hdcp_disable(struct intel_connector *connector);
2025int intel_hdcp_check_link(struct intel_connector *connector);
fdddd08c 2026bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
bdc93fe0 2027bool intel_hdcp_capable(struct intel_connector *connector);
5f1aae65 2028
0bc12bcb 2029/* intel_psr.c */
4371d896 2030#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
77fe36ff 2031void intel_psr_init_dpcd(struct intel_dp *intel_dp);
d2419ffc
VS
2032void intel_psr_enable(struct intel_dp *intel_dp,
2033 const struct intel_crtc_state *crtc_state);
2034void intel_psr_disable(struct intel_dp *intel_dp,
2035 const struct intel_crtc_state *old_crtc_state);
c44301fc
ML
2036int intel_psr_set_debugfs_mode(struct drm_i915_private *dev_priv,
2037 struct drm_modeset_acquire_ctx *ctx,
2038 u64 value);
5748b6a1 2039void intel_psr_invalidate(struct drm_i915_private *dev_priv,
5baf63cc
RV
2040 unsigned frontbuffer_bits,
2041 enum fb_op_origin origin);
5748b6a1 2042void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
2043 unsigned frontbuffer_bits,
2044 enum fb_op_origin origin);
c39055b0 2045void intel_psr_init(struct drm_i915_private *dev_priv);
4d90f2d5
VS
2046void intel_psr_compute_config(struct intel_dp *intel_dp,
2047 struct intel_crtc_state *crtc_state);
1aeb1b5f 2048void intel_psr_irq_control(struct drm_i915_private *dev_priv, u32 debug);
54fd3149 2049void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
cc3054ff 2050void intel_psr_short_pulse(struct intel_dp *intel_dp);
63ec132d
DP
2051int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
2052 u32 *out_value);
2f8e7ea9 2053bool intel_psr_enabled(struct intel_dp *intel_dp);
0bc12bcb 2054
593a21a0 2055/* intel_quirks.c */
27a981b6 2056void intel_init_quirks(struct drm_i915_private *dev_priv);
593a21a0 2057
9c065a7d
DV
2058/* intel_runtime_pm.c */
2059int intel_power_domains_init(struct drm_i915_private *);
f28ec6f4 2060void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
73dfc227 2061void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
48a287ed 2062void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
3e68928b
AM
2063void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
2064void icl_display_core_uninit(struct drm_i915_private *dev_priv);
2cd9a689
ID
2065void intel_power_domains_enable(struct drm_i915_private *dev_priv);
2066void intel_power_domains_disable(struct drm_i915_private *dev_priv);
2067
2068enum i915_drm_suspend_mode {
2069 I915_DRM_SUSPEND_IDLE,
2070 I915_DRM_SUSPEND_MEM,
2071 I915_DRM_SUSPEND_HIBERNATE,
2072};
2073
2074void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
2075 enum i915_drm_suspend_mode);
2076void intel_power_domains_resume(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
2077void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
2078void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 2079void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
07d80572 2080void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
9895ad03
DS
2081const char *
2082intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 2083
f458ebbc
DV
2084bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2085 enum intel_display_power_domain domain);
2086bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
2087 enum intel_display_power_domain domain);
9c065a7d
DV
2088void intel_display_power_get(struct drm_i915_private *dev_priv,
2089 enum intel_display_power_domain domain);
09731280
ID
2090bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
2091 enum intel_display_power_domain domain);
9c065a7d
DV
2092void intel_display_power_put(struct drm_i915_private *dev_priv,
2093 enum intel_display_power_domain domain);
aa9664ff
MK
2094void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
2095 u8 req_slices);
da5827c3
ID
2096
2097static inline void
2098assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
2099{
ad1443f0 2100 WARN_ONCE(dev_priv->runtime_pm.suspended,
da5827c3
ID
2101 "Device suspended during HW access\n");
2102}
2103
2104static inline void
2105assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
2106{
2107 assert_rpm_device_not_suspended(dev_priv);
ad1443f0 2108 WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1f58c8e7 2109 "RPM wakelock ref not held during HW access");
da5827c3
ID
2110}
2111
1f814dac
ID
2112/**
2113 * disable_rpm_wakeref_asserts - disable the RPM assert checks
2114 * @dev_priv: i915 device instance
2115 *
2116 * This function disable asserts that check if we hold an RPM wakelock
2117 * reference, while keeping the device-not-suspended checks still enabled.
2118 * It's meant to be used only in special circumstances where our rule about
2119 * the wakelock refcount wrt. the device power state doesn't hold. According
2120 * to this rule at any point where we access the HW or want to keep the HW in
2121 * an active state we must hold an RPM wakelock reference acquired via one of
2122 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
2123 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
2124 * forcewake release timer, and the GPU RPS and hangcheck works. All other
2125 * users should avoid using this function.
2126 *
2127 * Any calls to this function must have a symmetric call to
2128 * enable_rpm_wakeref_asserts().
2129 */
2130static inline void
2131disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
2132{
ad1443f0 2133 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1f814dac
ID
2134}
2135
2136/**
2137 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
2138 * @dev_priv: i915 device instance
2139 *
2140 * This function re-enables the RPM assert checks after disabling them with
2141 * disable_rpm_wakeref_asserts. It's meant to be used only in special
2142 * circumstances otherwise its use should be avoided.
2143 *
2144 * Any calls to this function must have a symmetric call to
2145 * disable_rpm_wakeref_asserts().
2146 */
2147static inline void
2148enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
2149{
ad1443f0 2150 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1f814dac
ID
2151}
2152
9c065a7d 2153void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 2154bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
2155void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
2156void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
2157
e0fce78f
VS
2158void chv_phy_powergate_lanes(struct intel_encoder *encoder,
2159 bool override, unsigned int mask);
b0b33846
VS
2160bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
2161 enum dpio_channel ch, bool override);
e0fce78f
VS
2162
2163
5f1aae65 2164/* intel_pm.c */
46f16e63 2165void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 2166void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 2167int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 2168void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 2169void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 2170void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 2171void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
2172void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
2173void intel_gpu_ips_teardown(void);
dc97997a 2174void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
2175void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
2176void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a
CW
2177void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
2178void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 2179void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
2180void gen6_rps_busy(struct drm_i915_private *dev_priv);
2181void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 2182void gen6_rps_idle(struct drm_i915_private *dev_priv);
e61e0f51 2183void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
04548cba 2184void g4x_wm_get_hw_state(struct drm_device *dev);
6eb1a681 2185void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 2186void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 2187void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
2188void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2189 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 2190void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
2191 struct skl_pipe_wm *out);
04548cba 2192void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
602ae835 2193void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
2194bool intel_can_enable_sagv(struct drm_atomic_state *state);
2195int intel_enable_sagv(struct drm_i915_private *dev_priv);
2196int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 2197bool skl_wm_level_equals(const struct skl_wm_level *l1,
2198 const struct skl_wm_level *l2);
53cc6880
VS
2199bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
2200 const struct skl_ddb_entry entries[],
2201 int num_entries, int ignore_idx);
ed4a6a7c 2202bool ilk_disable_lp_wm(struct drm_device *dev);
73b0ca8e
MK
2203int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2204 struct intel_crtc_state *cstate);
2503a0fe
KM
2205void intel_init_ipc(struct drm_i915_private *dev_priv);
2206void intel_enable_ipc(struct drm_i915_private *dev_priv);
72662e10 2207
5f1aae65 2208/* intel_sdvo.c */
76203467
VS
2209bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
2210 i915_reg_t sdvo_reg, enum pipe *pipe);
c39055b0 2211bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 2212 i915_reg_t reg, enum port port);
96a02917 2213
2b28bb1b 2214
5f1aae65 2215/* intel_sprite.c */
dfd2e9ab
VS
2216int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2217 int usecs);
580503c7 2218struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 2219 enum pipe pipe, int plane);
6a20fe7b
VS
2220int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *file_priv);
d3a8fb32
VS
2222void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2223void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
fc3fed5d 2224int intel_plane_check_stride(const struct intel_plane_state *plane_state);
4e0b83a5 2225int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
25721f82 2226int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
b7c80600
VS
2227struct intel_plane *
2228skl_universal_plane_create(struct drm_i915_private *dev_priv,
2229 enum pipe pipe, enum plane_id plane_id);
5f1aae65 2230
1ab554b0
ML
2231static inline bool icl_is_nv12_y_plane(enum plane_id id)
2232{
2233 /* Don't need to do a gen check, these planes are only available on gen11 */
2234 if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
2235 return true;
2236
2237 return false;
2238}
2239
b1554e23
ML
2240static inline bool icl_is_hdr_plane(struct intel_plane *plane)
2241{
2242 if (INTEL_GEN(to_i915(plane->base.dev)) < 11)
2243 return false;
2244
2245 return plane->id < PLANE_SPRITE2;
2246}
2247
5f1aae65 2248/* intel_tv.c */
c39055b0 2249void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 2250
ea2c67bb 2251/* intel_atomic.c */
11c1a9ec
ML
2252int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2253 const struct drm_connector_state *state,
2254 struct drm_property *property,
2255 uint64_t *val);
2256int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2257 struct drm_connector_state *state,
2258 struct drm_property *property,
2259 uint64_t val);
2260int intel_digital_connector_atomic_check(struct drm_connector *conn,
2261 struct drm_connector_state *new_state);
2262struct drm_connector_state *
2263intel_digital_connector_duplicate_state(struct drm_connector *connector);
2264
1356837e
MR
2265struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2266void intel_crtc_destroy_state(struct drm_crtc *crtc,
2267 struct drm_crtc_state *state);
de419ab6
ML
2268struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2269void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 2270
10f81c19
ACO
2271static inline struct intel_crtc_state *
2272intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2273 struct intel_crtc *crtc)
2274{
2275 struct drm_crtc_state *crtc_state;
2276 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2277 if (IS_ERR(crtc_state))
0b6cc188 2278 return ERR_CAST(crtc_state);
10f81c19
ACO
2279
2280 return to_intel_crtc_state(crtc_state);
2281}
e3bddded 2282
6ebc6923
ACO
2283int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2284 struct intel_crtc *intel_crtc,
2285 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
2286
2287/* intel_atomic_plane.c */
87b94026
ML
2288struct intel_plane *intel_plane_alloc(void);
2289void intel_plane_free(struct intel_plane *plane);
ea2c67bb
MR
2290struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2291void intel_plane_destroy_state(struct drm_plane *plane,
2292 struct drm_plane_state *state);
2293extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
6c246b81
ML
2294void intel_update_planes_on_crtc(struct intel_atomic_state *old_state,
2295 struct intel_crtc *crtc,
2296 struct intel_crtc_state *old_crtc_state,
2297 struct intel_crtc_state *new_crtc_state);
b2b55502
VS
2298int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2299 struct intel_crtc_state *crtc_state,
2300 const struct intel_plane_state *old_plane_state,
f79f2692 2301 struct intel_plane_state *intel_state);
ea2c67bb 2302
8563b1e8
LL
2303/* intel_color.c */
2304void intel_color_init(struct drm_crtc *crtc);
82cf435b 2305int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
2306void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2307void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 2308
dbe9e61b
SS
2309/* intel_lspcon.c */
2310bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 2311void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 2312void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
7cbf19fd
SS
2313void lspcon_write_infoframe(struct intel_encoder *encoder,
2314 const struct intel_crtc_state *crtc_state,
2315 unsigned int type,
2316 const void *buf, ssize_t len);
06c812d7
SS
2317void lspcon_set_infoframes(struct intel_encoder *encoder,
2318 bool enable,
2319 const struct intel_crtc_state *crtc_state,
2320 const struct drm_connector_state *conn_state);
2321bool lspcon_infoframe_enabled(struct intel_encoder *encoder,
2322 const struct intel_crtc_state *pipe_config);
668b6c17
SS
2323void lspcon_ycbcr420_config(struct drm_connector *connector,
2324 struct intel_crtc_state *crtc_state);
731035fe
TV
2325
2326/* intel_pipe_crc.c */
8c6b709d 2327#ifdef CONFIG_DEBUG_FS
c0811a7d 2328int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
a8c20833
MK
2329int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
2330 const char *source_name, size_t *values_cnt);
260bc551
MK
2331const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
2332 size_t *count);
033b7a23
ML
2333void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
2334void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
8c6b709d
TV
2335#else
2336#define intel_crtc_set_crc_source NULL
a8c20833 2337#define intel_crtc_verify_crc_source NULL
260bc551 2338#define intel_crtc_get_crc_sources NULL
033b7a23
ML
2339static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
2340{
2341}
2342
2343static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
2344{
2345}
8c6b709d 2346#endif
79e53945 2347#endif /* __INTEL_DRV_H__ */