]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: move FBC vfuncs to struct i915_fbc
[people/ms/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
f7217905
ML
133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
9a935856 138
6847d71b 139 enum intel_output_type type;
bc079e8b 140 unsigned int cloneable;
5ab432ef 141 bool connectors_active;
21d40d37 142 void (*hot_plug)(struct intel_encoder *);
7ae89233 143 bool (*compute_config)(struct intel_encoder *,
5cec258b 144 struct intel_crtc_state *);
dafd226c 145 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 146 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 147 void (*enable)(struct intel_encoder *);
6cc5f341 148 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 149 void (*disable)(struct intel_encoder *);
bf49ec8c 150 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 155 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 156 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
045ac3b5 159 void (*get_config)(struct intel_encoder *,
5cec258b 160 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
f8aed700 167 int crtc_mask;
1d843f9d 168 enum hpd_pin hpd_pin;
79e53945
JB
169};
170
1d508706 171struct intel_panel {
dd06f90e 172 struct drm_display_mode *fixed_mode;
ec9ed197 173 struct drm_display_mode *downclock_mode;
4d891523 174 int fitting_mode;
58c68779
JN
175
176 /* backlight */
177 struct {
c91c9f32 178 bool present;
58c68779 179 u32 level;
6dda730e 180 u32 min;
7bd688cd 181 u32 max;
58c68779 182 bool enabled;
636baebf
JN
183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
58c68779
JN
185 struct backlight_device *device;
186 } backlight;
ab656bb9
JN
187
188 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
189};
190
5daa55eb
ZW
191struct intel_connector {
192 struct drm_connector base;
9a935856
DV
193 /*
194 * The fixed encoder this connector is connected to.
195 */
df0e9248 196 struct intel_encoder *encoder;
9a935856 197
f7217905
ML
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
f0947c37
DV
204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
1d508706 207
4932e2c3
ID
208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
1d508706
JN
216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
9cd300e0
JN
218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
beb60608 221 struct edid *detect_edid;
821450c6
EE
222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
0e32b39c
DA
226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
5daa55eb
ZW
230};
231
80ad9206
VS
232typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242} intel_clock_t;
243
de419ab6
ML
244struct intel_atomic_state {
245 struct drm_atomic_state base;
246
27c329ed 247 unsigned int cdclk;
de419ab6
ML
248 bool dpll_set;
249 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
250};
251
eeca778a 252struct intel_plane_state {
2b875c22 253 struct drm_plane_state base;
eeca778a
GP
254 struct drm_rect src;
255 struct drm_rect dst;
256 struct drm_rect clip;
eeca778a 257 bool visible;
32b7eeec 258
be41e336
CK
259 /*
260 * scaler_id
261 * = -1 : not using a scaler
262 * >= 0 : using a scalers
263 *
264 * plane requiring a scaler:
265 * - During check_plane, its bit is set in
266 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 267 * update_scaler_plane.
be41e336
CK
268 * - scaler_id indicates the scaler it got assigned.
269 *
270 * plane doesn't require a scaler:
271 * - this can happen when scaling is no more required or plane simply
272 * got disabled.
273 * - During check_plane, corresponding bit is reset in
274 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 275 * update_scaler_plane.
be41e336
CK
276 */
277 int scaler_id;
818ed961
ML
278
279 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
280};
281
5724dbd1 282struct intel_initial_plane_config {
2d14030b 283 struct intel_framebuffer *fb;
49af449b 284 unsigned int tiling;
46f297fb
JB
285 int size;
286 u32 base;
287};
288
be41e336
CK
289#define SKL_MIN_SRC_W 8
290#define SKL_MAX_SRC_W 4096
291#define SKL_MIN_SRC_H 8
6156a456 292#define SKL_MAX_SRC_H 4096
be41e336
CK
293#define SKL_MIN_DST_W 8
294#define SKL_MAX_DST_W 4096
295#define SKL_MIN_DST_H 8
6156a456 296#define SKL_MAX_DST_H 4096
be41e336
CK
297
298struct intel_scaler {
be41e336
CK
299 int in_use;
300 uint32_t mode;
301};
302
303struct intel_crtc_scaler_state {
304#define SKL_NUM_SCALERS 2
305 struct intel_scaler scalers[SKL_NUM_SCALERS];
306
307 /*
308 * scaler_users: keeps track of users requesting scalers on this crtc.
309 *
310 * If a bit is set, a user is using a scaler.
311 * Here user can be a plane or crtc as defined below:
312 * bits 0-30 - plane (bit position is index from drm_plane_index)
313 * bit 31 - crtc
314 *
315 * Instead of creating a new index to cover planes and crtc, using
316 * existing drm_plane_index for planes which is well less than 31
317 * planes and bit 31 for crtc. This should be fine to cover all
318 * our platforms.
319 *
320 * intel_atomic_setup_scalers will setup available scalers to users
321 * requesting scalers. It will gracefully fail if request exceeds
322 * avilability.
323 */
324#define SKL_CRTC_INDEX 31
325 unsigned scaler_users;
326
327 /* scaler used by crtc for panel fitting purpose */
328 int scaler_id;
329};
330
5cec258b 331struct intel_crtc_state {
2d112de7
ACO
332 struct drm_crtc_state base;
333
bb760063
DV
334 /**
335 * quirks - bitfield with hw state readout quirks
336 *
337 * For various reasons the hw state readout code might not be able to
338 * completely faithfully read out the current state. These cases are
339 * tracked with quirk flags so that fastboot and state checker can act
340 * accordingly.
341 */
9953599b
DV
342#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
343#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
d032ffa0 344#define PIPE_CONFIG_QUIRK_INITIAL_PLANES (1<<2) /* planes are in unknown state */
bb760063
DV
345 unsigned long quirks;
346
37327abd
VS
347 /* Pipe source size (ie. panel fitter input size)
348 * All planes will be positioned inside this space,
349 * and get clipped at the edges. */
350 int pipe_src_w, pipe_src_h;
351
5bfe2ac0
DV
352 /* Whether to set up the PCH/FDI. Note that we never allow sharing
353 * between pch encoders and cpu encoders. */
354 bool has_pch_encoder;
50f3b016 355
e43823ec
JB
356 /* Are we sending infoframes on the attached port */
357 bool has_infoframe;
358
3b117c8f
DV
359 /* CPU Transcoder for the pipe. Currently this can only differ from the
360 * pipe on Haswell (where we have a special eDP transcoder). */
361 enum transcoder cpu_transcoder;
362
50f3b016
DV
363 /*
364 * Use reduced/limited/broadcast rbg range, compressing from the full
365 * range fed into the crtcs.
366 */
367 bool limited_color_range;
368
03afc4a2
DV
369 /* DP has a bunch of special case unfortunately, so mark the pipe
370 * accordingly. */
371 bool has_dp_encoder;
d8b32247 372
6897b4b5
DV
373 /* Whether we should send NULL infoframes. Required for audio. */
374 bool has_hdmi_sink;
375
9ed109a7
DV
376 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
377 * has_dp_encoder is set. */
378 bool has_audio;
379
d8b32247
DV
380 /*
381 * Enable dithering, used when the selected pipe bpp doesn't match the
382 * plane bpp.
383 */
965e0c48 384 bool dither;
f47709a9
DV
385
386 /* Controls for the clock computation, to override various stages. */
387 bool clock_set;
388
09ede541
DV
389 /* SDVO TV has a bunch of special case. To make multifunction encoders
390 * work correctly, we need to track this at runtime.*/
391 bool sdvo_tv_clock;
392
e29c22c0
DV
393 /*
394 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
395 * required. This is set in the 2nd loop of calling encoder's
396 * ->compute_config if the first pick doesn't work out.
397 */
398 bool bw_constrained;
399
f47709a9
DV
400 /* Settings for the intel dpll used on pretty much everything but
401 * haswell. */
80ad9206 402 struct dpll dpll;
f47709a9 403
a43f6e0f
DV
404 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
405 enum intel_dpll_id shared_dpll;
406
96b7dfb7
S
407 /*
408 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
409 * - enum skl_dpll on SKL
410 */
de7cfc63
DV
411 uint32_t ddi_pll_sel;
412
66e985c0
DV
413 /* Actual register state of the dpll, for shared dpll cross-checking. */
414 struct intel_dpll_hw_state dpll_hw_state;
415
965e0c48 416 int pipe_bpp;
6cf86a5e 417 struct intel_link_m_n dp_m_n;
ff9a6750 418
439d7ac0
PB
419 /* m2_n2 for eDP downclock */
420 struct intel_link_m_n dp_m2_n2;
f769cd24 421 bool has_drrs;
439d7ac0 422
ff9a6750
DV
423 /*
424 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
425 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
426 * already multiplied by pixel_multiplier.
df92b1e6 427 */
ff9a6750
DV
428 int port_clock;
429
6cc5f341
DV
430 /* Used by SDVO (and if we ever fix it, HDMI). */
431 unsigned pixel_multiplier;
2dd24552
JB
432
433 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
434 struct {
435 u32 control;
436 u32 pgm_ratios;
68fc8742 437 u32 lvds_border_bits;
b074cec8
JB
438 } gmch_pfit;
439
440 /* Panel fitter placement and size for Ironlake+ */
441 struct {
442 u32 pos;
443 u32 size;
fd4daa9c 444 bool enabled;
fabf6e51 445 bool force_thru;
b074cec8 446 } pch_pfit;
33d29b14 447
ca3a0ff8 448 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 449 int fdi_lanes;
ca3a0ff8 450 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
451
452 bool ips_enabled;
cf532bb2
VS
453
454 bool double_wide;
0e32b39c
DA
455
456 bool dp_encoder_is_mst;
457 int pbn;
be41e336
CK
458
459 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
460
461 /* w/a for waiting 2 vblanks during crtc enable */
462 enum pipe hsw_workaround_pipe;
b8cecdf5
DV
463};
464
262cd2e1
VS
465struct vlv_wm_state {
466 struct vlv_pipe_wm wm[3];
467 struct vlv_sr_wm sr[3];
468 uint8_t num_active_planes;
469 uint8_t num_levels;
470 uint8_t level;
471 bool cxsr;
472};
473
0b2ae6d7
VS
474struct intel_pipe_wm {
475 struct intel_wm_level wm[5];
476 uint32_t linetime;
477 bool fbc_wm_enabled;
2a44b76b
VS
478 bool pipe_enabled;
479 bool sprites_enabled;
480 bool sprites_scaled;
0b2ae6d7
VS
481};
482
84c33a64 483struct intel_mmio_flip {
9362c7c5 484 struct work_struct work;
bcafc4e3 485 struct drm_i915_private *i915;
eed29a5b 486 struct drm_i915_gem_request *req;
b2cfe0ab 487 struct intel_crtc *crtc;
84c33a64
SG
488};
489
2ac96d2a
PB
490struct skl_pipe_wm {
491 struct skl_wm_level wm[8];
492 struct skl_wm_level trans_wm;
493 uint32_t linetime;
494};
495
32b7eeec
MR
496/*
497 * Tracking of operations that need to be performed at the beginning/end of an
498 * atomic commit, outside the atomic section where interrupts are disabled.
499 * These are generally operations that grab mutexes or might otherwise sleep
500 * and thus can't be run with interrupts disabled.
501 */
502struct intel_crtc_atomic_commit {
c34c9ee4
MR
503 /* vblank evasion */
504 bool evade;
505 unsigned start_vbl_count;
506
32b7eeec
MR
507 /* Sleepable operations to perform before commit */
508 bool wait_for_flips;
509 bool disable_fbc;
066cf55b 510 bool disable_ips;
852eb00d 511 bool disable_cxsr;
32b7eeec 512 bool pre_disable_primary;
f015c551 513 bool update_wm_pre, update_wm_post;
ea2c67bb 514 unsigned disabled_planes;
32b7eeec
MR
515
516 /* Sleepable operations to perform after commit */
517 unsigned fb_bits;
518 bool wait_vblank;
519 bool update_fbc;
520 bool post_enable_primary;
521 unsigned update_sprite_watermarks;
522};
523
79e53945
JB
524struct intel_crtc {
525 struct drm_crtc base;
80824003
JB
526 enum pipe pipe;
527 enum plane plane;
79e53945 528 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
529 /*
530 * Whether the crtc and the connected output pipeline is active. Implies
531 * that crtc->enabled is set, i.e. the current mode configuration has
532 * some outputs connected to this crtc.
08a48469
DV
533 */
534 bool active;
6efdf354 535 unsigned long enabled_power_domains;
652c393a 536 bool lowfreq_avail;
02e792fb 537 struct intel_overlay *overlay;
6b95a207 538 struct intel_unpin_work *unpin_work;
cda4b7d3 539
b4a98e57
CW
540 atomic_t unpin_work_count;
541
e506a0c6
DV
542 /* Display surface base address adjustement for pageflips. Note that on
543 * gen4+ this only adjusts up to a tile, offsets within a tile are
544 * handled in the hw itself (with the TILEOFF register). */
545 unsigned long dspaddr_offset;
546
05394f39 547 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 548 uint32_t cursor_addr;
4b0e333e 549 uint32_t cursor_cntl;
dc41c154 550 uint32_t cursor_size;
4b0e333e 551 uint32_t cursor_base;
4b645f14 552
5724dbd1 553 struct intel_initial_plane_config plane_config;
6e3c9717 554 struct intel_crtc_state *config;
f7217905 555 bool new_enabled;
b8cecdf5 556
10d83730
VS
557 /* reset counter value when the last flip was submitted */
558 unsigned int reset_counter;
8664281b
PZ
559
560 /* Access to these should be protected by dev_priv->irq_lock. */
561 bool cpu_fifo_underrun_disabled;
562 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
563
564 /* per-pipe watermark state */
565 struct {
566 /* watermarks currently being used */
567 struct intel_pipe_wm active;
2ac96d2a
PB
568 /* SKL wm values currently in use */
569 struct skl_pipe_wm skl_active;
852eb00d
VS
570 /* allow CxSR on this pipe */
571 bool cxsr_allowed;
0b2ae6d7 572 } wm;
8d7849db 573
80715b2f 574 int scanline_offset;
32b7eeec
MR
575
576 struct intel_crtc_atomic_commit atomic;
be41e336
CK
577
578 /* scalers available on this crtc */
579 int num_scalers;
262cd2e1
VS
580
581 struct vlv_wm_state wm_state;
79e53945
JB
582};
583
c35426d2
VS
584struct intel_plane_wm_parameters {
585 uint32_t horiz_pixels;
ed57cb8a 586 uint32_t vert_pixels;
2cd601c6
CK
587 /*
588 * For packed pixel formats:
589 * bytes_per_pixel - holds bytes per pixel
590 * For planar pixel formats:
591 * bytes_per_pixel - holds bytes per pixel for uv-plane
592 * y_bytes_per_pixel - holds bytes per pixel for y-plane
593 */
c35426d2 594 uint8_t bytes_per_pixel;
2cd601c6 595 uint8_t y_bytes_per_pixel;
c35426d2
VS
596 bool enabled;
597 bool scaled;
0fda6568 598 u64 tiling;
1fc0a8f7 599 unsigned int rotation;
6eb1a681 600 uint16_t fifo_size;
c35426d2
VS
601};
602
b840d907
JB
603struct intel_plane {
604 struct drm_plane base;
7f1f3851 605 int plane;
b840d907 606 enum pipe pipe;
2d354c34 607 bool can_scale;
b840d907 608 int max_downscale;
a9ff8714 609 uint32_t frontbuffer_bit;
526682e9
PZ
610
611 /* Since we need to change the watermarks before/after
612 * enabling/disabling the planes, we need to store the parameters here
613 * as the other pieces of the struct may not reflect the values we want
614 * for the watermark calculations. Currently only Haswell uses this.
615 */
c35426d2 616 struct intel_plane_wm_parameters wm;
526682e9 617
8e7d688b
MR
618 /*
619 * NOTE: Do not place new plane state fields here (e.g., when adding
620 * new plane properties). New runtime state should now be placed in
621 * the intel_plane_state structure and accessed via drm_plane->state.
622 */
623
b840d907 624 void (*update_plane)(struct drm_plane *plane,
b39d53f6 625 struct drm_crtc *crtc,
b840d907 626 struct drm_framebuffer *fb,
b840d907
JB
627 int crtc_x, int crtc_y,
628 unsigned int crtc_w, unsigned int crtc_h,
629 uint32_t x, uint32_t y,
630 uint32_t src_w, uint32_t src_h);
b39d53f6 631 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 632 struct drm_crtc *crtc);
c59cb179 633 int (*check_plane)(struct drm_plane *plane,
061e4b8d 634 struct intel_crtc_state *crtc_state,
c59cb179
MR
635 struct intel_plane_state *state);
636 void (*commit_plane)(struct drm_plane *plane,
637 struct intel_plane_state *state);
b840d907
JB
638};
639
b445e3b0
ED
640struct intel_watermark_params {
641 unsigned long fifo_size;
642 unsigned long max_wm;
643 unsigned long default_wm;
644 unsigned long guard_size;
645 unsigned long cacheline_size;
646};
647
648struct cxsr_latency {
649 int is_desktop;
650 int is_ddr3;
651 unsigned long fsb_freq;
652 unsigned long mem_freq;
653 unsigned long display_sr;
654 unsigned long display_hpll_disable;
655 unsigned long cursor_sr;
656 unsigned long cursor_hpll_disable;
657};
658
de419ab6 659#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 660#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 661#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 662#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 663#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 664#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 665#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 666#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 667#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 668
f5bbfca3 669struct intel_hdmi {
b242b7f7 670 u32 hdmi_reg;
f5bbfca3 671 int ddc_bus;
f5bbfca3 672 uint32_t color_range;
55bc60db 673 bool color_range_auto;
f5bbfca3
ED
674 bool has_hdmi_sink;
675 bool has_audio;
676 enum hdmi_force_audio force_audio;
abedc077 677 bool rgb_quant_range_selectable;
94a11ddc 678 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 679 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 680 enum hdmi_infoframe_type type,
fff63867 681 const void *frame, ssize_t len);
687f4d06 682 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 683 bool enable,
687f4d06 684 struct drm_display_mode *adjusted_mode);
e43823ec 685 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
686};
687
0e32b39c 688struct intel_dp_mst_encoder;
b091cd92 689#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 690
fe3cd48d
R
691/*
692 * enum link_m_n_set:
693 * When platform provides two set of M_N registers for dp, we can
694 * program them and switch between them incase of DRRS.
695 * But When only one such register is provided, we have to program the
696 * required divider value on that registers itself based on the DRRS state.
697 *
698 * M1_N1 : Program dp_m_n on M1_N1 registers
699 * dp_m2_n2 on M2_N2 registers (If supported)
700 *
701 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
702 * M2_N2 registers are not supported
703 */
704
705enum link_m_n_set {
706 /* Sets the m1_n1 and m2_n2 */
707 M1_N1 = 0,
708 M2_N2
709};
710
54d63ca6 711struct intel_dp {
54d63ca6 712 uint32_t output_reg;
9ed35ab1 713 uint32_t aux_ch_ctl_reg;
54d63ca6 714 uint32_t DP;
54d63ca6
SK
715 bool has_audio;
716 enum hdmi_force_audio force_audio;
717 uint32_t color_range;
55bc60db 718 bool color_range_auto;
54d63ca6 719 uint8_t link_bw;
a8f3ef61 720 uint8_t rate_select;
54d63ca6
SK
721 uint8_t lane_count;
722 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 723 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 724 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
725 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
726 uint8_t num_sink_rates;
727 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 728 struct drm_dp_aux aux;
54d63ca6
SK
729 uint8_t train_set[4];
730 int panel_power_up_delay;
731 int panel_power_down_delay;
732 int panel_power_cycle_delay;
733 int backlight_on_delay;
734 int backlight_off_delay;
54d63ca6
SK
735 struct delayed_work panel_vdd_work;
736 bool want_panel_vdd;
dce56b3c
PZ
737 unsigned long last_power_cycle;
738 unsigned long last_power_on;
739 unsigned long last_backlight_off;
5d42f82a 740
01527b31
CT
741 struct notifier_block edp_notifier;
742
a4a5d2f8
VS
743 /*
744 * Pipe whose power sequencer is currently locked into
745 * this port. Only relevant on VLV/CHV.
746 */
747 enum pipe pps_pipe;
36b5f425 748 struct edp_power_seq pps_delays;
a4a5d2f8 749
06ea66b6 750 bool use_tps3;
0e32b39c
DA
751 bool can_mst; /* this port supports mst */
752 bool is_mst;
753 int active_mst_links;
754 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 755 struct intel_connector *attached_connector;
ec5b01dd 756
0e32b39c
DA
757 /* mst connector list */
758 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
759 struct drm_dp_mst_topology_mgr mst_mgr;
760
ec5b01dd 761 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
762 /*
763 * This function returns the value we have to program the AUX_CTL
764 * register with to kick off an AUX transaction.
765 */
766 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
767 bool has_aux_irq,
768 int send_bytes,
769 uint32_t aux_clock_divider);
4e96c977 770 bool train_set_valid;
c5d5ab7a
TP
771
772 /* Displayport compliance testing */
773 unsigned long compliance_test_type;
559be30c
TP
774 unsigned long compliance_test_data;
775 bool compliance_test_active;
54d63ca6
SK
776};
777
da63a9f2
PZ
778struct intel_digital_port {
779 struct intel_encoder base;
174edf1f 780 enum port port;
bcf53de4 781 u32 saved_port_bits;
da63a9f2
PZ
782 struct intel_dp dp;
783 struct intel_hdmi hdmi;
b2c5c181 784 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
785};
786
0e32b39c
DA
787struct intel_dp_mst_encoder {
788 struct intel_encoder base;
789 enum pipe pipe;
790 struct intel_digital_port *primary;
791 void *port; /* store this opaque as its illegal to dereference it */
792};
793
89b667f8
JB
794static inline int
795vlv_dport_to_channel(struct intel_digital_port *dport)
796{
797 switch (dport->port) {
798 case PORT_B:
00fc31b7 799 case PORT_D:
e4607fcf 800 return DPIO_CH0;
89b667f8 801 case PORT_C:
e4607fcf 802 return DPIO_CH1;
89b667f8
JB
803 default:
804 BUG();
805 }
806}
807
eb69b0e5
CML
808static inline int
809vlv_pipe_to_channel(enum pipe pipe)
810{
811 switch (pipe) {
812 case PIPE_A:
813 case PIPE_C:
814 return DPIO_CH0;
815 case PIPE_B:
816 return DPIO_CH1;
817 default:
818 BUG();
819 }
820}
821
f875c15a
CW
822static inline struct drm_crtc *
823intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
824{
825 struct drm_i915_private *dev_priv = dev->dev_private;
826 return dev_priv->pipe_to_crtc_mapping[pipe];
827}
828
417ae147
CW
829static inline struct drm_crtc *
830intel_get_crtc_for_plane(struct drm_device *dev, int plane)
831{
832 struct drm_i915_private *dev_priv = dev->dev_private;
833 return dev_priv->plane_to_crtc_mapping[plane];
834}
835
4e5359cd
SF
836struct intel_unpin_work {
837 struct work_struct work;
b4a98e57 838 struct drm_crtc *crtc;
ab8d6675 839 struct drm_framebuffer *old_fb;
05394f39 840 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 841 struct drm_pending_vblank_event *event;
e7d841ca
CW
842 atomic_t pending;
843#define INTEL_FLIP_INACTIVE 0
844#define INTEL_FLIP_PENDING 1
845#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
846 u32 flip_count;
847 u32 gtt_offset;
f06cc1b9 848 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
849 int flip_queued_vblank;
850 int flip_ready_vblank;
4e5359cd
SF
851 bool enable_stall_check;
852};
853
5f1aae65
PZ
854struct intel_load_detect_pipe {
855 struct drm_framebuffer *release_fb;
856 bool load_detect_temp;
857 int dpms_mode;
858};
79e53945 859
5f1aae65
PZ
860static inline struct intel_encoder *
861intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
862{
863 return to_intel_connector(connector)->encoder;
864}
865
da63a9f2
PZ
866static inline struct intel_digital_port *
867enc_to_dig_port(struct drm_encoder *encoder)
868{
869 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
870}
871
0e32b39c
DA
872static inline struct intel_dp_mst_encoder *
873enc_to_mst(struct drm_encoder *encoder)
874{
875 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
876}
877
9ff8c9ba
ID
878static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
879{
880 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
881}
882
883static inline struct intel_digital_port *
884dp_to_dig_port(struct intel_dp *intel_dp)
885{
886 return container_of(intel_dp, struct intel_digital_port, dp);
887}
888
889static inline struct intel_digital_port *
890hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
891{
892 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
893}
894
6af31a65
DL
895/*
896 * Returns the number of planes for this pipe, ie the number of sprites + 1
897 * (primary plane). This doesn't count the cursor plane then.
898 */
899static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
900{
901 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
902}
5f1aae65 903
47339cd9 904/* intel_fifo_underrun.c */
a72e4c9f 905bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 906 enum pipe pipe, bool enable);
a72e4c9f 907bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
908 enum transcoder pch_transcoder,
909 bool enable);
1f7247c0
DV
910void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
911 enum pipe pipe);
912void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
913 enum transcoder pch_transcoder);
a72e4c9f 914void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
915
916/* i915_irq.c */
480c8033
DV
917void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
918void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
919void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
920void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 921void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
922void gen6_enable_rps_interrupts(struct drm_device *dev);
923void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 924u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
925void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
926void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
927static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
928{
929 /*
930 * We only use drm_irq_uninstall() at unload and VT switch, so
931 * this is the only thing we need to check.
932 */
2aeb7d3a 933 return dev_priv->pm.irqs_enabled;
9df7575f
JB
934}
935
a225f079 936int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
937void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
938 unsigned int pipe_mask);
5f1aae65 939
5f1aae65 940/* intel_crt.c */
87440425 941void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
942
943
944/* intel_ddi.c */
87440425
PZ
945void intel_prepare_ddi(struct drm_device *dev);
946void hsw_fdi_link_train(struct drm_crtc *crtc);
947void intel_ddi_init(struct drm_device *dev, enum port port);
948enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
949bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
950void intel_ddi_pll_init(struct drm_device *dev);
951void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
952void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
953 enum transcoder cpu_transcoder);
954void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
955void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
956bool intel_ddi_pll_select(struct intel_crtc *crtc,
957 struct intel_crtc_state *crtc_state);
87440425
PZ
958void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
959void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
960bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
961void intel_ddi_fdi_disable(struct drm_crtc *crtc);
962void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 963 struct intel_crtc_state *pipe_config);
bcddf610
S
964struct intel_encoder *
965intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 966
44905a27 967void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 968void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 969 struct intel_crtc_state *pipe_config);
0e32b39c 970void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 971uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 972
b680c37a 973/* intel_frontbuffer.c */
f99d7069 974void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 975 enum fb_op_origin origin);
f99d7069
DV
976void intel_frontbuffer_flip_prepare(struct drm_device *dev,
977 unsigned frontbuffer_bits);
978void intel_frontbuffer_flip_complete(struct drm_device *dev,
979 unsigned frontbuffer_bits);
980void intel_frontbuffer_flush(struct drm_device *dev,
981 unsigned frontbuffer_bits);
f99d7069 982void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 983 unsigned frontbuffer_bits);
f99d7069 984
6761dd31
TU
985unsigned int intel_fb_align_height(struct drm_device *dev,
986 unsigned int height,
987 uint32_t pixel_format,
988 uint64_t fb_format_modifier);
f99d7069 989void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a 990
b321803d
DL
991u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
992 uint32_t pixel_format);
b680c37a 993
7c10a2b5
JN
994/* intel_audio.c */
995void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
996void intel_audio_codec_enable(struct intel_encoder *encoder);
997void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
998void i915_audio_component_init(struct drm_i915_private *dev_priv);
999void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1000
b680c37a 1001/* intel_display.c */
65a3fea0 1002extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1003bool intel_has_pending_fb_unpin(struct drm_device *dev);
1004int intel_pch_rawclk(struct drm_device *dev);
1005void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1006void intel_mark_idle(struct drm_device *dev);
1007void intel_crtc_restore_mode(struct drm_crtc *crtc);
9716c691 1008void intel_display_suspend(struct drm_device *dev);
5da76e94 1009int intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
1010void intel_crtc_update_dpms(struct drm_crtc *crtc);
1011void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1012int intel_connector_init(struct intel_connector *);
1013struct intel_connector *intel_connector_alloc(void);
87440425
PZ
1014void intel_connector_dpms(struct drm_connector *, int mode);
1015bool intel_connector_get_hw_state(struct intel_connector *connector);
1016void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
1017bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1018 struct intel_digital_port *port);
87440425
PZ
1019void intel_connector_attach_encoder(struct intel_connector *connector,
1020 struct intel_encoder *encoder);
1021struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1022struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1023 struct drm_crtc *crtc);
752aa88a 1024enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1025int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1026 struct drm_file *file_priv);
87440425
PZ
1027enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1028 enum pipe pipe);
4093561b 1029bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1030static inline void
1031intel_wait_for_vblank(struct drm_device *dev, int pipe)
1032{
1033 drm_wait_one_vblank(dev, pipe);
1034}
87440425 1035int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1036void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1037 struct intel_digital_port *dport,
1038 unsigned int expected_mask);
87440425
PZ
1039bool intel_get_load_detect_pipe(struct drm_connector *connector,
1040 struct drm_display_mode *mode,
51fd371b
RC
1041 struct intel_load_detect_pipe *old,
1042 struct drm_modeset_acquire_ctx *ctx);
87440425 1043void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1044 struct intel_load_detect_pipe *old,
1045 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1046int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1047 struct drm_framebuffer *fb,
82bc3b2d 1048 const struct drm_plane_state *plane_state,
91af127f
JH
1049 struct intel_engine_cs *pipelined,
1050 struct drm_i915_gem_request **pipelined_request);
a8bb6818
DV
1051struct drm_framebuffer *
1052__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1053 struct drm_mode_fb_cmd2 *mode_cmd,
1054 struct drm_i915_gem_object *obj);
87440425
PZ
1055void intel_prepare_page_flip(struct drm_device *dev, int plane);
1056void intel_finish_page_flip(struct drm_device *dev, int pipe);
1057void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1058void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1059int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
1060 struct drm_framebuffer *fb,
1061 const struct drm_plane_state *new_state);
38f3ce3a 1062void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
1063 struct drm_framebuffer *fb,
1064 const struct drm_plane_state *old_state);
a98b3431
MR
1065int intel_plane_atomic_get_property(struct drm_plane *plane,
1066 const struct drm_plane_state *state,
1067 struct drm_property *property,
1068 uint64_t *val);
1069int intel_plane_atomic_set_property(struct drm_plane *plane,
1070 struct drm_plane_state *state,
1071 struct drm_property *property,
1072 uint64_t val);
da20eabd
ML
1073int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1074 struct drm_plane_state *plane_state);
716c2e55 1075
50470bb0
TU
1076unsigned int
1077intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1078 uint64_t fb_format_modifier);
1079
121920fa
TU
1080static inline bool
1081intel_rotation_90_or_270(unsigned int rotation)
1082{
1083 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1084}
1085
3b7a5119
SJ
1086void intel_create_rotation_property(struct drm_device *dev,
1087 struct intel_plane *plane);
1088
716c2e55 1089/* shared dpll functions */
5f1aae65 1090struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1091void assert_shared_dpll(struct drm_i915_private *dev_priv,
1092 struct intel_shared_dpll *pll,
1093 bool state);
1094#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1095#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1096struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1097 struct intel_crtc_state *state);
716c2e55 1098
d288f65f
VS
1099void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1100 const struct dpll *dpll);
1101void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1102
716c2e55 1103/* modesetting asserts */
b680c37a
DV
1104void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1105 enum pipe pipe);
55607e8a
DV
1106void assert_pll(struct drm_i915_private *dev_priv,
1107 enum pipe pipe, bool state);
1108#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1109#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1110void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state);
1112#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1113#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1114void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1115#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1116#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1117unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1118 int *x, int *y,
87440425
PZ
1119 unsigned int tiling_mode,
1120 unsigned int bpp,
1121 unsigned int pitch);
7514747d
VS
1122void intel_prepare_reset(struct drm_device *dev);
1123void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1124void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1125void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1126void broxton_init_cdclk(struct drm_device *dev);
1127void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1128void broxton_ddi_phy_init(struct drm_device *dev);
1129void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1130void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1131void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1132void skl_init_cdclk(struct drm_i915_private *dev_priv);
1133void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1134void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1135 struct intel_crtc_state *pipe_config);
fe3cd48d 1136void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1137int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1138void
5cec258b 1139ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1140 int dotclock);
5ab7b0b7
ID
1141bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1142 intel_clock_t *best_clock);
dccbea3b
ID
1143int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1144
87440425 1145bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1146void hsw_enable_ips(struct intel_crtc *crtc);
1147void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1148enum intel_display_power_domain
1149intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1150void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1151 struct intel_crtc_state *pipe_config);
46a55d30 1152void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1153void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7
ML
1154
1155int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state, int force_detach);
6156a456 1156int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1157
121920fa
TU
1158unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1159 struct drm_i915_gem_object *obj);
6156a456
CK
1160u32 skl_plane_ctl_format(uint32_t pixel_format);
1161u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1162u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1163
eb805623
DV
1164/* intel_csr.c */
1165void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1166enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1167void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1168 enum csr_state state);
eb805623
DV
1169void intel_csr_load_program(struct drm_device *dev);
1170void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1171void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1172
5f1aae65 1173/* intel_dp.c */
87440425
PZ
1174void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1175bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1176 struct intel_connector *intel_connector);
87440425
PZ
1177void intel_dp_start_link_train(struct intel_dp *intel_dp);
1178void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1179void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1180void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1181void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1182int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1183bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1184 struct intel_crtc_state *pipe_config);
5d8a7752 1185bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1186enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1187 bool long_hpd);
4be73780
DV
1188void intel_edp_backlight_on(struct intel_dp *intel_dp);
1189void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1190void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1191void intel_edp_panel_on(struct intel_dp *intel_dp);
1192void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1193void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1194void intel_dp_mst_suspend(struct drm_device *dev);
1195void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1196int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1197int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1198void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1199void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1200uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1201void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1202void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1203void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1204void intel_edp_drrs_invalidate(struct drm_device *dev,
1205 unsigned frontbuffer_bits);
1206void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1207
0e32b39c
DA
1208/* intel_dp_mst.c */
1209int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1210void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1211/* intel_dsi.c */
4328633d 1212void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1213
1214
1215/* intel_dvo.c */
87440425 1216void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1217
1218
0632fef6 1219/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1220#ifdef CONFIG_DRM_I915_FBDEV
1221extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1222extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1223extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1224extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1225extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1226extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1227#else
1228static inline int intel_fbdev_init(struct drm_device *dev)
1229{
1230 return 0;
1231}
5f1aae65 1232
d1d70677 1233static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1234{
1235}
1236
1237static inline void intel_fbdev_fini(struct drm_device *dev)
1238{
1239}
1240
82e3b8c1 1241static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1242{
1243}
1244
0632fef6 1245static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1246{
1247}
1248#endif
5f1aae65 1249
7ff0ebcc
RV
1250/* intel_fbc.c */
1251bool intel_fbc_enabled(struct drm_device *dev);
1252void intel_fbc_update(struct drm_device *dev);
1253void intel_fbc_init(struct drm_i915_private *dev_priv);
1254void intel_fbc_disable(struct drm_device *dev);
25ad93fd 1255void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1256void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1257 unsigned int frontbuffer_bits,
1258 enum fb_op_origin origin);
1259void intel_fbc_flush(struct drm_i915_private *dev_priv,
1260 unsigned int frontbuffer_bits);
2e8144a5 1261const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
fc786728 1262void intel_fbc_cleanup_cfb(struct drm_device *dev);
7ff0ebcc 1263
5f1aae65 1264/* intel_hdmi.c */
87440425
PZ
1265void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1266void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1267 struct intel_connector *intel_connector);
1268struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1269bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1270 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1271
1272
1273/* intel_lvds.c */
87440425
PZ
1274void intel_lvds_init(struct drm_device *dev);
1275bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1276
1277
1278/* intel_modes.c */
1279int intel_connector_update_modes(struct drm_connector *connector,
87440425 1280 struct edid *edid);
5f1aae65 1281int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1282void intel_attach_force_audio_property(struct drm_connector *connector);
1283void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1284
1285
1286/* intel_overlay.c */
87440425
PZ
1287void intel_setup_overlay(struct drm_device *dev);
1288void intel_cleanup_overlay(struct drm_device *dev);
1289int intel_overlay_switch_off(struct intel_overlay *overlay);
1290int intel_overlay_put_image(struct drm_device *dev, void *data,
1291 struct drm_file *file_priv);
1292int intel_overlay_attrs(struct drm_device *dev, void *data,
1293 struct drm_file *file_priv);
1362b776 1294void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1295
1296
1297/* intel_panel.c */
87440425 1298int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1299 struct drm_display_mode *fixed_mode,
1300 struct drm_display_mode *downclock_mode);
87440425
PZ
1301void intel_panel_fini(struct intel_panel *panel);
1302void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1303 struct drm_display_mode *adjusted_mode);
1304void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1305 struct intel_crtc_state *pipe_config,
87440425
PZ
1306 int fitting_mode);
1307void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1308 struct intel_crtc_state *pipe_config,
87440425 1309 int fitting_mode);
6dda730e
JN
1310void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1311 u32 level, u32 max);
6517d273 1312int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1313void intel_panel_enable_backlight(struct intel_connector *connector);
1314void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1315void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1316void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1317enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1318extern struct drm_display_mode *intel_find_panel_downclock(
1319 struct drm_device *dev,
1320 struct drm_display_mode *fixed_mode,
1321 struct drm_connector *connector);
0962c3c9
VS
1322void intel_backlight_register(struct drm_device *dev);
1323void intel_backlight_unregister(struct drm_device *dev);
1324
5f1aae65 1325
0bc12bcb 1326/* intel_psr.c */
0bc12bcb
RV
1327void intel_psr_enable(struct intel_dp *intel_dp);
1328void intel_psr_disable(struct intel_dp *intel_dp);
1329void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1330 unsigned frontbuffer_bits);
0bc12bcb 1331void intel_psr_flush(struct drm_device *dev,
20c8838b 1332 unsigned frontbuffer_bits);
0bc12bcb 1333void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1334void intel_psr_single_frame_update(struct drm_device *dev,
1335 unsigned frontbuffer_bits);
0bc12bcb 1336
9c065a7d
DV
1337/* intel_runtime_pm.c */
1338int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1339void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1340void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1341void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1342
f458ebbc
DV
1343bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1344 enum intel_display_power_domain domain);
1345bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1346 enum intel_display_power_domain domain);
9c065a7d
DV
1347void intel_display_power_get(struct drm_i915_private *dev_priv,
1348 enum intel_display_power_domain domain);
1349void intel_display_power_put(struct drm_i915_private *dev_priv,
1350 enum intel_display_power_domain domain);
1351void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1352void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1353void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1354void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1355void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1356
d9bc89d9
DV
1357void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1358
5f1aae65 1359/* intel_pm.c */
87440425
PZ
1360void intel_init_clock_gating(struct drm_device *dev);
1361void intel_suspend_hw(struct drm_device *dev);
546c81fd 1362int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1363void intel_update_watermarks(struct drm_crtc *crtc);
1364void intel_update_sprite_watermarks(struct drm_plane *plane,
1365 struct drm_crtc *crtc,
ed57cb8a
DL
1366 uint32_t sprite_width,
1367 uint32_t sprite_height,
1368 int pixel_size,
87440425
PZ
1369 bool enabled, bool scaled);
1370void intel_init_pm(struct drm_device *dev);
f742a552 1371void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1372void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1373void intel_gpu_ips_teardown(void);
ae48434c
ID
1374void intel_init_gt_powersave(struct drm_device *dev);
1375void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1376void intel_enable_gt_powersave(struct drm_device *dev);
1377void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1378void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1379void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1380void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1381void gen6_rps_busy(struct drm_i915_private *dev_priv);
1382void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1383void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1384void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1385 struct intel_rps_client *rps,
1386 unsigned long submitted);
6ad790c0 1387void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1388 struct drm_i915_gem_request *req);
6eb1a681 1389void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1390void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1391void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1392void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1393 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1394uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1395
5f1aae65 1396/* intel_sdvo.c */
87440425 1397bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1398
2b28bb1b 1399
5f1aae65 1400/* intel_sprite.c */
87440425 1401int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1402int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1403 struct drm_file *file_priv);
9362c7c5
ACO
1404bool intel_pipe_update_start(struct intel_crtc *crtc,
1405 uint32_t *start_vbl_count);
1406void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
5f1aae65
PZ
1407
1408/* intel_tv.c */
87440425 1409void intel_tv_init(struct drm_device *dev);
20ddf665 1410
ea2c67bb 1411/* intel_atomic.c */
5ee67f1c
MR
1412int intel_atomic_check(struct drm_device *dev,
1413 struct drm_atomic_state *state);
1414int intel_atomic_commit(struct drm_device *dev,
1415 struct drm_atomic_state *state,
1416 bool async);
2545e4a6
MR
1417int intel_connector_atomic_get_property(struct drm_connector *connector,
1418 const struct drm_connector_state *state,
1419 struct drm_property *property,
1420 uint64_t *val);
1356837e
MR
1421struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1422void intel_crtc_destroy_state(struct drm_crtc *crtc,
1423 struct drm_crtc_state *state);
de419ab6
ML
1424struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1425void intel_atomic_state_clear(struct drm_atomic_state *);
1426struct intel_shared_dpll_config *
1427intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1428
10f81c19
ACO
1429static inline struct intel_crtc_state *
1430intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1431 struct intel_crtc *crtc)
1432{
1433 struct drm_crtc_state *crtc_state;
1434 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1435 if (IS_ERR(crtc_state))
0b6cc188 1436 return ERR_CAST(crtc_state);
10f81c19
ACO
1437
1438 return to_intel_crtc_state(crtc_state);
1439}
d03c93d4
CK
1440int intel_atomic_setup_scalers(struct drm_device *dev,
1441 struct intel_crtc *intel_crtc,
1442 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1443
1444/* intel_atomic_plane.c */
8e7d688b 1445struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1446struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1447void intel_plane_destroy_state(struct drm_plane *plane,
1448 struct drm_plane_state *state);
1449extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1450
79e53945 1451#endif /* __INTEL_DRV_H__ */