]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/gpu/drm/via/via_dmablit.c
Merge branch 'drm-next-5.1' of git://people.freedesktop.org/~agd5f/linux into drm...
[thirdparty/kernel/stable.git] / drivers / gpu / drm / via / via_dmablit.c
CommitLineData
443448d0 1/* via_dmablit.c -- PCI DMA BitBlt support for the VIA Unichrome/Pro
bc5f4523 2 *
443448d0
DA
3 * Copyright (C) 2005 Thomas Hellstrom, All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sub license,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
bc5f4523
DA
19 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
443448d0
DA
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
bc5f4523 24 * Authors:
443448d0
DA
25 * Thomas Hellstrom.
26 * Partially based on code obtained from Digeo Inc.
27 */
28
29
30/*
bc5f4523
DA
31 * Unmaps the DMA mappings.
32 * FIXME: Is this a NoOp on x86? Also
33 * FIXME: What happens if this one is called and a pending blit has previously done
34 * the same DMA mappings?
443448d0
DA
35 */
36
760285e7
DH
37#include <drm/drmP.h>
38#include <drm/via_drm.h>
443448d0
DA
39#include "via_drv.h"
40#include "via_dmablit.h"
41
42#include <linux/pagemap.h>
5a0e3ad6 43#include <linux/slab.h>
443448d0 44
d40c8533
DA
45#define VIA_PGDN(x) (((unsigned long)(x)) & PAGE_MASK)
46#define VIA_PGOFF(x) (((unsigned long)(x)) & ~PAGE_MASK)
47#define VIA_PFN(x) ((unsigned long)(x) >> PAGE_SHIFT)
443448d0
DA
48
49typedef struct _drm_via_descriptor {
50 uint32_t mem_addr;
51 uint32_t dev_addr;
52 uint32_t size;
53 uint32_t next;
54} drm_via_descriptor_t;
55
56
57/*
58 * Unmap a DMA mapping.
59 */
60
61
62
63static void
64via_unmap_blit_from_device(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
65{
66 int num_desc = vsg->num_desc;
67 unsigned cur_descriptor_page = num_desc / vsg->descriptors_per_page;
68 unsigned descriptor_this_page = num_desc % vsg->descriptors_per_page;
bc5f4523 69 drm_via_descriptor_t *desc_ptr = vsg->desc_pages[cur_descriptor_page] +
443448d0
DA
70 descriptor_this_page;
71 dma_addr_t next = vsg->chain_start;
72
58c1e85a 73 while (num_desc--) {
443448d0
DA
74 if (descriptor_this_page-- == 0) {
75 cur_descriptor_page--;
76 descriptor_this_page = vsg->descriptors_per_page - 1;
bc5f4523 77 desc_ptr = vsg->desc_pages[cur_descriptor_page] +
443448d0
DA
78 descriptor_this_page;
79 }
80 dma_unmap_single(&pdev->dev, next, sizeof(*desc_ptr), DMA_TO_DEVICE);
81 dma_unmap_page(&pdev->dev, desc_ptr->mem_addr, desc_ptr->size, vsg->direction);
82 next = (dma_addr_t) desc_ptr->next;
83 desc_ptr--;
84 }
85}
86
87/*
88 * If mode = 0, count how many descriptors are needed.
89 * If mode = 1, Map the DMA pages for the device, put together and map also the descriptors.
90 * Descriptors are run in reverse order by the hardware because we are not allowed to update the
91 * 'next' field without syncing calls when the descriptor is already mapped.
92 */
93
94static void
95via_map_blit_for_device(struct pci_dev *pdev,
96 const drm_via_dmablit_t *xfer,
bc5f4523 97 drm_via_sg_info_t *vsg,
443448d0
DA
98 int mode)
99{
100 unsigned cur_descriptor_page = 0;
101 unsigned num_descriptors_this_page = 0;
102 unsigned char *mem_addr = xfer->mem_addr;
103 unsigned char *cur_mem;
104 unsigned char *first_addr = (unsigned char *)VIA_PGDN(mem_addr);
105 uint32_t fb_addr = xfer->fb_addr;
106 uint32_t cur_fb;
107 unsigned long line_len;
108 unsigned remaining_len;
109 int num_desc = 0;
110 int cur_line;
111 dma_addr_t next = 0 | VIA_DMA_DPR_EC;
339363c4 112 drm_via_descriptor_t *desc_ptr = NULL;
443448d0 113
bc5f4523 114 if (mode == 1)
443448d0
DA
115 desc_ptr = vsg->desc_pages[cur_descriptor_page];
116
117 for (cur_line = 0; cur_line < xfer->num_lines; ++cur_line) {
118
119 line_len = xfer->line_length;
120 cur_fb = fb_addr;
121 cur_mem = mem_addr;
bc5f4523 122
443448d0
DA
123 while (line_len > 0) {
124
d40c8533 125 remaining_len = min(PAGE_SIZE-VIA_PGOFF(cur_mem), line_len);
443448d0
DA
126 line_len -= remaining_len;
127
128 if (mode == 1) {
bc5f4523
DA
129 desc_ptr->mem_addr =
130 dma_map_page(&pdev->dev,
131 vsg->pages[VIA_PFN(cur_mem) -
443448d0 132 VIA_PFN(first_addr)],
bc5f4523 133 VIA_PGOFF(cur_mem), remaining_len,
443448d0 134 vsg->direction);
d40c8533 135 desc_ptr->dev_addr = cur_fb;
bc5f4523 136
d40c8533 137 desc_ptr->size = remaining_len;
443448d0 138 desc_ptr->next = (uint32_t) next;
bc5f4523 139 next = dma_map_single(&pdev->dev, desc_ptr, sizeof(*desc_ptr),
443448d0
DA
140 DMA_TO_DEVICE);
141 desc_ptr++;
142 if (++num_descriptors_this_page >= vsg->descriptors_per_page) {
143 num_descriptors_this_page = 0;
144 desc_ptr = vsg->desc_pages[++cur_descriptor_page];
145 }
146 }
bc5f4523 147
443448d0
DA
148 num_desc++;
149 cur_mem += remaining_len;
150 cur_fb += remaining_len;
151 }
bc5f4523 152
443448d0
DA
153 mem_addr += xfer->mem_stride;
154 fb_addr += xfer->fb_stride;
155 }
156
157 if (mode == 1) {
158 vsg->chain_start = next;
159 vsg->state = dr_via_device_mapped;
160 }
161 vsg->num_desc = num_desc;
162}
163
164/*
bc5f4523 165 * Function that frees up all resources for a blit. It is usable even if the
d40c8533 166 * blit info has only been partially built as long as the status enum is consistent
443448d0
DA
167 * with the actual status of the used resources.
168 */
169
170
ce60fe02 171static void
bc5f4523 172via_free_sg_info(struct pci_dev *pdev, drm_via_sg_info_t *vsg)
443448d0
DA
173{
174 struct page *page;
175 int i;
176
58c1e85a 177 switch (vsg->state) {
443448d0
DA
178 case dr_via_device_mapped:
179 via_unmap_blit_from_device(pdev, vsg);
88c12a02 180 /* fall through */
443448d0 181 case dr_via_desc_pages_alloc:
58c1e85a 182 for (i = 0; i < vsg->num_desc_pages; ++i) {
443448d0 183 if (vsg->desc_pages[i] != NULL)
58c1e85a 184 free_page((unsigned long)vsg->desc_pages[i]);
443448d0
DA
185 }
186 kfree(vsg->desc_pages);
88c12a02 187 /* fall through */
443448d0 188 case dr_via_pages_locked:
58c1e85a
NK
189 for (i = 0; i < vsg->num_pages; ++i) {
190 if (NULL != (page = vsg->pages[i])) {
191 if (!PageReserved(page) && (DMA_FROM_DEVICE == vsg->direction))
443448d0 192 SetPageDirty(page);
09cbfeaf 193 put_page(page);
443448d0
DA
194 }
195 }
88c12a02 196 /* fall through */
443448d0
DA
197 case dr_via_pages_alloc:
198 vfree(vsg->pages);
88c12a02 199 /* fall through */
443448d0
DA
200 default:
201 vsg->state = dr_via_sg_init;
202 }
c5c07550
F
203 vfree(vsg->bounce_buffer);
204 vsg->bounce_buffer = NULL;
443448d0 205 vsg->free_on_sequence = 0;
bc5f4523 206}
443448d0
DA
207
208/*
209 * Fire a blit engine.
210 */
211
212static void
84b1fd10 213via_fire_dmablit(struct drm_device *dev, drm_via_sg_info_t *vsg, int engine)
443448d0
DA
214{
215 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
216
217 VIA_WRITE(VIA_PCI_DMA_MAR0 + engine*0x10, 0);
218 VIA_WRITE(VIA_PCI_DMA_DAR0 + engine*0x10, 0);
bc5f4523 219 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DD | VIA_DMA_CSR_TD |
443448d0
DA
220 VIA_DMA_CSR_DE);
221 VIA_WRITE(VIA_PCI_DMA_MR0 + engine*0x04, VIA_DMA_MR_CM | VIA_DMA_MR_TDIE);
222 VIA_WRITE(VIA_PCI_DMA_BCR0 + engine*0x10, 0);
223 VIA_WRITE(VIA_PCI_DMA_DPR0 + engine*0x10, vsg->chain_start);
85b2331b 224 wmb();
443448d0 225 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_DE | VIA_DMA_CSR_TS);
76f62551 226 VIA_READ(VIA_PCI_DMA_CSR0 + engine*0x04);
443448d0
DA
227}
228
229/*
230 * Obtain a page pointer array and lock all pages into system memory. A segmentation violation will
231 * occur here if the calling user does not have access to the submitted address.
232 */
233
234static int
235via_lock_all_dma_pages(drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
236{
237 int ret;
238 unsigned long first_pfn = VIA_PFN(xfer->mem_addr);
58c1e85a 239 vsg->num_pages = VIA_PFN(xfer->mem_addr + (xfer->num_lines * xfer->mem_stride - 1)) -
443448d0 240 first_pfn + 1;
bc5f4523 241
fad953ce 242 vsg->pages = vzalloc(array_size(sizeof(struct page *), vsg->num_pages));
ec3789cc 243 if (NULL == vsg->pages)
20caafa6 244 return -ENOMEM;
a6e0d12f
AV
245 ret = get_user_pages_fast((unsigned long)xfer->mem_addr,
246 vsg->num_pages, vsg->direction == DMA_FROM_DEVICE,
247 vsg->pages);
443448d0 248 if (ret != vsg->num_pages) {
bc5f4523 249 if (ret < 0)
443448d0
DA
250 return ret;
251 vsg->state = dr_via_pages_locked;
20caafa6 252 return -EINVAL;
443448d0
DA
253 }
254 vsg->state = dr_via_pages_locked;
255 DRM_DEBUG("DMA pages locked\n");
256 return 0;
257}
258
259/*
260 * Allocate DMA capable memory for the blit descriptor chain, and an array that keeps track of the
261 * pages we allocate. We don't want to use kmalloc for the descriptor chain because it may be
e1c05067 262 * quite large for some blits, and pages don't need to be contiguous.
443448d0
DA
263 */
264
bc5f4523 265static int
443448d0
DA
266via_alloc_desc_pages(drm_via_sg_info_t *vsg)
267{
268 int i;
bc5f4523 269
58c1e85a 270 vsg->descriptors_per_page = PAGE_SIZE / sizeof(drm_via_descriptor_t);
bc5f4523 271 vsg->num_desc_pages = (vsg->num_desc + vsg->descriptors_per_page - 1) /
443448d0
DA
272 vsg->descriptors_per_page;
273
dd00cc48 274 if (NULL == (vsg->desc_pages = kcalloc(vsg->num_desc_pages, sizeof(void *), GFP_KERNEL)))
20caafa6 275 return -ENOMEM;
bc5f4523 276
443448d0 277 vsg->state = dr_via_desc_pages_alloc;
58c1e85a 278 for (i = 0; i < vsg->num_desc_pages; ++i) {
bc5f4523 279 if (NULL == (vsg->desc_pages[i] =
443448d0 280 (drm_via_descriptor_t *) __get_free_page(GFP_KERNEL)))
20caafa6 281 return -ENOMEM;
443448d0
DA
282 }
283 DRM_DEBUG("Allocated %d pages for %d descriptors.\n", vsg->num_desc_pages,
284 vsg->num_desc);
285 return 0;
286}
bc5f4523 287
443448d0 288static void
84b1fd10 289via_abort_dmablit(struct drm_device *dev, int engine)
443448d0
DA
290{
291 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
292
293 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TA);
294}
295
296static void
84b1fd10 297via_dmablit_engine_off(struct drm_device *dev, int engine)
443448d0
DA
298{
299 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
300
bc5f4523 301 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD | VIA_DMA_CSR_DD);
443448d0
DA
302}
303
304
305
306/*
307 * The dmablit part of the IRQ handler. Trying to do only reasonably fast things here.
308 * The rest, like unmapping and freeing memory for done blits is done in a separate workqueue
309 * task. Basically the task of the interrupt handler is to submit a new blit to the engine, while
310 * the workqueue task takes care of processing associated with the old blit.
311 */
bc5f4523 312
443448d0 313void
84b1fd10 314via_dmablit_handler(struct drm_device *dev, int engine, int from_irq)
443448d0
DA
315{
316 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
317 drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
318 int cur;
319 int done_transfer;
58c1e85a 320 unsigned long irqsave = 0;
443448d0
DA
321 uint32_t status = 0;
322
323 DRM_DEBUG("DMA blit handler called. engine = %d, from_irq = %d, blitq = 0x%lx\n",
324 engine, from_irq, (unsigned long) blitq);
325
58c1e85a 326 if (from_irq)
443448d0 327 spin_lock(&blitq->blit_lock);
58c1e85a 328 else
443448d0 329 spin_lock_irqsave(&blitq->blit_lock, irqsave);
443448d0 330
bc5f4523 331 done_transfer = blitq->is_active &&
58c1e85a
NK
332 ((status = VIA_READ(VIA_PCI_DMA_CSR0 + engine*0x04)) & VIA_DMA_CSR_TD);
333 done_transfer = done_transfer || (blitq->aborting && !(status & VIA_DMA_CSR_DE));
443448d0
DA
334
335 cur = blitq->cur;
336 if (done_transfer) {
337
338 blitq->blits[cur]->aborted = blitq->aborting;
339 blitq->done_blit_handle++;
57ed0f7b 340 wake_up(blitq->blit_queue + cur);
443448d0
DA
341
342 cur++;
bc5f4523 343 if (cur >= VIA_NUM_BLIT_SLOTS)
443448d0
DA
344 cur = 0;
345 blitq->cur = cur;
346
347 /*
348 * Clear transfer done flag.
349 */
350
351 VIA_WRITE(VIA_PCI_DMA_CSR0 + engine*0x04, VIA_DMA_CSR_TD);
352
353 blitq->is_active = 0;
354 blitq->aborting = 0;
bc5f4523 355 schedule_work(&blitq->wq);
443448d0
DA
356
357 } else if (blitq->is_active && time_after_eq(jiffies, blitq->end)) {
358
359 /*
360 * Abort transfer after one second.
361 */
362
363 via_abort_dmablit(dev, engine);
364 blitq->aborting = 1;
bfd8303a 365 blitq->end = jiffies + HZ;
443448d0 366 }
bc5f4523 367
443448d0
DA
368 if (!blitq->is_active) {
369 if (blitq->num_outstanding) {
370 via_fire_dmablit(dev, blitq->blits[cur], engine);
371 blitq->is_active = 1;
372 blitq->cur = cur;
373 blitq->num_outstanding--;
bfd8303a 374 blitq->end = jiffies + HZ;
40565f19
JS
375 if (!timer_pending(&blitq->poll_timer))
376 mod_timer(&blitq->poll_timer, jiffies + 1);
443448d0 377 } else {
58c1e85a 378 if (timer_pending(&blitq->poll_timer))
443448d0 379 del_timer(&blitq->poll_timer);
443448d0
DA
380 via_dmablit_engine_off(dev, engine);
381 }
bc5f4523 382 }
443448d0 383
58c1e85a 384 if (from_irq)
443448d0 385 spin_unlock(&blitq->blit_lock);
58c1e85a 386 else
443448d0 387 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
bc5f4523 388}
443448d0
DA
389
390
391
392/*
393 * Check whether this blit is still active, performing necessary locking.
394 */
395
396static int
397via_dmablit_active(drm_via_blitq_t *blitq, int engine, uint32_t handle, wait_queue_head_t **queue)
398{
399 unsigned long irqsave;
400 uint32_t slot;
401 int active;
402
403 spin_lock_irqsave(&blitq->blit_lock, irqsave);
404
405 /*
406 * Allow for handle wraparounds.
407 */
408
409 active = ((blitq->done_blit_handle - handle) > (1 << 23)) &&
410 ((blitq->cur_blit_handle - handle) <= (1 << 23));
411
412 if (queue && active) {
58c1e85a
NK
413 slot = handle - blitq->done_blit_handle + blitq->cur - 1;
414 if (slot >= VIA_NUM_BLIT_SLOTS)
443448d0 415 slot -= VIA_NUM_BLIT_SLOTS;
443448d0
DA
416 *queue = blitq->blit_queue + slot;
417 }
418
419 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
420
421 return active;
422}
bc5f4523 423
443448d0
DA
424/*
425 * Sync. Wait for at least three seconds for the blit to be performed.
426 */
427
428static int
bc5f4523 429via_dmablit_sync(struct drm_device *dev, uint32_t handle, int engine)
443448d0
DA
430{
431
432 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
433 drm_via_blitq_t *blitq = dev_priv->blit_queues + engine;
434 wait_queue_head_t *queue;
435 int ret = 0;
436
437 if (via_dmablit_active(blitq, engine, handle, &queue)) {
bfd8303a 438 DRM_WAIT_ON(ret, *queue, 3 * HZ,
443448d0
DA
439 !via_dmablit_active(blitq, engine, handle, NULL));
440 }
441 DRM_DEBUG("DMA blit sync handle 0x%x engine %d returned %d\n",
442 handle, engine, ret);
bc5f4523 443
443448d0
DA
444 return ret;
445}
446
447
448/*
449 * A timer that regularly polls the blit engine in cases where we don't have interrupts:
450 * a) Broken hardware (typically those that don't have any video capture facility).
451 * b) Blit abort. The hardware doesn't send an interrupt when a blit is aborted.
452 * The timer and hardware IRQ's can and do work in parallel. If the hardware has
453 * irqs, it will shorten the latency somewhat.
454 */
455
456
457
458static void
e99e88a9 459via_dmablit_timer(struct timer_list *t)
443448d0 460{
e99e88a9 461 drm_via_blitq_t *blitq = from_timer(blitq, t, poll_timer);
84b1fd10 462 struct drm_device *dev = blitq->dev;
443448d0
DA
463 int engine = (int)
464 (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues);
bc5f4523
DA
465
466 DRM_DEBUG("Polling timer called for engine %d, jiffies %lu\n", engine,
443448d0
DA
467 (unsigned long) jiffies);
468
469 via_dmablit_handler(dev, engine, 0);
bc5f4523 470
443448d0 471 if (!timer_pending(&blitq->poll_timer)) {
40565f19 472 mod_timer(&blitq->poll_timer, jiffies + 1);
443448d0 473
d40c8533
DA
474 /*
475 * Rerun handler to delete timer if engines are off, and
476 * to shorten abort latency. This is a little nasty.
477 */
478
479 via_dmablit_handler(dev, engine, 0);
480
481 }
443448d0
DA
482}
483
484
485
486
487/*
488 * Workqueue task that frees data and mappings associated with a blit.
489 * Also wakes up waiting processes. Each of these tasks handles one
490 * blit engine only and may not be called on each interrupt.
491 */
492
493
bc5f4523 494static void
c4028958 495via_dmablit_workqueue(struct work_struct *work)
443448d0 496{
c4028958 497 drm_via_blitq_t *blitq = container_of(work, drm_via_blitq_t, wq);
84b1fd10 498 struct drm_device *dev = blitq->dev;
443448d0
DA
499 unsigned long irqsave;
500 drm_via_sg_info_t *cur_sg;
501 int cur_released;
bc5f4523
DA
502
503
58c1e85a 504 DRM_DEBUG("Workqueue task called for blit engine %ld\n", (unsigned long)
443448d0
DA
505 (blitq - ((drm_via_private_t *)dev->dev_private)->blit_queues));
506
507 spin_lock_irqsave(&blitq->blit_lock, irqsave);
bc5f4523 508
58c1e85a 509 while (blitq->serviced != blitq->cur) {
443448d0
DA
510
511 cur_released = blitq->serviced++;
512
513 DRM_DEBUG("Releasing blit slot %d\n", cur_released);
514
bc5f4523 515 if (blitq->serviced >= VIA_NUM_BLIT_SLOTS)
443448d0 516 blitq->serviced = 0;
bc5f4523 517
443448d0
DA
518 cur_sg = blitq->blits[cur_released];
519 blitq->num_free++;
bc5f4523 520
443448d0 521 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
bc5f4523 522
57ed0f7b 523 wake_up(&blitq->busy_queue);
bc5f4523 524
443448d0
DA
525 via_free_sg_info(dev->pdev, cur_sg);
526 kfree(cur_sg);
bc5f4523 527
443448d0
DA
528 spin_lock_irqsave(&blitq->blit_lock, irqsave);
529 }
530
531 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
532}
bc5f4523 533
443448d0
DA
534
535/*
536 * Init all blit engines. Currently we use two, but some hardware have 4.
537 */
538
539
540void
84b1fd10 541via_init_dmablit(struct drm_device *dev)
443448d0 542{
58c1e85a 543 int i, j;
443448d0
DA
544 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
545 drm_via_blitq_t *blitq;
546
bc5f4523
DA
547 pci_set_master(dev->pdev);
548
58c1e85a 549 for (i = 0; i < VIA_NUM_BLIT_ENGINES; ++i) {
443448d0
DA
550 blitq = dev_priv->blit_queues + i;
551 blitq->dev = dev;
552 blitq->cur_blit_handle = 0;
553 blitq->done_blit_handle = 0;
554 blitq->head = 0;
555 blitq->cur = 0;
556 blitq->serviced = 0;
22c806c2 557 blitq->num_free = VIA_NUM_BLIT_SLOTS - 1;
443448d0
DA
558 blitq->num_outstanding = 0;
559 blitq->is_active = 0;
560 blitq->aborting = 0;
34af946a 561 spin_lock_init(&blitq->blit_lock);
58c1e85a 562 for (j = 0; j < VIA_NUM_BLIT_SLOTS; ++j)
57ed0f7b
DV
563 init_waitqueue_head(blitq->blit_queue + j);
564 init_waitqueue_head(&blitq->busy_queue);
c4028958 565 INIT_WORK(&blitq->wq, via_dmablit_workqueue);
e99e88a9 566 timer_setup(&blitq->poll_timer, via_dmablit_timer, 0);
bc5f4523 567 }
443448d0
DA
568}
569
570/*
571 * Build all info and do all mappings required for a blit.
572 */
bc5f4523 573
443448d0
DA
574
575static int
84b1fd10 576via_build_sg_info(struct drm_device *dev, drm_via_sg_info_t *vsg, drm_via_dmablit_t *xfer)
443448d0
DA
577{
578 int draw = xfer->to_fb;
579 int ret = 0;
bc5f4523 580
443448d0 581 vsg->direction = (draw) ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
339363c4 582 vsg->bounce_buffer = NULL;
443448d0
DA
583
584 vsg->state = dr_via_sg_init;
585
586 if (xfer->num_lines <= 0 || xfer->line_length <= 0) {
587 DRM_ERROR("Zero size bitblt.\n");
20caafa6 588 return -EINVAL;
443448d0
DA
589 }
590
591 /*
592 * Below check is a driver limitation, not a hardware one. We
593 * don't want to lock unused pages, and don't want to incoporate the
bc5f4523 594 * extra logic of avoiding them. Make sure there are no.
443448d0
DA
595 * (Not a big limitation anyway.)
596 */
597
f0fb6d77 598 if ((xfer->mem_stride - xfer->line_length) > 2*PAGE_SIZE) {
443448d0
DA
599 DRM_ERROR("Too large system memory stride. Stride: %d, "
600 "Length: %d\n", xfer->mem_stride, xfer->line_length);
20caafa6 601 return -EINVAL;
443448d0
DA
602 }
603
d40c8533
DA
604 if ((xfer->mem_stride == xfer->line_length) &&
605 (xfer->fb_stride == xfer->line_length)) {
606 xfer->mem_stride *= xfer->num_lines;
607 xfer->line_length = xfer->mem_stride;
608 xfer->fb_stride = xfer->mem_stride;
609 xfer->num_lines = 1;
610 }
611
612 /*
613 * Don't lock an arbitrary large number of pages, since that causes a
614 * DOS security hole.
615 */
616
617 if (xfer->num_lines > 2048 || (xfer->num_lines*xfer->mem_stride > (2048*2048*4))) {
618 DRM_ERROR("Too large PCI DMA bitblt.\n");
20caafa6 619 return -EINVAL;
bc5f4523 620 }
443448d0 621
bc5f4523 622 /*
443448d0 623 * we allow a negative fb stride to allow flipping of images in
bc5f4523 624 * transfer.
443448d0
DA
625 */
626
627 if (xfer->mem_stride < xfer->line_length ||
628 abs(xfer->fb_stride) < xfer->line_length) {
629 DRM_ERROR("Invalid frame-buffer / memory stride.\n");
20caafa6 630 return -EINVAL;
443448d0
DA
631 }
632
633 /*
634 * A hardware bug seems to be worked around if system memory addresses start on
635 * 16 byte boundaries. This seems a bit restrictive however. VIA is contacted
636 * about this. Meanwhile, impose the following restrictions:
637 */
638
639#ifdef VIA_BUGFREE
640 if ((((unsigned long)xfer->mem_addr & 3) != ((unsigned long)xfer->fb_addr & 3)) ||
d40c8533 641 ((xfer->num_lines > 1) && ((xfer->mem_stride & 3) != (xfer->fb_stride & 3)))) {
443448d0 642 DRM_ERROR("Invalid DRM bitblt alignment.\n");
20caafa6 643 return -EINVAL;
443448d0
DA
644 }
645#else
646 if ((((unsigned long)xfer->mem_addr & 15) ||
d40c8533 647 ((unsigned long)xfer->fb_addr & 3)) ||
bc5f4523 648 ((xfer->num_lines > 1) &&
d40c8533 649 ((xfer->mem_stride & 15) || (xfer->fb_stride & 3)))) {
443448d0 650 DRM_ERROR("Invalid DRM bitblt alignment.\n");
20caafa6 651 return -EINVAL;
bc5f4523 652 }
443448d0
DA
653#endif
654
655 if (0 != (ret = via_lock_all_dma_pages(vsg, xfer))) {
656 DRM_ERROR("Could not lock DMA pages.\n");
657 via_free_sg_info(dev->pdev, vsg);
658 return ret;
659 }
660
661 via_map_blit_for_device(dev->pdev, xfer, vsg, 0);
662 if (0 != (ret = via_alloc_desc_pages(vsg))) {
663 DRM_ERROR("Could not allocate DMA descriptor pages.\n");
664 via_free_sg_info(dev->pdev, vsg);
665 return ret;
666 }
667 via_map_blit_for_device(dev->pdev, xfer, vsg, 1);
bc5f4523 668
443448d0
DA
669 return 0;
670}
bc5f4523 671
443448d0
DA
672
673/*
674 * Reserve one free slot in the blit queue. Will wait for one second for one
675 * to become available. Otherwise -EBUSY is returned.
676 */
677
bc5f4523 678static int
443448d0
DA
679via_dmablit_grab_slot(drm_via_blitq_t *blitq, int engine)
680{
58c1e85a 681 int ret = 0;
443448d0
DA
682 unsigned long irqsave;
683
684 DRM_DEBUG("Num free is %d\n", blitq->num_free);
685 spin_lock_irqsave(&blitq->blit_lock, irqsave);
58c1e85a 686 while (blitq->num_free == 0) {
443448d0
DA
687 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
688
bfd8303a 689 DRM_WAIT_ON(ret, blitq->busy_queue, HZ, blitq->num_free > 0);
58c1e85a 690 if (ret)
20caafa6 691 return (-EINTR == ret) ? -EAGAIN : ret;
bc5f4523 692
443448d0
DA
693 spin_lock_irqsave(&blitq->blit_lock, irqsave);
694 }
bc5f4523 695
443448d0
DA
696 blitq->num_free--;
697 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
698
699 return 0;
700}
701
702/*
703 * Hand back a free slot if we changed our mind.
704 */
705
bc5f4523 706static void
443448d0
DA
707via_dmablit_release_slot(drm_via_blitq_t *blitq)
708{
709 unsigned long irqsave;
710
711 spin_lock_irqsave(&blitq->blit_lock, irqsave);
712 blitq->num_free++;
713 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
57ed0f7b 714 wake_up(&blitq->busy_queue);
443448d0
DA
715}
716
717/*
718 * Grab a free slot. Build blit info and queue a blit.
719 */
720
721
bc5f4523
DA
722static int
723via_dmablit(struct drm_device *dev, drm_via_dmablit_t *xfer)
443448d0
DA
724{
725 drm_via_private_t *dev_priv = (drm_via_private_t *)dev->dev_private;
726 drm_via_sg_info_t *vsg;
727 drm_via_blitq_t *blitq;
d40c8533 728 int ret;
443448d0
DA
729 int engine;
730 unsigned long irqsave;
731
732 if (dev_priv == NULL) {
733 DRM_ERROR("Called without initialization.\n");
20caafa6 734 return -EINVAL;
443448d0
DA
735 }
736
737 engine = (xfer->to_fb) ? 0 : 1;
738 blitq = dev_priv->blit_queues + engine;
58c1e85a 739 if (0 != (ret = via_dmablit_grab_slot(blitq, engine)))
443448d0 740 return ret;
443448d0
DA
741 if (NULL == (vsg = kmalloc(sizeof(*vsg), GFP_KERNEL))) {
742 via_dmablit_release_slot(blitq);
20caafa6 743 return -ENOMEM;
443448d0
DA
744 }
745 if (0 != (ret = via_build_sg_info(dev, vsg, xfer))) {
746 via_dmablit_release_slot(blitq);
747 kfree(vsg);
748 return ret;
749 }
750 spin_lock_irqsave(&blitq->blit_lock, irqsave);
751
752 blitq->blits[blitq->head++] = vsg;
bc5f4523 753 if (blitq->head >= VIA_NUM_BLIT_SLOTS)
443448d0
DA
754 blitq->head = 0;
755 blitq->num_outstanding++;
bc5f4523 756 xfer->sync.sync_handle = ++blitq->cur_blit_handle;
443448d0
DA
757
758 spin_unlock_irqrestore(&blitq->blit_lock, irqsave);
759 xfer->sync.engine = engine;
760
bc5f4523 761 via_dmablit_handler(dev, engine, 0);
443448d0
DA
762
763 return 0;
764}
765
766/*
767 * Sync on a previously submitted blit. Note that the X server use signals extensively, and
d40c8533 768 * that there is a very big probability that this IOCTL will be interrupted by a signal. In that
bc5f4523 769 * case it returns with -EAGAIN for the signal to be delivered.
443448d0
DA
770 * The caller should then reissue the IOCTL. This is similar to what is being done for drmGetLock().
771 */
772
773int
58c1e85a 774via_dma_blit_sync(struct drm_device *dev, void *data, struct drm_file *file_priv)
443448d0 775{
c153f45f 776 drm_via_blitsync_t *sync = data;
443448d0 777 int err;
443448d0 778
bc5f4523 779 if (sync->engine >= VIA_NUM_BLIT_ENGINES)
20caafa6 780 return -EINVAL;
443448d0 781
c153f45f 782 err = via_dmablit_sync(dev, sync->sync_handle, sync->engine);
443448d0 783
20caafa6
EA
784 if (-EINTR == err)
785 err = -EAGAIN;
443448d0
DA
786
787 return err;
788}
bc5f4523 789
443448d0
DA
790
791/*
792 * Queue a blit and hand back a handle to be used for sync. This IOCTL may be interrupted by a signal
bc5f4523 793 * while waiting for a free slot in the blit queue. In that case it returns with -EAGAIN and should
443448d0
DA
794 * be reissued. See the above IOCTL code.
795 */
796
bc5f4523 797int
58c1e85a 798via_dma_blit(struct drm_device *dev, void *data, struct drm_file *file_priv)
443448d0 799{
c153f45f 800 drm_via_dmablit_t *xfer = data;
443448d0 801 int err;
443448d0 802
c153f45f 803 err = via_dmablit(dev, xfer);
443448d0
DA
804
805 return err;
806}