]> git.ipfire.org Git - thirdparty/linux.git/blame - drivers/iommu/amd_iommu_types.h
Merge tag 'io_uring-5.7-2020-05-22' of git://git.kernel.dk/linux-block
[thirdparty/linux.git] / drivers / iommu / amd_iommu_types.h
CommitLineData
45051539 1/* SPDX-License-Identifier: GPL-2.0-only */
8d283c35 2/*
5d0d7156 3 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
63ce3ae8 4 * Author: Joerg Roedel <jroedel@suse.de>
8d283c35 5 * Leo Duran <leo.duran@amd.com>
8d283c35
JR
6 */
7
1965aae3
PA
8#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
9#define _ASM_X86_AMD_IOMMU_TYPES_H
8d283c35
JR
10
11#include <linux/types.h>
5d214fe6 12#include <linux/mutex.h>
a38180bd 13#include <linux/msi.h>
8d283c35
JR
14#include <linux/list.h>
15#include <linux/spinlock.h>
c5081cd7 16#include <linux/pci.h>
4b180d97 17#include <linux/irqreturn.h>
8d283c35 18
bb52777e
JR
19/*
20 * Maximum number of IOMMUs supported
21 */
22#define MAX_IOMMUS 32
23
8d283c35
JR
24/*
25 * some size calculation constants
26 */
83f5aac1 27#define DEV_TABLE_ENTRY_SIZE 32
8d283c35
JR
28#define ALIAS_TABLE_ENTRY_SIZE 2
29#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
30
8d283c35
JR
31/* Capability offsets used by the driver */
32#define MMIO_CAP_HDR_OFFSET 0x00
33#define MMIO_RANGE_OFFSET 0x0c
a80dc3e0 34#define MMIO_MISC_OFFSET 0x10
8d283c35
JR
35
36/* Masks, shifts and macros to parse the device range capability */
37#define MMIO_RANGE_LD_MASK 0xff000000
38#define MMIO_RANGE_FD_MASK 0x00ff0000
39#define MMIO_RANGE_BUS_MASK 0x0000ff00
40#define MMIO_RANGE_LD_SHIFT 24
41#define MMIO_RANGE_FD_SHIFT 16
42#define MMIO_RANGE_BUS_SHIFT 8
43#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
44#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
45#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
a80dc3e0 46#define MMIO_MSI_NUM(x) ((x) & 0x1f)
8d283c35
JR
47
48/* Flag masks for the AMD IOMMU exclusion range */
49#define MMIO_EXCL_ENABLE_MASK 0x01ULL
50#define MMIO_EXCL_ALLOW_MASK 0x02ULL
51
52/* Used offsets into the MMIO space */
53#define MMIO_DEV_TABLE_OFFSET 0x0000
54#define MMIO_CMD_BUF_OFFSET 0x0008
55#define MMIO_EVT_BUF_OFFSET 0x0010
56#define MMIO_CONTROL_OFFSET 0x0018
57#define MMIO_EXCL_BASE_OFFSET 0x0020
58#define MMIO_EXCL_LIMIT_OFFSET 0x0028
d99ddec3 59#define MMIO_EXT_FEATURES 0x0030
1a29ac01 60#define MMIO_PPR_LOG_OFFSET 0x0038
8bda0cfb
SS
61#define MMIO_GA_LOG_BASE_OFFSET 0x00e0
62#define MMIO_GA_LOG_TAIL_OFFSET 0x00e8
66929812
SS
63#define MMIO_MSI_ADDR_LO_OFFSET 0x015C
64#define MMIO_MSI_ADDR_HI_OFFSET 0x0160
65#define MMIO_MSI_DATA_OFFSET 0x0164
66#define MMIO_INTCAPXT_EVT_OFFSET 0x0170
67#define MMIO_INTCAPXT_PPR_OFFSET 0x0178
68#define MMIO_INTCAPXT_GALOG_OFFSET 0x0180
8d283c35
JR
69#define MMIO_CMD_HEAD_OFFSET 0x2000
70#define MMIO_CMD_TAIL_OFFSET 0x2008
71#define MMIO_EVT_HEAD_OFFSET 0x2010
72#define MMIO_EVT_TAIL_OFFSET 0x2018
73#define MMIO_STATUS_OFFSET 0x2020
1a29ac01
JR
74#define MMIO_PPR_HEAD_OFFSET 0x2030
75#define MMIO_PPR_TAIL_OFFSET 0x2038
8bda0cfb
SS
76#define MMIO_GA_HEAD_OFFSET 0x2040
77#define MMIO_GA_TAIL_OFFSET 0x2048
30861ddc
SK
78#define MMIO_CNTR_CONF_OFFSET 0x4000
79#define MMIO_CNTR_REG_OFFSET 0x40000
80#define MMIO_REG_END_OFFSET 0x80000
81
8d283c35 82
d99ddec3
JR
83
84/* Extended Feature Bits */
85#define FEATURE_PREFETCH (1ULL<<0)
86#define FEATURE_PPR (1ULL<<1)
87#define FEATURE_X2APIC (1ULL<<2)
88#define FEATURE_NX (1ULL<<3)
89#define FEATURE_GT (1ULL<<4)
90#define FEATURE_IA (1ULL<<6)
91#define FEATURE_GA (1ULL<<7)
92#define FEATURE_HE (1ULL<<8)
93#define FEATURE_PC (1ULL<<9)
3928aa3f 94#define FEATURE_GAM_VAPIC (1ULL<<21)
ff18c4e5 95#define FEATURE_EPHSUP (1ULL<<50)
d99ddec3 96
62f71abb
JR
97#define FEATURE_PASID_SHIFT 32
98#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
99
52815b75
JR
100#define FEATURE_GLXVAL_SHIFT 14
101#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
102
a919a018
SS
103/* Note:
104 * The current driver only support 16-bit PASID.
105 * Currently, hardware only implement upto 16-bit PASID
106 * even though the spec says it could have upto 20 bits.
107 */
108#define PASID_MASK 0x0000ffff
52815b75 109
519c31ba 110/* MMIO status bits */
925fe08b 111#define MMIO_STATUS_EVT_INT_MASK (1 << 1)
72e1dcc4
JR
112#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
113#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
8bda0cfb
SS
114#define MMIO_STATUS_GALOG_RUN_MASK (1 << 8)
115#define MMIO_STATUS_GALOG_OVERFLOW_MASK (1 << 9)
116#define MMIO_STATUS_GALOG_INT_MASK (1 << 10)
519c31ba 117
90008ee4
JR
118/* event logging constants */
119#define EVENT_ENTRY_SIZE 0x10
120#define EVENT_TYPE_SHIFT 28
121#define EVENT_TYPE_MASK 0xf
122#define EVENT_TYPE_ILL_DEV 0x1
123#define EVENT_TYPE_IO_FAULT 0x2
124#define EVENT_TYPE_DEV_TAB_ERR 0x3
125#define EVENT_TYPE_PAGE_TAB_ERR 0x4
126#define EVENT_TYPE_ILL_CMD 0x5
127#define EVENT_TYPE_CMD_HARD_ERR 0x6
128#define EVENT_TYPE_IOTLB_INV_TO 0x7
129#define EVENT_TYPE_INV_DEV_REQ 0x8
e7f63ffc 130#define EVENT_TYPE_INV_PPR_REQ 0x9
90008ee4
JR
131#define EVENT_DEVID_MASK 0xffff
132#define EVENT_DEVID_SHIFT 0
ec21f17a
SS
133#define EVENT_DOMID_MASK_LO 0xffff
134#define EVENT_DOMID_MASK_HI 0xf0000
90008ee4
JR
135#define EVENT_FLAGS_MASK 0xfff
136#define EVENT_FLAGS_SHIFT 0x10
137
8d283c35
JR
138/* feature control bits */
139#define CONTROL_IOMMU_EN 0x00ULL
140#define CONTROL_HT_TUN_EN 0x01ULL
141#define CONTROL_EVT_LOG_EN 0x02ULL
142#define CONTROL_EVT_INT_EN 0x03ULL
143#define CONTROL_COMWAIT_EN 0x04ULL
1456e9d2 144#define CONTROL_INV_TIMEOUT 0x05ULL
8d283c35
JR
145#define CONTROL_PASSPW_EN 0x08ULL
146#define CONTROL_RESPASSPW_EN 0x09ULL
147#define CONTROL_COHERENT_EN 0x0aULL
148#define CONTROL_ISOC_EN 0x0bULL
149#define CONTROL_CMDBUF_EN 0x0cULL
bde9e6b9
AH
150#define CONTROL_PPRLOG_EN 0x0dULL
151#define CONTROL_PPRINT_EN 0x0eULL
1a29ac01 152#define CONTROL_PPR_EN 0x0fULL
cbc33a90 153#define CONTROL_GT_EN 0x10ULL
3928aa3f
SS
154#define CONTROL_GA_EN 0x11ULL
155#define CONTROL_GAM_EN 0x19ULL
8bda0cfb
SS
156#define CONTROL_GALOG_EN 0x1CULL
157#define CONTROL_GAINT_EN 0x1DULL
90fcffd9 158#define CONTROL_XT_EN 0x32ULL
66929812 159#define CONTROL_INTCAPXT_EN 0x33ULL
8d283c35 160
1456e9d2
JR
161#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
162#define CTRL_INV_TO_NONE 0
163#define CTRL_INV_TO_1MS 1
164#define CTRL_INV_TO_10MS 2
165#define CTRL_INV_TO_100MS 3
166#define CTRL_INV_TO_1S 4
167#define CTRL_INV_TO_10S 5
168#define CTRL_INV_TO_100S 6
169
8d283c35
JR
170/* command specific defines */
171#define CMD_COMPL_WAIT 0x01
172#define CMD_INV_DEV_ENTRY 0x02
cb41ed85
JR
173#define CMD_INV_IOMMU_PAGES 0x03
174#define CMD_INV_IOTLB_PAGES 0x04
7ef2798d 175#define CMD_INV_IRT 0x05
c99afa25 176#define CMD_COMPLETE_PPR 0x07
58fc7f14 177#define CMD_INV_ALL 0x08
8d283c35
JR
178
179#define CMD_COMPL_WAIT_STORE_MASK 0x01
519c31ba 180#define CMD_COMPL_WAIT_INT_MASK 0x02
8d283c35
JR
181#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
182#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
22e266c7 183#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
8d283c35 184
c99afa25
JR
185#define PPR_STATUS_MASK 0xf
186#define PPR_STATUS_SHIFT 12
187
999ba417
JR
188#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
189
8d283c35
JR
190/* macros and definitions for device table entries */
191#define DEV_ENTRY_VALID 0x00
192#define DEV_ENTRY_TRANSLATION 0x01
ff18c4e5 193#define DEV_ENTRY_PPR 0x34
8d283c35
JR
194#define DEV_ENTRY_IR 0x3d
195#define DEV_ENTRY_IW 0x3e
9f5f5fb3 196#define DEV_ENTRY_NO_PAGE_FAULT 0x62
8d283c35
JR
197#define DEV_ENTRY_EX 0x67
198#define DEV_ENTRY_SYSMGT1 0x68
199#define DEV_ENTRY_SYSMGT2 0x69
0ea2c422 200#define DEV_ENTRY_IRQ_TBL_EN 0x80
8d283c35
JR
201#define DEV_ENTRY_INIT_PASS 0xb8
202#define DEV_ENTRY_EINT_PASS 0xb9
203#define DEV_ENTRY_NMI_PASS 0xba
204#define DEV_ENTRY_LINT0_PASS 0xbe
205#define DEV_ENTRY_LINT1_PASS 0xbf
38ddf41b
JR
206#define DEV_ENTRY_MODE_MASK 0x07
207#define DEV_ENTRY_MODE_SHIFT 0x09
8d283c35 208
7ef2798d
JR
209#define MAX_DEV_TABLE_ENTRIES 0xffff
210
8d283c35
JR
211/* constants to configure the command buffer */
212#define CMD_BUFFER_SIZE 8192
549c90dc 213#define CMD_BUFFER_UNINITIALIZED 1
8d283c35
JR
214#define CMD_BUFFER_ENTRIES 512
215#define MMIO_CMD_SIZE_SHIFT 56
216#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
217
335503e5
JR
218/* constants for event buffer handling */
219#define EVT_BUFFER_SIZE 8192 /* 512 entries */
220#define EVT_LEN_MASK (0x9ULL << 56)
221
1a29ac01
JR
222/* Constants for PPR Log handling */
223#define PPR_LOG_ENTRIES 512
224#define PPR_LOG_SIZE_SHIFT 56
225#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
226#define PPR_ENTRY_SIZE 16
227#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
228
72e1dcc4
JR
229#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
230#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
231#define PPR_DEVID(x) ((x) & 0xffffULL)
232#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
233#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
234#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
235#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
236
237#define PPR_REQ_FAULT 0x01
238
8bda0cfb
SS
239/* Constants for GA Log handling */
240#define GA_LOG_ENTRIES 512
241#define GA_LOG_SIZE_SHIFT 56
242#define GA_LOG_SIZE_512 (0x8ULL << GA_LOG_SIZE_SHIFT)
243#define GA_ENTRY_SIZE 8
244#define GA_LOG_SIZE (GA_ENTRY_SIZE * GA_LOG_ENTRIES)
245
246#define GA_TAG(x) (u32)(x & 0xffffffffULL)
247#define GA_DEVID(x) (u16)(((x) >> 32) & 0xffffULL)
248#define GA_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
249
250#define GA_GUEST_NR 0x1
251
53019a9e
BH
252/* Bit value definition for dte irq remapping fields*/
253#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
254#define DTE_IRQ_REMAP_INTCTL_MASK (0x3ULL << 60)
255#define DTE_IRQ_TABLE_LEN_MASK (0xfULL << 1)
256#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
257#define DTE_IRQ_TABLE_LEN (8ULL << 1)
258#define DTE_IRQ_REMAP_ENABLE 1ULL
259
0feae533 260#define PAGE_MODE_NONE 0x00
8d283c35
JR
261#define PAGE_MODE_1_LEVEL 0x01
262#define PAGE_MODE_2_LEVEL 0x02
263#define PAGE_MODE_3_LEVEL 0x03
9355a081
JR
264#define PAGE_MODE_4_LEVEL 0x04
265#define PAGE_MODE_5_LEVEL 0x05
266#define PAGE_MODE_6_LEVEL 0x06
69be8852 267#define PAGE_MODE_7_LEVEL 0x07
8d283c35 268
9355a081
JR
269#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
270#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
271 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
272 (0xffffffffffffffffULL))
273#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
50020fb6
JR
274#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
275#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
07a80a6b 276 IOMMU_PTE_PR | IOMMU_PTE_IR | IOMMU_PTE_IW)
a6b256b4 277#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
50020fb6 278
abdc5eb3
JR
279#define PM_MAP_4k 0
280#define PM_ADDR_MASK 0x000ffffffffff000ULL
281#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
282 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
283#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
8d283c35 284
cbb9d729
JR
285/*
286 * Returns the page table level to use for a given page size
287 * Pagesize is expected to be a power-of-two
288 */
289#define PAGE_SIZE_LEVEL(pagesize) \
290 ((__ffs(pagesize) - 12) / 9)
291/*
292 * Returns the number of ptes to use for a given page size
293 * Pagesize is expected to be a power-of-two
294 */
295#define PAGE_SIZE_PTE_COUNT(pagesize) \
296 (1ULL << ((__ffs(pagesize) - 12) % 9))
297
298/*
299 * Aligns a given io-virtual address to a given page size
300 * Pagesize is expected to be a power-of-two
301 */
302#define PAGE_SIZE_ALIGN(address, pagesize) \
303 ((address) & ~((pagesize) - 1))
304/*
df805abb 305 * Creates an IOMMU PTE for an address and a given pagesize
cbb9d729
JR
306 * The PTE has no permission bits set
307 * Pagesize is expected to be a power-of-two larger than 4096
308 */
309#define PAGE_SIZE_PTE(address, pagesize) \
310 (((address) | ((pagesize) - 1)) & \
311 (~(pagesize >> 1)) & PM_ADDR_MASK)
312
24cd7723
JR
313/*
314 * Takes a PTE value with mode=0x07 and returns the page size it maps
315 */
316#define PTE_PAGE_SIZE(pte) \
317 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
318
3039ca1b
JR
319/*
320 * Takes a page-table level and returns the default page-size for this level
321 */
322#define PTE_LEVEL_PAGE_SIZE(level) \
323 (1ULL << (12 + (9 * (level))))
324
07a80a6b
BH
325/*
326 * Bit value definition for I/O PTE fields
327 */
328#define IOMMU_PTE_PR (1ULL << 0)
8d283c35
JR
329#define IOMMU_PTE_U (1ULL << 59)
330#define IOMMU_PTE_FC (1ULL << 60)
331#define IOMMU_PTE_IR (1ULL << 61)
332#define IOMMU_PTE_IW (1ULL << 62)
333
07a80a6b
BH
334/*
335 * Bit value definition for DTE fields
336 */
337#define DTE_FLAG_V (1ULL << 0)
338#define DTE_FLAG_TV (1ULL << 1)
339#define DTE_FLAG_IR (1ULL << 61)
340#define DTE_FLAG_IW (1ULL << 62)
341
ca9cab3a
JR
342#define DTE_FLAG_IOTLB (1ULL << 32)
343#define DTE_FLAG_GV (1ULL << 55)
cbf3ccd0 344#define DTE_FLAG_MASK (0x3ffULL << 32)
52815b75
JR
345#define DTE_GLX_SHIFT (56)
346#define DTE_GLX_MASK (3)
45a01c42 347#define DEV_DOMID_MASK 0xffffULL
52815b75
JR
348
349#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
350#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
c20f3653 351#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0x1fffffULL)
52815b75
JR
352
353#define DTE_GCR3_INDEX_A 0
354#define DTE_GCR3_INDEX_B 1
355#define DTE_GCR3_INDEX_C 1
356
357#define DTE_GCR3_SHIFT_A 58
358#define DTE_GCR3_SHIFT_B 16
359#define DTE_GCR3_SHIFT_C 43
360
b16137b1 361#define GCR3_VALID 0x01ULL
fd7b5535 362
8d283c35 363#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
07a80a6b 364#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_PR)
2543a786 365#define IOMMU_PTE_PAGE(pte) (iommu_phys_to_virt((pte) & IOMMU_PAGE_MASK))
8d283c35
JR
366#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
367
368#define IOMMU_PROT_MASK 0x03
369#define IOMMU_PROT_IR 0x01
370#define IOMMU_PROT_IW 0x02
371
8aafaaf2
JR
372#define IOMMU_UNITY_MAP_FLAG_EXCL_RANGE (1 << 2)
373
8d283c35
JR
374/* IOMMU capabilities */
375#define IOMMU_CAP_IOTLB 24
376#define IOMMU_CAP_NPCACHE 26
d99ddec3 377#define IOMMU_CAP_EFR 27
8d283c35 378
3928aa3f
SS
379/* IOMMU Feature Reporting Field (for IVHD type 10h */
380#define IOMMU_FEAT_GASUP_SHIFT 6
381
382/* IOMMU Extended Feature Register (EFR) */
90fcffd9 383#define IOMMU_EFR_XTSUP_SHIFT 2
3928aa3f 384#define IOMMU_EFR_GASUP_SHIFT 7
81307143 385#define IOMMU_EFR_MSICAPMMIOSUP_SHIFT 46
3928aa3f 386
8d283c35
JR
387#define MAX_DOMAIN_ID 65536
388
9fdb19d6
JR
389/* Protection domain flags */
390#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
e2dc14a2
JR
391#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
392 domain for an IOMMU */
0feae533
JR
393#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
394 translation */
52815b75 395#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
0feae533 396
fefda117
JR
397extern bool amd_iommu_dump;
398#define DUMP_printk(format, arg...) \
399 do { \
400 if (amd_iommu_dump) \
4c6f40d4 401 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
fefda117 402 } while(0);
9fdb19d6 403
318afd41
JR
404/* global flag if IOMMUs cache non-present entries */
405extern bool amd_iommu_np_cache;
60f723b4
JR
406/* Only true if all IOMMUs support device IOTLBs */
407extern bool amd_iommu_iotlb_sup;
318afd41 408
05152a04
JR
409#define MAX_IRQS_PER_TABLE 256
410#define IRQ_TABLE_ALIGNMENT 128
411
0ea2c422 412struct irq_remap_table {
27790398 413 raw_spinlock_t lock;
0ea2c422
JR
414 unsigned min_index;
415 u32 *table;
416};
417
418extern struct irq_remap_table **irq_lookup_table;
419
05152a04
JR
420/* Interrupt remapping feature used? */
421extern bool amd_iommu_irq_remap;
422
423/* kmem_cache to get tables with 128 byte alignement */
424extern struct kmem_cache *amd_iommu_irq_cache;
425
3bd22172
JR
426/*
427 * Make iterating over all IOMMUs easier
428 */
429#define for_each_iommu(iommu) \
430 list_for_each_entry((iommu), &amd_iommu_list, list)
431#define for_each_iommu_safe(iommu, next) \
432 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
433
384de729
JR
434#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
435#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
436#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
437#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
438#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
439#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
9fdb19d6 440
72e1dcc4
JR
441/*
442 * This struct is used to pass information about
443 * incoming PPR faults around.
444 */
445struct amd_iommu_fault {
446 u64 address; /* IO virtual address of the fault*/
447 u32 pasid; /* Address space identifier */
448 u16 device_id; /* Originating PCI device id */
449 u16 tag; /* PPR tag */
450 u16 flags; /* Fault flags */
451
452};
453
72e1dcc4 454
f3572db8 455struct iommu_domain;
7c71d306 456struct irq_domain;
880ac60e 457struct amd_irte_ops;
f3572db8 458
4c232a70
BH
459#define AMD_IOMMU_FLAG_TRANS_PRE_ENABLED (1 << 0)
460
5694703f
JR
461/*
462 * This structure contains generic data for IOMMU protection domains
463 * independent of their use.
464 */
8d283c35 465struct protection_domain {
7c392cbe 466 struct list_head dev_list; /* List of all devices in this domain */
3f4b87b9
JR
467 struct iommu_domain domain; /* generic domain handle used by
468 iommu core code */
9fdb19d6
JR
469 spinlock_t lock; /* mostly used to lock the page table*/
470 u16 id; /* the domain id written to the device table */
eb791aa7 471 atomic64_t pt_root; /* pgtable root and pgtable mode */
52815b75
JR
472 int glx; /* Number of levels for GCR3 table */
473 u64 *gcr3_tbl; /* Guest CR3 table */
9fdb19d6 474 unsigned long flags; /* flags to find out type of domain */
863c74eb 475 unsigned dev_cnt; /* devices assigned to this domain */
c4596114 476 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
8d283c35
JR
477};
478
eb791aa7
JR
479/* For decocded pt_root */
480struct domain_pgtable {
481 int mode;
482 u64 *root;
483};
484
5694703f
JR
485/*
486 * Structure where we save information about one hardware AMD IOMMU in the
487 * system.
488 */
8d283c35
JR
489struct amd_iommu {
490 struct list_head list;
5694703f 491
bb52777e
JR
492 /* Index within the IOMMU array */
493 int index;
494
5694703f 495 /* locks the accesses to the hardware */
27790398 496 raw_spinlock_t lock;
8d283c35 497
3eaf28a1
JR
498 /* Pointer to PCI device of this IOMMU */
499 struct pci_dev *dev;
500
c1bf94ec
JR
501 /* Cache pdev to root device for resume quirks */
502 struct pci_dev *root_pdev;
503
5694703f 504 /* physical address of MMIO space */
8d283c35 505 u64 mmio_phys;
30861ddc
SK
506
507 /* physical end address of MMIO space */
508 u64 mmio_phys_end;
509
5694703f 510 /* virtual address of MMIO space */
98f1ad25 511 u8 __iomem *mmio_base;
5694703f
JR
512
513 /* capabilities of that IOMMU read from ACPI */
8d283c35 514 u32 cap;
5694703f 515
e9bf5197
JR
516 /* flags read from acpi table */
517 u8 acpi_flags;
518
d99ddec3
JR
519 /* Extended features */
520 u64 features;
521
400a28a0
JR
522 /* IOMMUv2 */
523 bool is_iommu_v2;
524
23c742db
JR
525 /* PCI device id of the IOMMU device */
526 u16 devid;
527
eac9fbc6
RK
528 /*
529 * Capability pointer. There could be more than one IOMMU per PCI
530 * device function if there are more than one AMD IOMMU capability
531 * pointers.
532 */
533 u16 cap_ptr;
534
ee893c24
JR
535 /* pci domain of this IOMMU */
536 u16 pci_seg;
537
5694703f 538 /* start of exclusion range of that IOMMU */
8d283c35 539 u64 exclusion_start;
5694703f 540 /* length of exclusion range of that IOMMU */
8d283c35
JR
541 u64 exclusion_length;
542
5694703f 543 /* command buffer virtual address */
8d283c35 544 u8 *cmd_buf;
d334a563
TL
545 u32 cmd_buf_head;
546 u32 cmd_buf_tail;
8d283c35 547
eac9fbc6
RK
548 /* event buffer virtual address */
549 u8 *evt_buf;
335503e5 550
1a29ac01
JR
551 /* Base of the PPR log, if present */
552 u8 *ppr_log;
553
8bda0cfb
SS
554 /* Base of the GA log, if present */
555 u8 *ga_log;
556
557 /* Tail of the GA log, if present */
558 u8 *ga_log_tail;
559
a80dc3e0
JR
560 /* true if interrupts for this IOMMU are already enabled */
561 bool int_enabled;
562
eac9fbc6 563 /* if one, we need to send a completion wait command */
0cfd7aa9 564 bool need_sync;
eac9fbc6 565
b0119e87
JR
566 /* Handle for IOMMU core code */
567 struct iommu_device iommu;
568
4c894f47 569 /*
5bcd757f
MG
570 * We can't rely on the BIOS to restore all values on reinit, so we
571 * need to stash them
4c894f47 572 */
5bcd757f
MG
573
574 /* The iommu BAR */
575 u32 stored_addr_lo;
576 u32 stored_addr_hi;
577
578 /*
579 * Each iommu has 6 l1s, each of which is documented as having 0x12
580 * registers
581 */
582 u32 stored_l1[6][0x12];
583
584 /* The l2 indirect registers */
585 u32 stored_l2[0x83];
30861ddc
SK
586
587 /* The maximum PC banks and counters/bank (PCSup=1) */
588 u8 max_banks;
589 u8 max_counters;
7c71d306
JL
590#ifdef CONFIG_IRQ_REMAP
591 struct irq_domain *ir_domain;
592 struct irq_domain *msi_domain;
880ac60e
SS
593
594 struct amd_irte_ops *irte_ops;
7c71d306 595#endif
4bf5beef 596
4c232a70 597 u32 flags;
4bf5beef 598 volatile u64 __aligned(8) cmd_sem;
7d0f5fd3
GH
599
600#ifdef CONFIG_AMD_IOMMU_DEBUGFS
601 /* DebugFS Info */
602 struct dentry *debugfs;
603#endif
66929812
SS
604 /* IRQ notifier for IntCapXT interrupt */
605 struct irq_affinity_notify intcapxt_notify;
8d283c35
JR
606};
607
b7a42b9d
JR
608static inline struct amd_iommu *dev_to_amd_iommu(struct device *dev)
609{
2926a2aa
JR
610 struct iommu_device *iommu = dev_to_iommu_device(dev);
611
612 return container_of(iommu, struct amd_iommu, iommu);
b7a42b9d
JR
613}
614
2a0cb4e2
WZ
615#define ACPIHID_UID_LEN 256
616#define ACPIHID_HID_LEN 9
617
618struct acpihid_map_entry {
619 struct list_head list;
620 u8 uid[ACPIHID_UID_LEN];
621 u8 hid[ACPIHID_HID_LEN];
622 u16 devid;
623 u16 root_devid;
624 bool cmd_line;
625 struct iommu_group *group;
626};
627
6efed63b
JR
628struct devid_map {
629 struct list_head list;
630 u8 id;
631 u16 devid;
31cff67f 632 bool cmd_line;
6efed63b
JR
633};
634
daae2d25
BH
635/*
636 * This struct contains device specific data for the IOMMU
637 */
638struct iommu_dev_data {
ab7b2577
JR
639 /*Protect against attach/detach races */
640 spinlock_t lock;
641
daae2d25 642 struct list_head list; /* For domain->dev_list */
779da732 643 struct llist_node dev_data_list; /* For global dev_data_list */
daae2d25 644 struct protection_domain *domain; /* Domain the device is bound to */
3332364e 645 struct pci_dev *pdev;
daae2d25 646 u16 devid; /* PCI Device ID */
daae2d25
BH
647 bool iommu_v2; /* Device can make use of IOMMUv2 */
648 bool passthrough; /* Device is identity mapped */
649 struct {
650 bool enabled;
651 int qdep;
652 } ats; /* ATS state */
653 bool pri_tlp; /* PASID TLB required for
654 PPR completions */
655 u32 errata; /* Bitmap for errata to apply */
656 bool use_vapic; /* Enable device to use vapic mode */
657 bool defer_attach;
658
659 struct ratelimit_state rs; /* Ratelimit IOPF messages */
660};
661
6efed63b
JR
662/* Map HPET and IOAPIC ids to the devid used by the IOMMU */
663extern struct list_head ioapic_map;
664extern struct list_head hpet_map;
2a0cb4e2 665extern struct list_head acpihid_map;
6efed63b 666
5694703f
JR
667/*
668 * List with all IOMMUs in the system. This list is not locked because it is
669 * only written and read at driver initialization or suspend time
670 */
8d283c35
JR
671extern struct list_head amd_iommu_list;
672
bb52777e
JR
673/*
674 * Array with pointers to each IOMMU struct
675 * The indices are referenced in the protection domains
676 */
677extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
678
5694703f
JR
679/*
680 * Structure defining one entry in the device table
681 */
8d283c35 682struct dev_table_entry {
ee6c2868 683 u64 data[4];
8d283c35
JR
684};
685
5694703f
JR
686/*
687 * One entry for unity mappings parsed out of the ACPI table.
688 */
8d283c35
JR
689struct unity_map_entry {
690 struct list_head list;
5694703f
JR
691
692 /* starting device id this entry is used for (including) */
8d283c35 693 u16 devid_start;
5694703f 694 /* end device id this entry is used for (including) */
8d283c35 695 u16 devid_end;
5694703f
JR
696
697 /* start address to unity map (including) */
8d283c35 698 u64 address_start;
5694703f 699 /* end address to unity map (including) */
8d283c35 700 u64 address_end;
5694703f
JR
701
702 /* required protection */
8d283c35
JR
703 int prot;
704};
705
5694703f
JR
706/*
707 * List of all unity mappings. It is not locked because as runtime it is only
708 * read. It is created at ACPI table parsing time.
709 */
8d283c35
JR
710extern struct list_head amd_iommu_unity_map;
711
5694703f
JR
712/*
713 * Data structures for device handling
714 */
715
716/*
717 * Device table used by hardware. Read and write accesses by software are
718 * locked with the amd_iommu_pd_table lock.
719 */
8d283c35 720extern struct dev_table_entry *amd_iommu_dev_table;
5694703f
JR
721
722/*
723 * Alias table to find requestor ids to device ids. Not locked because only
724 * read on runtime.
725 */
8d283c35 726extern u16 *amd_iommu_alias_table;
5694703f
JR
727
728/*
729 * Reverse lookup table to find the IOMMU which translates a specific device.
730 */
8d283c35
JR
731extern struct amd_iommu **amd_iommu_rlookup_table;
732
5694703f 733/* size of the dma_ops aperture as power of 2 */
8d283c35
JR
734extern unsigned amd_iommu_aperture_order;
735
5694703f 736/* largest PCI device id we expect translation requests for */
8d283c35
JR
737extern u16 amd_iommu_last_bdf;
738
5694703f 739/* allocation bitmap for domain ids */
8d283c35
JR
740extern unsigned long *amd_iommu_pd_alloc_bitmap;
741
afa9fdc2
FT
742/*
743 * If true, the addresses will be flushed on unmap time, not when
744 * they are reused
745 */
621a5f7a 746extern bool amd_iommu_unmap_flush;
afa9fdc2 747
a919a018
SS
748/* Smallest max PASID supported by any IOMMU in the system */
749extern u32 amd_iommu_max_pasid;
62f71abb 750
400a28a0
JR
751extern bool amd_iommu_v2_present;
752
5abcdba4
JR
753extern bool amd_iommu_force_isolation;
754
52815b75
JR
755/* Max levels of glxval supported */
756extern int amd_iommu_max_glx_val;
757
98f1ad25
JR
758/*
759 * This function flushes all internal caches of
760 * the IOMMU used by this driver.
761 */
762extern void iommu_flush_all_caches(struct amd_iommu *iommu);
763
6efed63b
JR
764static inline int get_ioapic_devid(int id)
765{
766 struct devid_map *entry;
767
768 list_for_each_entry(entry, &ioapic_map, list) {
769 if (entry->id == id)
770 return entry->devid;
771 }
772
773 return -EINVAL;
774}
775
776static inline int get_hpet_devid(int id)
777{
778 struct devid_map *entry;
779
780 list_for_each_entry(entry, &hpet_map, list) {
781 if (entry->id == id)
782 return entry->devid;
783 }
784
785 return -EINVAL;
786}
787
3928aa3f
SS
788enum amd_iommu_intr_mode_type {
789 AMD_IOMMU_GUEST_IR_LEGACY,
790
791 /* This mode is not visible to users. It is used when
792 * we cannot fully enable vAPIC and fallback to only support
793 * legacy interrupt remapping via 128-bit IRTE.
794 */
795 AMD_IOMMU_GUEST_IR_LEGACY_GA,
796 AMD_IOMMU_GUEST_IR_VAPIC,
797};
798
799#define AMD_IOMMU_GUEST_IR_GA(x) (x == AMD_IOMMU_GUEST_IR_VAPIC || \
800 x == AMD_IOMMU_GUEST_IR_LEGACY_GA)
801
802#define AMD_IOMMU_GUEST_IR_VAPIC(x) (x == AMD_IOMMU_GUEST_IR_VAPIC)
a38180bd
SS
803
804union irte {
805 u32 val;
806 struct {
807 u32 valid : 1,
808 no_fault : 1,
809 int_type : 3,
810 rq_eoi : 1,
811 dm : 1,
812 rsvd_1 : 1,
813 destination : 8,
814 vector : 8,
815 rsvd_2 : 8;
816 } fields;
817};
818
90fcffd9
SS
819#define APICID_TO_IRTE_DEST_LO(x) (x & 0xffffff)
820#define APICID_TO_IRTE_DEST_HI(x) ((x >> 24) & 0xff)
821
a38180bd
SS
822union irte_ga_lo {
823 u64 val;
824
825 /* For int remapping */
826 struct {
827 u64 valid : 1,
828 no_fault : 1,
829 /* ------ */
830 int_type : 3,
831 rq_eoi : 1,
832 dm : 1,
833 /* ------ */
834 guest_mode : 1,
90fcffd9
SS
835 destination : 24,
836 ga_tag : 32;
a38180bd
SS
837 } fields_remap;
838
839 /* For guest vAPIC */
840 struct {
841 u64 valid : 1,
842 no_fault : 1,
843 /* ------ */
844 ga_log_intr : 1,
845 rsvd1 : 3,
846 is_run : 1,
847 /* ------ */
848 guest_mode : 1,
90fcffd9 849 destination : 24,
a38180bd
SS
850 ga_tag : 32;
851 } fields_vapic;
852};
853
854union irte_ga_hi {
855 u64 val;
856 struct {
857 u64 vector : 8,
858 rsvd_1 : 4,
859 ga_root_ptr : 40,
90fcffd9
SS
860 rsvd_2 : 4,
861 destination : 8;
a38180bd
SS
862 } fields;
863};
864
865struct irte_ga {
866 union irte_ga_lo lo;
867 union irte_ga_hi hi;
868};
869
870struct irq_2_irte {
871 u16 devid; /* Device ID for IRTE table */
872 u16 index; /* Index into IRTE table*/
873};
874
875struct amd_ir_data {
b9fc6b56 876 u32 cached_ga_tag;
a38180bd 877 struct irq_2_irte irq_2_irte;
a38180bd 878 struct msi_msg msi_entry;
880ac60e 879 void *entry; /* Pointer to union irte or struct irte_ga */
8dbea3fd 880 void *ref; /* Pointer to the actual irte */
b9c6ff94
SS
881
882 /**
883 * Store information for activate/de-activate
884 * Guest virtual APIC mode during runtime.
885 */
886 struct irq_cfg *cfg;
887 int ga_vector;
888 int ga_root_ptr;
889 int ga_tag;
880ac60e
SS
890};
891
892struct amd_irte_ops {
d98de49a 893 void (*prepare)(void *, u32, u32, u8, u32, int);
880ac60e
SS
894 void (*activate)(void *, u16, u16);
895 void (*deactivate)(void *, u16, u16);
896 void (*set_affinity)(void *, u16, u16, u8, u32);
897 void *(*get)(struct irq_remap_table *, int);
898 void (*set_allocated)(struct irq_remap_table *, int);
899 bool (*is_allocated)(struct irq_remap_table *, int);
900 void (*clear_allocated)(struct irq_remap_table *, int);
a38180bd
SS
901};
902
880ac60e
SS
903#ifdef CONFIG_IRQ_REMAP
904extern struct amd_irte_ops irte_32_ops;
905extern struct amd_irte_ops irte_128_ops;
906#endif
907
1965aae3 908#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */