]> git.ipfire.org Git - people/arne_f/kernel.git/blame - drivers/iommu/intel-iommu.c
Merge branch 'core' into x86/vt-d
[people/arne_f/kernel.git] / drivers / iommu / intel-iommu.c
CommitLineData
ba395927 1/*
ea8ea460 2 * Copyright © 2006-2014 Intel Corporation.
ba395927
KA
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
ea8ea460
DW
13 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
ba395927
KA
18 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
5e0d2a6f 22#include <linux/debugfs.h>
54485c30 23#include <linux/export.h>
ba395927
KA
24#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
ba395927
KA
27#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
75f05569 32#include <linux/memory.h>
5e0d2a6f 33#include <linux/timer.h>
38717946 34#include <linux/iova.h>
5d450806 35#include <linux/iommu.h>
38717946 36#include <linux/intel-iommu.h>
134fac3f 37#include <linux/syscore_ops.h>
69575d38 38#include <linux/tboot.h>
adb2fe02 39#include <linux/dmi.h>
5cdede24 40#include <linux/pci-ats.h>
0ee332c1 41#include <linux/memblock.h>
36746436 42#include <linux/dma-contiguous.h>
8a8f422d 43#include <asm/irq_remapping.h>
ba395927 44#include <asm/cacheflush.h>
46a7fa27 45#include <asm/iommu.h>
ba395927 46
078e1ee2
JR
47#include "irq_remapping.h"
48
5b6985ce
FY
49#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
ba395927
KA
52#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
e0fc7e0b 54#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
ba395927
KA
55
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
4ed0d3e6 62#define MAX_AGAW_WIDTH 64
5c645b35 63#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
4ed0d3e6 64
2ebe3151
DW
65#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
ba395927 73
f27be03b 74#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
284901a9 75#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
6a35528a 76#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
5e0d2a6f 77
df08cdc7
AM
78/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
6d1c56a9
OBC
82/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
df08cdc7
AM
100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
5c645b35 107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
df08cdc7
AM
108}
109
110static inline int width_to_agaw(int width)
111{
5c645b35 112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
df08cdc7
AM
113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
fd18de50 139
6dd9a7c7
YS
140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
5c645b35 142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
6dd9a7c7
YS
143}
144
dd4e8319
DW
145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
d9630fe9
WH
165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
e0fc7e0b 168static void __init check_tylersburg_isoch(void);
9af88143
DW
169static int rwbf_quirk;
170
b779260b
JC
171/*
172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
46b08e1a
MM
177/*
178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
7a8fc25e
MM
210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
c07e7d21
MM
225
226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
c07e7d21
MM
240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
7a8fc25e 270
622ba12a
MM
271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
9cf06697
SY
276 * 8-10: available
277 * 11: snoop behavior
622ba12a
MM
278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
622ba12a 283
19c239ce
MM
284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
19c239ce
MM
289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
c85994e4
DW
291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
1a8bd481 295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
c85994e4 296#endif
19c239ce
MM
297}
298
19c239ce
MM
299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
622ba12a 303
4399c8bf
AK
304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
c3c75eb7 306 return (pte->val & DMA_PTE_LARGE_PAGE);
4399c8bf
AK
307}
308
75e6bf96
DW
309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
2c2e2c38
FY
314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
19943b0e
DW
320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
2c2e2c38 322
3b5410e7 323/* devices under the same p2p bridge are owned in one domain */
cdc7b837 324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
3b5410e7 325
1ce28feb
WH
326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
2c2e2c38
FY
331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
1b198bb0
MT
334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
99126f7c
MM
341struct dmar_domain {
342 int id; /* domain id */
4c923d47 343 int nid; /* node id */
1b198bb0
MT
344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
99126f7c
MM
346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
99126f7c
MM
351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
3b5410e7 356 int flags; /* flags to find out type of domain */
8e604097
WH
357
358 int iommu_coherency;/* indicate coherency of iommu access */
58c610bd 359 int iommu_snooping; /* indicate snooping control feature*/
c7151a8d 360 int iommu_count; /* reference count of iommu */
6dd9a7c7
YS
361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
c7151a8d 364 spinlock_t iommu_lock; /* protect iommu set in domain */
fe40f1e0 365 u64 max_addr; /* maximum mapped address */
99126f7c
MM
366};
367
a647dacb
MM
368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
276dbf99 372 u8 bus; /* PCI bus number */
a647dacb 373 u8 devfn; /* PCI devfn number */
0bcb3e28 374 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
93a23a72 375 struct intel_iommu *iommu; /* IOMMU used by this device */
a647dacb
MM
376 struct dmar_domain *domain; /* pointer to domain */
377};
378
b94e4117
JL
379struct dmar_rmrr_unit {
380 struct list_head list; /* list of rmrr units */
381 struct acpi_dmar_header *hdr; /* ACPI header */
382 u64 base_address; /* reserved base address*/
383 u64 end_address; /* reserved end address */
832bd858 384 struct dmar_dev_scope *devices; /* target devices */
b94e4117
JL
385 int devices_cnt; /* target device count */
386};
387
388struct dmar_atsr_unit {
389 struct list_head list; /* list of ATSR units */
390 struct acpi_dmar_header *hdr; /* ACPI header */
832bd858 391 struct dmar_dev_scope *devices; /* target devices */
b94e4117
JL
392 int devices_cnt; /* target device count */
393 u8 include_all:1; /* include all ports */
394};
395
396static LIST_HEAD(dmar_atsr_units);
397static LIST_HEAD(dmar_rmrr_units);
398
399#define for_each_rmrr_units(rmrr) \
400 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
401
5e0d2a6f 402static void flush_unmaps_timeout(unsigned long data);
403
b707cb02 404static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
5e0d2a6f 405
80b20dd8 406#define HIGH_WATER_MARK 250
407struct deferred_flush_tables {
408 int next;
409 struct iova *iova[HIGH_WATER_MARK];
410 struct dmar_domain *domain[HIGH_WATER_MARK];
ea8ea460 411 struct page *freelist[HIGH_WATER_MARK];
80b20dd8 412};
413
414static struct deferred_flush_tables *deferred_flush;
415
5e0d2a6f 416/* bitmap for indexing intel_iommus */
5e0d2a6f 417static int g_num_of_iommus;
418
419static DEFINE_SPINLOCK(async_umap_flush_lock);
420static LIST_HEAD(unmaps_to_do);
421
422static int timer_on;
423static long list_size;
5e0d2a6f 424
92d03cc8 425static void domain_exit(struct dmar_domain *domain);
ba395927 426static void domain_remove_dev_info(struct dmar_domain *domain);
b94e4117 427static void domain_remove_one_dev_info(struct dmar_domain *domain,
bf9c9eda 428 struct device *dev);
92d03cc8 429static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
0bcb3e28 430 struct device *dev);
ba395927 431
d3f13810 432#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
0cd5c3c8
KM
433int dmar_disabled = 0;
434#else
435int dmar_disabled = 1;
d3f13810 436#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
0cd5c3c8 437
8bc1f85c
ED
438int intel_iommu_enabled = 0;
439EXPORT_SYMBOL_GPL(intel_iommu_enabled);
440
2d9e667e 441static int dmar_map_gfx = 1;
7d3b03ce 442static int dmar_forcedac;
5e0d2a6f 443static int intel_iommu_strict;
6dd9a7c7 444static int intel_iommu_superpage = 1;
ba395927 445
c0771df8
DW
446int intel_iommu_gfx_mapped;
447EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
448
ba395927
KA
449#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
450static DEFINE_SPINLOCK(device_domain_lock);
451static LIST_HEAD(device_domain_list);
452
b22f6434 453static const struct iommu_ops intel_iommu_ops;
a8bcbb0d 454
ba395927
KA
455static int __init intel_iommu_setup(char *str)
456{
457 if (!str)
458 return -EINVAL;
459 while (*str) {
0cd5c3c8
KM
460 if (!strncmp(str, "on", 2)) {
461 dmar_disabled = 0;
462 printk(KERN_INFO "Intel-IOMMU: enabled\n");
463 } else if (!strncmp(str, "off", 3)) {
ba395927 464 dmar_disabled = 1;
0cd5c3c8 465 printk(KERN_INFO "Intel-IOMMU: disabled\n");
ba395927
KA
466 } else if (!strncmp(str, "igfx_off", 8)) {
467 dmar_map_gfx = 0;
468 printk(KERN_INFO
469 "Intel-IOMMU: disable GFX device mapping\n");
7d3b03ce 470 } else if (!strncmp(str, "forcedac", 8)) {
5e0d2a6f 471 printk(KERN_INFO
7d3b03ce
KA
472 "Intel-IOMMU: Forcing DAC for PCI devices\n");
473 dmar_forcedac = 1;
5e0d2a6f 474 } else if (!strncmp(str, "strict", 6)) {
475 printk(KERN_INFO
476 "Intel-IOMMU: disable batched IOTLB flush\n");
477 intel_iommu_strict = 1;
6dd9a7c7
YS
478 } else if (!strncmp(str, "sp_off", 6)) {
479 printk(KERN_INFO
480 "Intel-IOMMU: disable supported super page\n");
481 intel_iommu_superpage = 0;
ba395927
KA
482 }
483
484 str += strcspn(str, ",");
485 while (*str == ',')
486 str++;
487 }
488 return 0;
489}
490__setup("intel_iommu=", intel_iommu_setup);
491
492static struct kmem_cache *iommu_domain_cache;
493static struct kmem_cache *iommu_devinfo_cache;
494static struct kmem_cache *iommu_iova_cache;
495
4c923d47 496static inline void *alloc_pgtable_page(int node)
eb3fa7cb 497{
4c923d47
SS
498 struct page *page;
499 void *vaddr = NULL;
eb3fa7cb 500
4c923d47
SS
501 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
502 if (page)
503 vaddr = page_address(page);
eb3fa7cb 504 return vaddr;
ba395927
KA
505}
506
507static inline void free_pgtable_page(void *vaddr)
508{
509 free_page((unsigned long)vaddr);
510}
511
512static inline void *alloc_domain_mem(void)
513{
354bb65e 514 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
ba395927
KA
515}
516
38717946 517static void free_domain_mem(void *vaddr)
ba395927
KA
518{
519 kmem_cache_free(iommu_domain_cache, vaddr);
520}
521
522static inline void * alloc_devinfo_mem(void)
523{
354bb65e 524 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
ba395927
KA
525}
526
527static inline void free_devinfo_mem(void *vaddr)
528{
529 kmem_cache_free(iommu_devinfo_cache, vaddr);
530}
531
532struct iova *alloc_iova_mem(void)
533{
354bb65e 534 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
ba395927
KA
535}
536
537void free_iova_mem(struct iova *iova)
538{
539 kmem_cache_free(iommu_iova_cache, iova);
540}
541
1b573683 542
4ed0d3e6 543static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
1b573683
WH
544{
545 unsigned long sagaw;
546 int agaw = -1;
547
548 sagaw = cap_sagaw(iommu->cap);
4ed0d3e6 549 for (agaw = width_to_agaw(max_gaw);
1b573683
WH
550 agaw >= 0; agaw--) {
551 if (test_bit(agaw, &sagaw))
552 break;
553 }
554
555 return agaw;
556}
557
4ed0d3e6
FY
558/*
559 * Calculate max SAGAW for each iommu.
560 */
561int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
562{
563 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
564}
565
566/*
567 * calculate agaw for each iommu.
568 * "SAGAW" may be different across iommus, use a default agaw, and
569 * get a supported less agaw for iommus that don't support the default agaw.
570 */
571int iommu_calculate_agaw(struct intel_iommu *iommu)
572{
573 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
574}
575
2c2e2c38 576/* This functionin only returns single iommu in a domain */
8c11e798
WH
577static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
578{
579 int iommu_id;
580
2c2e2c38 581 /* si_domain and vm domain should not get here. */
1ce28feb 582 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
2c2e2c38 583 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
1ce28feb 584
1b198bb0 585 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
8c11e798
WH
586 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
587 return NULL;
588
589 return g_iommus[iommu_id];
590}
591
8e604097
WH
592static void domain_update_iommu_coherency(struct dmar_domain *domain)
593{
d0501960
DW
594 struct dmar_drhd_unit *drhd;
595 struct intel_iommu *iommu;
596 int i, found = 0;
2e12bc29 597
d0501960 598 domain->iommu_coherency = 1;
8e604097 599
1b198bb0 600 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
d0501960 601 found = 1;
8e604097
WH
602 if (!ecap_coherent(g_iommus[i]->ecap)) {
603 domain->iommu_coherency = 0;
604 break;
605 }
8e604097 606 }
d0501960
DW
607 if (found)
608 return;
609
610 /* No hardware attached; use lowest common denominator */
611 rcu_read_lock();
612 for_each_active_iommu(iommu, drhd) {
613 if (!ecap_coherent(iommu->ecap)) {
614 domain->iommu_coherency = 0;
615 break;
616 }
617 }
618 rcu_read_unlock();
8e604097
WH
619}
620
58c610bd
SY
621static void domain_update_iommu_snooping(struct dmar_domain *domain)
622{
623 int i;
624
625 domain->iommu_snooping = 1;
626
1b198bb0 627 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
58c610bd
SY
628 if (!ecap_sc_support(g_iommus[i]->ecap)) {
629 domain->iommu_snooping = 0;
630 break;
631 }
58c610bd
SY
632 }
633}
634
6dd9a7c7
YS
635static void domain_update_iommu_superpage(struct dmar_domain *domain)
636{
8140a95d
AK
637 struct dmar_drhd_unit *drhd;
638 struct intel_iommu *iommu = NULL;
639 int mask = 0xf;
6dd9a7c7
YS
640
641 if (!intel_iommu_superpage) {
642 domain->iommu_superpage = 0;
643 return;
644 }
645
8140a95d 646 /* set iommu_superpage to the smallest common denominator */
0e242612 647 rcu_read_lock();
8140a95d
AK
648 for_each_active_iommu(iommu, drhd) {
649 mask &= cap_super_page_val(iommu->cap);
6dd9a7c7
YS
650 if (!mask) {
651 break;
652 }
653 }
0e242612
JL
654 rcu_read_unlock();
655
6dd9a7c7
YS
656 domain->iommu_superpage = fls(mask);
657}
658
58c610bd
SY
659/* Some capabilities may be different across iommus */
660static void domain_update_iommu_cap(struct dmar_domain *domain)
661{
662 domain_update_iommu_coherency(domain);
663 domain_update_iommu_snooping(domain);
6dd9a7c7 664 domain_update_iommu_superpage(domain);
58c610bd
SY
665}
666
156baca8 667static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
c7151a8d
WH
668{
669 struct dmar_drhd_unit *drhd = NULL;
b683b230 670 struct intel_iommu *iommu;
156baca8
DW
671 struct device *tmp;
672 struct pci_dev *ptmp, *pdev = NULL;
aa4d066a 673 u16 segment = 0;
c7151a8d
WH
674 int i;
675
156baca8
DW
676 if (dev_is_pci(dev)) {
677 pdev = to_pci_dev(dev);
678 segment = pci_domain_nr(pdev->bus);
679 } else if (ACPI_COMPANION(dev))
680 dev = &ACPI_COMPANION(dev)->dev;
681
0e242612 682 rcu_read_lock();
b683b230 683 for_each_active_iommu(iommu, drhd) {
156baca8 684 if (pdev && segment != drhd->segment)
276dbf99 685 continue;
c7151a8d 686
b683b230 687 for_each_active_dev_scope(drhd->devices,
156baca8
DW
688 drhd->devices_cnt, i, tmp) {
689 if (tmp == dev) {
690 *bus = drhd->devices[i].bus;
691 *devfn = drhd->devices[i].devfn;
b683b230 692 goto out;
156baca8
DW
693 }
694
695 if (!pdev || !dev_is_pci(tmp))
696 continue;
697
698 ptmp = to_pci_dev(tmp);
699 if (ptmp->subordinate &&
700 ptmp->subordinate->number <= pdev->bus->number &&
701 ptmp->subordinate->busn_res.end >= pdev->bus->number)
702 goto got_pdev;
924b6231 703 }
c7151a8d 704
156baca8
DW
705 if (pdev && drhd->include_all) {
706 got_pdev:
707 *bus = pdev->bus->number;
708 *devfn = pdev->devfn;
b683b230 709 goto out;
156baca8 710 }
c7151a8d 711 }
b683b230 712 iommu = NULL;
156baca8 713 out:
0e242612 714 rcu_read_unlock();
c7151a8d 715
b683b230 716 return iommu;
c7151a8d
WH
717}
718
5331fe6f
WH
719static void domain_flush_cache(struct dmar_domain *domain,
720 void *addr, int size)
721{
722 if (!domain->iommu_coherency)
723 clflush_cache_range(addr, size);
724}
725
ba395927
KA
726/* Gets context entry for a given bus and devfn */
727static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
728 u8 bus, u8 devfn)
729{
730 struct root_entry *root;
731 struct context_entry *context;
732 unsigned long phy_addr;
733 unsigned long flags;
734
735 spin_lock_irqsave(&iommu->lock, flags);
736 root = &iommu->root_entry[bus];
737 context = get_context_addr_from_root(root);
738 if (!context) {
4c923d47
SS
739 context = (struct context_entry *)
740 alloc_pgtable_page(iommu->node);
ba395927
KA
741 if (!context) {
742 spin_unlock_irqrestore(&iommu->lock, flags);
743 return NULL;
744 }
5b6985ce 745 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
ba395927
KA
746 phy_addr = virt_to_phys((void *)context);
747 set_root_value(root, phy_addr);
748 set_root_present(root);
749 __iommu_flush_cache(iommu, root, sizeof(*root));
750 }
751 spin_unlock_irqrestore(&iommu->lock, flags);
752 return &context[devfn];
753}
754
755static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
756{
757 struct root_entry *root;
758 struct context_entry *context;
759 int ret;
760 unsigned long flags;
761
762 spin_lock_irqsave(&iommu->lock, flags);
763 root = &iommu->root_entry[bus];
764 context = get_context_addr_from_root(root);
765 if (!context) {
766 ret = 0;
767 goto out;
768 }
c07e7d21 769 ret = context_present(&context[devfn]);
ba395927
KA
770out:
771 spin_unlock_irqrestore(&iommu->lock, flags);
772 return ret;
773}
774
775static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
776{
777 struct root_entry *root;
778 struct context_entry *context;
779 unsigned long flags;
780
781 spin_lock_irqsave(&iommu->lock, flags);
782 root = &iommu->root_entry[bus];
783 context = get_context_addr_from_root(root);
784 if (context) {
c07e7d21 785 context_clear_entry(&context[devfn]);
ba395927
KA
786 __iommu_flush_cache(iommu, &context[devfn], \
787 sizeof(*context));
788 }
789 spin_unlock_irqrestore(&iommu->lock, flags);
790}
791
792static void free_context_table(struct intel_iommu *iommu)
793{
794 struct root_entry *root;
795 int i;
796 unsigned long flags;
797 struct context_entry *context;
798
799 spin_lock_irqsave(&iommu->lock, flags);
800 if (!iommu->root_entry) {
801 goto out;
802 }
803 for (i = 0; i < ROOT_ENTRY_NR; i++) {
804 root = &iommu->root_entry[i];
805 context = get_context_addr_from_root(root);
806 if (context)
807 free_pgtable_page(context);
808 }
809 free_pgtable_page(iommu->root_entry);
810 iommu->root_entry = NULL;
811out:
812 spin_unlock_irqrestore(&iommu->lock, flags);
813}
814
b026fd28 815static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
5cf0a76f 816 unsigned long pfn, int *target_level)
ba395927 817{
b026fd28 818 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
ba395927
KA
819 struct dma_pte *parent, *pte = NULL;
820 int level = agaw_to_level(domain->agaw);
4399c8bf 821 int offset;
ba395927
KA
822
823 BUG_ON(!domain->pgd);
f9423606
JS
824
825 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
826 /* Address beyond IOMMU's addressing capabilities. */
827 return NULL;
828
ba395927
KA
829 parent = domain->pgd;
830
5cf0a76f 831 while (1) {
ba395927
KA
832 void *tmp_page;
833
b026fd28 834 offset = pfn_level_offset(pfn, level);
ba395927 835 pte = &parent[offset];
5cf0a76f 836 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
6dd9a7c7 837 break;
5cf0a76f 838 if (level == *target_level)
ba395927
KA
839 break;
840
19c239ce 841 if (!dma_pte_present(pte)) {
c85994e4
DW
842 uint64_t pteval;
843
4c923d47 844 tmp_page = alloc_pgtable_page(domain->nid);
ba395927 845
206a73c1 846 if (!tmp_page)
ba395927 847 return NULL;
206a73c1 848
c85994e4 849 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
64de5af0 850 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
effad4b5 851 if (cmpxchg64(&pte->val, 0ULL, pteval))
c85994e4
DW
852 /* Someone else set it while we were thinking; use theirs. */
853 free_pgtable_page(tmp_page);
effad4b5 854 else
c85994e4 855 domain_flush_cache(domain, pte, sizeof(*pte));
ba395927 856 }
5cf0a76f
DW
857 if (level == 1)
858 break;
859
19c239ce 860 parent = phys_to_virt(dma_pte_addr(pte));
ba395927
KA
861 level--;
862 }
863
5cf0a76f
DW
864 if (!*target_level)
865 *target_level = level;
866
ba395927
KA
867 return pte;
868}
869
6dd9a7c7 870
ba395927 871/* return address's pte at specific level */
90dcfb5e
DW
872static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
873 unsigned long pfn,
6dd9a7c7 874 int level, int *large_page)
ba395927
KA
875{
876 struct dma_pte *parent, *pte = NULL;
877 int total = agaw_to_level(domain->agaw);
878 int offset;
879
880 parent = domain->pgd;
881 while (level <= total) {
90dcfb5e 882 offset = pfn_level_offset(pfn, total);
ba395927
KA
883 pte = &parent[offset];
884 if (level == total)
885 return pte;
886
6dd9a7c7
YS
887 if (!dma_pte_present(pte)) {
888 *large_page = total;
ba395927 889 break;
6dd9a7c7
YS
890 }
891
e16922af 892 if (dma_pte_superpage(pte)) {
6dd9a7c7
YS
893 *large_page = total;
894 return pte;
895 }
896
19c239ce 897 parent = phys_to_virt(dma_pte_addr(pte));
ba395927
KA
898 total--;
899 }
900 return NULL;
901}
902
ba395927 903/* clear last level pte, a tlb flush should be followed */
5cf0a76f 904static void dma_pte_clear_range(struct dmar_domain *domain,
595badf5
DW
905 unsigned long start_pfn,
906 unsigned long last_pfn)
ba395927 907{
04b18e65 908 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
6dd9a7c7 909 unsigned int large_page = 1;
310a5ab9 910 struct dma_pte *first_pte, *pte;
66eae846 911
04b18e65 912 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
595badf5 913 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
59c36286 914 BUG_ON(start_pfn > last_pfn);
ba395927 915
04b18e65 916 /* we don't need lock here; nobody else touches the iova range */
59c36286 917 do {
6dd9a7c7
YS
918 large_page = 1;
919 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
310a5ab9 920 if (!pte) {
6dd9a7c7 921 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
310a5ab9
DW
922 continue;
923 }
6dd9a7c7 924 do {
310a5ab9 925 dma_clear_pte(pte);
6dd9a7c7 926 start_pfn += lvl_to_nr_pages(large_page);
310a5ab9 927 pte++;
75e6bf96
DW
928 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
929
310a5ab9
DW
930 domain_flush_cache(domain, first_pte,
931 (void *)pte - (void *)first_pte);
59c36286
DW
932
933 } while (start_pfn && start_pfn <= last_pfn);
ba395927
KA
934}
935
3269ee0b
AW
936static void dma_pte_free_level(struct dmar_domain *domain, int level,
937 struct dma_pte *pte, unsigned long pfn,
938 unsigned long start_pfn, unsigned long last_pfn)
939{
940 pfn = max(start_pfn, pfn);
941 pte = &pte[pfn_level_offset(pfn, level)];
942
943 do {
944 unsigned long level_pfn;
945 struct dma_pte *level_pte;
946
947 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
948 goto next;
949
950 level_pfn = pfn & level_mask(level - 1);
951 level_pte = phys_to_virt(dma_pte_addr(pte));
952
953 if (level > 2)
954 dma_pte_free_level(domain, level - 1, level_pte,
955 level_pfn, start_pfn, last_pfn);
956
957 /* If range covers entire pagetable, free it */
958 if (!(start_pfn > level_pfn ||
08336fd2 959 last_pfn < level_pfn + level_size(level) - 1)) {
3269ee0b
AW
960 dma_clear_pte(pte);
961 domain_flush_cache(domain, pte, sizeof(*pte));
962 free_pgtable_page(level_pte);
963 }
964next:
965 pfn += level_size(level);
966 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
967}
968
ba395927
KA
969/* free page table pages. last level pte should already be cleared */
970static void dma_pte_free_pagetable(struct dmar_domain *domain,
d794dc9b
DW
971 unsigned long start_pfn,
972 unsigned long last_pfn)
ba395927 973{
6660c63a 974 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
ba395927 975
6660c63a
DW
976 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
977 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
59c36286 978 BUG_ON(start_pfn > last_pfn);
ba395927 979
f3a0a52f 980 /* We don't need lock here; nobody else touches the iova range */
3269ee0b
AW
981 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
982 domain->pgd, 0, start_pfn, last_pfn);
6660c63a 983
ba395927 984 /* free pgd */
d794dc9b 985 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
ba395927
KA
986 free_pgtable_page(domain->pgd);
987 domain->pgd = NULL;
988 }
989}
990
ea8ea460
DW
991/* When a page at a given level is being unlinked from its parent, we don't
992 need to *modify* it at all. All we need to do is make a list of all the
993 pages which can be freed just as soon as we've flushed the IOTLB and we
994 know the hardware page-walk will no longer touch them.
995 The 'pte' argument is the *parent* PTE, pointing to the page that is to
996 be freed. */
997static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
998 int level, struct dma_pte *pte,
999 struct page *freelist)
1000{
1001 struct page *pg;
1002
1003 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1004 pg->freelist = freelist;
1005 freelist = pg;
1006
1007 if (level == 1)
1008 return freelist;
1009
adeb2590
JL
1010 pte = page_address(pg);
1011 do {
ea8ea460
DW
1012 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1013 freelist = dma_pte_list_pagetables(domain, level - 1,
1014 pte, freelist);
adeb2590
JL
1015 pte++;
1016 } while (!first_pte_in_page(pte));
ea8ea460
DW
1017
1018 return freelist;
1019}
1020
1021static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1022 struct dma_pte *pte, unsigned long pfn,
1023 unsigned long start_pfn,
1024 unsigned long last_pfn,
1025 struct page *freelist)
1026{
1027 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1028
1029 pfn = max(start_pfn, pfn);
1030 pte = &pte[pfn_level_offset(pfn, level)];
1031
1032 do {
1033 unsigned long level_pfn;
1034
1035 if (!dma_pte_present(pte))
1036 goto next;
1037
1038 level_pfn = pfn & level_mask(level);
1039
1040 /* If range covers entire pagetable, free it */
1041 if (start_pfn <= level_pfn &&
1042 last_pfn >= level_pfn + level_size(level) - 1) {
1043 /* These suborbinate page tables are going away entirely. Don't
1044 bother to clear them; we're just going to *free* them. */
1045 if (level > 1 && !dma_pte_superpage(pte))
1046 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1047
1048 dma_clear_pte(pte);
1049 if (!first_pte)
1050 first_pte = pte;
1051 last_pte = pte;
1052 } else if (level > 1) {
1053 /* Recurse down into a level that isn't *entirely* obsolete */
1054 freelist = dma_pte_clear_level(domain, level - 1,
1055 phys_to_virt(dma_pte_addr(pte)),
1056 level_pfn, start_pfn, last_pfn,
1057 freelist);
1058 }
1059next:
1060 pfn += level_size(level);
1061 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1062
1063 if (first_pte)
1064 domain_flush_cache(domain, first_pte,
1065 (void *)++last_pte - (void *)first_pte);
1066
1067 return freelist;
1068}
1069
1070/* We can't just free the pages because the IOMMU may still be walking
1071 the page tables, and may have cached the intermediate levels. The
1072 pages can only be freed after the IOTLB flush has been done. */
1073struct page *domain_unmap(struct dmar_domain *domain,
1074 unsigned long start_pfn,
1075 unsigned long last_pfn)
1076{
1077 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1078 struct page *freelist = NULL;
1079
1080 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1081 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1082 BUG_ON(start_pfn > last_pfn);
1083
1084 /* we don't need lock here; nobody else touches the iova range */
1085 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1086 domain->pgd, 0, start_pfn, last_pfn, NULL);
1087
1088 /* free pgd */
1089 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1090 struct page *pgd_page = virt_to_page(domain->pgd);
1091 pgd_page->freelist = freelist;
1092 freelist = pgd_page;
1093
1094 domain->pgd = NULL;
1095 }
1096
1097 return freelist;
1098}
1099
1100void dma_free_pagelist(struct page *freelist)
1101{
1102 struct page *pg;
1103
1104 while ((pg = freelist)) {
1105 freelist = pg->freelist;
1106 free_pgtable_page(page_address(pg));
1107 }
1108}
1109
ba395927
KA
1110/* iommu handling */
1111static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1112{
1113 struct root_entry *root;
1114 unsigned long flags;
1115
4c923d47 1116 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
ba395927
KA
1117 if (!root)
1118 return -ENOMEM;
1119
5b6985ce 1120 __iommu_flush_cache(iommu, root, ROOT_SIZE);
ba395927
KA
1121
1122 spin_lock_irqsave(&iommu->lock, flags);
1123 iommu->root_entry = root;
1124 spin_unlock_irqrestore(&iommu->lock, flags);
1125
1126 return 0;
1127}
1128
ba395927
KA
1129static void iommu_set_root_entry(struct intel_iommu *iommu)
1130{
1131 void *addr;
c416daa9 1132 u32 sts;
ba395927
KA
1133 unsigned long flag;
1134
1135 addr = iommu->root_entry;
1136
1f5b3c3f 1137 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1138 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1139
c416daa9 1140 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1141
1142 /* Make sure hardware complete it */
1143 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1144 readl, (sts & DMA_GSTS_RTPS), sts);
ba395927 1145
1f5b3c3f 1146 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1147}
1148
1149static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1150{
1151 u32 val;
1152 unsigned long flag;
1153
9af88143 1154 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
ba395927 1155 return;
ba395927 1156
1f5b3c3f 1157 raw_spin_lock_irqsave(&iommu->register_lock, flag);
462b60f6 1158 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1159
1160 /* Make sure hardware complete it */
1161 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1162 readl, (!(val & DMA_GSTS_WBFS)), val);
ba395927 1163
1f5b3c3f 1164 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1165}
1166
1167/* return value determine if we need a write buffer flush */
4c25a2c1
DW
1168static void __iommu_flush_context(struct intel_iommu *iommu,
1169 u16 did, u16 source_id, u8 function_mask,
1170 u64 type)
ba395927
KA
1171{
1172 u64 val = 0;
1173 unsigned long flag;
1174
ba395927
KA
1175 switch (type) {
1176 case DMA_CCMD_GLOBAL_INVL:
1177 val = DMA_CCMD_GLOBAL_INVL;
1178 break;
1179 case DMA_CCMD_DOMAIN_INVL:
1180 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1181 break;
1182 case DMA_CCMD_DEVICE_INVL:
1183 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1184 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1185 break;
1186 default:
1187 BUG();
1188 }
1189 val |= DMA_CCMD_ICC;
1190
1f5b3c3f 1191 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1192 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1193
1194 /* Make sure hardware complete it */
1195 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1196 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1197
1f5b3c3f 1198 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1199}
1200
ba395927 1201/* return value determine if we need a write buffer flush */
1f0ef2aa
DW
1202static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1203 u64 addr, unsigned int size_order, u64 type)
ba395927
KA
1204{
1205 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1206 u64 val = 0, val_iva = 0;
1207 unsigned long flag;
1208
ba395927
KA
1209 switch (type) {
1210 case DMA_TLB_GLOBAL_FLUSH:
1211 /* global flush doesn't need set IVA_REG */
1212 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1213 break;
1214 case DMA_TLB_DSI_FLUSH:
1215 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1216 break;
1217 case DMA_TLB_PSI_FLUSH:
1218 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
ea8ea460 1219 /* IH bit is passed in as part of address */
ba395927
KA
1220 val_iva = size_order | addr;
1221 break;
1222 default:
1223 BUG();
1224 }
1225 /* Note: set drain read/write */
1226#if 0
1227 /*
1228 * This is probably to be super secure.. Looks like we can
1229 * ignore it without any impact.
1230 */
1231 if (cap_read_drain(iommu->cap))
1232 val |= DMA_TLB_READ_DRAIN;
1233#endif
1234 if (cap_write_drain(iommu->cap))
1235 val |= DMA_TLB_WRITE_DRAIN;
1236
1f5b3c3f 1237 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1238 /* Note: Only uses first TLB reg currently */
1239 if (val_iva)
1240 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1241 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1242
1243 /* Make sure hardware complete it */
1244 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1245 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1246
1f5b3c3f 1247 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1248
1249 /* check IOTLB invalidation granularity */
1250 if (DMA_TLB_IAIG(val) == 0)
1251 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1252 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1253 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
5b6985ce
FY
1254 (unsigned long long)DMA_TLB_IIRG(type),
1255 (unsigned long long)DMA_TLB_IAIG(val));
ba395927
KA
1256}
1257
64ae892b
DW
1258static struct device_domain_info *
1259iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1260 u8 bus, u8 devfn)
93a23a72
YZ
1261{
1262 int found = 0;
1263 unsigned long flags;
1264 struct device_domain_info *info;
0bcb3e28 1265 struct pci_dev *pdev;
93a23a72
YZ
1266
1267 if (!ecap_dev_iotlb_support(iommu->ecap))
1268 return NULL;
1269
1270 if (!iommu->qi)
1271 return NULL;
1272
1273 spin_lock_irqsave(&device_domain_lock, flags);
1274 list_for_each_entry(info, &domain->devices, link)
1275 if (info->bus == bus && info->devfn == devfn) {
1276 found = 1;
1277 break;
1278 }
1279 spin_unlock_irqrestore(&device_domain_lock, flags);
1280
0bcb3e28 1281 if (!found || !info->dev || !dev_is_pci(info->dev))
93a23a72
YZ
1282 return NULL;
1283
0bcb3e28
DW
1284 pdev = to_pci_dev(info->dev);
1285
1286 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
93a23a72
YZ
1287 return NULL;
1288
0bcb3e28 1289 if (!dmar_find_matched_atsr_unit(pdev))
93a23a72
YZ
1290 return NULL;
1291
93a23a72
YZ
1292 return info;
1293}
1294
1295static void iommu_enable_dev_iotlb(struct device_domain_info *info)
ba395927 1296{
0bcb3e28 1297 if (!info || !dev_is_pci(info->dev))
93a23a72
YZ
1298 return;
1299
0bcb3e28 1300 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
93a23a72
YZ
1301}
1302
1303static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1304{
0bcb3e28
DW
1305 if (!info->dev || !dev_is_pci(info->dev) ||
1306 !pci_ats_enabled(to_pci_dev(info->dev)))
93a23a72
YZ
1307 return;
1308
0bcb3e28 1309 pci_disable_ats(to_pci_dev(info->dev));
93a23a72
YZ
1310}
1311
1312static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1313 u64 addr, unsigned mask)
1314{
1315 u16 sid, qdep;
1316 unsigned long flags;
1317 struct device_domain_info *info;
1318
1319 spin_lock_irqsave(&device_domain_lock, flags);
1320 list_for_each_entry(info, &domain->devices, link) {
0bcb3e28
DW
1321 struct pci_dev *pdev;
1322 if (!info->dev || !dev_is_pci(info->dev))
1323 continue;
1324
1325 pdev = to_pci_dev(info->dev);
1326 if (!pci_ats_enabled(pdev))
93a23a72
YZ
1327 continue;
1328
1329 sid = info->bus << 8 | info->devfn;
0bcb3e28 1330 qdep = pci_ats_queue_depth(pdev);
93a23a72
YZ
1331 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1332 }
1333 spin_unlock_irqrestore(&device_domain_lock, flags);
1334}
1335
1f0ef2aa 1336static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
ea8ea460 1337 unsigned long pfn, unsigned int pages, int ih, int map)
ba395927 1338{
9dd2fe89 1339 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
03d6a246 1340 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
ba395927 1341
ba395927
KA
1342 BUG_ON(pages == 0);
1343
ea8ea460
DW
1344 if (ih)
1345 ih = 1 << 6;
ba395927 1346 /*
9dd2fe89
YZ
1347 * Fallback to domain selective flush if no PSI support or the size is
1348 * too big.
ba395927
KA
1349 * PSI requires page size to be 2 ^ x, and the base address is naturally
1350 * aligned to the size
1351 */
9dd2fe89
YZ
1352 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1353 iommu->flush.flush_iotlb(iommu, did, 0, 0,
1f0ef2aa 1354 DMA_TLB_DSI_FLUSH);
9dd2fe89 1355 else
ea8ea460 1356 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
9dd2fe89 1357 DMA_TLB_PSI_FLUSH);
bf92df30
YZ
1358
1359 /*
82653633
NA
1360 * In caching mode, changes of pages from non-present to present require
1361 * flush. However, device IOTLB doesn't need to be flushed in this case.
bf92df30 1362 */
82653633 1363 if (!cap_caching_mode(iommu->cap) || !map)
93a23a72 1364 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
ba395927
KA
1365}
1366
f8bab735 1367static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1368{
1369 u32 pmen;
1370 unsigned long flags;
1371
1f5b3c3f 1372 raw_spin_lock_irqsave(&iommu->register_lock, flags);
f8bab735 1373 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1374 pmen &= ~DMA_PMEN_EPM;
1375 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1376
1377 /* wait for the protected region status bit to clear */
1378 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1379 readl, !(pmen & DMA_PMEN_PRS), pmen);
1380
1f5b3c3f 1381 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
f8bab735 1382}
1383
ba395927
KA
1384static int iommu_enable_translation(struct intel_iommu *iommu)
1385{
1386 u32 sts;
1387 unsigned long flags;
1388
1f5b3c3f 1389 raw_spin_lock_irqsave(&iommu->register_lock, flags);
c416daa9
DW
1390 iommu->gcmd |= DMA_GCMD_TE;
1391 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1392
1393 /* Make sure hardware complete it */
1394 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1395 readl, (sts & DMA_GSTS_TES), sts);
ba395927 1396
1f5b3c3f 1397 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
ba395927
KA
1398 return 0;
1399}
1400
1401static int iommu_disable_translation(struct intel_iommu *iommu)
1402{
1403 u32 sts;
1404 unsigned long flag;
1405
1f5b3c3f 1406 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1407 iommu->gcmd &= ~DMA_GCMD_TE;
1408 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1409
1410 /* Make sure hardware complete it */
1411 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1412 readl, (!(sts & DMA_GSTS_TES)), sts);
ba395927 1413
1f5b3c3f 1414 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1415 return 0;
1416}
1417
3460a6d9 1418
ba395927
KA
1419static int iommu_init_domains(struct intel_iommu *iommu)
1420{
1421 unsigned long ndomains;
1422 unsigned long nlongs;
1423
1424 ndomains = cap_ndoms(iommu->cap);
852bdb04
JL
1425 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1426 iommu->seq_id, ndomains);
ba395927
KA
1427 nlongs = BITS_TO_LONGS(ndomains);
1428
94a91b50
DD
1429 spin_lock_init(&iommu->lock);
1430
ba395927
KA
1431 /* TBD: there might be 64K domains,
1432 * consider other allocation for future chip
1433 */
1434 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1435 if (!iommu->domain_ids) {
852bdb04
JL
1436 pr_err("IOMMU%d: allocating domain id array failed\n",
1437 iommu->seq_id);
ba395927
KA
1438 return -ENOMEM;
1439 }
1440 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1441 GFP_KERNEL);
1442 if (!iommu->domains) {
852bdb04
JL
1443 pr_err("IOMMU%d: allocating domain array failed\n",
1444 iommu->seq_id);
1445 kfree(iommu->domain_ids);
1446 iommu->domain_ids = NULL;
ba395927
KA
1447 return -ENOMEM;
1448 }
1449
1450 /*
1451 * if Caching mode is set, then invalid translations are tagged
1452 * with domainid 0. Hence we need to pre-allocate it.
1453 */
1454 if (cap_caching_mode(iommu->cap))
1455 set_bit(0, iommu->domain_ids);
1456 return 0;
1457}
ba395927 1458
a868e6b7 1459static void free_dmar_iommu(struct intel_iommu *iommu)
ba395927
KA
1460{
1461 struct dmar_domain *domain;
5ced12af 1462 int i, count;
c7151a8d 1463 unsigned long flags;
ba395927 1464
94a91b50 1465 if ((iommu->domains) && (iommu->domain_ids)) {
a45946ab 1466 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
a4eaa86c
JL
1467 /*
1468 * Domain id 0 is reserved for invalid translation
1469 * if hardware supports caching mode.
1470 */
1471 if (cap_caching_mode(iommu->cap) && i == 0)
1472 continue;
1473
94a91b50
DD
1474 domain = iommu->domains[i];
1475 clear_bit(i, iommu->domain_ids);
1476
1477 spin_lock_irqsave(&domain->iommu_lock, flags);
5ced12af
JL
1478 count = --domain->iommu_count;
1479 spin_unlock_irqrestore(&domain->iommu_lock, flags);
92d03cc8
JL
1480 if (count == 0)
1481 domain_exit(domain);
5e98c4b1 1482 }
ba395927
KA
1483 }
1484
1485 if (iommu->gcmd & DMA_GCMD_TE)
1486 iommu_disable_translation(iommu);
1487
ba395927
KA
1488 kfree(iommu->domains);
1489 kfree(iommu->domain_ids);
a868e6b7
JL
1490 iommu->domains = NULL;
1491 iommu->domain_ids = NULL;
ba395927 1492
d9630fe9
WH
1493 g_iommus[iommu->seq_id] = NULL;
1494
ba395927
KA
1495 /* free context mapping */
1496 free_context_table(iommu);
ba395927
KA
1497}
1498
92d03cc8 1499static struct dmar_domain *alloc_domain(bool vm)
ba395927 1500{
92d03cc8
JL
1501 /* domain id for virtual machine, it won't be set in context */
1502 static atomic_t vm_domid = ATOMIC_INIT(0);
ba395927 1503 struct dmar_domain *domain;
ba395927
KA
1504
1505 domain = alloc_domain_mem();
1506 if (!domain)
1507 return NULL;
1508
4c923d47 1509 domain->nid = -1;
92d03cc8 1510 domain->iommu_count = 0;
1b198bb0 1511 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
2c2e2c38 1512 domain->flags = 0;
92d03cc8
JL
1513 spin_lock_init(&domain->iommu_lock);
1514 INIT_LIST_HEAD(&domain->devices);
1515 if (vm) {
1516 domain->id = atomic_inc_return(&vm_domid);
1517 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1518 }
2c2e2c38
FY
1519
1520 return domain;
1521}
1522
1523static int iommu_attach_domain(struct dmar_domain *domain,
1524 struct intel_iommu *iommu)
1525{
1526 int num;
1527 unsigned long ndomains;
1528 unsigned long flags;
1529
ba395927
KA
1530 ndomains = cap_ndoms(iommu->cap);
1531
1532 spin_lock_irqsave(&iommu->lock, flags);
2c2e2c38 1533
ba395927
KA
1534 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1535 if (num >= ndomains) {
1536 spin_unlock_irqrestore(&iommu->lock, flags);
ba395927 1537 printk(KERN_ERR "IOMMU: no free domain ids\n");
2c2e2c38 1538 return -ENOMEM;
ba395927
KA
1539 }
1540
ba395927 1541 domain->id = num;
9ebd682e 1542 domain->iommu_count++;
2c2e2c38 1543 set_bit(num, iommu->domain_ids);
1b198bb0 1544 set_bit(iommu->seq_id, domain->iommu_bmp);
ba395927
KA
1545 iommu->domains[num] = domain;
1546 spin_unlock_irqrestore(&iommu->lock, flags);
1547
2c2e2c38 1548 return 0;
ba395927
KA
1549}
1550
2c2e2c38
FY
1551static void iommu_detach_domain(struct dmar_domain *domain,
1552 struct intel_iommu *iommu)
ba395927
KA
1553{
1554 unsigned long flags;
2c2e2c38 1555 int num, ndomains;
ba395927 1556
8c11e798 1557 spin_lock_irqsave(&iommu->lock, flags);
2c2e2c38 1558 ndomains = cap_ndoms(iommu->cap);
a45946ab 1559 for_each_set_bit(num, iommu->domain_ids, ndomains) {
2c2e2c38 1560 if (iommu->domains[num] == domain) {
92d03cc8
JL
1561 clear_bit(num, iommu->domain_ids);
1562 iommu->domains[num] = NULL;
2c2e2c38
FY
1563 break;
1564 }
2c2e2c38 1565 }
8c11e798 1566 spin_unlock_irqrestore(&iommu->lock, flags);
ba395927
KA
1567}
1568
1569static struct iova_domain reserved_iova_list;
8a443df4 1570static struct lock_class_key reserved_rbtree_key;
ba395927 1571
51a63e67 1572static int dmar_init_reserved_ranges(void)
ba395927
KA
1573{
1574 struct pci_dev *pdev = NULL;
1575 struct iova *iova;
1576 int i;
ba395927 1577
f661197e 1578 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
ba395927 1579
8a443df4
MG
1580 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1581 &reserved_rbtree_key);
1582
ba395927
KA
1583 /* IOAPIC ranges shouldn't be accessed by DMA */
1584 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1585 IOVA_PFN(IOAPIC_RANGE_END));
51a63e67 1586 if (!iova) {
ba395927 1587 printk(KERN_ERR "Reserve IOAPIC range failed\n");
51a63e67
JC
1588 return -ENODEV;
1589 }
ba395927
KA
1590
1591 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1592 for_each_pci_dev(pdev) {
1593 struct resource *r;
1594
1595 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1596 r = &pdev->resource[i];
1597 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1598 continue;
1a4a4551
DW
1599 iova = reserve_iova(&reserved_iova_list,
1600 IOVA_PFN(r->start),
1601 IOVA_PFN(r->end));
51a63e67 1602 if (!iova) {
ba395927 1603 printk(KERN_ERR "Reserve iova failed\n");
51a63e67
JC
1604 return -ENODEV;
1605 }
ba395927
KA
1606 }
1607 }
51a63e67 1608 return 0;
ba395927
KA
1609}
1610
1611static void domain_reserve_special_ranges(struct dmar_domain *domain)
1612{
1613 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1614}
1615
1616static inline int guestwidth_to_adjustwidth(int gaw)
1617{
1618 int agaw;
1619 int r = (gaw - 12) % 9;
1620
1621 if (r == 0)
1622 agaw = gaw;
1623 else
1624 agaw = gaw + 9 - r;
1625 if (agaw > 64)
1626 agaw = 64;
1627 return agaw;
1628}
1629
1630static int domain_init(struct dmar_domain *domain, int guest_width)
1631{
1632 struct intel_iommu *iommu;
1633 int adjust_width, agaw;
1634 unsigned long sagaw;
1635
f661197e 1636 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
ba395927
KA
1637 domain_reserve_special_ranges(domain);
1638
1639 /* calculate AGAW */
8c11e798 1640 iommu = domain_get_iommu(domain);
ba395927
KA
1641 if (guest_width > cap_mgaw(iommu->cap))
1642 guest_width = cap_mgaw(iommu->cap);
1643 domain->gaw = guest_width;
1644 adjust_width = guestwidth_to_adjustwidth(guest_width);
1645 agaw = width_to_agaw(adjust_width);
1646 sagaw = cap_sagaw(iommu->cap);
1647 if (!test_bit(agaw, &sagaw)) {
1648 /* hardware doesn't support it, choose a bigger one */
1649 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1650 agaw = find_next_bit(&sagaw, 5, agaw);
1651 if (agaw >= 5)
1652 return -ENODEV;
1653 }
1654 domain->agaw = agaw;
ba395927 1655
8e604097
WH
1656 if (ecap_coherent(iommu->ecap))
1657 domain->iommu_coherency = 1;
1658 else
1659 domain->iommu_coherency = 0;
1660
58c610bd
SY
1661 if (ecap_sc_support(iommu->ecap))
1662 domain->iommu_snooping = 1;
1663 else
1664 domain->iommu_snooping = 0;
1665
214e39aa
DW
1666 if (intel_iommu_superpage)
1667 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1668 else
1669 domain->iommu_superpage = 0;
1670
4c923d47 1671 domain->nid = iommu->node;
c7151a8d 1672
ba395927 1673 /* always allocate the top pgd */
4c923d47 1674 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
ba395927
KA
1675 if (!domain->pgd)
1676 return -ENOMEM;
5b6985ce 1677 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
ba395927
KA
1678 return 0;
1679}
1680
1681static void domain_exit(struct dmar_domain *domain)
1682{
2c2e2c38
FY
1683 struct dmar_drhd_unit *drhd;
1684 struct intel_iommu *iommu;
ea8ea460 1685 struct page *freelist = NULL;
ba395927
KA
1686
1687 /* Domain 0 is reserved, so dont process it */
1688 if (!domain)
1689 return;
1690
7b668357
AW
1691 /* Flush any lazy unmaps that may reference this domain */
1692 if (!intel_iommu_strict)
1693 flush_unmaps_timeout(0);
1694
92d03cc8 1695 /* remove associated devices */
ba395927 1696 domain_remove_dev_info(domain);
92d03cc8 1697
ba395927
KA
1698 /* destroy iovas */
1699 put_iova_domain(&domain->iovad);
ba395927 1700
ea8ea460 1701 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
ba395927 1702
92d03cc8 1703 /* clear attached or cached domains */
0e242612 1704 rcu_read_lock();
2c2e2c38 1705 for_each_active_iommu(iommu, drhd)
92d03cc8
JL
1706 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1707 test_bit(iommu->seq_id, domain->iommu_bmp))
2c2e2c38 1708 iommu_detach_domain(domain, iommu);
0e242612 1709 rcu_read_unlock();
2c2e2c38 1710
ea8ea460
DW
1711 dma_free_pagelist(freelist);
1712
ba395927
KA
1713 free_domain_mem(domain);
1714}
1715
64ae892b
DW
1716static int domain_context_mapping_one(struct dmar_domain *domain,
1717 struct intel_iommu *iommu,
1718 u8 bus, u8 devfn, int translation)
ba395927
KA
1719{
1720 struct context_entry *context;
ba395927 1721 unsigned long flags;
ea6606b0
WH
1722 struct dma_pte *pgd;
1723 unsigned long num;
1724 unsigned long ndomains;
1725 int id;
1726 int agaw;
93a23a72 1727 struct device_domain_info *info = NULL;
ba395927
KA
1728
1729 pr_debug("Set context mapping for %02x:%02x.%d\n",
1730 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
4ed0d3e6 1731
ba395927 1732 BUG_ON(!domain->pgd);
4ed0d3e6
FY
1733 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1734 translation != CONTEXT_TT_MULTI_LEVEL);
5331fe6f 1735
ba395927
KA
1736 context = device_to_context_entry(iommu, bus, devfn);
1737 if (!context)
1738 return -ENOMEM;
1739 spin_lock_irqsave(&iommu->lock, flags);
c07e7d21 1740 if (context_present(context)) {
ba395927
KA
1741 spin_unlock_irqrestore(&iommu->lock, flags);
1742 return 0;
1743 }
1744
ea6606b0
WH
1745 id = domain->id;
1746 pgd = domain->pgd;
1747
2c2e2c38
FY
1748 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1749 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
ea6606b0
WH
1750 int found = 0;
1751
1752 /* find an available domain id for this device in iommu */
1753 ndomains = cap_ndoms(iommu->cap);
a45946ab 1754 for_each_set_bit(num, iommu->domain_ids, ndomains) {
ea6606b0
WH
1755 if (iommu->domains[num] == domain) {
1756 id = num;
1757 found = 1;
1758 break;
1759 }
ea6606b0
WH
1760 }
1761
1762 if (found == 0) {
1763 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1764 if (num >= ndomains) {
1765 spin_unlock_irqrestore(&iommu->lock, flags);
1766 printk(KERN_ERR "IOMMU: no free domain ids\n");
1767 return -EFAULT;
1768 }
1769
1770 set_bit(num, iommu->domain_ids);
1771 iommu->domains[num] = domain;
1772 id = num;
1773 }
1774
1775 /* Skip top levels of page tables for
1776 * iommu which has less agaw than default.
1672af11 1777 * Unnecessary for PT mode.
ea6606b0 1778 */
1672af11
CW
1779 if (translation != CONTEXT_TT_PASS_THROUGH) {
1780 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1781 pgd = phys_to_virt(dma_pte_addr(pgd));
1782 if (!dma_pte_present(pgd)) {
1783 spin_unlock_irqrestore(&iommu->lock, flags);
1784 return -ENOMEM;
1785 }
ea6606b0
WH
1786 }
1787 }
1788 }
1789
1790 context_set_domain_id(context, id);
4ed0d3e6 1791
93a23a72 1792 if (translation != CONTEXT_TT_PASS_THROUGH) {
64ae892b 1793 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
93a23a72
YZ
1794 translation = info ? CONTEXT_TT_DEV_IOTLB :
1795 CONTEXT_TT_MULTI_LEVEL;
1796 }
4ed0d3e6
FY
1797 /*
1798 * In pass through mode, AW must be programmed to indicate the largest
1799 * AGAW value supported by hardware. And ASR is ignored by hardware.
1800 */
93a23a72 1801 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
4ed0d3e6 1802 context_set_address_width(context, iommu->msagaw);
93a23a72
YZ
1803 else {
1804 context_set_address_root(context, virt_to_phys(pgd));
1805 context_set_address_width(context, iommu->agaw);
1806 }
4ed0d3e6
FY
1807
1808 context_set_translation_type(context, translation);
c07e7d21
MM
1809 context_set_fault_enable(context);
1810 context_set_present(context);
5331fe6f 1811 domain_flush_cache(domain, context, sizeof(*context));
ba395927 1812
4c25a2c1
DW
1813 /*
1814 * It's a non-present to present mapping. If hardware doesn't cache
1815 * non-present entry we only need to flush the write-buffer. If the
1816 * _does_ cache non-present entries, then it does so in the special
1817 * domain #0, which we have to flush:
1818 */
1819 if (cap_caching_mode(iommu->cap)) {
1820 iommu->flush.flush_context(iommu, 0,
1821 (((u16)bus) << 8) | devfn,
1822 DMA_CCMD_MASK_NOBIT,
1823 DMA_CCMD_DEVICE_INVL);
82653633 1824 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
4c25a2c1 1825 } else {
ba395927 1826 iommu_flush_write_buffer(iommu);
4c25a2c1 1827 }
93a23a72 1828 iommu_enable_dev_iotlb(info);
ba395927 1829 spin_unlock_irqrestore(&iommu->lock, flags);
c7151a8d
WH
1830
1831 spin_lock_irqsave(&domain->iommu_lock, flags);
1b198bb0 1832 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
c7151a8d 1833 domain->iommu_count++;
4c923d47
SS
1834 if (domain->iommu_count == 1)
1835 domain->nid = iommu->node;
58c610bd 1836 domain_update_iommu_cap(domain);
c7151a8d
WH
1837 }
1838 spin_unlock_irqrestore(&domain->iommu_lock, flags);
ba395927
KA
1839 return 0;
1840}
1841
579305f7
AW
1842struct domain_context_mapping_data {
1843 struct dmar_domain *domain;
1844 struct intel_iommu *iommu;
1845 int translation;
1846};
1847
1848static int domain_context_mapping_cb(struct pci_dev *pdev,
1849 u16 alias, void *opaque)
1850{
1851 struct domain_context_mapping_data *data = opaque;
1852
1853 return domain_context_mapping_one(data->domain, data->iommu,
1854 PCI_BUS_NUM(alias), alias & 0xff,
1855 data->translation);
1856}
1857
ba395927 1858static int
e1f167f3
DW
1859domain_context_mapping(struct dmar_domain *domain, struct device *dev,
1860 int translation)
ba395927 1861{
64ae892b 1862 struct intel_iommu *iommu;
156baca8 1863 u8 bus, devfn;
579305f7 1864 struct domain_context_mapping_data data;
64ae892b 1865
e1f167f3 1866 iommu = device_to_iommu(dev, &bus, &devfn);
64ae892b
DW
1867 if (!iommu)
1868 return -ENODEV;
ba395927 1869
579305f7
AW
1870 if (!dev_is_pci(dev))
1871 return domain_context_mapping_one(domain, iommu, bus, devfn,
4ed0d3e6 1872 translation);
579305f7
AW
1873
1874 data.domain = domain;
1875 data.iommu = iommu;
1876 data.translation = translation;
1877
1878 return pci_for_each_dma_alias(to_pci_dev(dev),
1879 &domain_context_mapping_cb, &data);
1880}
1881
1882static int domain_context_mapped_cb(struct pci_dev *pdev,
1883 u16 alias, void *opaque)
1884{
1885 struct intel_iommu *iommu = opaque;
1886
1887 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
ba395927
KA
1888}
1889
e1f167f3 1890static int domain_context_mapped(struct device *dev)
ba395927 1891{
5331fe6f 1892 struct intel_iommu *iommu;
156baca8 1893 u8 bus, devfn;
5331fe6f 1894
e1f167f3 1895 iommu = device_to_iommu(dev, &bus, &devfn);
5331fe6f
WH
1896 if (!iommu)
1897 return -ENODEV;
ba395927 1898
579305f7
AW
1899 if (!dev_is_pci(dev))
1900 return device_context_mapped(iommu, bus, devfn);
e1f167f3 1901
579305f7
AW
1902 return !pci_for_each_dma_alias(to_pci_dev(dev),
1903 domain_context_mapped_cb, iommu);
ba395927
KA
1904}
1905
f532959b
FY
1906/* Returns a number of VTD pages, but aligned to MM page size */
1907static inline unsigned long aligned_nrpages(unsigned long host_addr,
1908 size_t size)
1909{
1910 host_addr &= ~PAGE_MASK;
1911 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1912}
1913
6dd9a7c7
YS
1914/* Return largest possible superpage level for a given mapping */
1915static inline int hardware_largepage_caps(struct dmar_domain *domain,
1916 unsigned long iov_pfn,
1917 unsigned long phy_pfn,
1918 unsigned long pages)
1919{
1920 int support, level = 1;
1921 unsigned long pfnmerge;
1922
1923 support = domain->iommu_superpage;
1924
1925 /* To use a large page, the virtual *and* physical addresses
1926 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1927 of them will mean we have to use smaller pages. So just
1928 merge them and check both at once. */
1929 pfnmerge = iov_pfn | phy_pfn;
1930
1931 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1932 pages >>= VTD_STRIDE_SHIFT;
1933 if (!pages)
1934 break;
1935 pfnmerge >>= VTD_STRIDE_SHIFT;
1936 level++;
1937 support--;
1938 }
1939 return level;
1940}
1941
9051aa02
DW
1942static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1943 struct scatterlist *sg, unsigned long phys_pfn,
1944 unsigned long nr_pages, int prot)
e1605495
DW
1945{
1946 struct dma_pte *first_pte = NULL, *pte = NULL;
9051aa02 1947 phys_addr_t uninitialized_var(pteval);
e1605495 1948 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
9051aa02 1949 unsigned long sg_res;
6dd9a7c7
YS
1950 unsigned int largepage_lvl = 0;
1951 unsigned long lvl_pages = 0;
e1605495
DW
1952
1953 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1954
1955 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1956 return -EINVAL;
1957
1958 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1959
9051aa02
DW
1960 if (sg)
1961 sg_res = 0;
1962 else {
1963 sg_res = nr_pages + 1;
1964 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1965 }
1966
6dd9a7c7 1967 while (nr_pages > 0) {
c85994e4
DW
1968 uint64_t tmp;
1969
e1605495 1970 if (!sg_res) {
f532959b 1971 sg_res = aligned_nrpages(sg->offset, sg->length);
e1605495
DW
1972 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1973 sg->dma_length = sg->length;
1974 pteval = page_to_phys(sg_page(sg)) | prot;
6dd9a7c7 1975 phys_pfn = pteval >> VTD_PAGE_SHIFT;
e1605495 1976 }
6dd9a7c7 1977
e1605495 1978 if (!pte) {
6dd9a7c7
YS
1979 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1980
5cf0a76f 1981 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
e1605495
DW
1982 if (!pte)
1983 return -ENOMEM;
6dd9a7c7 1984 /* It is large page*/
6491d4d0 1985 if (largepage_lvl > 1) {
6dd9a7c7 1986 pteval |= DMA_PTE_LARGE_PAGE;
6491d4d0
WD
1987 /* Ensure that old small page tables are removed to make room
1988 for superpage, if they exist. */
1989 dma_pte_clear_range(domain, iov_pfn,
1990 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1991 dma_pte_free_pagetable(domain, iov_pfn,
1992 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1993 } else {
6dd9a7c7 1994 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
6491d4d0 1995 }
6dd9a7c7 1996
e1605495
DW
1997 }
1998 /* We don't need lock here, nobody else
1999 * touches the iova range
2000 */
7766a3fb 2001 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
c85994e4 2002 if (tmp) {
1bf20f0d 2003 static int dumps = 5;
c85994e4
DW
2004 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2005 iov_pfn, tmp, (unsigned long long)pteval);
1bf20f0d
DW
2006 if (dumps) {
2007 dumps--;
2008 debug_dma_dump_mappings(NULL);
2009 }
2010 WARN_ON(1);
2011 }
6dd9a7c7
YS
2012
2013 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2014
2015 BUG_ON(nr_pages < lvl_pages);
2016 BUG_ON(sg_res < lvl_pages);
2017
2018 nr_pages -= lvl_pages;
2019 iov_pfn += lvl_pages;
2020 phys_pfn += lvl_pages;
2021 pteval += lvl_pages * VTD_PAGE_SIZE;
2022 sg_res -= lvl_pages;
2023
2024 /* If the next PTE would be the first in a new page, then we
2025 need to flush the cache on the entries we've just written.
2026 And then we'll need to recalculate 'pte', so clear it and
2027 let it get set again in the if (!pte) block above.
2028
2029 If we're done (!nr_pages) we need to flush the cache too.
2030
2031 Also if we've been setting superpages, we may need to
2032 recalculate 'pte' and switch back to smaller pages for the
2033 end of the mapping, if the trailing size is not enough to
2034 use another superpage (i.e. sg_res < lvl_pages). */
e1605495 2035 pte++;
6dd9a7c7
YS
2036 if (!nr_pages || first_pte_in_page(pte) ||
2037 (largepage_lvl > 1 && sg_res < lvl_pages)) {
e1605495
DW
2038 domain_flush_cache(domain, first_pte,
2039 (void *)pte - (void *)first_pte);
2040 pte = NULL;
2041 }
6dd9a7c7
YS
2042
2043 if (!sg_res && nr_pages)
e1605495
DW
2044 sg = sg_next(sg);
2045 }
2046 return 0;
2047}
2048
9051aa02
DW
2049static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2050 struct scatterlist *sg, unsigned long nr_pages,
2051 int prot)
ba395927 2052{
9051aa02
DW
2053 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2054}
6f6a00e4 2055
9051aa02
DW
2056static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2057 unsigned long phys_pfn, unsigned long nr_pages,
2058 int prot)
2059{
2060 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
ba395927
KA
2061}
2062
c7151a8d 2063static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
ba395927 2064{
c7151a8d
WH
2065 if (!iommu)
2066 return;
8c11e798
WH
2067
2068 clear_context_table(iommu, bus, devfn);
2069 iommu->flush.flush_context(iommu, 0, 0, 0,
4c25a2c1 2070 DMA_CCMD_GLOBAL_INVL);
1f0ef2aa 2071 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
ba395927
KA
2072}
2073
109b9b04
DW
2074static inline void unlink_domain_info(struct device_domain_info *info)
2075{
2076 assert_spin_locked(&device_domain_lock);
2077 list_del(&info->link);
2078 list_del(&info->global);
2079 if (info->dev)
0bcb3e28 2080 info->dev->archdata.iommu = NULL;
109b9b04
DW
2081}
2082
ba395927
KA
2083static void domain_remove_dev_info(struct dmar_domain *domain)
2084{
3a74ca01 2085 struct device_domain_info *info, *tmp;
92d03cc8 2086 unsigned long flags, flags2;
ba395927
KA
2087
2088 spin_lock_irqsave(&device_domain_lock, flags);
3a74ca01 2089 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
109b9b04 2090 unlink_domain_info(info);
ba395927
KA
2091 spin_unlock_irqrestore(&device_domain_lock, flags);
2092
93a23a72 2093 iommu_disable_dev_iotlb(info);
7c7faa11 2094 iommu_detach_dev(info->iommu, info->bus, info->devfn);
ba395927 2095
92d03cc8 2096 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
7c7faa11 2097 iommu_detach_dependent_devices(info->iommu, info->dev);
92d03cc8
JL
2098 /* clear this iommu in iommu_bmp, update iommu count
2099 * and capabilities
2100 */
2101 spin_lock_irqsave(&domain->iommu_lock, flags2);
7c7faa11 2102 if (test_and_clear_bit(info->iommu->seq_id,
92d03cc8
JL
2103 domain->iommu_bmp)) {
2104 domain->iommu_count--;
2105 domain_update_iommu_cap(domain);
2106 }
2107 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2108 }
2109
2110 free_devinfo_mem(info);
ba395927
KA
2111 spin_lock_irqsave(&device_domain_lock, flags);
2112 }
2113 spin_unlock_irqrestore(&device_domain_lock, flags);
2114}
2115
2116/*
2117 * find_domain
1525a29a 2118 * Note: we use struct device->archdata.iommu stores the info
ba395927 2119 */
1525a29a 2120static struct dmar_domain *find_domain(struct device *dev)
ba395927
KA
2121{
2122 struct device_domain_info *info;
2123
2124 /* No lock here, assumes no domain exit in normal case */
1525a29a 2125 info = dev->archdata.iommu;
ba395927
KA
2126 if (info)
2127 return info->domain;
2128 return NULL;
2129}
2130
5a8f40e8 2131static inline struct device_domain_info *
745f2586
JL
2132dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2133{
2134 struct device_domain_info *info;
2135
2136 list_for_each_entry(info, &device_domain_list, global)
41e80dca 2137 if (info->iommu->segment == segment && info->bus == bus &&
745f2586 2138 info->devfn == devfn)
5a8f40e8 2139 return info;
745f2586
JL
2140
2141 return NULL;
2142}
2143
5a8f40e8 2144static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
41e80dca 2145 int bus, int devfn,
b718cd3d
DW
2146 struct device *dev,
2147 struct dmar_domain *domain)
745f2586 2148{
5a8f40e8 2149 struct dmar_domain *found = NULL;
745f2586
JL
2150 struct device_domain_info *info;
2151 unsigned long flags;
2152
2153 info = alloc_devinfo_mem();
2154 if (!info)
b718cd3d 2155 return NULL;
745f2586 2156
745f2586
JL
2157 info->bus = bus;
2158 info->devfn = devfn;
2159 info->dev = dev;
2160 info->domain = domain;
5a8f40e8 2161 info->iommu = iommu;
745f2586
JL
2162 if (!dev)
2163 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2164
2165 spin_lock_irqsave(&device_domain_lock, flags);
2166 if (dev)
0bcb3e28 2167 found = find_domain(dev);
5a8f40e8
DW
2168 else {
2169 struct device_domain_info *info2;
41e80dca 2170 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
5a8f40e8
DW
2171 if (info2)
2172 found = info2->domain;
2173 }
745f2586
JL
2174 if (found) {
2175 spin_unlock_irqrestore(&device_domain_lock, flags);
2176 free_devinfo_mem(info);
b718cd3d
DW
2177 /* Caller must free the original domain */
2178 return found;
745f2586
JL
2179 }
2180
b718cd3d
DW
2181 list_add(&info->link, &domain->devices);
2182 list_add(&info->global, &device_domain_list);
2183 if (dev)
2184 dev->archdata.iommu = info;
2185 spin_unlock_irqrestore(&device_domain_lock, flags);
2186
2187 return domain;
745f2586
JL
2188}
2189
579305f7
AW
2190static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2191{
2192 *(u16 *)opaque = alias;
2193 return 0;
2194}
2195
ba395927 2196/* domain is initialized */
146922ec 2197static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
ba395927 2198{
579305f7
AW
2199 struct dmar_domain *domain, *tmp;
2200 struct intel_iommu *iommu;
5a8f40e8 2201 struct device_domain_info *info;
579305f7 2202 u16 dma_alias;
ba395927 2203 unsigned long flags;
aa4d066a 2204 u8 bus, devfn;
ba395927 2205
146922ec 2206 domain = find_domain(dev);
ba395927
KA
2207 if (domain)
2208 return domain;
2209
579305f7
AW
2210 iommu = device_to_iommu(dev, &bus, &devfn);
2211 if (!iommu)
2212 return NULL;
2213
146922ec
DW
2214 if (dev_is_pci(dev)) {
2215 struct pci_dev *pdev = to_pci_dev(dev);
276dbf99 2216
579305f7
AW
2217 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2218
2219 spin_lock_irqsave(&device_domain_lock, flags);
2220 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2221 PCI_BUS_NUM(dma_alias),
2222 dma_alias & 0xff);
2223 if (info) {
2224 iommu = info->iommu;
2225 domain = info->domain;
5a8f40e8 2226 }
579305f7 2227 spin_unlock_irqrestore(&device_domain_lock, flags);
ba395927 2228
579305f7
AW
2229 /* DMA alias already has a domain, uses it */
2230 if (info)
2231 goto found_domain;
2232 }
ba395927 2233
146922ec 2234 /* Allocate and initialize new domain for the device */
92d03cc8 2235 domain = alloc_domain(false);
745f2586 2236 if (!domain)
579305f7
AW
2237 return NULL;
2238
745f2586 2239 if (iommu_attach_domain(domain, iommu)) {
2fe9723d 2240 free_domain_mem(domain);
579305f7 2241 return NULL;
2c2e2c38 2242 }
ba395927 2243
579305f7
AW
2244 if (domain_init(domain, gaw)) {
2245 domain_exit(domain);
2246 return NULL;
2c2e2c38 2247 }
ba395927 2248
579305f7
AW
2249 /* register PCI DMA alias device */
2250 if (dev_is_pci(dev)) {
2251 tmp = dmar_insert_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2252 dma_alias & 0xff, NULL, domain);
2253
2254 if (!tmp || tmp != domain) {
2255 domain_exit(domain);
2256 domain = tmp;
2257 }
2258
b718cd3d 2259 if (!domain)
579305f7 2260 return NULL;
ba395927
KA
2261 }
2262
2263found_domain:
579305f7
AW
2264 tmp = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2265
2266 if (!tmp || tmp != domain) {
2267 domain_exit(domain);
2268 domain = tmp;
2269 }
b718cd3d
DW
2270
2271 return domain;
ba395927
KA
2272}
2273
2c2e2c38 2274static int iommu_identity_mapping;
e0fc7e0b
DW
2275#define IDENTMAP_ALL 1
2276#define IDENTMAP_GFX 2
2277#define IDENTMAP_AZALIA 4
2c2e2c38 2278
b213203e
DW
2279static int iommu_domain_identity_map(struct dmar_domain *domain,
2280 unsigned long long start,
2281 unsigned long long end)
ba395927 2282{
c5395d5c
DW
2283 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2284 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
2285
2286 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2287 dma_to_mm_pfn(last_vpfn))) {
ba395927 2288 printk(KERN_ERR "IOMMU: reserve iova failed\n");
b213203e 2289 return -ENOMEM;
ba395927
KA
2290 }
2291
c5395d5c
DW
2292 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2293 start, end, domain->id);
ba395927
KA
2294 /*
2295 * RMRR range might have overlap with physical memory range,
2296 * clear it first
2297 */
c5395d5c 2298 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
ba395927 2299
c5395d5c
DW
2300 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2301 last_vpfn - first_vpfn + 1,
61df7443 2302 DMA_PTE_READ|DMA_PTE_WRITE);
b213203e
DW
2303}
2304
0b9d9753 2305static int iommu_prepare_identity_map(struct device *dev,
b213203e
DW
2306 unsigned long long start,
2307 unsigned long long end)
2308{
2309 struct dmar_domain *domain;
2310 int ret;
2311
0b9d9753 2312 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
b213203e
DW
2313 if (!domain)
2314 return -ENOMEM;
2315
19943b0e
DW
2316 /* For _hardware_ passthrough, don't bother. But for software
2317 passthrough, we do it anyway -- it may indicate a memory
2318 range which is reserved in E820, so which didn't get set
2319 up to start with in si_domain */
2320 if (domain == si_domain && hw_pass_through) {
2321 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
0b9d9753 2322 dev_name(dev), start, end);
19943b0e
DW
2323 return 0;
2324 }
2325
2326 printk(KERN_INFO
2327 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
0b9d9753 2328 dev_name(dev), start, end);
2ff729f5 2329
5595b528
DW
2330 if (end < start) {
2331 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2332 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2333 dmi_get_system_info(DMI_BIOS_VENDOR),
2334 dmi_get_system_info(DMI_BIOS_VERSION),
2335 dmi_get_system_info(DMI_PRODUCT_VERSION));
2336 ret = -EIO;
2337 goto error;
2338 }
2339
2ff729f5
DW
2340 if (end >> agaw_to_width(domain->agaw)) {
2341 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2342 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2343 agaw_to_width(domain->agaw),
2344 dmi_get_system_info(DMI_BIOS_VENDOR),
2345 dmi_get_system_info(DMI_BIOS_VERSION),
2346 dmi_get_system_info(DMI_PRODUCT_VERSION));
2347 ret = -EIO;
2348 goto error;
2349 }
19943b0e 2350
b213203e 2351 ret = iommu_domain_identity_map(domain, start, end);
ba395927
KA
2352 if (ret)
2353 goto error;
2354
2355 /* context entry init */
0b9d9753 2356 ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
b213203e
DW
2357 if (ret)
2358 goto error;
2359
2360 return 0;
2361
2362 error:
ba395927
KA
2363 domain_exit(domain);
2364 return ret;
ba395927
KA
2365}
2366
2367static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
0b9d9753 2368 struct device *dev)
ba395927 2369{
0b9d9753 2370 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
ba395927 2371 return 0;
0b9d9753
DW
2372 return iommu_prepare_identity_map(dev, rmrr->base_address,
2373 rmrr->end_address);
ba395927
KA
2374}
2375
d3f13810 2376#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
49a0429e
KA
2377static inline void iommu_prepare_isa(void)
2378{
2379 struct pci_dev *pdev;
2380 int ret;
2381
2382 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2383 if (!pdev)
2384 return;
2385
c7ab48d2 2386 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
0b9d9753 2387 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
49a0429e
KA
2388
2389 if (ret)
c7ab48d2
DW
2390 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2391 "floppy might not work\n");
49a0429e 2392
9b27e82d 2393 pci_dev_put(pdev);
49a0429e
KA
2394}
2395#else
2396static inline void iommu_prepare_isa(void)
2397{
2398 return;
2399}
d3f13810 2400#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
49a0429e 2401
2c2e2c38 2402static int md_domain_init(struct dmar_domain *domain, int guest_width);
c7ab48d2 2403
071e1374 2404static int __init si_domain_init(int hw)
2c2e2c38
FY
2405{
2406 struct dmar_drhd_unit *drhd;
2407 struct intel_iommu *iommu;
c7ab48d2 2408 int nid, ret = 0;
2c2e2c38 2409
92d03cc8 2410 si_domain = alloc_domain(false);
2c2e2c38
FY
2411 if (!si_domain)
2412 return -EFAULT;
2413
92d03cc8
JL
2414 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2415
2c2e2c38
FY
2416 for_each_active_iommu(iommu, drhd) {
2417 ret = iommu_attach_domain(si_domain, iommu);
2418 if (ret) {
2419 domain_exit(si_domain);
2420 return -EFAULT;
2421 }
2422 }
2423
2424 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2425 domain_exit(si_domain);
2426 return -EFAULT;
2427 }
2428
9544c003
JL
2429 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2430 si_domain->id);
2c2e2c38 2431
19943b0e
DW
2432 if (hw)
2433 return 0;
2434
c7ab48d2 2435 for_each_online_node(nid) {
5dfe8660
TH
2436 unsigned long start_pfn, end_pfn;
2437 int i;
2438
2439 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2440 ret = iommu_domain_identity_map(si_domain,
2441 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2442 if (ret)
2443 return ret;
2444 }
c7ab48d2
DW
2445 }
2446
2c2e2c38
FY
2447 return 0;
2448}
2449
9b226624 2450static int identity_mapping(struct device *dev)
2c2e2c38
FY
2451{
2452 struct device_domain_info *info;
2453
2454 if (likely(!iommu_identity_mapping))
2455 return 0;
2456
9b226624 2457 info = dev->archdata.iommu;
cb452a40
MT
2458 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2459 return (info->domain == si_domain);
2c2e2c38 2460
2c2e2c38
FY
2461 return 0;
2462}
2463
2464static int domain_add_dev_info(struct dmar_domain *domain,
5913c9bf 2465 struct device *dev, int translation)
2c2e2c38 2466{
0ac72664 2467 struct dmar_domain *ndomain;
5a8f40e8 2468 struct intel_iommu *iommu;
156baca8 2469 u8 bus, devfn;
5fe60f4e 2470 int ret;
2c2e2c38 2471
5913c9bf 2472 iommu = device_to_iommu(dev, &bus, &devfn);
5a8f40e8
DW
2473 if (!iommu)
2474 return -ENODEV;
2475
5913c9bf 2476 ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
0ac72664
DW
2477 if (ndomain != domain)
2478 return -EBUSY;
2c2e2c38 2479
5913c9bf 2480 ret = domain_context_mapping(domain, dev, translation);
e2ad23d0 2481 if (ret) {
5913c9bf 2482 domain_remove_one_dev_info(domain, dev);
e2ad23d0
DW
2483 return ret;
2484 }
2485
2c2e2c38
FY
2486 return 0;
2487}
2488
0b9d9753 2489static bool device_has_rmrr(struct device *dev)
ea2447f7
TM
2490{
2491 struct dmar_rmrr_unit *rmrr;
832bd858 2492 struct device *tmp;
ea2447f7
TM
2493 int i;
2494
0e242612 2495 rcu_read_lock();
ea2447f7 2496 for_each_rmrr_units(rmrr) {
b683b230
JL
2497 /*
2498 * Return TRUE if this RMRR contains the device that
2499 * is passed in.
2500 */
2501 for_each_active_dev_scope(rmrr->devices,
2502 rmrr->devices_cnt, i, tmp)
0b9d9753 2503 if (tmp == dev) {
0e242612 2504 rcu_read_unlock();
ea2447f7 2505 return true;
b683b230 2506 }
ea2447f7 2507 }
0e242612 2508 rcu_read_unlock();
ea2447f7
TM
2509 return false;
2510}
2511
3bdb2591 2512static int iommu_should_identity_map(struct device *dev, int startup)
6941af28 2513{
ea2447f7 2514
3bdb2591
DW
2515 if (dev_is_pci(dev)) {
2516 struct pci_dev *pdev = to_pci_dev(dev);
ea2447f7 2517
3bdb2591
DW
2518 /*
2519 * We want to prevent any device associated with an RMRR from
2520 * getting placed into the SI Domain. This is done because
2521 * problems exist when devices are moved in and out of domains
2522 * and their respective RMRR info is lost. We exempt USB devices
2523 * from this process due to their usage of RMRRs that are known
2524 * to not be needed after BIOS hand-off to OS.
2525 */
2526 if (device_has_rmrr(dev) &&
2527 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2528 return 0;
e0fc7e0b 2529
3bdb2591
DW
2530 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2531 return 1;
e0fc7e0b 2532
3bdb2591
DW
2533 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2534 return 1;
6941af28 2535
3bdb2591 2536 if (!(iommu_identity_mapping & IDENTMAP_ALL))
3dfc813d 2537 return 0;
3bdb2591
DW
2538
2539 /*
2540 * We want to start off with all devices in the 1:1 domain, and
2541 * take them out later if we find they can't access all of memory.
2542 *
2543 * However, we can't do this for PCI devices behind bridges,
2544 * because all PCI devices behind the same bridge will end up
2545 * with the same source-id on their transactions.
2546 *
2547 * Practically speaking, we can't change things around for these
2548 * devices at run-time, because we can't be sure there'll be no
2549 * DMA transactions in flight for any of their siblings.
2550 *
2551 * So PCI devices (unless they're on the root bus) as well as
2552 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2553 * the 1:1 domain, just in _case_ one of their siblings turns out
2554 * not to be able to map all of memory.
2555 */
2556 if (!pci_is_pcie(pdev)) {
2557 if (!pci_is_root_bus(pdev->bus))
2558 return 0;
2559 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2560 return 0;
2561 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
3dfc813d 2562 return 0;
3bdb2591
DW
2563 } else {
2564 if (device_has_rmrr(dev))
2565 return 0;
2566 }
3dfc813d 2567
3bdb2591 2568 /*
3dfc813d 2569 * At boot time, we don't yet know if devices will be 64-bit capable.
3bdb2591 2570 * Assume that they will — if they turn out not to be, then we can
3dfc813d
DW
2571 * take them out of the 1:1 domain later.
2572 */
8fcc5372
CW
2573 if (!startup) {
2574 /*
2575 * If the device's dma_mask is less than the system's memory
2576 * size then this is not a candidate for identity mapping.
2577 */
3bdb2591 2578 u64 dma_mask = *dev->dma_mask;
8fcc5372 2579
3bdb2591
DW
2580 if (dev->coherent_dma_mask &&
2581 dev->coherent_dma_mask < dma_mask)
2582 dma_mask = dev->coherent_dma_mask;
8fcc5372 2583
3bdb2591 2584 return dma_mask >= dma_get_required_mask(dev);
8fcc5372 2585 }
6941af28
DW
2586
2587 return 1;
2588}
2589
cf04eee8
DW
2590static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2591{
2592 int ret;
2593
2594 if (!iommu_should_identity_map(dev, 1))
2595 return 0;
2596
2597 ret = domain_add_dev_info(si_domain, dev,
2598 hw ? CONTEXT_TT_PASS_THROUGH :
2599 CONTEXT_TT_MULTI_LEVEL);
2600 if (!ret)
2601 pr_info("IOMMU: %s identity mapping for device %s\n",
2602 hw ? "hardware" : "software", dev_name(dev));
2603 else if (ret == -ENODEV)
2604 /* device not associated with an iommu */
2605 ret = 0;
2606
2607 return ret;
2608}
2609
2610
071e1374 2611static int __init iommu_prepare_static_identity_mapping(int hw)
2c2e2c38 2612{
2c2e2c38 2613 struct pci_dev *pdev = NULL;
cf04eee8
DW
2614 struct dmar_drhd_unit *drhd;
2615 struct intel_iommu *iommu;
2616 struct device *dev;
2617 int i;
2618 int ret = 0;
2c2e2c38 2619
19943b0e 2620 ret = si_domain_init(hw);
2c2e2c38
FY
2621 if (ret)
2622 return -EFAULT;
2623
2c2e2c38 2624 for_each_pci_dev(pdev) {
cf04eee8
DW
2625 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2626 if (ret)
2627 return ret;
2628 }
2629
2630 for_each_active_iommu(iommu, drhd)
2631 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2632 struct acpi_device_physical_node *pn;
2633 struct acpi_device *adev;
2634
2635 if (dev->bus != &acpi_bus_type)
2636 continue;
2637
2638 adev= to_acpi_device(dev);
2639 mutex_lock(&adev->physical_node_lock);
2640 list_for_each_entry(pn, &adev->physical_node_list, node) {
2641 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2642 if (ret)
2643 break;
eae460b6 2644 }
cf04eee8
DW
2645 mutex_unlock(&adev->physical_node_lock);
2646 if (ret)
2647 return ret;
62edf5dc 2648 }
2c2e2c38
FY
2649
2650 return 0;
2651}
2652
b779260b 2653static int __init init_dmars(void)
ba395927
KA
2654{
2655 struct dmar_drhd_unit *drhd;
2656 struct dmar_rmrr_unit *rmrr;
832bd858 2657 struct device *dev;
ba395927 2658 struct intel_iommu *iommu;
9d783ba0 2659 int i, ret;
2c2e2c38 2660
ba395927
KA
2661 /*
2662 * for each drhd
2663 * allocate root
2664 * initialize and program root entry to not present
2665 * endfor
2666 */
2667 for_each_drhd_unit(drhd) {
5e0d2a6f 2668 /*
2669 * lock not needed as this is only incremented in the single
2670 * threaded kernel __init code path all other access are read
2671 * only
2672 */
1b198bb0
MT
2673 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2674 g_num_of_iommus++;
2675 continue;
2676 }
2677 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2678 IOMMU_UNITS_SUPPORTED);
5e0d2a6f 2679 }
2680
d9630fe9
WH
2681 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2682 GFP_KERNEL);
2683 if (!g_iommus) {
2684 printk(KERN_ERR "Allocating global iommu array failed\n");
2685 ret = -ENOMEM;
2686 goto error;
2687 }
2688
80b20dd8 2689 deferred_flush = kzalloc(g_num_of_iommus *
2690 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2691 if (!deferred_flush) {
5e0d2a6f 2692 ret = -ENOMEM;
989d51fc 2693 goto free_g_iommus;
5e0d2a6f 2694 }
2695
7c919779 2696 for_each_active_iommu(iommu, drhd) {
d9630fe9 2697 g_iommus[iommu->seq_id] = iommu;
ba395927 2698
e61d98d8
SS
2699 ret = iommu_init_domains(iommu);
2700 if (ret)
989d51fc 2701 goto free_iommu;
e61d98d8 2702
ba395927
KA
2703 /*
2704 * TBD:
2705 * we could share the same root & context tables
25985edc 2706 * among all IOMMU's. Need to Split it later.
ba395927
KA
2707 */
2708 ret = iommu_alloc_root_entry(iommu);
2709 if (ret) {
2710 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
989d51fc 2711 goto free_iommu;
ba395927 2712 }
4ed0d3e6 2713 if (!ecap_pass_through(iommu->ecap))
19943b0e 2714 hw_pass_through = 0;
ba395927
KA
2715 }
2716
1531a6a6
SS
2717 /*
2718 * Start from the sane iommu hardware state.
2719 */
7c919779 2720 for_each_active_iommu(iommu, drhd) {
1531a6a6
SS
2721 /*
2722 * If the queued invalidation is already initialized by us
2723 * (for example, while enabling interrupt-remapping) then
2724 * we got the things already rolling from a sane state.
2725 */
2726 if (iommu->qi)
2727 continue;
2728
2729 /*
2730 * Clear any previous faults.
2731 */
2732 dmar_fault(-1, iommu);
2733 /*
2734 * Disable queued invalidation if supported and already enabled
2735 * before OS handover.
2736 */
2737 dmar_disable_qi(iommu);
2738 }
2739
7c919779 2740 for_each_active_iommu(iommu, drhd) {
a77b67d4
YS
2741 if (dmar_enable_qi(iommu)) {
2742 /*
2743 * Queued Invalidate not enabled, use Register Based
2744 * Invalidate
2745 */
2746 iommu->flush.flush_context = __iommu_flush_context;
2747 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
680a7524 2748 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
b4e0f9eb 2749 "invalidation\n",
680a7524 2750 iommu->seq_id,
b4e0f9eb 2751 (unsigned long long)drhd->reg_base_addr);
a77b67d4
YS
2752 } else {
2753 iommu->flush.flush_context = qi_flush_context;
2754 iommu->flush.flush_iotlb = qi_flush_iotlb;
680a7524 2755 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
b4e0f9eb 2756 "invalidation\n",
680a7524 2757 iommu->seq_id,
b4e0f9eb 2758 (unsigned long long)drhd->reg_base_addr);
a77b67d4
YS
2759 }
2760 }
2761
19943b0e 2762 if (iommu_pass_through)
e0fc7e0b
DW
2763 iommu_identity_mapping |= IDENTMAP_ALL;
2764
d3f13810 2765#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
e0fc7e0b 2766 iommu_identity_mapping |= IDENTMAP_GFX;
19943b0e 2767#endif
e0fc7e0b
DW
2768
2769 check_tylersburg_isoch();
2770
ba395927 2771 /*
19943b0e
DW
2772 * If pass through is not set or not enabled, setup context entries for
2773 * identity mappings for rmrr, gfx, and isa and may fall back to static
2774 * identity mapping if iommu_identity_mapping is set.
ba395927 2775 */
19943b0e
DW
2776 if (iommu_identity_mapping) {
2777 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
4ed0d3e6 2778 if (ret) {
19943b0e 2779 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
989d51fc 2780 goto free_iommu;
ba395927
KA
2781 }
2782 }
ba395927 2783 /*
19943b0e
DW
2784 * For each rmrr
2785 * for each dev attached to rmrr
2786 * do
2787 * locate drhd for dev, alloc domain for dev
2788 * allocate free domain
2789 * allocate page table entries for rmrr
2790 * if context not allocated for bus
2791 * allocate and init context
2792 * set present in root table for this bus
2793 * init context with domain, translation etc
2794 * endfor
2795 * endfor
ba395927 2796 */
19943b0e
DW
2797 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2798 for_each_rmrr_units(rmrr) {
b683b230
JL
2799 /* some BIOS lists non-exist devices in DMAR table. */
2800 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
832bd858 2801 i, dev) {
0b9d9753 2802 ret = iommu_prepare_rmrr_dev(rmrr, dev);
19943b0e
DW
2803 if (ret)
2804 printk(KERN_ERR
2805 "IOMMU: mapping reserved region failed\n");
ba395927 2806 }
4ed0d3e6 2807 }
49a0429e 2808
19943b0e
DW
2809 iommu_prepare_isa();
2810
ba395927
KA
2811 /*
2812 * for each drhd
2813 * enable fault log
2814 * global invalidate context cache
2815 * global invalidate iotlb
2816 * enable translation
2817 */
7c919779 2818 for_each_iommu(iommu, drhd) {
51a63e67
JC
2819 if (drhd->ignored) {
2820 /*
2821 * we always have to disable PMRs or DMA may fail on
2822 * this device
2823 */
2824 if (force_on)
7c919779 2825 iommu_disable_protect_mem_regions(iommu);
ba395927 2826 continue;
51a63e67 2827 }
ba395927
KA
2828
2829 iommu_flush_write_buffer(iommu);
2830
3460a6d9
KA
2831 ret = dmar_set_interrupt(iommu);
2832 if (ret)
989d51fc 2833 goto free_iommu;
3460a6d9 2834
ba395927
KA
2835 iommu_set_root_entry(iommu);
2836
4c25a2c1 2837 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
1f0ef2aa 2838 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
f8bab735 2839
ba395927
KA
2840 ret = iommu_enable_translation(iommu);
2841 if (ret)
989d51fc 2842 goto free_iommu;
b94996c9
DW
2843
2844 iommu_disable_protect_mem_regions(iommu);
ba395927
KA
2845 }
2846
2847 return 0;
989d51fc
JL
2848
2849free_iommu:
7c919779 2850 for_each_active_iommu(iommu, drhd)
a868e6b7 2851 free_dmar_iommu(iommu);
9bdc531e 2852 kfree(deferred_flush);
989d51fc 2853free_g_iommus:
d9630fe9 2854 kfree(g_iommus);
989d51fc 2855error:
ba395927
KA
2856 return ret;
2857}
2858
5a5e02a6 2859/* This takes a number of _MM_ pages, not VTD pages */
875764de
DW
2860static struct iova *intel_alloc_iova(struct device *dev,
2861 struct dmar_domain *domain,
2862 unsigned long nrpages, uint64_t dma_mask)
ba395927 2863{
ba395927 2864 struct iova *iova = NULL;
ba395927 2865
875764de
DW
2866 /* Restrict dma_mask to the width that the iommu can handle */
2867 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2868
2869 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
ba395927
KA
2870 /*
2871 * First try to allocate an io virtual address in
284901a9 2872 * DMA_BIT_MASK(32) and if that fails then try allocating
3609801e 2873 * from higher range
ba395927 2874 */
875764de
DW
2875 iova = alloc_iova(&domain->iovad, nrpages,
2876 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2877 if (iova)
2878 return iova;
2879 }
2880 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2881 if (unlikely(!iova)) {
2882 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
207e3592 2883 nrpages, dev_name(dev));
f76aec76
KA
2884 return NULL;
2885 }
2886
2887 return iova;
2888}
2889
d4b709f4 2890static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
f76aec76
KA
2891{
2892 struct dmar_domain *domain;
2893 int ret;
2894
d4b709f4 2895 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
f76aec76 2896 if (!domain) {
d4b709f4
DW
2897 printk(KERN_ERR "Allocating domain for %s failed",
2898 dev_name(dev));
4fe05bbc 2899 return NULL;
ba395927
KA
2900 }
2901
2902 /* make sure context mapping is ok */
d4b709f4
DW
2903 if (unlikely(!domain_context_mapped(dev))) {
2904 ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
f76aec76 2905 if (ret) {
d4b709f4
DW
2906 printk(KERN_ERR "Domain context map for %s failed",
2907 dev_name(dev));
4fe05bbc 2908 return NULL;
f76aec76 2909 }
ba395927
KA
2910 }
2911
f76aec76
KA
2912 return domain;
2913}
2914
d4b709f4 2915static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
147202aa
DW
2916{
2917 struct device_domain_info *info;
2918
2919 /* No lock here, assumes no domain exit in normal case */
d4b709f4 2920 info = dev->archdata.iommu;
147202aa
DW
2921 if (likely(info))
2922 return info->domain;
2923
2924 return __get_valid_domain_for_dev(dev);
2925}
2926
3d89194a 2927static int iommu_dummy(struct device *dev)
2c2e2c38 2928{
3d89194a 2929 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2c2e2c38
FY
2930}
2931
ecb509ec 2932/* Check if the dev needs to go through non-identity map and unmap process.*/
73676832 2933static int iommu_no_mapping(struct device *dev)
2c2e2c38
FY
2934{
2935 int found;
2936
3d89194a 2937 if (iommu_dummy(dev))
1e4c64c4
DW
2938 return 1;
2939
2c2e2c38 2940 if (!iommu_identity_mapping)
1e4c64c4 2941 return 0;
2c2e2c38 2942
9b226624 2943 found = identity_mapping(dev);
2c2e2c38 2944 if (found) {
ecb509ec 2945 if (iommu_should_identity_map(dev, 0))
2c2e2c38
FY
2946 return 1;
2947 else {
2948 /*
2949 * 32 bit DMA is removed from si_domain and fall back
2950 * to non-identity mapping.
2951 */
bf9c9eda 2952 domain_remove_one_dev_info(si_domain, dev);
2c2e2c38 2953 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
ecb509ec 2954 dev_name(dev));
2c2e2c38
FY
2955 return 0;
2956 }
2957 } else {
2958 /*
2959 * In case of a detached 64 bit DMA device from vm, the device
2960 * is put into si_domain for identity mapping.
2961 */
ecb509ec 2962 if (iommu_should_identity_map(dev, 0)) {
2c2e2c38 2963 int ret;
5913c9bf 2964 ret = domain_add_dev_info(si_domain, dev,
5fe60f4e
DW
2965 hw_pass_through ?
2966 CONTEXT_TT_PASS_THROUGH :
2967 CONTEXT_TT_MULTI_LEVEL);
2c2e2c38
FY
2968 if (!ret) {
2969 printk(KERN_INFO "64bit %s uses identity mapping\n",
ecb509ec 2970 dev_name(dev));
2c2e2c38
FY
2971 return 1;
2972 }
2973 }
2974 }
2975
1e4c64c4 2976 return 0;
2c2e2c38
FY
2977}
2978
5040a918 2979static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
bb9e6d65 2980 size_t size, int dir, u64 dma_mask)
f76aec76 2981{
f76aec76 2982 struct dmar_domain *domain;
5b6985ce 2983 phys_addr_t start_paddr;
f76aec76
KA
2984 struct iova *iova;
2985 int prot = 0;
6865f0d1 2986 int ret;
8c11e798 2987 struct intel_iommu *iommu;
33041ec0 2988 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
f76aec76
KA
2989
2990 BUG_ON(dir == DMA_NONE);
2c2e2c38 2991
5040a918 2992 if (iommu_no_mapping(dev))
6865f0d1 2993 return paddr;
f76aec76 2994
5040a918 2995 domain = get_valid_domain_for_dev(dev);
f76aec76
KA
2996 if (!domain)
2997 return 0;
2998
8c11e798 2999 iommu = domain_get_iommu(domain);
88cb6a74 3000 size = aligned_nrpages(paddr, size);
f76aec76 3001
5040a918 3002 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
f76aec76
KA
3003 if (!iova)
3004 goto error;
3005
ba395927
KA
3006 /*
3007 * Check if DMAR supports zero-length reads on write only
3008 * mappings..
3009 */
3010 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
8c11e798 3011 !cap_zlr(iommu->cap))
ba395927
KA
3012 prot |= DMA_PTE_READ;
3013 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3014 prot |= DMA_PTE_WRITE;
3015 /*
6865f0d1 3016 * paddr - (paddr + size) might be partial page, we should map the whole
ba395927 3017 * page. Note: if two part of one page are separately mapped, we
6865f0d1 3018 * might have two guest_addr mapping to the same host paddr, but this
ba395927
KA
3019 * is not a big problem
3020 */
0ab36de2 3021 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
33041ec0 3022 mm_to_dma_pfn(paddr_pfn), size, prot);
ba395927
KA
3023 if (ret)
3024 goto error;
3025
1f0ef2aa
DW
3026 /* it's a non-present to present mapping. Only flush if caching mode */
3027 if (cap_caching_mode(iommu->cap))
ea8ea460 3028 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
1f0ef2aa 3029 else
8c11e798 3030 iommu_flush_write_buffer(iommu);
f76aec76 3031
03d6a246
DW
3032 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3033 start_paddr += paddr & ~PAGE_MASK;
3034 return start_paddr;
ba395927 3035
ba395927 3036error:
f76aec76
KA
3037 if (iova)
3038 __free_iova(&domain->iovad, iova);
4cf2e75d 3039 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
5040a918 3040 dev_name(dev), size, (unsigned long long)paddr, dir);
ba395927
KA
3041 return 0;
3042}
3043
ffbbef5c
FT
3044static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3045 unsigned long offset, size_t size,
3046 enum dma_data_direction dir,
3047 struct dma_attrs *attrs)
bb9e6d65 3048{
ffbbef5c 3049 return __intel_map_single(dev, page_to_phys(page) + offset, size,
46333e37 3050 dir, *dev->dma_mask);
bb9e6d65
FT
3051}
3052
5e0d2a6f 3053static void flush_unmaps(void)
3054{
80b20dd8 3055 int i, j;
5e0d2a6f 3056
5e0d2a6f 3057 timer_on = 0;
3058
3059 /* just flush them all */
3060 for (i = 0; i < g_num_of_iommus; i++) {
a2bb8459
WH
3061 struct intel_iommu *iommu = g_iommus[i];
3062 if (!iommu)
3063 continue;
c42d9f32 3064
9dd2fe89
YZ
3065 if (!deferred_flush[i].next)
3066 continue;
3067
78d5f0f5
NA
3068 /* In caching mode, global flushes turn emulation expensive */
3069 if (!cap_caching_mode(iommu->cap))
3070 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
93a23a72 3071 DMA_TLB_GLOBAL_FLUSH);
9dd2fe89 3072 for (j = 0; j < deferred_flush[i].next; j++) {
93a23a72
YZ
3073 unsigned long mask;
3074 struct iova *iova = deferred_flush[i].iova[j];
78d5f0f5
NA
3075 struct dmar_domain *domain = deferred_flush[i].domain[j];
3076
3077 /* On real hardware multiple invalidations are expensive */
3078 if (cap_caching_mode(iommu->cap))
3079 iommu_flush_iotlb_psi(iommu, domain->id,
ea8ea460
DW
3080 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3081 !deferred_flush[i].freelist[j], 0);
78d5f0f5
NA
3082 else {
3083 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3084 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3085 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3086 }
93a23a72 3087 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
ea8ea460
DW
3088 if (deferred_flush[i].freelist[j])
3089 dma_free_pagelist(deferred_flush[i].freelist[j]);
80b20dd8 3090 }
9dd2fe89 3091 deferred_flush[i].next = 0;
5e0d2a6f 3092 }
3093
5e0d2a6f 3094 list_size = 0;
5e0d2a6f 3095}
3096
3097static void flush_unmaps_timeout(unsigned long data)
3098{
80b20dd8 3099 unsigned long flags;
3100
3101 spin_lock_irqsave(&async_umap_flush_lock, flags);
5e0d2a6f 3102 flush_unmaps();
80b20dd8 3103 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
5e0d2a6f 3104}
3105
ea8ea460 3106static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
5e0d2a6f 3107{
3108 unsigned long flags;
80b20dd8 3109 int next, iommu_id;
8c11e798 3110 struct intel_iommu *iommu;
5e0d2a6f 3111
3112 spin_lock_irqsave(&async_umap_flush_lock, flags);
80b20dd8 3113 if (list_size == HIGH_WATER_MARK)
3114 flush_unmaps();
3115
8c11e798
WH
3116 iommu = domain_get_iommu(dom);
3117 iommu_id = iommu->seq_id;
c42d9f32 3118
80b20dd8 3119 next = deferred_flush[iommu_id].next;
3120 deferred_flush[iommu_id].domain[next] = dom;
3121 deferred_flush[iommu_id].iova[next] = iova;
ea8ea460 3122 deferred_flush[iommu_id].freelist[next] = freelist;
80b20dd8 3123 deferred_flush[iommu_id].next++;
5e0d2a6f 3124
3125 if (!timer_on) {
3126 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3127 timer_on = 1;
3128 }
3129 list_size++;
3130 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3131}
3132
ffbbef5c
FT
3133static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3134 size_t size, enum dma_data_direction dir,
3135 struct dma_attrs *attrs)
ba395927 3136{
f76aec76 3137 struct dmar_domain *domain;
d794dc9b 3138 unsigned long start_pfn, last_pfn;
ba395927 3139 struct iova *iova;
8c11e798 3140 struct intel_iommu *iommu;
ea8ea460 3141 struct page *freelist;
ba395927 3142
73676832 3143 if (iommu_no_mapping(dev))
f76aec76 3144 return;
2c2e2c38 3145
1525a29a 3146 domain = find_domain(dev);
ba395927
KA
3147 BUG_ON(!domain);
3148
8c11e798
WH
3149 iommu = domain_get_iommu(domain);
3150
ba395927 3151 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
85b98276
DW
3152 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3153 (unsigned long long)dev_addr))
ba395927 3154 return;
ba395927 3155
d794dc9b
DW
3156 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3157 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
ba395927 3158
d794dc9b 3159 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
207e3592 3160 dev_name(dev), start_pfn, last_pfn);
ba395927 3161
ea8ea460 3162 freelist = domain_unmap(domain, start_pfn, last_pfn);
d794dc9b 3163
5e0d2a6f 3164 if (intel_iommu_strict) {
03d6a246 3165 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
ea8ea460 3166 last_pfn - start_pfn + 1, !freelist, 0);
5e0d2a6f 3167 /* free iova */
3168 __free_iova(&domain->iovad, iova);
ea8ea460 3169 dma_free_pagelist(freelist);
5e0d2a6f 3170 } else {
ea8ea460 3171 add_unmap(domain, iova, freelist);
5e0d2a6f 3172 /*
3173 * queue up the release of the unmap to save the 1/6th of the
3174 * cpu used up by the iotlb flush operation...
3175 */
5e0d2a6f 3176 }
ba395927
KA
3177}
3178
5040a918 3179static void *intel_alloc_coherent(struct device *dev, size_t size,
baa676fc
AP
3180 dma_addr_t *dma_handle, gfp_t flags,
3181 struct dma_attrs *attrs)
ba395927 3182{
36746436 3183 struct page *page = NULL;
ba395927
KA
3184 int order;
3185
5b6985ce 3186 size = PAGE_ALIGN(size);
ba395927 3187 order = get_order(size);
e8bb910d 3188
5040a918 3189 if (!iommu_no_mapping(dev))
e8bb910d 3190 flags &= ~(GFP_DMA | GFP_DMA32);
5040a918
DW
3191 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3192 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
e8bb910d
AW
3193 flags |= GFP_DMA;
3194 else
3195 flags |= GFP_DMA32;
3196 }
ba395927 3197
36746436
AM
3198 if (flags & __GFP_WAIT) {
3199 unsigned int count = size >> PAGE_SHIFT;
3200
3201 page = dma_alloc_from_contiguous(dev, count, order);
3202 if (page && iommu_no_mapping(dev) &&
3203 page_to_phys(page) + size > dev->coherent_dma_mask) {
3204 dma_release_from_contiguous(dev, page, count);
3205 page = NULL;
3206 }
3207 }
3208
3209 if (!page)
3210 page = alloc_pages(flags, order);
3211 if (!page)
ba395927 3212 return NULL;
36746436 3213 memset(page_address(page), 0, size);
ba395927 3214
36746436 3215 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
bb9e6d65 3216 DMA_BIDIRECTIONAL,
5040a918 3217 dev->coherent_dma_mask);
ba395927 3218 if (*dma_handle)
36746436
AM
3219 return page_address(page);
3220 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3221 __free_pages(page, order);
3222
ba395927
KA
3223 return NULL;
3224}
3225
5040a918 3226static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
baa676fc 3227 dma_addr_t dma_handle, struct dma_attrs *attrs)
ba395927
KA
3228{
3229 int order;
36746436 3230 struct page *page = virt_to_page(vaddr);
ba395927 3231
5b6985ce 3232 size = PAGE_ALIGN(size);
ba395927
KA
3233 order = get_order(size);
3234
5040a918 3235 intel_unmap_page(dev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
36746436
AM
3236 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3237 __free_pages(page, order);
ba395927
KA
3238}
3239
5040a918 3240static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
d7ab5c46
FT
3241 int nelems, enum dma_data_direction dir,
3242 struct dma_attrs *attrs)
ba395927 3243{
ba395927 3244 struct dmar_domain *domain;
d794dc9b 3245 unsigned long start_pfn, last_pfn;
f76aec76 3246 struct iova *iova;
8c11e798 3247 struct intel_iommu *iommu;
ea8ea460 3248 struct page *freelist;
ba395927 3249
5040a918 3250 if (iommu_no_mapping(dev))
ba395927
KA
3251 return;
3252
5040a918 3253 domain = find_domain(dev);
8c11e798
WH
3254 BUG_ON(!domain);
3255
3256 iommu = domain_get_iommu(domain);
ba395927 3257
c03ab37c 3258 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
85b98276
DW
3259 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3260 (unsigned long long)sglist[0].dma_address))
f76aec76 3261 return;
f76aec76 3262
d794dc9b
DW
3263 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3264 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
f76aec76 3265
ea8ea460 3266 freelist = domain_unmap(domain, start_pfn, last_pfn);
f76aec76 3267
acea0018
DW
3268 if (intel_iommu_strict) {
3269 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
ea8ea460 3270 last_pfn - start_pfn + 1, !freelist, 0);
acea0018
DW
3271 /* free iova */
3272 __free_iova(&domain->iovad, iova);
ea8ea460 3273 dma_free_pagelist(freelist);
acea0018 3274 } else {
ea8ea460 3275 add_unmap(domain, iova, freelist);
acea0018
DW
3276 /*
3277 * queue up the release of the unmap to save the 1/6th of the
3278 * cpu used up by the iotlb flush operation...
3279 */
3280 }
ba395927
KA
3281}
3282
ba395927 3283static int intel_nontranslate_map_sg(struct device *hddev,
c03ab37c 3284 struct scatterlist *sglist, int nelems, int dir)
ba395927
KA
3285{
3286 int i;
c03ab37c 3287 struct scatterlist *sg;
ba395927 3288
c03ab37c 3289 for_each_sg(sglist, sg, nelems, i) {
12d4d40e 3290 BUG_ON(!sg_page(sg));
4cf2e75d 3291 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
c03ab37c 3292 sg->dma_length = sg->length;
ba395927
KA
3293 }
3294 return nelems;
3295}
3296
5040a918 3297static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
d7ab5c46 3298 enum dma_data_direction dir, struct dma_attrs *attrs)
ba395927 3299{
ba395927 3300 int i;
ba395927 3301 struct dmar_domain *domain;
f76aec76
KA
3302 size_t size = 0;
3303 int prot = 0;
f76aec76
KA
3304 struct iova *iova = NULL;
3305 int ret;
c03ab37c 3306 struct scatterlist *sg;
b536d24d 3307 unsigned long start_vpfn;
8c11e798 3308 struct intel_iommu *iommu;
ba395927
KA
3309
3310 BUG_ON(dir == DMA_NONE);
5040a918
DW
3311 if (iommu_no_mapping(dev))
3312 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
ba395927 3313
5040a918 3314 domain = get_valid_domain_for_dev(dev);
f76aec76
KA
3315 if (!domain)
3316 return 0;
3317
8c11e798
WH
3318 iommu = domain_get_iommu(domain);
3319
b536d24d 3320 for_each_sg(sglist, sg, nelems, i)
88cb6a74 3321 size += aligned_nrpages(sg->offset, sg->length);
f76aec76 3322
5040a918
DW
3323 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3324 *dev->dma_mask);
f76aec76 3325 if (!iova) {
c03ab37c 3326 sglist->dma_length = 0;
f76aec76
KA
3327 return 0;
3328 }
3329
3330 /*
3331 * Check if DMAR supports zero-length reads on write only
3332 * mappings..
3333 */
3334 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
8c11e798 3335 !cap_zlr(iommu->cap))
f76aec76
KA
3336 prot |= DMA_PTE_READ;
3337 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3338 prot |= DMA_PTE_WRITE;
3339
b536d24d 3340 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
e1605495 3341
f532959b 3342 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
e1605495
DW
3343 if (unlikely(ret)) {
3344 /* clear the page */
3345 dma_pte_clear_range(domain, start_vpfn,
3346 start_vpfn + size - 1);
3347 /* free page tables */
3348 dma_pte_free_pagetable(domain, start_vpfn,
3349 start_vpfn + size - 1);
3350 /* free iova */
3351 __free_iova(&domain->iovad, iova);
3352 return 0;
ba395927
KA
3353 }
3354
1f0ef2aa
DW
3355 /* it's a non-present to present mapping. Only flush if caching mode */
3356 if (cap_caching_mode(iommu->cap))
ea8ea460 3357 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
1f0ef2aa 3358 else
8c11e798 3359 iommu_flush_write_buffer(iommu);
1f0ef2aa 3360
ba395927
KA
3361 return nelems;
3362}
3363
dfb805e8
FT
3364static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3365{
3366 return !dma_addr;
3367}
3368
160c1d8e 3369struct dma_map_ops intel_dma_ops = {
baa676fc
AP
3370 .alloc = intel_alloc_coherent,
3371 .free = intel_free_coherent,
ba395927
KA
3372 .map_sg = intel_map_sg,
3373 .unmap_sg = intel_unmap_sg,
ffbbef5c
FT
3374 .map_page = intel_map_page,
3375 .unmap_page = intel_unmap_page,
dfb805e8 3376 .mapping_error = intel_mapping_error,
ba395927
KA
3377};
3378
3379static inline int iommu_domain_cache_init(void)
3380{
3381 int ret = 0;
3382
3383 iommu_domain_cache = kmem_cache_create("iommu_domain",
3384 sizeof(struct dmar_domain),
3385 0,
3386 SLAB_HWCACHE_ALIGN,
3387
3388 NULL);
3389 if (!iommu_domain_cache) {
3390 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3391 ret = -ENOMEM;
3392 }
3393
3394 return ret;
3395}
3396
3397static inline int iommu_devinfo_cache_init(void)
3398{
3399 int ret = 0;
3400
3401 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3402 sizeof(struct device_domain_info),
3403 0,
3404 SLAB_HWCACHE_ALIGN,
ba395927
KA
3405 NULL);
3406 if (!iommu_devinfo_cache) {
3407 printk(KERN_ERR "Couldn't create devinfo cache\n");
3408 ret = -ENOMEM;
3409 }
3410
3411 return ret;
3412}
3413
3414static inline int iommu_iova_cache_init(void)
3415{
3416 int ret = 0;
3417
3418 iommu_iova_cache = kmem_cache_create("iommu_iova",
3419 sizeof(struct iova),
3420 0,
3421 SLAB_HWCACHE_ALIGN,
ba395927
KA
3422 NULL);
3423 if (!iommu_iova_cache) {
3424 printk(KERN_ERR "Couldn't create iova cache\n");
3425 ret = -ENOMEM;
3426 }
3427
3428 return ret;
3429}
3430
3431static int __init iommu_init_mempool(void)
3432{
3433 int ret;
3434 ret = iommu_iova_cache_init();
3435 if (ret)
3436 return ret;
3437
3438 ret = iommu_domain_cache_init();
3439 if (ret)
3440 goto domain_error;
3441
3442 ret = iommu_devinfo_cache_init();
3443 if (!ret)
3444 return ret;
3445
3446 kmem_cache_destroy(iommu_domain_cache);
3447domain_error:
3448 kmem_cache_destroy(iommu_iova_cache);
3449
3450 return -ENOMEM;
3451}
3452
3453static void __init iommu_exit_mempool(void)
3454{
3455 kmem_cache_destroy(iommu_devinfo_cache);
3456 kmem_cache_destroy(iommu_domain_cache);
3457 kmem_cache_destroy(iommu_iova_cache);
3458
3459}
3460
556ab45f
DW
3461static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3462{
3463 struct dmar_drhd_unit *drhd;
3464 u32 vtbar;
3465 int rc;
3466
3467 /* We know that this device on this chipset has its own IOMMU.
3468 * If we find it under a different IOMMU, then the BIOS is lying
3469 * to us. Hope that the IOMMU for this device is actually
3470 * disabled, and it needs no translation...
3471 */
3472 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3473 if (rc) {
3474 /* "can't" happen */
3475 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3476 return;
3477 }
3478 vtbar &= 0xffff0000;
3479
3480 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3481 drhd = dmar_find_matched_drhd_unit(pdev);
3482 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3483 TAINT_FIRMWARE_WORKAROUND,
3484 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3485 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3486}
3487DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3488
ba395927
KA
3489static void __init init_no_remapping_devices(void)
3490{
3491 struct dmar_drhd_unit *drhd;
832bd858 3492 struct device *dev;
b683b230 3493 int i;
ba395927
KA
3494
3495 for_each_drhd_unit(drhd) {
3496 if (!drhd->include_all) {
b683b230
JL
3497 for_each_active_dev_scope(drhd->devices,
3498 drhd->devices_cnt, i, dev)
3499 break;
832bd858 3500 /* ignore DMAR unit if no devices exist */
ba395927
KA
3501 if (i == drhd->devices_cnt)
3502 drhd->ignored = 1;
3503 }
3504 }
3505
7c919779 3506 for_each_active_drhd_unit(drhd) {
7c919779 3507 if (drhd->include_all)
ba395927
KA
3508 continue;
3509
b683b230
JL
3510 for_each_active_dev_scope(drhd->devices,
3511 drhd->devices_cnt, i, dev)
832bd858 3512 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
ba395927 3513 break;
ba395927
KA
3514 if (i < drhd->devices_cnt)
3515 continue;
3516
c0771df8
DW
3517 /* This IOMMU has *only* gfx devices. Either bypass it or
3518 set the gfx_mapped flag, as appropriate */
3519 if (dmar_map_gfx) {
3520 intel_iommu_gfx_mapped = 1;
3521 } else {
3522 drhd->ignored = 1;
b683b230
JL
3523 for_each_active_dev_scope(drhd->devices,
3524 drhd->devices_cnt, i, dev)
832bd858 3525 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
ba395927
KA
3526 }
3527 }
3528}
3529
f59c7b69
FY
3530#ifdef CONFIG_SUSPEND
3531static int init_iommu_hw(void)
3532{
3533 struct dmar_drhd_unit *drhd;
3534 struct intel_iommu *iommu = NULL;
3535
3536 for_each_active_iommu(iommu, drhd)
3537 if (iommu->qi)
3538 dmar_reenable_qi(iommu);
3539
b779260b
JC
3540 for_each_iommu(iommu, drhd) {
3541 if (drhd->ignored) {
3542 /*
3543 * we always have to disable PMRs or DMA may fail on
3544 * this device
3545 */
3546 if (force_on)
3547 iommu_disable_protect_mem_regions(iommu);
3548 continue;
3549 }
3550
f59c7b69
FY
3551 iommu_flush_write_buffer(iommu);
3552
3553 iommu_set_root_entry(iommu);
3554
3555 iommu->flush.flush_context(iommu, 0, 0, 0,
1f0ef2aa 3556 DMA_CCMD_GLOBAL_INVL);
f59c7b69 3557 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
1f0ef2aa 3558 DMA_TLB_GLOBAL_FLUSH);
b779260b
JC
3559 if (iommu_enable_translation(iommu))
3560 return 1;
b94996c9 3561 iommu_disable_protect_mem_regions(iommu);
f59c7b69
FY
3562 }
3563
3564 return 0;
3565}
3566
3567static void iommu_flush_all(void)
3568{
3569 struct dmar_drhd_unit *drhd;
3570 struct intel_iommu *iommu;
3571
3572 for_each_active_iommu(iommu, drhd) {
3573 iommu->flush.flush_context(iommu, 0, 0, 0,
1f0ef2aa 3574 DMA_CCMD_GLOBAL_INVL);
f59c7b69 3575 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
1f0ef2aa 3576 DMA_TLB_GLOBAL_FLUSH);
f59c7b69
FY
3577 }
3578}
3579
134fac3f 3580static int iommu_suspend(void)
f59c7b69
FY
3581{
3582 struct dmar_drhd_unit *drhd;
3583 struct intel_iommu *iommu = NULL;
3584 unsigned long flag;
3585
3586 for_each_active_iommu(iommu, drhd) {
3587 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3588 GFP_ATOMIC);
3589 if (!iommu->iommu_state)
3590 goto nomem;
3591 }
3592
3593 iommu_flush_all();
3594
3595 for_each_active_iommu(iommu, drhd) {
3596 iommu_disable_translation(iommu);
3597
1f5b3c3f 3598 raw_spin_lock_irqsave(&iommu->register_lock, flag);
f59c7b69
FY
3599
3600 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3601 readl(iommu->reg + DMAR_FECTL_REG);
3602 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3603 readl(iommu->reg + DMAR_FEDATA_REG);
3604 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3605 readl(iommu->reg + DMAR_FEADDR_REG);
3606 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3607 readl(iommu->reg + DMAR_FEUADDR_REG);
3608
1f5b3c3f 3609 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
f59c7b69
FY
3610 }
3611 return 0;
3612
3613nomem:
3614 for_each_active_iommu(iommu, drhd)
3615 kfree(iommu->iommu_state);
3616
3617 return -ENOMEM;
3618}
3619
134fac3f 3620static void iommu_resume(void)
f59c7b69
FY
3621{
3622 struct dmar_drhd_unit *drhd;
3623 struct intel_iommu *iommu = NULL;
3624 unsigned long flag;
3625
3626 if (init_iommu_hw()) {
b779260b
JC
3627 if (force_on)
3628 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3629 else
3630 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
134fac3f 3631 return;
f59c7b69
FY
3632 }
3633
3634 for_each_active_iommu(iommu, drhd) {
3635
1f5b3c3f 3636 raw_spin_lock_irqsave(&iommu->register_lock, flag);
f59c7b69
FY
3637
3638 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3639 iommu->reg + DMAR_FECTL_REG);
3640 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3641 iommu->reg + DMAR_FEDATA_REG);
3642 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3643 iommu->reg + DMAR_FEADDR_REG);
3644 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3645 iommu->reg + DMAR_FEUADDR_REG);
3646
1f5b3c3f 3647 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
f59c7b69
FY
3648 }
3649
3650 for_each_active_iommu(iommu, drhd)
3651 kfree(iommu->iommu_state);
f59c7b69
FY
3652}
3653
134fac3f 3654static struct syscore_ops iommu_syscore_ops = {
f59c7b69
FY
3655 .resume = iommu_resume,
3656 .suspend = iommu_suspend,
3657};
3658
134fac3f 3659static void __init init_iommu_pm_ops(void)
f59c7b69 3660{
134fac3f 3661 register_syscore_ops(&iommu_syscore_ops);
f59c7b69
FY
3662}
3663
3664#else
99592ba4 3665static inline void init_iommu_pm_ops(void) {}
f59c7b69
FY
3666#endif /* CONFIG_PM */
3667
318fe7df
SS
3668
3669int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3670{
3671 struct acpi_dmar_reserved_memory *rmrr;
3672 struct dmar_rmrr_unit *rmrru;
3673
3674 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3675 if (!rmrru)
3676 return -ENOMEM;
3677
3678 rmrru->hdr = header;
3679 rmrr = (struct acpi_dmar_reserved_memory *)header;
3680 rmrru->base_address = rmrr->base_address;
3681 rmrru->end_address = rmrr->end_address;
2e455289
JL
3682 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3683 ((void *)rmrr) + rmrr->header.length,
3684 &rmrru->devices_cnt);
3685 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3686 kfree(rmrru);
3687 return -ENOMEM;
3688 }
318fe7df 3689
2e455289 3690 list_add(&rmrru->list, &dmar_rmrr_units);
318fe7df 3691
2e455289 3692 return 0;
318fe7df
SS
3693}
3694
318fe7df
SS
3695int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3696{
3697 struct acpi_dmar_atsr *atsr;
3698 struct dmar_atsr_unit *atsru;
3699
3700 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3701 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3702 if (!atsru)
3703 return -ENOMEM;
3704
3705 atsru->hdr = hdr;
3706 atsru->include_all = atsr->flags & 0x1;
2e455289
JL
3707 if (!atsru->include_all) {
3708 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3709 (void *)atsr + atsr->header.length,
3710 &atsru->devices_cnt);
3711 if (atsru->devices_cnt && atsru->devices == NULL) {
3712 kfree(atsru);
3713 return -ENOMEM;
3714 }
3715 }
318fe7df 3716
0e242612 3717 list_add_rcu(&atsru->list, &dmar_atsr_units);
318fe7df
SS
3718
3719 return 0;
3720}
3721
9bdc531e
JL
3722static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3723{
3724 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3725 kfree(atsru);
3726}
3727
3728static void intel_iommu_free_dmars(void)
3729{
3730 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3731 struct dmar_atsr_unit *atsru, *atsr_n;
3732
3733 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3734 list_del(&rmrru->list);
3735 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3736 kfree(rmrru);
318fe7df
SS
3737 }
3738
9bdc531e
JL
3739 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3740 list_del(&atsru->list);
3741 intel_iommu_free_atsr(atsru);
3742 }
318fe7df
SS
3743}
3744
3745int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3746{
b683b230 3747 int i, ret = 1;
318fe7df 3748 struct pci_bus *bus;
832bd858
DW
3749 struct pci_dev *bridge = NULL;
3750 struct device *tmp;
318fe7df
SS
3751 struct acpi_dmar_atsr *atsr;
3752 struct dmar_atsr_unit *atsru;
3753
3754 dev = pci_physfn(dev);
318fe7df 3755 for (bus = dev->bus; bus; bus = bus->parent) {
b5f82ddf 3756 bridge = bus->self;
318fe7df 3757 if (!bridge || !pci_is_pcie(bridge) ||
62f87c0e 3758 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
318fe7df 3759 return 0;
b5f82ddf 3760 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
318fe7df 3761 break;
318fe7df 3762 }
b5f82ddf
JL
3763 if (!bridge)
3764 return 0;
318fe7df 3765
0e242612 3766 rcu_read_lock();
b5f82ddf
JL
3767 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3768 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3769 if (atsr->segment != pci_domain_nr(dev->bus))
3770 continue;
3771
b683b230 3772 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
832bd858 3773 if (tmp == &bridge->dev)
b683b230 3774 goto out;
b5f82ddf
JL
3775
3776 if (atsru->include_all)
b683b230 3777 goto out;
b5f82ddf 3778 }
b683b230
JL
3779 ret = 0;
3780out:
0e242612 3781 rcu_read_unlock();
318fe7df 3782
b683b230 3783 return ret;
318fe7df
SS
3784}
3785
59ce0515
JL
3786int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3787{
3788 int ret = 0;
3789 struct dmar_rmrr_unit *rmrru;
3790 struct dmar_atsr_unit *atsru;
3791 struct acpi_dmar_atsr *atsr;
3792 struct acpi_dmar_reserved_memory *rmrr;
3793
3794 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3795 return 0;
3796
3797 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3798 rmrr = container_of(rmrru->hdr,
3799 struct acpi_dmar_reserved_memory, header);
3800 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3801 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3802 ((void *)rmrr) + rmrr->header.length,
3803 rmrr->segment, rmrru->devices,
3804 rmrru->devices_cnt);
27e24950 3805 if(ret < 0)
59ce0515
JL
3806 return ret;
3807 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
27e24950
JL
3808 dmar_remove_dev_scope(info, rmrr->segment,
3809 rmrru->devices, rmrru->devices_cnt);
59ce0515
JL
3810 }
3811 }
3812
3813 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3814 if (atsru->include_all)
3815 continue;
3816
3817 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3818 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3819 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3820 (void *)atsr + atsr->header.length,
3821 atsr->segment, atsru->devices,
3822 atsru->devices_cnt);
3823 if (ret > 0)
3824 break;
3825 else if(ret < 0)
3826 return ret;
3827 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3828 if (dmar_remove_dev_scope(info, atsr->segment,
3829 atsru->devices, atsru->devices_cnt))
3830 break;
3831 }
3832 }
3833
3834 return 0;
3835}
3836
99dcaded
FY
3837/*
3838 * Here we only respond to action of unbound device from driver.
3839 *
3840 * Added device is not attached to its DMAR domain here yet. That will happen
3841 * when mapping the device to iova.
3842 */
3843static int device_notifier(struct notifier_block *nb,
3844 unsigned long action, void *data)
3845{
3846 struct device *dev = data;
99dcaded
FY
3847 struct dmar_domain *domain;
3848
3d89194a 3849 if (iommu_dummy(dev))
44cd613c
DW
3850 return 0;
3851
7e7dfab7
JL
3852 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3853 action != BUS_NOTIFY_DEL_DEVICE)
3854 return 0;
3855
1525a29a 3856 domain = find_domain(dev);
99dcaded
FY
3857 if (!domain)
3858 return 0;
3859
3a5670e8 3860 down_read(&dmar_global_lock);
bf9c9eda 3861 domain_remove_one_dev_info(domain, dev);
7e7dfab7
JL
3862 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3863 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3864 list_empty(&domain->devices))
3865 domain_exit(domain);
3a5670e8 3866 up_read(&dmar_global_lock);
a97590e5 3867
99dcaded
FY
3868 return 0;
3869}
3870
3871static struct notifier_block device_nb = {
3872 .notifier_call = device_notifier,
3873};
3874
75f05569
JL
3875static int intel_iommu_memory_notifier(struct notifier_block *nb,
3876 unsigned long val, void *v)
3877{
3878 struct memory_notify *mhp = v;
3879 unsigned long long start, end;
3880 unsigned long start_vpfn, last_vpfn;
3881
3882 switch (val) {
3883 case MEM_GOING_ONLINE:
3884 start = mhp->start_pfn << PAGE_SHIFT;
3885 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3886 if (iommu_domain_identity_map(si_domain, start, end)) {
3887 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3888 start, end);
3889 return NOTIFY_BAD;
3890 }
3891 break;
3892
3893 case MEM_OFFLINE:
3894 case MEM_CANCEL_ONLINE:
3895 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3896 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3897 while (start_vpfn <= last_vpfn) {
3898 struct iova *iova;
3899 struct dmar_drhd_unit *drhd;
3900 struct intel_iommu *iommu;
ea8ea460 3901 struct page *freelist;
75f05569
JL
3902
3903 iova = find_iova(&si_domain->iovad, start_vpfn);
3904 if (iova == NULL) {
3905 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3906 start_vpfn);
3907 break;
3908 }
3909
3910 iova = split_and_remove_iova(&si_domain->iovad, iova,
3911 start_vpfn, last_vpfn);
3912 if (iova == NULL) {
3913 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3914 start_vpfn, last_vpfn);
3915 return NOTIFY_BAD;
3916 }
3917
ea8ea460
DW
3918 freelist = domain_unmap(si_domain, iova->pfn_lo,
3919 iova->pfn_hi);
3920
75f05569
JL
3921 rcu_read_lock();
3922 for_each_active_iommu(iommu, drhd)
3923 iommu_flush_iotlb_psi(iommu, si_domain->id,
3924 iova->pfn_lo,
ea8ea460
DW
3925 iova->pfn_hi - iova->pfn_lo + 1,
3926 !freelist, 0);
75f05569 3927 rcu_read_unlock();
ea8ea460 3928 dma_free_pagelist(freelist);
75f05569
JL
3929
3930 start_vpfn = iova->pfn_hi + 1;
3931 free_iova_mem(iova);
3932 }
3933 break;
3934 }
3935
3936 return NOTIFY_OK;
3937}
3938
3939static struct notifier_block intel_iommu_memory_nb = {
3940 .notifier_call = intel_iommu_memory_notifier,
3941 .priority = 0
3942};
3943
a5459cfe
AW
3944
3945static ssize_t intel_iommu_show_version(struct device *dev,
3946 struct device_attribute *attr,
3947 char *buf)
3948{
3949 struct intel_iommu *iommu = dev_get_drvdata(dev);
3950 u32 ver = readl(iommu->reg + DMAR_VER_REG);
3951 return sprintf(buf, "%d:%d\n",
3952 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
3953}
3954static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
3955
3956static ssize_t intel_iommu_show_address(struct device *dev,
3957 struct device_attribute *attr,
3958 char *buf)
3959{
3960 struct intel_iommu *iommu = dev_get_drvdata(dev);
3961 return sprintf(buf, "%llx\n", iommu->reg_phys);
3962}
3963static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
3964
3965static ssize_t intel_iommu_show_cap(struct device *dev,
3966 struct device_attribute *attr,
3967 char *buf)
3968{
3969 struct intel_iommu *iommu = dev_get_drvdata(dev);
3970 return sprintf(buf, "%llx\n", iommu->cap);
3971}
3972static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
3973
3974static ssize_t intel_iommu_show_ecap(struct device *dev,
3975 struct device_attribute *attr,
3976 char *buf)
3977{
3978 struct intel_iommu *iommu = dev_get_drvdata(dev);
3979 return sprintf(buf, "%llx\n", iommu->ecap);
3980}
3981static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
3982
3983static struct attribute *intel_iommu_attrs[] = {
3984 &dev_attr_version.attr,
3985 &dev_attr_address.attr,
3986 &dev_attr_cap.attr,
3987 &dev_attr_ecap.attr,
3988 NULL,
3989};
3990
3991static struct attribute_group intel_iommu_group = {
3992 .name = "intel-iommu",
3993 .attrs = intel_iommu_attrs,
3994};
3995
3996const struct attribute_group *intel_iommu_groups[] = {
3997 &intel_iommu_group,
3998 NULL,
3999};
4000
ba395927
KA
4001int __init intel_iommu_init(void)
4002{
9bdc531e 4003 int ret = -ENODEV;
3a93c841 4004 struct dmar_drhd_unit *drhd;
7c919779 4005 struct intel_iommu *iommu;
ba395927 4006
a59b50e9
JC
4007 /* VT-d is required for a TXT/tboot launch, so enforce that */
4008 force_on = tboot_force_iommu();
4009
3a5670e8
JL
4010 if (iommu_init_mempool()) {
4011 if (force_on)
4012 panic("tboot: Failed to initialize iommu memory\n");
4013 return -ENOMEM;
4014 }
4015
4016 down_write(&dmar_global_lock);
a59b50e9
JC
4017 if (dmar_table_init()) {
4018 if (force_on)
4019 panic("tboot: Failed to initialize DMAR table\n");
9bdc531e 4020 goto out_free_dmar;
a59b50e9 4021 }
ba395927 4022
3a93c841
TI
4023 /*
4024 * Disable translation if already enabled prior to OS handover.
4025 */
7c919779 4026 for_each_active_iommu(iommu, drhd)
3a93c841
TI
4027 if (iommu->gcmd & DMA_GCMD_TE)
4028 iommu_disable_translation(iommu);
3a93c841 4029
c2c7286a 4030 if (dmar_dev_scope_init() < 0) {
a59b50e9
JC
4031 if (force_on)
4032 panic("tboot: Failed to initialize DMAR device scope\n");
9bdc531e 4033 goto out_free_dmar;
a59b50e9 4034 }
1886e8a9 4035
75f1cdf1 4036 if (no_iommu || dmar_disabled)
9bdc531e 4037 goto out_free_dmar;
2ae21010 4038
318fe7df
SS
4039 if (list_empty(&dmar_rmrr_units))
4040 printk(KERN_INFO "DMAR: No RMRR found\n");
4041
4042 if (list_empty(&dmar_atsr_units))
4043 printk(KERN_INFO "DMAR: No ATSR found\n");
4044
51a63e67
JC
4045 if (dmar_init_reserved_ranges()) {
4046 if (force_on)
4047 panic("tboot: Failed to reserve iommu ranges\n");
3a5670e8 4048 goto out_free_reserved_range;
51a63e67 4049 }
ba395927
KA
4050
4051 init_no_remapping_devices();
4052
b779260b 4053 ret = init_dmars();
ba395927 4054 if (ret) {
a59b50e9
JC
4055 if (force_on)
4056 panic("tboot: Failed to initialize DMARs\n");
ba395927 4057 printk(KERN_ERR "IOMMU: dmar init failed\n");
9bdc531e 4058 goto out_free_reserved_range;
ba395927 4059 }
3a5670e8 4060 up_write(&dmar_global_lock);
ba395927
KA
4061 printk(KERN_INFO
4062 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
4063
5e0d2a6f 4064 init_timer(&unmap_timer);
75f1cdf1
FT
4065#ifdef CONFIG_SWIOTLB
4066 swiotlb = 0;
4067#endif
19943b0e 4068 dma_ops = &intel_dma_ops;
4ed0d3e6 4069
134fac3f 4070 init_iommu_pm_ops();
a8bcbb0d 4071
a5459cfe
AW
4072 for_each_active_iommu(iommu, drhd)
4073 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4074 intel_iommu_groups,
4075 iommu->name);
4076
4236d97d 4077 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
99dcaded 4078 bus_register_notifier(&pci_bus_type, &device_nb);
75f05569
JL
4079 if (si_domain && !hw_pass_through)
4080 register_memory_notifier(&intel_iommu_memory_nb);
99dcaded 4081
8bc1f85c
ED
4082 intel_iommu_enabled = 1;
4083
ba395927 4084 return 0;
9bdc531e
JL
4085
4086out_free_reserved_range:
4087 put_iova_domain(&reserved_iova_list);
9bdc531e
JL
4088out_free_dmar:
4089 intel_iommu_free_dmars();
3a5670e8
JL
4090 up_write(&dmar_global_lock);
4091 iommu_exit_mempool();
9bdc531e 4092 return ret;
ba395927 4093}
e820482c 4094
579305f7
AW
4095static int iommu_detach_dev_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4096{
4097 struct intel_iommu *iommu = opaque;
4098
4099 iommu_detach_dev(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4100 return 0;
4101}
4102
4103/*
4104 * NB - intel-iommu lacks any sort of reference counting for the users of
4105 * dependent devices. If multiple endpoints have intersecting dependent
4106 * devices, unbinding the driver from any one of them will possibly leave
4107 * the others unable to operate.
4108 */
3199aa6b 4109static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
0bcb3e28 4110 struct device *dev)
3199aa6b 4111{
0bcb3e28 4112 if (!iommu || !dev || !dev_is_pci(dev))
3199aa6b
HW
4113 return;
4114
579305f7 4115 pci_for_each_dma_alias(to_pci_dev(dev), &iommu_detach_dev_cb, iommu);
3199aa6b
HW
4116}
4117
2c2e2c38 4118static void domain_remove_one_dev_info(struct dmar_domain *domain,
bf9c9eda 4119 struct device *dev)
c7151a8d 4120{
bca2b916 4121 struct device_domain_info *info, *tmp;
c7151a8d
WH
4122 struct intel_iommu *iommu;
4123 unsigned long flags;
4124 int found = 0;
156baca8 4125 u8 bus, devfn;
c7151a8d 4126
bf9c9eda 4127 iommu = device_to_iommu(dev, &bus, &devfn);
c7151a8d
WH
4128 if (!iommu)
4129 return;
4130
4131 spin_lock_irqsave(&device_domain_lock, flags);
bca2b916 4132 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
bf9c9eda
DW
4133 if (info->iommu == iommu && info->bus == bus &&
4134 info->devfn == devfn) {
109b9b04 4135 unlink_domain_info(info);
c7151a8d
WH
4136 spin_unlock_irqrestore(&device_domain_lock, flags);
4137
93a23a72 4138 iommu_disable_dev_iotlb(info);
c7151a8d 4139 iommu_detach_dev(iommu, info->bus, info->devfn);
bf9c9eda 4140 iommu_detach_dependent_devices(iommu, dev);
c7151a8d
WH
4141 free_devinfo_mem(info);
4142
4143 spin_lock_irqsave(&device_domain_lock, flags);
4144
4145 if (found)
4146 break;
4147 else
4148 continue;
4149 }
4150
4151 /* if there is no other devices under the same iommu
4152 * owned by this domain, clear this iommu in iommu_bmp
4153 * update iommu count and coherency
4154 */
8bbc4410 4155 if (info->iommu == iommu)
c7151a8d
WH
4156 found = 1;
4157 }
4158
3e7abe25
RD
4159 spin_unlock_irqrestore(&device_domain_lock, flags);
4160
c7151a8d
WH
4161 if (found == 0) {
4162 unsigned long tmp_flags;
4163 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
1b198bb0 4164 clear_bit(iommu->seq_id, domain->iommu_bmp);
c7151a8d 4165 domain->iommu_count--;
58c610bd 4166 domain_update_iommu_cap(domain);
c7151a8d 4167 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
a97590e5 4168
9b4554b2
AW
4169 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4170 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4171 spin_lock_irqsave(&iommu->lock, tmp_flags);
4172 clear_bit(domain->id, iommu->domain_ids);
4173 iommu->domains[domain->id] = NULL;
4174 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4175 }
c7151a8d 4176 }
c7151a8d
WH
4177}
4178
2c2e2c38 4179static int md_domain_init(struct dmar_domain *domain, int guest_width)
5e98c4b1
WH
4180{
4181 int adjust_width;
4182
4183 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
5e98c4b1
WH
4184 domain_reserve_special_ranges(domain);
4185
4186 /* calculate AGAW */
4187 domain->gaw = guest_width;
4188 adjust_width = guestwidth_to_adjustwidth(guest_width);
4189 domain->agaw = width_to_agaw(adjust_width);
4190
5e98c4b1 4191 domain->iommu_coherency = 0;
c5b15255 4192 domain->iommu_snooping = 0;
6dd9a7c7 4193 domain->iommu_superpage = 0;
fe40f1e0 4194 domain->max_addr = 0;
5e98c4b1
WH
4195
4196 /* always allocate the top pgd */
4c923d47 4197 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
5e98c4b1
WH
4198 if (!domain->pgd)
4199 return -ENOMEM;
4200 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4201 return 0;
4202}
4203
5d450806 4204static int intel_iommu_domain_init(struct iommu_domain *domain)
38717946 4205{
5d450806 4206 struct dmar_domain *dmar_domain;
38717946 4207
92d03cc8 4208 dmar_domain = alloc_domain(true);
5d450806 4209 if (!dmar_domain) {
38717946 4210 printk(KERN_ERR
5d450806
JR
4211 "intel_iommu_domain_init: dmar_domain == NULL\n");
4212 return -ENOMEM;
38717946 4213 }
2c2e2c38 4214 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
38717946 4215 printk(KERN_ERR
5d450806 4216 "intel_iommu_domain_init() failed\n");
92d03cc8 4217 domain_exit(dmar_domain);
5d450806 4218 return -ENOMEM;
38717946 4219 }
8140a95d 4220 domain_update_iommu_cap(dmar_domain);
5d450806 4221 domain->priv = dmar_domain;
faa3d6f5 4222
8a0e715b
JR
4223 domain->geometry.aperture_start = 0;
4224 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4225 domain->geometry.force_aperture = true;
4226
5d450806 4227 return 0;
38717946 4228}
38717946 4229
5d450806 4230static void intel_iommu_domain_destroy(struct iommu_domain *domain)
38717946 4231{
5d450806
JR
4232 struct dmar_domain *dmar_domain = domain->priv;
4233
4234 domain->priv = NULL;
92d03cc8 4235 domain_exit(dmar_domain);
38717946 4236}
38717946 4237
4c5478c9
JR
4238static int intel_iommu_attach_device(struct iommu_domain *domain,
4239 struct device *dev)
38717946 4240{
4c5478c9 4241 struct dmar_domain *dmar_domain = domain->priv;
fe40f1e0
WH
4242 struct intel_iommu *iommu;
4243 int addr_width;
156baca8 4244 u8 bus, devfn;
faa3d6f5 4245
7207d8f9
DW
4246 /* normally dev is not mapped */
4247 if (unlikely(domain_context_mapped(dev))) {
faa3d6f5
WH
4248 struct dmar_domain *old_domain;
4249
1525a29a 4250 old_domain = find_domain(dev);
faa3d6f5 4251 if (old_domain) {
2c2e2c38
FY
4252 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4253 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
bf9c9eda 4254 domain_remove_one_dev_info(old_domain, dev);
faa3d6f5
WH
4255 else
4256 domain_remove_dev_info(old_domain);
4257 }
4258 }
4259
156baca8 4260 iommu = device_to_iommu(dev, &bus, &devfn);
fe40f1e0
WH
4261 if (!iommu)
4262 return -ENODEV;
4263
4264 /* check if this iommu agaw is sufficient for max mapped address */
4265 addr_width = agaw_to_width(iommu->agaw);
a99c47a2
TL
4266 if (addr_width > cap_mgaw(iommu->cap))
4267 addr_width = cap_mgaw(iommu->cap);
4268
4269 if (dmar_domain->max_addr > (1LL << addr_width)) {
4270 printk(KERN_ERR "%s: iommu width (%d) is not "
fe40f1e0 4271 "sufficient for the mapped address (%llx)\n",
a99c47a2 4272 __func__, addr_width, dmar_domain->max_addr);
fe40f1e0
WH
4273 return -EFAULT;
4274 }
a99c47a2
TL
4275 dmar_domain->gaw = addr_width;
4276
4277 /*
4278 * Knock out extra levels of page tables if necessary
4279 */
4280 while (iommu->agaw < dmar_domain->agaw) {
4281 struct dma_pte *pte;
4282
4283 pte = dmar_domain->pgd;
4284 if (dma_pte_present(pte)) {
25cbff16
SY
4285 dmar_domain->pgd = (struct dma_pte *)
4286 phys_to_virt(dma_pte_addr(pte));
7a661013 4287 free_pgtable_page(pte);
a99c47a2
TL
4288 }
4289 dmar_domain->agaw--;
4290 }
fe40f1e0 4291
5913c9bf 4292 return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
38717946 4293}
38717946 4294
4c5478c9
JR
4295static void intel_iommu_detach_device(struct iommu_domain *domain,
4296 struct device *dev)
38717946 4297{
4c5478c9 4298 struct dmar_domain *dmar_domain = domain->priv;
4c5478c9 4299
bf9c9eda 4300 domain_remove_one_dev_info(dmar_domain, dev);
faa3d6f5 4301}
c7151a8d 4302
b146a1c9
JR
4303static int intel_iommu_map(struct iommu_domain *domain,
4304 unsigned long iova, phys_addr_t hpa,
5009065d 4305 size_t size, int iommu_prot)
faa3d6f5 4306{
dde57a21 4307 struct dmar_domain *dmar_domain = domain->priv;
fe40f1e0 4308 u64 max_addr;
dde57a21 4309 int prot = 0;
faa3d6f5 4310 int ret;
fe40f1e0 4311
dde57a21
JR
4312 if (iommu_prot & IOMMU_READ)
4313 prot |= DMA_PTE_READ;
4314 if (iommu_prot & IOMMU_WRITE)
4315 prot |= DMA_PTE_WRITE;
9cf06697
SY
4316 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4317 prot |= DMA_PTE_SNP;
dde57a21 4318
163cc52c 4319 max_addr = iova + size;
dde57a21 4320 if (dmar_domain->max_addr < max_addr) {
fe40f1e0
WH
4321 u64 end;
4322
4323 /* check if minimum agaw is sufficient for mapped address */
8954da1f 4324 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
fe40f1e0 4325 if (end < max_addr) {
8954da1f 4326 printk(KERN_ERR "%s: iommu width (%d) is not "
fe40f1e0 4327 "sufficient for the mapped address (%llx)\n",
8954da1f 4328 __func__, dmar_domain->gaw, max_addr);
fe40f1e0
WH
4329 return -EFAULT;
4330 }
dde57a21 4331 dmar_domain->max_addr = max_addr;
fe40f1e0 4332 }
ad051221
DW
4333 /* Round up size to next multiple of PAGE_SIZE, if it and
4334 the low bits of hpa would take us onto the next page */
88cb6a74 4335 size = aligned_nrpages(hpa, size);
ad051221
DW
4336 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4337 hpa >> VTD_PAGE_SHIFT, size, prot);
faa3d6f5 4338 return ret;
38717946 4339}
38717946 4340
5009065d 4341static size_t intel_iommu_unmap(struct iommu_domain *domain,
ea8ea460 4342 unsigned long iova, size_t size)
38717946 4343{
dde57a21 4344 struct dmar_domain *dmar_domain = domain->priv;
ea8ea460
DW
4345 struct page *freelist = NULL;
4346 struct intel_iommu *iommu;
4347 unsigned long start_pfn, last_pfn;
4348 unsigned int npages;
4349 int iommu_id, num, ndomains, level = 0;
5cf0a76f
DW
4350
4351 /* Cope with horrid API which requires us to unmap more than the
4352 size argument if it happens to be a large-page mapping. */
4353 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4354 BUG();
4355
4356 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4357 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4b99d352 4358
ea8ea460
DW
4359 start_pfn = iova >> VTD_PAGE_SHIFT;
4360 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4361
4362 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4363
4364 npages = last_pfn - start_pfn + 1;
4365
4366 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4367 iommu = g_iommus[iommu_id];
4368
4369 /*
4370 * find bit position of dmar_domain
4371 */
4372 ndomains = cap_ndoms(iommu->cap);
4373 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4374 if (iommu->domains[num] == dmar_domain)
4375 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4376 npages, !freelist, 0);
4377 }
4378
4379 }
4380
4381 dma_free_pagelist(freelist);
fe40f1e0 4382
163cc52c
DW
4383 if (dmar_domain->max_addr == iova + size)
4384 dmar_domain->max_addr = iova;
b146a1c9 4385
5cf0a76f 4386 return size;
38717946 4387}
38717946 4388
d14d6577 4389static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
bb5547ac 4390 dma_addr_t iova)
38717946 4391{
d14d6577 4392 struct dmar_domain *dmar_domain = domain->priv;
38717946 4393 struct dma_pte *pte;
5cf0a76f 4394 int level = 0;
faa3d6f5 4395 u64 phys = 0;
38717946 4396
5cf0a76f 4397 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
38717946 4398 if (pte)
faa3d6f5 4399 phys = dma_pte_addr(pte);
38717946 4400
faa3d6f5 4401 return phys;
38717946 4402}
a8bcbb0d 4403
dbb9fd86
SY
4404static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4405 unsigned long cap)
4406{
4407 struct dmar_domain *dmar_domain = domain->priv;
4408
4409 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4410 return dmar_domain->iommu_snooping;
323f99cb 4411 if (cap == IOMMU_CAP_INTR_REMAP)
95a02e97 4412 return irq_remapping_enabled;
dbb9fd86
SY
4413
4414 return 0;
4415}
4416
abdfdde2
AW
4417static int intel_iommu_add_device(struct device *dev)
4418{
a5459cfe 4419 struct intel_iommu *iommu;
abdfdde2 4420 struct iommu_group *group;
156baca8 4421 u8 bus, devfn;
70ae6f0d 4422
a5459cfe
AW
4423 iommu = device_to_iommu(dev, &bus, &devfn);
4424 if (!iommu)
70ae6f0d
AW
4425 return -ENODEV;
4426
a5459cfe 4427 iommu_device_link(iommu->iommu_dev, dev);
a4ff1fc2 4428
e17f9ff4 4429 group = iommu_group_get_for_dev(dev);
783f157b 4430
e17f9ff4
AW
4431 if (IS_ERR(group))
4432 return PTR_ERR(group);
bcb71abe 4433
abdfdde2 4434 iommu_group_put(group);
e17f9ff4 4435 return 0;
abdfdde2 4436}
70ae6f0d 4437
abdfdde2
AW
4438static void intel_iommu_remove_device(struct device *dev)
4439{
a5459cfe
AW
4440 struct intel_iommu *iommu;
4441 u8 bus, devfn;
4442
4443 iommu = device_to_iommu(dev, &bus, &devfn);
4444 if (!iommu)
4445 return;
4446
abdfdde2 4447 iommu_group_remove_device(dev);
a5459cfe
AW
4448
4449 iommu_device_unlink(iommu->iommu_dev, dev);
70ae6f0d
AW
4450}
4451
b22f6434 4452static const struct iommu_ops intel_iommu_ops = {
a8bcbb0d
JR
4453 .domain_init = intel_iommu_domain_init,
4454 .domain_destroy = intel_iommu_domain_destroy,
4455 .attach_dev = intel_iommu_attach_device,
4456 .detach_dev = intel_iommu_detach_device,
b146a1c9
JR
4457 .map = intel_iommu_map,
4458 .unmap = intel_iommu_unmap,
a8bcbb0d 4459 .iova_to_phys = intel_iommu_iova_to_phys,
dbb9fd86 4460 .domain_has_cap = intel_iommu_domain_has_cap,
abdfdde2
AW
4461 .add_device = intel_iommu_add_device,
4462 .remove_device = intel_iommu_remove_device,
6d1c56a9 4463 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
a8bcbb0d 4464};
9af88143 4465
9452618e
DV
4466static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4467{
4468 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4469 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4470 dmar_map_gfx = 0;
4471}
4472
4473DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4474DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4475DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4476DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4477DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4478DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4479DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4480
d34d6517 4481static void quirk_iommu_rwbf(struct pci_dev *dev)
9af88143
DW
4482{
4483 /*
4484 * Mobile 4 Series Chipset neglects to set RWBF capability,
210561ff 4485 * but needs it. Same seems to hold for the desktop versions.
9af88143
DW
4486 */
4487 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4488 rwbf_quirk = 1;
4489}
4490
4491DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
210561ff
DV
4492DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4493DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4494DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4495DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4496DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4497DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
e0fc7e0b 4498
eecfd57f
AJ
4499#define GGC 0x52
4500#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4501#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4502#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4503#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4504#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4505#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4506#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4507#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4508
d34d6517 4509static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
9eecabcb
DW
4510{
4511 unsigned short ggc;
4512
eecfd57f 4513 if (pci_read_config_word(dev, GGC, &ggc))
9eecabcb
DW
4514 return;
4515
eecfd57f 4516 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
9eecabcb
DW
4517 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4518 dmar_map_gfx = 0;
6fbcfb3e
DW
4519 } else if (dmar_map_gfx) {
4520 /* we have to ensure the gfx device is idle before we flush */
4521 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4522 intel_iommu_strict = 1;
4523 }
9eecabcb
DW
4524}
4525DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4526DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4527DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4528DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4529
e0fc7e0b
DW
4530/* On Tylersburg chipsets, some BIOSes have been known to enable the
4531 ISOCH DMAR unit for the Azalia sound device, but not give it any
4532 TLB entries, which causes it to deadlock. Check for that. We do
4533 this in a function called from init_dmars(), instead of in a PCI
4534 quirk, because we don't want to print the obnoxious "BIOS broken"
4535 message if VT-d is actually disabled.
4536*/
4537static void __init check_tylersburg_isoch(void)
4538{
4539 struct pci_dev *pdev;
4540 uint32_t vtisochctrl;
4541
4542 /* If there's no Azalia in the system anyway, forget it. */
4543 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4544 if (!pdev)
4545 return;
4546 pci_dev_put(pdev);
4547
4548 /* System Management Registers. Might be hidden, in which case
4549 we can't do the sanity check. But that's OK, because the
4550 known-broken BIOSes _don't_ actually hide it, so far. */
4551 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4552 if (!pdev)
4553 return;
4554
4555 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4556 pci_dev_put(pdev);
4557 return;
4558 }
4559
4560 pci_dev_put(pdev);
4561
4562 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4563 if (vtisochctrl & 1)
4564 return;
4565
4566 /* Drop all bits other than the number of TLB entries */
4567 vtisochctrl &= 0x1c;
4568
4569 /* If we have the recommended number of TLB entries (16), fine. */
4570 if (vtisochctrl == 0x10)
4571 return;
4572
4573 /* Zero TLB entries? You get to ride the short bus to school. */
4574 if (!vtisochctrl) {
4575 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4576 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4577 dmi_get_system_info(DMI_BIOS_VENDOR),
4578 dmi_get_system_info(DMI_BIOS_VERSION),
4579 dmi_get_system_info(DMI_PRODUCT_VERSION));
4580 iommu_identity_mapping |= IDENTMAP_AZALIA;
4581 return;
4582 }
4583
4584 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4585 vtisochctrl);
4586}