]> git.ipfire.org Git - people/ms/u-boot.git/blame - drivers/net/e1000.h
e1000: Export core EEPROM access functions for SPI support
[people/ms/u-boot.git] / drivers / net / e1000.h
CommitLineData
682011ff
WD
1/*******************************************************************************
2
8bde7f77 3
682011ff 4 Copyright(c) 1999 - 2002 Intel Corporation. All rights reserved.
2c2668f9 5 Copyright 2011 Freescale Semiconductor, Inc.
8bde7f77
WD
6
7 This program is free software; you can redistribute it and/or modify it
8 under the terms of the GNU General Public License as published by the Free
9 Software Foundation; either version 2 of the License, or (at your option)
682011ff 10 any later version.
8bde7f77
WD
11
12 This program is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
682011ff 15 more details.
8bde7f77 16
682011ff 17 You should have received a copy of the GNU General Public License along with
8bde7f77 18 this program; if not, write to the Free Software Foundation, Inc., 59
53677ef1 19 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
8bde7f77 20
682011ff
WD
21 The full GNU General Public License is included in this distribution in the
22 file called LICENSE.
8bde7f77 23
682011ff
WD
24 Contact Information:
25 Linux NICS <linux.nics@intel.com>
26 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27
28*******************************************************************************/
29
30/* e1000_hw.h
31 * Structures, enums, and macros for the MAC
32 */
33
34#ifndef _E1000_HW_H_
35#define _E1000_HW_H_
36
37#include <common.h>
38#include <malloc.h>
39#include <net.h>
ad3381cf 40#include <netdev.h>
682011ff
WD
41#include <asm/io.h>
42#include <pci.h>
43
d60626f8
KM
44#define E1000_ERR(NIC, fmt, args...) \
45 printf("e1000: %s: ERROR: " fmt, (NIC)->name ,##args)
682011ff
WD
46
47#ifdef E1000_DEBUG
d60626f8
KM
48#define E1000_DBG(NIC, fmt, args...) \
49 printf("e1000: %s: DEBUG: " fmt, (NIC)->name ,##args)
50#define DEBUGOUT(fmt, args...) printf(fmt ,##args)
51#define DEBUGFUNC() printf("%s\n", __func__);
682011ff 52#else
d60626f8
KM
53#define E1000_DBG(HW, args...) do { } while (0)
54#define DEBUGFUNC() do { } while (0)
55#define DEBUGOUT(fmt, args...) do { } while (0)
682011ff
WD
56#endif
57
2326a94d
KM
58/* I/O wrapper functions */
59#define E1000_WRITE_REG(a, reg, value) \
60 (writel((value), ((a)->hw_addr + E1000_##reg)))
61#define E1000_READ_REG(a, reg) \
62 (readl((a)->hw_addr + E1000_##reg))
63#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
64 (writel((value), ((a)->hw_addr + E1000_##reg + ((offset) << 2))))
65#define E1000_READ_REG_ARRAY(a, reg, offset) \
66 (readl((a)->hw_addr + E1000_##reg + ((offset) << 2)))
67#define E1000_WRITE_FLUSH(a) \
68 do { uint32_t x = E1000_READ_REG(a, STATUS); } while (0)
69
682011ff
WD
70/* Forward declarations of structures used by the shared code */
71struct e1000_hw;
72struct e1000_hw_stats;
73
2326a94d
KM
74/* Internal E1000 helper functions */
75int32_t e1000_acquire_eeprom(struct e1000_hw *hw);
76void e1000_standby_eeprom(struct e1000_hw *hw);
77void e1000_release_eeprom(struct e1000_hw *hw);
78void e1000_raise_ee_clk(struct e1000_hw *hw, uint32_t *eecd);
79void e1000_lower_ee_clk(struct e1000_hw *hw, uint32_t *eecd);
80
682011ff
WD
81typedef enum {
82 FALSE = 0,
83 TRUE = 1
84} boolean_t;
85
86/* Enumerated types specific to the e1000 hardware */
87/* Media Access Controlers */
88typedef enum {
89 e1000_undefined = 0,
90 e1000_82542_rev2_0,
91 e1000_82542_rev2_1,
92 e1000_82543,
93 e1000_82544,
94 e1000_82540,
95 e1000_82545,
aa070789 96 e1000_82545_rev_3,
682011ff 97 e1000_82546,
aa070789 98 e1000_82546_rev_3,
ac3315c2
AS
99 e1000_82541,
100 e1000_82541_rev_2,
aa070789
RZ
101 e1000_82547,
102 e1000_82547_rev_2,
103 e1000_82571,
104 e1000_82572,
105 e1000_82573,
2c2668f9 106 e1000_82574,
aa070789
RZ
107 e1000_80003es2lan,
108 e1000_ich8lan,
682011ff
WD
109 e1000_num_macs
110} e1000_mac_type;
111
112/* Media Types */
113typedef enum {
114 e1000_media_type_copper = 0,
115 e1000_media_type_fiber = 1,
aa070789 116 e1000_media_type_internal_serdes = 2,
682011ff
WD
117 e1000_num_media_types
118} e1000_media_type;
119
aa070789
RZ
120typedef enum {
121 e1000_eeprom_uninitialized = 0,
122 e1000_eeprom_spi,
123 e1000_eeprom_microwire,
124 e1000_eeprom_flash,
125 e1000_eeprom_ich8,
126 e1000_eeprom_none, /* No NVM support */
127 e1000_num_eeprom_types
128} e1000_eeprom_type;
129
682011ff
WD
130typedef enum {
131 e1000_10_half = 0,
132 e1000_10_full = 1,
133 e1000_100_half = 2,
134 e1000_100_full = 3
135} e1000_speed_duplex_type;
136
682011ff
WD
137/* Flow Control Settings */
138typedef enum {
139 e1000_fc_none = 0,
140 e1000_fc_rx_pause = 1,
141 e1000_fc_tx_pause = 2,
142 e1000_fc_full = 3,
143 e1000_fc_default = 0xFF
144} e1000_fc_type;
145
146/* PCI bus types */
147typedef enum {
148 e1000_bus_type_unknown = 0,
149 e1000_bus_type_pci,
aa070789
RZ
150 e1000_bus_type_pcix,
151 e1000_bus_type_pci_express,
152 e1000_bus_type_reserved
682011ff
WD
153} e1000_bus_type;
154
155/* PCI bus speeds */
156typedef enum {
157 e1000_bus_speed_unknown = 0,
158 e1000_bus_speed_33,
159 e1000_bus_speed_66,
160 e1000_bus_speed_100,
161 e1000_bus_speed_133,
162 e1000_bus_speed_reserved
163} e1000_bus_speed;
164
165/* PCI bus widths */
166typedef enum {
167 e1000_bus_width_unknown = 0,
168 e1000_bus_width_32,
169 e1000_bus_width_64
170} e1000_bus_width;
171
172/* PHY status info structure and supporting enums */
173typedef enum {
174 e1000_cable_length_50 = 0,
175 e1000_cable_length_50_80,
176 e1000_cable_length_80_110,
177 e1000_cable_length_110_140,
178 e1000_cable_length_140,
179 e1000_cable_length_undefined = 0xFF
180} e1000_cable_length;
181
182typedef enum {
183 e1000_10bt_ext_dist_enable_normal = 0,
184 e1000_10bt_ext_dist_enable_lower,
185 e1000_10bt_ext_dist_enable_undefined = 0xFF
186} e1000_10bt_ext_dist_enable;
187
188typedef enum {
189 e1000_rev_polarity_normal = 0,
190 e1000_rev_polarity_reversed,
191 e1000_rev_polarity_undefined = 0xFF
192} e1000_rev_polarity;
193
194typedef enum {
195 e1000_polarity_reversal_enabled = 0,
196 e1000_polarity_reversal_disabled,
197 e1000_polarity_reversal_undefined = 0xFF
198} e1000_polarity_reversal;
199
200typedef enum {
201 e1000_auto_x_mode_manual_mdi = 0,
202 e1000_auto_x_mode_manual_mdix,
203 e1000_auto_x_mode_auto1,
204 e1000_auto_x_mode_auto2,
205 e1000_auto_x_mode_undefined = 0xFF
206} e1000_auto_x_mode;
207
208typedef enum {
209 e1000_1000t_rx_status_not_ok = 0,
210 e1000_1000t_rx_status_ok,
211 e1000_1000t_rx_status_undefined = 0xFF
212} e1000_1000t_rx_status;
213
ac3315c2 214typedef enum {
aa070789
RZ
215 e1000_phy_m88 = 0,
216 e1000_phy_igp,
217 e1000_phy_igp_2,
218 e1000_phy_gg82563,
219 e1000_phy_igp_3,
220 e1000_phy_ife,
2c2668f9 221 e1000_phy_bm,
aa070789 222 e1000_phy_undefined = 0xFF
ac3315c2
AS
223} e1000_phy_type;
224
682011ff
WD
225struct e1000_phy_info {
226 e1000_cable_length cable_length;
227 e1000_10bt_ext_dist_enable extended_10bt_distance;
228 e1000_rev_polarity cable_polarity;
229 e1000_polarity_reversal polarity_correction;
230 e1000_auto_x_mode mdix_mode;
231 e1000_1000t_rx_status local_rx;
232 e1000_1000t_rx_status remote_rx;
233};
234
235struct e1000_phy_stats {
236 uint32_t idle_errors;
237 uint32_t receive_errors;
238};
239
240/* Error Codes */
53677ef1
WD
241#define E1000_SUCCESS 0
242#define E1000_ERR_EEPROM 1
243#define E1000_ERR_PHY 2
244#define E1000_ERR_CONFIG 3
245#define E1000_ERR_PARAM 4
246#define E1000_ERR_MAC_TYPE 5
247#define E1000_ERR_PHY_TYPE 6
248#define E1000_ERR_NOLINK 7
249#define E1000_ERR_TIMEOUT 8
250#define E1000_ERR_RESET 9
251#define E1000_ERR_MASTER_REQUESTS_PENDING 10
252#define E1000_ERR_HOST_INTERFACE_COMMAND 11
253#define E1000_BLK_PHY_RESET 12
aa070789 254#define E1000_ERR_SWFW_SYNC 13
682011ff
WD
255
256/* PCI Device IDs */
53677ef1 257#define E1000_DEV_ID_82542 0x1000
682011ff
WD
258#define E1000_DEV_ID_82543GC_FIBER 0x1001
259#define E1000_DEV_ID_82543GC_COPPER 0x1004
260#define E1000_DEV_ID_82544EI_COPPER 0x1008
261#define E1000_DEV_ID_82544EI_FIBER 0x1009
262#define E1000_DEV_ID_82544GC_COPPER 0x100C
263#define E1000_DEV_ID_82544GC_LOM 0x100D
53677ef1 264#define E1000_DEV_ID_82540EM 0x100E
aa070789
RZ
265#define E1000_DEV_ID_82540EM_LOM 0x1015
266#define E1000_DEV_ID_82540EP_LOM 0x1016
267#define E1000_DEV_ID_82540EP 0x1017
268#define E1000_DEV_ID_82540EP_LP 0x101E
269#define E1000_DEV_ID_82545EM_COPPER 0x100F
270#define E1000_DEV_ID_82545EM_FIBER 0x1011
271#define E1000_DEV_ID_82545GM_COPPER 0x1026
272#define E1000_DEV_ID_82545GM_FIBER 0x1027
273#define E1000_DEV_ID_82545GM_SERDES 0x1028
274#define E1000_DEV_ID_82546EB_COPPER 0x1010
275#define E1000_DEV_ID_82546EB_FIBER 0x1012
276#define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
277#define E1000_DEV_ID_82541EI 0x1013
278#define E1000_DEV_ID_82541EI_MOBILE 0x1018
279#define E1000_DEV_ID_82541ER_LOM 0x1014
280#define E1000_DEV_ID_82541ER 0x1078
281#define E1000_DEV_ID_82547GI 0x1075
282#define E1000_DEV_ID_82541GI 0x1076
283#define E1000_DEV_ID_82541GI_MOBILE 0x1077
284#define E1000_DEV_ID_82541GI_LF 0x107C
285#define E1000_DEV_ID_82546GB_COPPER 0x1079
286#define E1000_DEV_ID_82546GB_FIBER 0x107A
287#define E1000_DEV_ID_82546GB_SERDES 0x107B
288#define E1000_DEV_ID_82546GB_PCIE 0x108A
289#define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099
290#define E1000_DEV_ID_82547EI 0x1019
291#define E1000_DEV_ID_82547EI_MOBILE 0x101A
292#define E1000_DEV_ID_82571EB_COPPER 0x105E
293#define E1000_DEV_ID_82571EB_FIBER 0x105F
294#define E1000_DEV_ID_82571EB_SERDES 0x1060
295#define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
296#define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
297#define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
298#define E1000_DEV_ID_82571EB_QUAD_COPPER_LOWPROFILE 0x10BC
299#define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
300#define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
301#define E1000_DEV_ID_82572EI_COPPER 0x107D
302#define E1000_DEV_ID_82572EI_FIBER 0x107E
303#define E1000_DEV_ID_82572EI_SERDES 0x107F
304#define E1000_DEV_ID_82572EI 0x10B9
305#define E1000_DEV_ID_82573E 0x108B
306#define E1000_DEV_ID_82573E_IAMT 0x108C
307#define E1000_DEV_ID_82573L 0x109A
2c2668f9 308#define E1000_DEV_ID_82574L 0x10D3
aa070789
RZ
309#define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5
310#define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
311#define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
312#define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
313#define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
314
315#define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
316#define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
317#define E1000_DEV_ID_ICH8_IGP_C 0x104B
318#define E1000_DEV_ID_ICH8_IFE 0x104C
319#define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
320#define E1000_DEV_ID_ICH8_IFE_G 0x10C5
321#define E1000_DEV_ID_ICH8_IGP_M 0x104D
322
323#define IGP03E1000_E_PHY_ID 0x02A80390
324#define IFE_E_PHY_ID 0x02A80330 /* 10/100 PHY */
325#define IFE_PLUS_E_PHY_ID 0x02A80320
326#define IFE_C_E_PHY_ID 0x02A80310
327
328#define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 /* 100BaseTx Extended Status,
329 Control and Address */
330#define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY special
331 control register */
332#define IFE_PHY_RCV_FALSE_CARRIER 0x13 /* 100BaseTx Receive False
333 Carrier Counter */
334#define IFE_PHY_RCV_DISCONNECT 0x14 /* 100BaseTx Receive Disconnet
335 Counter */
336#define IFE_PHY_RCV_ERROT_FRAME 0x15 /* 100BaseTx Receive Error
337 Frame Counter */
338#define IFE_PHY_RCV_SYMBOL_ERR 0x16 /* Receive Symbol Error
339 Counter */
340#define IFE_PHY_PREM_EOF_ERR 0x17 /* 100BaseTx Receive
341 Premature End Of Frame
342 Error Counter */
343#define IFE_PHY_RCV_EOF_ERR 0x18 /* 10BaseT Receive End Of
344 Frame Error Counter */
345#define IFE_PHY_TX_JABBER_DETECT 0x19 /* 10BaseT Transmit Jabber
346 Detect Counter */
347#define IFE_PHY_EQUALIZER 0x1A /* PHY Equalizer Control and
348 Status */
349#define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY special control and
350 LED configuration */
351#define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control register */
352#define IFE_PHY_HWI_CONTROL 0x1D /* Hardware Integrity Control
353 (HWI) */
354
355#define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000 /* Defaut 1 = Disable auto
356 reduced power down */
357#define IFE_PESC_100BTX_POWER_DOWN 0x0400 /* Indicates the power
358 state of 100BASE-TX */
359#define IFE_PESC_10BTX_POWER_DOWN 0x0200 /* Indicates the power
360 state of 10BASE-T */
361#define IFE_PESC_POLARITY_REVERSED 0x0100 /* Indicates 10BASE-T
362 polarity */
363#define IFE_PESC_PHY_ADDR_MASK 0x007C /* Bit 6:2 for sampled PHY
364 address */
365#define IFE_PESC_SPEED 0x0002 /* Auto-negotiation speed
366 result 1=100Mbs, 0=10Mbs */
367#define IFE_PESC_DUPLEX 0x0001 /* Auto-negotiation
368 duplex result 1=Full, 0=Half */
369#define IFE_PESC_POLARITY_REVERSED_SHIFT 8
370
371#define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 /* 1 = Dyanmic Power Down
372 disabled */
373#define IFE_PSC_FORCE_POLARITY 0x0020 /* 1=Reversed Polarity,
374 0=Normal */
375#define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 /* 1=Auto Polarity
376 Disabled, 0=Enabled */
377#define IFE_PSC_JABBER_FUNC_DISABLE 0x0001 /* 1=Jabber Disabled,
378 0=Normal Jabber Operation */
379#define IFE_PSC_FORCE_POLARITY_SHIFT 5
380#define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4
381
382#define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable MDI/MDI-X
383 feature, default 0=disabled */
384#define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDIX-X,
385 0=force MDI */
386#define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */
387#define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010 /* Resolution algorithm
388 is completed */
389#define IFE_PMC_MDIX_MODE_SHIFT 6
390#define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000 /* Disable auto MDI-X */
391
392#define IFE_PHC_HWI_ENABLE 0x8000 /* Enable the HWI
393 feature */
394#define IFE_PHC_ABILITY_CHECK 0x4000 /* 1= Test Passed,
395 0=failed */
396#define IFE_PHC_TEST_EXEC 0x2000 /* PHY launch test pulses
397 on the wire */
398#define IFE_PHC_HIGHZ 0x0200 /* 1 = Open Circuit */
399#define IFE_PHC_LOWZ 0x0400 /* 1 = Short Circuit */
400#define IFE_PHC_LOW_HIGH_Z_MASK 0x0600 /* Mask for indication
401 type of problem on the line */
402#define IFE_PHC_DISTANCE_MASK 0x01FF /* Mask for distance to
403 the cable problem, in 80cm granularity */
404#define IFE_PHC_RESET_ALL_MASK 0x0000 /* Disable HWI */
405#define IFE_PSCL_PROBE_MODE 0x0020 /* LED Probe mode */
406#define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2
407 off */
408#define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */
409
410
8915f118 411#define NUM_DEV_IDS 16
682011ff
WD
412
413#define NODE_ADDRESS_SIZE 6
414#define ETH_LENGTH_OF_ADDRESS 6
415
416/* MAC decode size is 128K - This is the size of BAR0 */
417#define MAC_DECODE_SIZE (128 * 1024)
418
419#define E1000_82542_2_0_REV_ID 2
420#define E1000_82542_2_1_REV_ID 3
aa070789
RZ
421#define E1000_REVISION_0 0
422#define E1000_REVISION_1 1
423#define E1000_REVISION_2 2
424#define E1000_REVISION_3 3
682011ff
WD
425
426#define SPEED_10 10
427#define SPEED_100 100
428#define SPEED_1000 1000
429#define HALF_DUPLEX 1
430#define FULL_DUPLEX 2
431
432/* The sizes (in bytes) of a ethernet packet */
53677ef1 433#define ENET_HEADER_SIZE 14
682011ff
WD
434#define MAXIMUM_ETHERNET_FRAME_SIZE 1518 /* With FCS */
435#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
53677ef1 436#define ETHERNET_FCS_SIZE 4
682011ff
WD
437#define MAXIMUM_ETHERNET_PACKET_SIZE \
438 (MAXIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
439#define MINIMUM_ETHERNET_PACKET_SIZE \
440 (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
53677ef1
WD
441#define CRC_LENGTH ETHERNET_FCS_SIZE
442#define MAX_JUMBO_FRAME_SIZE 0x3F00
682011ff
WD
443
444/* 802.1q VLAN Packet Sizes */
53677ef1 445#define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */
682011ff
WD
446
447/* Ethertype field values */
448#define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
53677ef1
WD
449#define ETHERNET_IP_TYPE 0x0800 /* IP packets */
450#define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */
682011ff
WD
451
452/* Packet Header defines */
453#define IP_PROTOCOL_TCP 6
454#define IP_PROTOCOL_UDP 0x11
455
456/* This defines the bits that are set in the Interrupt Mask
457 * Set/Read Register. Each bit is documented below:
458 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
8bde7f77 459 * o RXSEQ = Receive Sequence Error
682011ff
WD
460 */
461#define POLL_IMS_ENABLE_MASK ( \
53677ef1 462 E1000_IMS_RXDMT0 | \
682011ff
WD
463 E1000_IMS_RXSEQ)
464
465/* This defines the bits that are set in the Interrupt Mask
466 * Set/Read Register. Each bit is documented below:
467 * o RXT0 = Receiver Timer Interrupt (ring 0)
468 * o TXDW = Transmit Descriptor Written Back
469 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
470 * o RXSEQ = Receive Sequence Error
471 * o LSC = Link Status Change
472 */
473#define IMS_ENABLE_MASK ( \
53677ef1
WD
474 E1000_IMS_RXT0 | \
475 E1000_IMS_TXDW | \
476 E1000_IMS_RXDMT0 | \
477 E1000_IMS_RXSEQ | \
682011ff
WD
478 E1000_IMS_LSC)
479
480/* The number of high/low register pairs in the RAR. The RAR (Receive Address
481 * Registers) holds the directed and multicast addresses that we monitor. We
482 * reserve one of these spots for our directed address, allowing us room for
8bde7f77 483 * E1000_RAR_ENTRIES - 1 multicast addresses.
682011ff
WD
484 */
485#define E1000_RAR_ENTRIES 16
486
487#define MIN_NUMBER_OF_DESCRIPTORS 8
488#define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8
489
490/* Receive Descriptor */
491struct e1000_rx_desc {
492 uint64_t buffer_addr; /* Address of the descriptor's data buffer */
493 uint16_t length; /* Length of data DMAed into data buffer */
494 uint16_t csum; /* Packet checksum */
495 uint8_t status; /* Descriptor status */
496 uint8_t errors; /* Descriptor Errors */
497 uint16_t special;
498};
499
500/* Receive Decriptor bit definitions */
53677ef1
WD
501#define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
502#define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
503#define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
504#define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
505#define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
506#define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
507#define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */
508#define E1000_RXD_ERR_CE 0x01 /* CRC Error */
509#define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
510#define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
511#define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
512#define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
513#define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
514#define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
682011ff 515#define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
53677ef1 516#define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
682011ff 517#define E1000_RXD_SPC_PRI_SHIFT 0x000D /* Priority is in upper 3 of 16 */
53677ef1 518#define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */
682011ff
WD
519#define E1000_RXD_SPC_CFI_SHIFT 0x000C /* CFI is bit 12 */
520
521/* mask to determine if packets should be dropped due to frame errors */
522#define E1000_RXD_ERR_FRAME_ERR_MASK ( \
53677ef1
WD
523 E1000_RXD_ERR_CE | \
524 E1000_RXD_ERR_SE | \
525 E1000_RXD_ERR_SEQ | \
526 E1000_RXD_ERR_CXE | \
682011ff
WD
527 E1000_RXD_ERR_RXE)
528
529/* Transmit Descriptor */
530struct e1000_tx_desc {
531 uint64_t buffer_addr; /* Address of the descriptor's data buffer */
532 union {
533 uint32_t data;
534 struct {
535 uint16_t length; /* Data buffer length */
536 uint8_t cso; /* Checksum offset */
537 uint8_t cmd; /* Descriptor control */
538 } flags;
539 } lower;
540 union {
541 uint32_t data;
542 struct {
543 uint8_t status; /* Descriptor status */
544 uint8_t css; /* Checksum start */
545 uint16_t special;
546 } fields;
547 } upper;
548};
549
550/* Transmit Descriptor bit definitions */
551#define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
552#define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */
553#define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
554#define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
555#define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
556#define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
557#define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
558#define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
559#define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
560#define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
561#define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
562#define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
563#define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
564#define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
565#define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
566#define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
567#define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
568#define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
569#define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
570#define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
571
572/* Offload Context Descriptor */
573struct e1000_context_desc {
574 union {
575 uint32_t ip_config;
576 struct {
577 uint8_t ipcss; /* IP checksum start */
578 uint8_t ipcso; /* IP checksum offset */
579 uint16_t ipcse; /* IP checksum end */
580 } ip_fields;
581 } lower_setup;
582 union {
583 uint32_t tcp_config;
584 struct {
585 uint8_t tucss; /* TCP checksum start */
586 uint8_t tucso; /* TCP checksum offset */
587 uint16_t tucse; /* TCP checksum end */
588 } tcp_fields;
589 } upper_setup;
590 uint32_t cmd_and_length; /* */
591 union {
592 uint32_t data;
593 struct {
594 uint8_t status; /* Descriptor status */
595 uint8_t hdr_len; /* Header length */
596 uint16_t mss; /* Maximum segment size */
597 } fields;
598 } tcp_seg_setup;
599};
600
601/* Offload data descriptor */
602struct e1000_data_desc {
603 uint64_t buffer_addr; /* Address of the descriptor's buffer address */
604 union {
605 uint32_t data;
606 struct {
607 uint16_t length; /* Data buffer length */
608 uint8_t typ_len_ext; /* */
609 uint8_t cmd; /* */
610 } flags;
611 } lower;
612 union {
613 uint32_t data;
614 struct {
615 uint8_t status; /* Descriptor status */
616 uint8_t popts; /* Packet Options */
617 uint16_t special; /* */
618 } fields;
619 } upper;
620};
621
622/* Filters */
53677ef1
WD
623#define E1000_NUM_UNICAST 16 /* Unicast filter entries */
624#define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */
682011ff
WD
625#define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
626
627/* Receive Address Register */
628struct e1000_rar {
629 volatile uint32_t low; /* receive address low */
630 volatile uint32_t high; /* receive address high */
631};
632
633/* The number of entries in the Multicast Table Array (MTA). */
634#define E1000_NUM_MTA_REGISTERS 128
635
636/* IPv4 Address Table Entry */
637struct e1000_ipv4_at_entry {
638 volatile uint32_t ipv4_addr; /* IP Address (RW) */
639 volatile uint32_t reserved;
640};
641
642/* Four wakeup IP addresses are supported */
643#define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4
53677ef1
WD
644#define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX
645#define E1000_IP6AT_SIZE 1
682011ff
WD
646
647/* IPv6 Address Table Entry */
648struct e1000_ipv6_at_entry {
649 volatile uint8_t ipv6_addr[16];
650};
651
652/* Flexible Filter Length Table Entry */
653struct e1000_fflt_entry {
654 volatile uint32_t length; /* Flexible Filter Length (RW) */
655 volatile uint32_t reserved;
656};
657
658/* Flexible Filter Mask Table Entry */
659struct e1000_ffmt_entry {
660 volatile uint32_t mask; /* Flexible Filter Mask (RW) */
661 volatile uint32_t reserved;
662};
663
664/* Flexible Filter Value Table Entry */
665struct e1000_ffvt_entry {
666 volatile uint32_t value; /* Flexible Filter Value (RW) */
667 volatile uint32_t reserved;
668};
669
670/* Four Flexible Filters are supported */
671#define E1000_FLEXIBLE_FILTER_COUNT_MAX 4
672
673/* Each Flexible Filter is at most 128 (0x80) bytes in length */
53677ef1 674#define E1000_FLEXIBLE_FILTER_SIZE_MAX 128
682011ff
WD
675
676#define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX
677#define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
678#define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
679
680/* Register Set. (82543, 82544)
681 *
682 * Registers are defined to be 32 bits and should be accessed as 32 bit values.
8bde7f77 683 * These registers are physically located on the NIC, but are mapped into the
682011ff
WD
684 * host memory address space.
685 *
686 * RW - register is both readable and writable
687 * RO - register is read only
688 * WO - register is write only
689 * R/clr - register is read only and is cleared when read
690 * A - register array
691 */
692#define E1000_CTRL 0x00000 /* Device Control - RW */
693#define E1000_STATUS 0x00008 /* Device Status - RO */
694#define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */
695#define E1000_EERD 0x00014 /* EEPROM Read - RW */
696#define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */
697#define E1000_MDIC 0x00020 /* MDI Control - RW */
698#define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */
699#define E1000_FCAH 0x0002C /* Flow Control Address High -RW */
700#define E1000_FCT 0x00030 /* Flow Control Type - RW */
701#define E1000_VET 0x00038 /* VLAN Ether Type - RW */
702#define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */
703#define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */
704#define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */
705#define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */
706#define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */
707#define E1000_RCTL 0x00100 /* RX Control - RW */
708#define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */
709#define E1000_TXCW 0x00178 /* TX Configuration Word - RW */
710#define E1000_RXCW 0x00180 /* RX Configuration Word - RO */
711#define E1000_TCTL 0x00400 /* TX Control - RW */
aa070789 712#define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */
682011ff
WD
713#define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */
714#define E1000_TBT 0x00448 /* TX Burst Timer - RW */
715#define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */
716#define E1000_LEDCTL 0x00E00 /* LED Control - RW */
aa070789
RZ
717#define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */
718#define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */
719#define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */
720#define FEXTNVM_SW_CONFIG 0x0001
682011ff 721#define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */
aa070789
RZ
722#define E1000_PBS 0x01008 /* Packet Buffer Size */
723#define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */
724#define E1000_FLASH_UPDATES 1000
725#define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */
726#define E1000_FLASHT 0x01028 /* FLASH Timer Register */
727#define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */
728#define E1000_FLSWCTL 0x01030 /* FLASH control register */
729#define E1000_FLSWDATA 0x01034 /* FLASH data register */
730#define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */
731#define E1000_FLOP 0x0103C /* FLASH Opcode Register */
732#define E1000_ERT 0x02008 /* Early Rx Threshold - RW */
682011ff
WD
733#define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */
734#define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */
735#define E1000_RDBAL 0x02800 /* RX Descriptor Base Address Low - RW */
736#define E1000_RDBAH 0x02804 /* RX Descriptor Base Address High - RW */
737#define E1000_RDLEN 0x02808 /* RX Descriptor Length - RW */
738#define E1000_RDH 0x02810 /* RX Descriptor Head - RW */
739#define E1000_RDT 0x02818 /* RX Descriptor Tail - RW */
740#define E1000_RDTR 0x02820 /* RX Delay Timer - RW */
741#define E1000_RXDCTL 0x02828 /* RX Descriptor Control - RW */
742#define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */
743#define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */
744#define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */
aa070789
RZ
745#define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */
746#define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */
747#define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */
748#define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */
749#define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */
682011ff
WD
750#define E1000_TDBAL 0x03800 /* TX Descriptor Base Address Low - RW */
751#define E1000_TDBAH 0x03804 /* TX Descriptor Base Address High - RW */
752#define E1000_TDLEN 0x03808 /* TX Descriptor Length - RW */
753#define E1000_TDH 0x03810 /* TX Descriptor Head - RW */
754#define E1000_TDT 0x03818 /* TX Descripotr Tail - RW */
755#define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */
756#define E1000_TXDCTL 0x03828 /* TX Descriptor Control - RW */
757#define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */
758#define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */
aa070789
RZ
759#define E1000_TARC0 0x03840 /* TX Arbitration Count (0) */
760#define E1000_TDBAL1 0x03900 /* TX Desc Base Address Low (1) - RW */
761#define E1000_TDBAH1 0x03904 /* TX Desc Base Address High (1) - RW */
762#define E1000_TDLEN1 0x03908 /* TX Desc Length (1) - RW */
763#define E1000_TDH1 0x03910 /* TX Desc Head (1) - RW */
764#define E1000_TDT1 0x03918 /* TX Desc Tail (1) - RW */
765#define E1000_TXDCTL1 0x03928 /* TX Descriptor Control (1) - RW */
766#define E1000_TARC1 0x03940 /* TX Arbitration Count (1) */
682011ff
WD
767#define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */
768#define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */
769#define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */
770#define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */
771#define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */
772#define E1000_SCC 0x04014 /* Single Collision Count - R/clr */
773#define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */
774#define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */
775#define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */
776#define E1000_COLC 0x04028 /* Collision Count - R/clr */
777#define E1000_DC 0x04030 /* Defer Count - R/clr */
778#define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */
779#define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */
780#define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */
781#define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */
782#define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */
783#define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */
784#define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */
785#define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */
786#define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */
787#define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */
788#define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */
789#define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */
790#define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */
791#define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */
792#define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */
793#define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */
794#define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */
795#define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */
796#define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */
797#define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */
798#define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */
799#define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */
800#define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */
801#define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */
802#define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */
803#define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */
804#define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */
805#define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */
806#define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */
807#define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */
808#define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */
809#define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */
810#define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */
811#define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */
812#define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */
813#define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */
814#define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */
815#define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */
816#define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */
817#define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */
818#define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */
819#define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */
820#define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */
821#define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */
822#define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */
823#define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */
824#define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */
825#define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */
826#define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */
827#define E1000_RA 0x05400 /* Receive Address - RW Array */
828#define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */
829#define E1000_WUC 0x05800 /* Wakeup Control - RW */
830#define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */
831#define E1000_WUS 0x05810 /* Wakeup Status - RO */
832#define E1000_MANC 0x05820 /* Management Control - RW */
833#define E1000_IPAV 0x05838 /* IP Address Valid - RW */
834#define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */
835#define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */
836#define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */
837#define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */
838#define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */
839#define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */
840#define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */
841
842/* Register Set (82542)
843 *
844 * Some of the 82542 registers are located at different offsets than they are
845 * in more current versions of the 8254x. Despite the difference in location,
846 * the registers function in the same manner.
847 */
848#define E1000_82542_CTRL E1000_CTRL
849#define E1000_82542_STATUS E1000_STATUS
850#define E1000_82542_EECD E1000_EECD
851#define E1000_82542_EERD E1000_EERD
852#define E1000_82542_CTRL_EXT E1000_CTRL_EXT
853#define E1000_82542_MDIC E1000_MDIC
854#define E1000_82542_FCAL E1000_FCAL
855#define E1000_82542_FCAH E1000_FCAH
856#define E1000_82542_FCT E1000_FCT
857#define E1000_82542_VET E1000_VET
53677ef1 858#define E1000_82542_RA 0x00040
682011ff
WD
859#define E1000_82542_ICR E1000_ICR
860#define E1000_82542_ITR E1000_ITR
861#define E1000_82542_ICS E1000_ICS
862#define E1000_82542_IMS E1000_IMS
863#define E1000_82542_IMC E1000_IMC
864#define E1000_82542_RCTL E1000_RCTL
865#define E1000_82542_RDTR 0x00108
866#define E1000_82542_RDBAL 0x00110
867#define E1000_82542_RDBAH 0x00114
868#define E1000_82542_RDLEN 0x00118
869#define E1000_82542_RDH 0x00120
870#define E1000_82542_RDT 0x00128
871#define E1000_82542_FCRTH 0x00160
872#define E1000_82542_FCRTL 0x00168
873#define E1000_82542_FCTTV E1000_FCTTV
874#define E1000_82542_TXCW E1000_TXCW
875#define E1000_82542_RXCW E1000_RXCW
876#define E1000_82542_MTA 0x00200
877#define E1000_82542_TCTL E1000_TCTL
878#define E1000_82542_TIPG E1000_TIPG
879#define E1000_82542_TDBAL 0x00420
880#define E1000_82542_TDBAH 0x00424
881#define E1000_82542_TDLEN 0x00428
882#define E1000_82542_TDH 0x00430
883#define E1000_82542_TDT 0x00438
884#define E1000_82542_TIDV 0x00440
885#define E1000_82542_TBT E1000_TBT
886#define E1000_82542_AIT E1000_AIT
887#define E1000_82542_VFTA 0x00600
888#define E1000_82542_LEDCTL E1000_LEDCTL
889#define E1000_82542_PBA E1000_PBA
890#define E1000_82542_RXDCTL E1000_RXDCTL
891#define E1000_82542_RADV E1000_RADV
892#define E1000_82542_RSRPD E1000_RSRPD
893#define E1000_82542_TXDMAC E1000_TXDMAC
894#define E1000_82542_TXDCTL E1000_TXDCTL
895#define E1000_82542_TADV E1000_TADV
896#define E1000_82542_TSPMT E1000_TSPMT
897#define E1000_82542_CRCERRS E1000_CRCERRS
898#define E1000_82542_ALGNERRC E1000_ALGNERRC
899#define E1000_82542_SYMERRS E1000_SYMERRS
900#define E1000_82542_RXERRC E1000_RXERRC
901#define E1000_82542_MPC E1000_MPC
902#define E1000_82542_SCC E1000_SCC
903#define E1000_82542_ECOL E1000_ECOL
904#define E1000_82542_MCC E1000_MCC
905#define E1000_82542_LATECOL E1000_LATECOL
906#define E1000_82542_COLC E1000_COLC
53677ef1 907#define E1000_82542_DC E1000_DC
682011ff
WD
908#define E1000_82542_TNCRS E1000_TNCRS
909#define E1000_82542_SEC E1000_SEC
910#define E1000_82542_CEXTERR E1000_CEXTERR
911#define E1000_82542_RLEC E1000_RLEC
912#define E1000_82542_XONRXC E1000_XONRXC
913#define E1000_82542_XONTXC E1000_XONTXC
914#define E1000_82542_XOFFRXC E1000_XOFFRXC
915#define E1000_82542_XOFFTXC E1000_XOFFTXC
916#define E1000_82542_FCRUC E1000_FCRUC
917#define E1000_82542_PRC64 E1000_PRC64
918#define E1000_82542_PRC127 E1000_PRC127
919#define E1000_82542_PRC255 E1000_PRC255
920#define E1000_82542_PRC511 E1000_PRC511
921#define E1000_82542_PRC1023 E1000_PRC1023
922#define E1000_82542_PRC1522 E1000_PRC1522
923#define E1000_82542_GPRC E1000_GPRC
924#define E1000_82542_BPRC E1000_BPRC
925#define E1000_82542_MPRC E1000_MPRC
926#define E1000_82542_GPTC E1000_GPTC
927#define E1000_82542_GORCL E1000_GORCL
928#define E1000_82542_GORCH E1000_GORCH
929#define E1000_82542_GOTCL E1000_GOTCL
930#define E1000_82542_GOTCH E1000_GOTCH
931#define E1000_82542_RNBC E1000_RNBC
932#define E1000_82542_RUC E1000_RUC
933#define E1000_82542_RFC E1000_RFC
934#define E1000_82542_ROC E1000_ROC
935#define E1000_82542_RJC E1000_RJC
936#define E1000_82542_MGTPRC E1000_MGTPRC
937#define E1000_82542_MGTPDC E1000_MGTPDC
938#define E1000_82542_MGTPTC E1000_MGTPTC
939#define E1000_82542_TORL E1000_TORL
940#define E1000_82542_TORH E1000_TORH
941#define E1000_82542_TOTL E1000_TOTL
942#define E1000_82542_TOTH E1000_TOTH
943#define E1000_82542_TPR E1000_TPR
944#define E1000_82542_TPT E1000_TPT
945#define E1000_82542_PTC64 E1000_PTC64
946#define E1000_82542_PTC127 E1000_PTC127
947#define E1000_82542_PTC255 E1000_PTC255
948#define E1000_82542_PTC511 E1000_PTC511
949#define E1000_82542_PTC1023 E1000_PTC1023
950#define E1000_82542_PTC1522 E1000_PTC1522
951#define E1000_82542_MPTC E1000_MPTC
952#define E1000_82542_BPTC E1000_BPTC
953#define E1000_82542_TSCTC E1000_TSCTC
954#define E1000_82542_TSCTFC E1000_TSCTFC
955#define E1000_82542_RXCSUM E1000_RXCSUM
956#define E1000_82542_WUC E1000_WUC
957#define E1000_82542_WUFC E1000_WUFC
958#define E1000_82542_WUS E1000_WUS
959#define E1000_82542_MANC E1000_MANC
960#define E1000_82542_IPAV E1000_IPAV
961#define E1000_82542_IP4AT E1000_IP4AT
962#define E1000_82542_IP6AT E1000_IP6AT
963#define E1000_82542_WUPL E1000_WUPL
964#define E1000_82542_WUPM E1000_WUPM
965#define E1000_82542_FFLT E1000_FFLT
966#define E1000_82542_FFMT E1000_FFMT
967#define E1000_82542_FFVT E1000_FFVT
968
969/* Statistics counters collected by the MAC */
970struct e1000_hw_stats {
971 uint64_t crcerrs;
972 uint64_t algnerrc;
973 uint64_t symerrs;
974 uint64_t rxerrc;
975 uint64_t mpc;
976 uint64_t scc;
977 uint64_t ecol;
978 uint64_t mcc;
979 uint64_t latecol;
980 uint64_t colc;
981 uint64_t dc;
982 uint64_t tncrs;
983 uint64_t sec;
984 uint64_t cexterr;
985 uint64_t rlec;
986 uint64_t xonrxc;
987 uint64_t xontxc;
988 uint64_t xoffrxc;
989 uint64_t xofftxc;
990 uint64_t fcruc;
991 uint64_t prc64;
992 uint64_t prc127;
993 uint64_t prc255;
994 uint64_t prc511;
995 uint64_t prc1023;
996 uint64_t prc1522;
997 uint64_t gprc;
998 uint64_t bprc;
999 uint64_t mprc;
1000 uint64_t gptc;
1001 uint64_t gorcl;
1002 uint64_t gorch;
1003 uint64_t gotcl;
1004 uint64_t gotch;
1005 uint64_t rnbc;
1006 uint64_t ruc;
1007 uint64_t rfc;
1008 uint64_t roc;
1009 uint64_t rjc;
1010 uint64_t mgprc;
1011 uint64_t mgpdc;
1012 uint64_t mgptc;
1013 uint64_t torl;
1014 uint64_t torh;
1015 uint64_t totl;
1016 uint64_t toth;
1017 uint64_t tpr;
1018 uint64_t tpt;
1019 uint64_t ptc64;
1020 uint64_t ptc127;
1021 uint64_t ptc255;
1022 uint64_t ptc511;
1023 uint64_t ptc1023;
1024 uint64_t ptc1522;
1025 uint64_t mptc;
1026 uint64_t bptc;
1027 uint64_t tsctc;
1028 uint64_t tsctfc;
1029};
1030
aa070789
RZ
1031struct e1000_eeprom_info {
1032 e1000_eeprom_type type;
1033 uint16_t word_size;
1034 uint16_t opcode_bits;
1035 uint16_t address_bits;
1036 uint16_t delay_usec;
1037 uint16_t page_size;
1038 boolean_t use_eerd;
1039 boolean_t use_eewr;
1040};
1041
1042typedef enum {
1043 e1000_smart_speed_default = 0,
1044 e1000_smart_speed_on,
1045 e1000_smart_speed_off
1046} e1000_smart_speed;
1047
1048typedef enum {
1049 e1000_dsp_config_disabled = 0,
1050 e1000_dsp_config_enabled,
1051 e1000_dsp_config_activated,
1052 e1000_dsp_config_undefined = 0xFF
1053} e1000_dsp_config;
1054
1055typedef enum {
1056 e1000_ms_hw_default = 0,
1057 e1000_ms_force_master,
1058 e1000_ms_force_slave,
1059 e1000_ms_auto
1060} e1000_ms_type;
1061
1062typedef enum {
1063 e1000_ffe_config_enabled = 0,
1064 e1000_ffe_config_active,
1065 e1000_ffe_config_blocked
1066} e1000_ffe_config;
1067
1068
682011ff
WD
1069/* Structure containing variables used by the shared code (e1000_hw.c) */
1070struct e1000_hw {
d60626f8
KM
1071 struct eth_device *nic;
1072 unsigned int cardnum;
1073
682011ff
WD
1074 pci_dev_t pdev;
1075 uint8_t *hw_addr;
1076 e1000_mac_type mac_type;
ac3315c2
AS
1077 e1000_phy_type phy_type;
1078 uint32_t phy_init_script;
aa070789 1079 uint32_t txd_cmd;
682011ff 1080 e1000_media_type media_type;
682011ff 1081 e1000_fc_type fc;
aa070789 1082 e1000_bus_type bus_type;
682011ff
WD
1083#if 0
1084 e1000_bus_speed bus_speed;
1085 e1000_bus_width bus_width;
682011ff
WD
1086 uint32_t io_base;
1087#endif
aa070789
RZ
1088 uint32_t asf_firmware_present;
1089 uint32_t eeprom_semaphore_present;
1090 uint32_t swfw_sync_present;
1091 uint32_t swfwhw_semaphore_present;
1092 struct e1000_eeprom_info eeprom;
1093 e1000_ms_type master_slave;
1094 e1000_ms_type original_master_slave;
1095 e1000_ffe_config ffe_config_state;
682011ff 1096 uint32_t phy_id;
aa070789 1097 uint32_t phy_revision;
682011ff
WD
1098 uint32_t phy_addr;
1099 uint32_t original_fc;
1100 uint32_t txcw;
1101 uint32_t autoneg_failed;
1102#if 0
1103 uint32_t max_frame_size;
1104 uint32_t min_frame_size;
1105 uint32_t mc_filter_type;
1106 uint32_t num_mc_addrs;
1107 uint32_t collision_delta;
1108 uint32_t tx_packet_delta;
1109 uint32_t ledctl_default;
1110 uint32_t ledctl_mode1;
1111 uint32_t ledctl_mode2;
1112#endif
1113 uint16_t autoneg_advertised;
1114 uint16_t pci_cmd_word;
1115 uint16_t fc_high_water;
1116 uint16_t fc_low_water;
1117 uint16_t fc_pause_time;
1118#if 0
1119 uint16_t current_ifs_val;
1120 uint16_t ifs_min_val;
1121 uint16_t ifs_max_val;
1122 uint16_t ifs_step_size;
1123 uint16_t ifs_ratio;
1124#endif
1125 uint16_t device_id;
1126 uint16_t vendor_id;
1127 uint16_t subsystem_id;
1128 uint16_t subsystem_vendor_id;
1129 uint8_t revision_id;
682011ff
WD
1130 uint8_t autoneg;
1131 uint8_t mdix;
1132 uint8_t forced_speed_duplex;
1133 uint8_t wait_autoneg_complete;
1134 uint8_t dma_fairness;
682011ff
WD
1135#if 0
1136 uint8_t perm_mac_addr[NODE_ADDRESS_SIZE];
682011ff 1137#endif
aa070789
RZ
1138 boolean_t disable_polarity_correction;
1139 boolean_t speed_downgraded;
682011ff
WD
1140 boolean_t get_link_status;
1141 boolean_t tbi_compatibility_en;
1142 boolean_t tbi_compatibility_on;
aa070789 1143 boolean_t fc_strict_ieee;
682011ff
WD
1144 boolean_t fc_send_xon;
1145 boolean_t report_tx_early;
aa070789
RZ
1146 boolean_t phy_reset_disable;
1147 boolean_t initialize_hw_bits_disable;
682011ff
WD
1148#if 0
1149 boolean_t adaptive_ifs;
1150 boolean_t ifs_params_forced;
1151 boolean_t in_ifs_mode;
1152#endif
aa070789
RZ
1153 e1000_smart_speed smart_speed;
1154 e1000_dsp_config dsp_config_state;
682011ff
WD
1155};
1156
1157#define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */
1158#define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */
aa070789
RZ
1159#define E1000_EEPROM_RW_REG_DATA 16 /* Offset to data in EEPROM
1160 read/write registers */
1161#define E1000_EEPROM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
1162#define E1000_EEPROM_RW_REG_START 1 /* First bit for telling part to start
1163 operation */
1164#define E1000_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
1165#define E1000_EEPROM_POLL_WRITE 1 /* Flag for polling for write
1166 complete */
1167#define E1000_EEPROM_POLL_READ 0 /* Flag for polling for read complete */
1168#define EEPROM_RESERVED_WORD 0xFFFF
682011ff
WD
1169
1170/* Register Bit Masks */
1171/* Device Control */
53677ef1
WD
1172#define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
1173#define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */
682011ff
WD
1174#define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */
1175#define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
53677ef1
WD
1176#define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */
1177#define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */
682011ff 1178#define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
53677ef1 1179#define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
682011ff
WD
1180#define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
1181#define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
1182#define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
1183#define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
1184#define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
1185#define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */
1186#define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
1187#define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
1188#define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
1189#define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
1190#define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */
1191#define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */
1192#define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
1193#define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */
1194#define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */
1195#define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */
53677ef1 1196#define E1000_CTRL_RST 0x04000000 /* Global reset */
682011ff
WD
1197#define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
1198#define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
53677ef1
WD
1199#define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */
1200#define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
682011ff
WD
1201#define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
1202
1203/* Device Status */
53677ef1
WD
1204#define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
1205#define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
1206#define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
1207#define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */
1208#define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
1209#define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
1210#define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */
682011ff 1211#define E1000_STATUS_SPEED_MASK 0x000000C0
53677ef1
WD
1212#define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
1213#define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
682011ff 1214#define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
53677ef1
WD
1215#define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */
1216#define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */
1217#define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */
1218#define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */
1219#define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */
682011ff
WD
1220#define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */
1221
1222/* Constants used to intrepret the masked PCI-X bus speed. */
1223#define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */
1224#define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */
1225#define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */
1226
1227/* EEPROM/Flash Control */
53677ef1
WD
1228#define E1000_EECD_SK 0x00000001 /* EEPROM Clock */
1229#define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */
1230#define E1000_EECD_DI 0x00000004 /* EEPROM Data In */
1231#define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */
682011ff
WD
1232#define E1000_EECD_FWE_MASK 0x00000030
1233#define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */
1234#define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */
1235#define E1000_EECD_FWE_SHIFT 4
1236#define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */
53677ef1
WD
1237#define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */
1238#define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */
682011ff 1239#define E1000_EECD_PRES 0x00000100 /* EEPROM Present */
aa070789
RZ
1240#define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type
1241 * (0-small, 1-large) */
1242
1243#define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */
1244#ifndef E1000_EEPROM_GRANT_ATTEMPTS
1245#define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */
1246#endif
1247#define E1000_EECD_AUTO_RD 0x00000200 /* EEPROM Auto Read done */
1248#define E1000_EECD_SIZE_EX_MASK 0x00007800 /* EEprom Size */
1249#define E1000_EECD_SIZE_EX_SHIFT 11
1250#define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */
1251#define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */
1252#define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */
1253#define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */
1254#define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
1255#define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */
1256#define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
1257#define E1000_EECD_SECVAL_SHIFT 22
1258#define E1000_STM_OPCODE 0xDB00
1259#define E1000_HICR_FW_RESET 0xC0
1260
1261#define E1000_SHADOW_RAM_WORDS 2048
1262#define E1000_ICH_NVM_SIG_WORD 0x13
1263#define E1000_ICH_NVM_SIG_MASK 0xC0
682011ff
WD
1264
1265/* EEPROM Read */
1266#define E1000_EERD_START 0x00000001 /* Start Read */
1267#define E1000_EERD_DONE 0x00000010 /* Read Done */
1268#define E1000_EERD_ADDR_SHIFT 8
1269#define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */
1270#define E1000_EERD_DATA_SHIFT 16
1271#define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */
1272
aa070789
RZ
1273/* EEPROM Commands - Microwire */
1274#define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */
1275#define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */
1276#define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */
1277#define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */
1278#define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erast/write disable */
1279
1280/* EEPROM Commands - SPI */
1281#define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
1282#define EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */
1283#define EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */
1284#define EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
1285#define EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Enable latch */
1286#define EEPROM_WRDI_OPCODE_SPI 0x04 /* EEPROM reset Write Enable latch */
1287#define EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status register */
1288#define EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status register */
1289#define EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */
1290#define EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */
1291#define EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */
1292
1293/* EEPROM Size definitions */
1294#define EEPROM_WORD_SIZE_SHIFT 6
1295#define EEPROM_SIZE_SHIFT 10
1296#define EEPROM_SIZE_MASK 0x1C00
1297
1298/* EEPROM Word Offsets */
1299#define EEPROM_COMPAT 0x0003
1300#define EEPROM_ID_LED_SETTINGS 0x0004
1301#define EEPROM_VERSION 0x0005
1302#define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude
1303 adjustment. */
1304#define EEPROM_PHY_CLASS_WORD 0x0007
1305#define EEPROM_INIT_CONTROL1_REG 0x000A
1306#define EEPROM_INIT_CONTROL2_REG 0x000F
1307#define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010
1308#define EEPROM_INIT_CONTROL3_PORT_B 0x0014
1309#define EEPROM_INIT_3GIO_3 0x001A
1310#define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020
1311#define EEPROM_INIT_CONTROL3_PORT_A 0x0024
1312#define EEPROM_CFG 0x0012
1313#define EEPROM_FLASH_VERSION 0x0032
1314#define EEPROM_CHECKSUM_REG 0x003F
1315
1316#define E1000_EEPROM_CFG_DONE 0x00040000 /* MNG config cycle done */
1317#define E1000_EEPROM_CFG_DONE_PORT_1 0x00080000 /* ...for second port */
1318
682011ff 1319/* Extended Device Control */
53677ef1
WD
1320#define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */
1321#define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */
682011ff 1322#define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
53677ef1
WD
1323#define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */
1324#define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */
aa070789
RZ
1325#define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable
1326 Pin 4 */
1327#define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable
1328 Pin 5 */
53677ef1 1329#define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA
682011ff 1330#define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */
53677ef1 1331#define E1000_CTRL_EXT_SWDPIN6 0x00000040 /* SWDPIN 6 value */
682011ff 1332#define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */
53677ef1 1333#define E1000_CTRL_EXT_SWDPIN7 0x00000080 /* SWDPIN 7 value */
682011ff
WD
1334#define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */
1335#define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */
1336#define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */
53677ef1 1337#define E1000_CTRL_EXT_SWDPIO6 0x00000400 /* SWDPIN 6 Input or output */
682011ff 1338#define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */
53677ef1
WD
1339#define E1000_CTRL_EXT_SWDPIO7 0x00000800 /* SWDPIN 7 Input or output */
1340#define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */
1341#define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
1342#define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */
682011ff 1343#define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
aa070789 1344#define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
682011ff
WD
1345#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
1346#define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
1347#define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000
1348#define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000
1349#define E1000_CTRL_EXT_WR_WMARK_256 0x00000000
1350#define E1000_CTRL_EXT_WR_WMARK_320 0x01000000
1351#define E1000_CTRL_EXT_WR_WMARK_384 0x02000000
1352#define E1000_CTRL_EXT_WR_WMARK_448 0x03000000
1353
1354/* MDI Control */
1355#define E1000_MDIC_DATA_MASK 0x0000FFFF
1356#define E1000_MDIC_REG_MASK 0x001F0000
1357#define E1000_MDIC_REG_SHIFT 16
1358#define E1000_MDIC_PHY_MASK 0x03E00000
1359#define E1000_MDIC_PHY_SHIFT 21
1360#define E1000_MDIC_OP_WRITE 0x04000000
1361#define E1000_MDIC_OP_READ 0x08000000
1362#define E1000_MDIC_READY 0x10000000
1363#define E1000_MDIC_INT_EN 0x20000000
1364#define E1000_MDIC_ERROR 0x40000000
1365
aa070789
RZ
1366#define E1000_PHY_CTRL_SPD_EN 0x00000001
1367#define E1000_PHY_CTRL_D0A_LPLU 0x00000002
1368#define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
1369#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
1370#define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
1371#define E1000_PHY_CTRL_B2B_EN 0x00000080
682011ff
WD
1372/* LED Control */
1373#define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
1374#define E1000_LEDCTL_LED0_MODE_SHIFT 0
53677ef1 1375#define E1000_LEDCTL_LED0_IVRT 0x00000040
682011ff
WD
1376#define E1000_LEDCTL_LED0_BLINK 0x00000080
1377#define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00
1378#define E1000_LEDCTL_LED1_MODE_SHIFT 8
53677ef1 1379#define E1000_LEDCTL_LED1_IVRT 0x00004000
682011ff
WD
1380#define E1000_LEDCTL_LED1_BLINK 0x00008000
1381#define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000
1382#define E1000_LEDCTL_LED2_MODE_SHIFT 16
53677ef1 1383#define E1000_LEDCTL_LED2_IVRT 0x00400000
682011ff
WD
1384#define E1000_LEDCTL_LED2_BLINK 0x00800000
1385#define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000
1386#define E1000_LEDCTL_LED3_MODE_SHIFT 24
53677ef1 1387#define E1000_LEDCTL_LED3_IVRT 0x40000000
682011ff
WD
1388#define E1000_LEDCTL_LED3_BLINK 0x80000000
1389
53677ef1 1390#define E1000_LEDCTL_MODE_LINK_10_1000 0x0
682011ff 1391#define E1000_LEDCTL_MODE_LINK_100_1000 0x1
53677ef1
WD
1392#define E1000_LEDCTL_MODE_LINK_UP 0x2
1393#define E1000_LEDCTL_MODE_ACTIVITY 0x3
682011ff 1394#define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4
53677ef1
WD
1395#define E1000_LEDCTL_MODE_LINK_10 0x5
1396#define E1000_LEDCTL_MODE_LINK_100 0x6
1397#define E1000_LEDCTL_MODE_LINK_1000 0x7
1398#define E1000_LEDCTL_MODE_PCIX_MODE 0x8
1399#define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9
1400#define E1000_LEDCTL_MODE_COLLISION 0xA
1401#define E1000_LEDCTL_MODE_BUS_SPEED 0xB
1402#define E1000_LEDCTL_MODE_BUS_SIZE 0xC
1403#define E1000_LEDCTL_MODE_PAUSED 0xD
1404#define E1000_LEDCTL_MODE_LED_ON 0xE
1405#define E1000_LEDCTL_MODE_LED_OFF 0xF
682011ff
WD
1406
1407/* Receive Address */
1408#define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
1409
1410/* Interrupt Cause Read */
53677ef1
WD
1411#define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
1412#define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */
1413#define E1000_ICR_LSC 0x00000004 /* Link Status Change */
682011ff
WD
1414#define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
1415#define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
53677ef1
WD
1416#define E1000_ICR_RXO 0x00000040 /* rx overrun */
1417#define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
1418#define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */
682011ff
WD
1419#define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */
1420#define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */
1421#define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */
1422#define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */
1423#define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */
1424#define E1000_ICR_TXD_LOW 0x00008000
53677ef1 1425#define E1000_ICR_SRPD 0x00010000
682011ff
WD
1426
1427/* Interrupt Cause Set */
53677ef1
WD
1428#define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
1429#define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
1430#define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
682011ff
WD
1431#define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
1432#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
53677ef1
WD
1433#define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */
1434#define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
1435#define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */
682011ff
WD
1436#define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
1437#define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
1438#define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
1439#define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
1440#define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
1441#define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW
53677ef1 1442#define E1000_ICS_SRPD E1000_ICR_SRPD
682011ff
WD
1443
1444/* Interrupt Mask Set */
53677ef1
WD
1445#define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
1446#define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
1447#define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
682011ff
WD
1448#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
1449#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
53677ef1
WD
1450#define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */
1451#define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
1452#define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */
682011ff
WD
1453#define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
1454#define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
1455#define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
1456#define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
1457#define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
1458#define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW
53677ef1 1459#define E1000_IMS_SRPD E1000_ICR_SRPD
682011ff
WD
1460
1461/* Interrupt Mask Clear */
53677ef1
WD
1462#define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */
1463#define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
1464#define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */
682011ff
WD
1465#define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
1466#define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
53677ef1
WD
1467#define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */
1468#define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */
1469#define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */
682011ff
WD
1470#define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
1471#define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
1472#define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
1473#define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
1474#define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
1475#define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW
53677ef1 1476#define E1000_IMC_SRPD E1000_ICR_SRPD
682011ff
WD
1477
1478/* Receive Control */
53677ef1
WD
1479#define E1000_RCTL_RST 0x00000001 /* Software reset */
1480#define E1000_RCTL_EN 0x00000002 /* enable */
1481#define E1000_RCTL_SBP 0x00000004 /* store bad packet */
1482#define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
1483#define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
1484#define E1000_RCTL_LPE 0x00000020 /* long packet enable */
1485#define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
1486#define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
1487#define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */
1488#define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
1489#define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
1490#define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */
1491#define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */
1492#define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
1493#define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */
1494#define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */
1495#define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */
1496#define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
1497#define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */
1498#define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
682011ff 1499/* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
53677ef1
WD
1500#define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */
1501#define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */
1502#define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
1503#define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
682011ff 1504/* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
53677ef1
WD
1505#define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */
1506#define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */
1507#define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */
1508#define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
1509#define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
1510#define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
1511#define E1000_RCTL_DPF 0x00400000 /* discard pause frames */
1512#define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
1513#define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
682011ff 1514
aa070789
RZ
1515/* SW_W_SYNC definitions */
1516#define E1000_SWFW_EEP_SM 0x0001
1517#define E1000_SWFW_PHY0_SM 0x0002
1518#define E1000_SWFW_PHY1_SM 0x0004
1519#define E1000_SWFW_MAC_CSR_SM 0x0008
1520
682011ff
WD
1521/* Receive Descriptor */
1522#define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */
53677ef1 1523#define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */
682011ff 1524#define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */
53677ef1
WD
1525#define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */
1526#define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */
682011ff
WD
1527
1528/* Flow Control */
1529#define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
1530#define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */
1531#define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
1532#define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
1533
1534/* Receive Descriptor Control */
1535#define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */
1536#define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */
1537#define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */
1538#define E1000_RXDCTL_GRAN 0x01000000 /* RXDCTL Granularity */
1539
1540/* Transmit Descriptor Control */
aa070789
RZ
1541#define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
1542#define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
1543#define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
682011ff
WD
1544#define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
1545#define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */
1546#define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
aa070789
RZ
1547#define E1000_TXDCTL_COUNT_DESC 0x00400000 /* Enable the counting of desc.
1548 still to be processed. */
682011ff
WD
1549
1550/* Transmit Configuration Word */
53677ef1
WD
1551#define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
1552#define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */
682011ff
WD
1553#define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
1554#define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
1555#define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
53677ef1
WD
1556#define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */
1557#define E1000_TXCW_NP 0x00008000 /* TXCW next page */
1558#define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */
1559#define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */
1560#define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
682011ff
WD
1561
1562/* Receive Configuration Word */
53677ef1
WD
1563#define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
1564#define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */
1565#define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
1566#define E1000_RXCW_CC 0x10000000 /* Receive config change */
1567#define E1000_RXCW_C 0x20000000 /* Receive config */
682011ff 1568#define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
53677ef1 1569#define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */
682011ff
WD
1570
1571/* Transmit Control */
53677ef1
WD
1572#define E1000_TCTL_RST 0x00000001 /* software reset */
1573#define E1000_TCTL_EN 0x00000002 /* enable tx */
1574#define E1000_TCTL_BCE 0x00000004 /* busy check enable */
1575#define E1000_TCTL_PSP 0x00000008 /* pad short packets */
1576#define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
682011ff
WD
1577#define E1000_TCTL_COLD 0x003ff000 /* collision distance */
1578#define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */
53677ef1 1579#define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */
682011ff
WD
1580#define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
1581#define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */
aa070789 1582#define E1000_TCTL_MULR 0x10000000 /* Multiple request support */
682011ff
WD
1583
1584/* Receive Checksum Control */
1585#define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */
1586#define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
1587#define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
1588#define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */
1589
1590/* Definitions for power management and wakeup registers */
1591/* Wake Up Control */
53677ef1 1592#define E1000_WUC_APME 0x00000001 /* APM Enable */
682011ff
WD
1593#define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
1594#define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */
1595#define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */
1596
1597/* Wake Up Filter Control */
1598#define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
53677ef1
WD
1599#define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
1600#define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
1601#define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
1602#define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
1603#define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
682011ff
WD
1604#define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */
1605#define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */
1606#define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */
1607#define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */
1608#define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */
1609#define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */
1610#define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */
1611#define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */
1612#define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
1613
1614/* Wake Up Status */
1615#define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */
1616#define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */
1617#define E1000_WUS_EX 0x00000004 /* Directed Exact Received */
1618#define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */
1619#define E1000_WUS_BC 0x00000010 /* Broadcast Received */
1620#define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */
1621#define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */
1622#define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */
1623#define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */
1624#define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */
1625#define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */
1626#define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */
1627#define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
1628
1629/* Management Control */
53677ef1
WD
1630#define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
1631#define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
1632#define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */
1633#define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */
1634#define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */
1635#define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */
1636#define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */
1637#define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */
1638#define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
1639#define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery
682011ff 1640 * Filtering */
53677ef1
WD
1641#define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */
1642#define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
682011ff 1643#define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */
53677ef1
WD
1644#define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */
1645#define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */
1646#define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */
1647#define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */
682011ff 1648#define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */
53677ef1 1649#define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */
682011ff
WD
1650
1651#define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */
1652#define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */
1653
1654/* Wake Up Packet Length */
1655#define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */
1656
53677ef1 1657#define E1000_MDALIGN 4096
682011ff
WD
1658
1659/* EEPROM Commands */
1660#define EEPROM_READ_OPCODE 0x6 /* EERPOM read opcode */
1661#define EEPROM_WRITE_OPCODE 0x5 /* EERPOM write opcode */
1662#define EEPROM_ERASE_OPCODE 0x7 /* EERPOM erase opcode */
1663#define EEPROM_EWEN_OPCODE 0x13 /* EERPOM erase/write enable */
1664#define EEPROM_EWDS_OPCODE 0x10 /* EERPOM erast/write disable */
1665
1666/* EEPROM Word Offsets */
53677ef1
WD
1667#define EEPROM_COMPAT 0x0003
1668#define EEPROM_ID_LED_SETTINGS 0x0004
682011ff
WD
1669#define EEPROM_INIT_CONTROL1_REG 0x000A
1670#define EEPROM_INIT_CONTROL2_REG 0x000F
53677ef1
WD
1671#define EEPROM_FLASH_VERSION 0x0032
1672#define EEPROM_CHECKSUM_REG 0x003F
682011ff
WD
1673
1674/* Word definitions for ID LED Settings */
1675#define ID_LED_RESERVED_0000 0x0000
1676#define ID_LED_RESERVED_FFFF 0xFFFF
53677ef1 1677#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
8bde7f77
WD
1678 (ID_LED_OFF1_OFF2 << 8) | \
1679 (ID_LED_DEF1_DEF2 << 4) | \
1680 (ID_LED_DEF1_DEF2))
682011ff
WD
1681#define ID_LED_DEF1_DEF2 0x1
1682#define ID_LED_DEF1_ON2 0x2
1683#define ID_LED_DEF1_OFF2 0x3
1684#define ID_LED_ON1_DEF2 0x4
53677ef1 1685#define ID_LED_ON1_ON2 0x5
682011ff
WD
1686#define ID_LED_ON1_OFF2 0x6
1687#define ID_LED_OFF1_DEF2 0x7
1688#define ID_LED_OFF1_ON2 0x8
1689#define ID_LED_OFF1_OFF2 0x9
1690
1691/* Mask bits for fields in Word 0x03 of the EEPROM */
1692#define EEPROM_COMPAT_SERVER 0x0400
1693#define EEPROM_COMPAT_CLIENT 0x0200
1694
1695/* Mask bits for fields in Word 0x0a of the EEPROM */
1696#define EEPROM_WORD0A_ILOS 0x0010
1697#define EEPROM_WORD0A_SWDPIO 0x01E0
1698#define EEPROM_WORD0A_LRST 0x0200
1699#define EEPROM_WORD0A_FD 0x0400
1700#define EEPROM_WORD0A_66MHZ 0x0800
1701
1702/* Mask bits for fields in Word 0x0f of the EEPROM */
1703#define EEPROM_WORD0F_PAUSE_MASK 0x3000
53677ef1
WD
1704#define EEPROM_WORD0F_PAUSE 0x1000
1705#define EEPROM_WORD0F_ASM_DIR 0x2000
1706#define EEPROM_WORD0F_ANE 0x0800
682011ff
WD
1707#define EEPROM_WORD0F_SWPDIO_EXT 0x00F0
1708
1709/* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */
1710#define EEPROM_SUM 0xBABA
1711
1712/* EEPROM Map defines (WORD OFFSETS)*/
1713#define EEPROM_NODE_ADDRESS_BYTE_0 0
53677ef1 1714#define EEPROM_PBA_BYTE_1 8
682011ff
WD
1715
1716/* EEPROM Map Sizes (Byte Counts) */
1717#define PBA_SIZE 4
1718
1719/* Collision related configuration parameters */
aa070789 1720#define E1000_COLLISION_THRESHOLD 0xF
53677ef1 1721#define E1000_CT_SHIFT 4
aa070789
RZ
1722#define E1000_COLLISION_DISTANCE 63
1723#define E1000_COLLISION_DISTANCE_82542 64
53677ef1
WD
1724#define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
1725#define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
682011ff 1726#define E1000_GB_HDX_COLLISION_DISTANCE 512
53677ef1 1727#define E1000_COLD_SHIFT 12
682011ff
WD
1728
1729/* The number of Transmit and Receive Descriptors must be a multiple of 8 */
1730#define REQ_TX_DESCRIPTOR_MULTIPLE 8
1731#define REQ_RX_DESCRIPTOR_MULTIPLE 8
1732
1733/* Default values for the transmit IPG register */
1734#define DEFAULT_82542_TIPG_IPGT 10
1735#define DEFAULT_82543_TIPG_IPGT_FIBER 9
1736#define DEFAULT_82543_TIPG_IPGT_COPPER 8
1737
1738#define E1000_TIPG_IPGT_MASK 0x000003FF
1739#define E1000_TIPG_IPGR1_MASK 0x000FFC00
1740#define E1000_TIPG_IPGR2_MASK 0x3FF00000
1741
1742#define DEFAULT_82542_TIPG_IPGR1 2
1743#define DEFAULT_82543_TIPG_IPGR1 8
53677ef1 1744#define E1000_TIPG_IPGR1_SHIFT 10
682011ff
WD
1745
1746#define DEFAULT_82542_TIPG_IPGR2 10
1747#define DEFAULT_82543_TIPG_IPGR2 6
aa070789 1748#define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
53677ef1 1749#define E1000_TIPG_IPGR2_SHIFT 20
682011ff
WD
1750
1751#define E1000_TXDMAC_DPP 0x00000001
1752
1753/* Adaptive IFS defines */
1754#define TX_THRESHOLD_START 8
1755#define TX_THRESHOLD_INCREMENT 10
1756#define TX_THRESHOLD_DECREMENT 1
1757#define TX_THRESHOLD_STOP 190
1758#define TX_THRESHOLD_DISABLE 0
1759#define TX_THRESHOLD_TIMER_MS 10000
53677ef1
WD
1760#define MIN_NUM_XMITS 1000
1761#define IFS_MAX 80
1762#define IFS_STEP 10
1763#define IFS_MIN 40
1764#define IFS_RATIO 4
682011ff
WD
1765
1766/* PBA constants */
1767#define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */
1768#define E1000_PBA_24K 0x0018
aa070789 1769#define E1000_PBA_38K 0x0026
682011ff
WD
1770#define E1000_PBA_40K 0x0028
1771#define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */
1772
1773/* Flow Control Constants */
1774#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
1775#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
53677ef1 1776#define FLOW_CONTROL_TYPE 0x8808
682011ff
WD
1777
1778/* The historical defaults for the flow control values are given below. */
53677ef1
WD
1779#define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */
1780#define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */
1781#define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */
682011ff
WD
1782
1783/* Flow Control High-Watermark: 43464 bytes */
1784#define E1000_FC_HIGH_THRESH 0xA9C8
1785/* Flow Control Low-Watermark: 43456 bytes */
1786#define E1000_FC_LOW_THRESH 0xA9C0
1787/* Flow Control Pause Time: 858 usec */
1788#define E1000_FC_PAUSE_TIME 0x0680
1789
1790/* PCIX Config space */
53677ef1 1791#define PCIX_COMMAND_REGISTER 0xE6
682011ff
WD
1792#define PCIX_STATUS_REGISTER_LO 0xE8
1793#define PCIX_STATUS_REGISTER_HI 0xEA
1794
1795#define PCIX_COMMAND_MMRBC_MASK 0x000C
1796#define PCIX_COMMAND_MMRBC_SHIFT 0x2
1797#define PCIX_STATUS_HI_MMRBC_MASK 0x0060
1798#define PCIX_STATUS_HI_MMRBC_SHIFT 0x5
1799#define PCIX_STATUS_HI_MMRBC_4K 0x3
1800#define PCIX_STATUS_HI_MMRBC_2K 0x2
1801
1802/* The number of bits that we need to shift right to move the "pause"
1803 * bits from the EEPROM (bits 13:12) to the "pause" (bits 8:7) field
8bde7f77 1804 * in the TXCW register
682011ff
WD
1805 */
1806#define PAUSE_SHIFT 5
1807
1808/* The number of bits that we need to shift left to move the "SWDPIO"
1809 * bits from the EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field
8bde7f77 1810 * in the CTRL register
682011ff
WD
1811 */
1812#define SWDPIO_SHIFT 17
1813
1814/* The number of bits that we need to shift left to move the "SWDPIO_EXT"
1815 * bits from the EEPROM word F (bits 7:4) to the bits 11:8 of The
1816 * Extended CTRL register.
8bde7f77 1817 * in the CTRL register
682011ff
WD
1818 */
1819#define SWDPIO__EXT_SHIFT 4
1820
1821/* The number of bits that we need to shift left to move the "ILOS"
1822 * bit from the EEPROM (bit 4) to the "ILOS" (bit 7) field
8bde7f77 1823 * in the CTRL register
682011ff
WD
1824 */
1825#define ILOS_SHIFT 3
1826
1827#define RECEIVE_BUFFER_ALIGN_SIZE (256)
1828
1829/* The number of milliseconds we wait for auto-negotiation to complete */
53677ef1 1830#define LINK_UP_TIMEOUT 500
682011ff
WD
1831
1832#define E1000_TX_BUFFER_SIZE ((uint32_t)1514)
1833
1834/* The carrier extension symbol, as received by the NIC. */
1835#define CARRIER_EXTENSION 0x0F
1836
1837/* TBI_ACCEPT macro definition:
1838 *
1839 * This macro requires:
53677ef1
WD
1840 * adapter = a pointer to struct e1000_hw
1841 * status = the 8 bit status field of the RX descriptor with EOP set
1842 * error = the 8 bit error field of the RX descriptor with EOP set
1843 * length = the sum of all the length fields of the RX descriptors that
1844 * make up the current frame
1845 * last_byte = the last byte of the frame DMAed by the hardware
1846 * max_frame_length = the maximum frame length we want to accept.
1847 * min_frame_length = the minimum frame length we want to accept.
682011ff 1848 *
8bde7f77 1849 * This macro is a conditional that should be used in the interrupt
682011ff
WD
1850 * handler's Rx processing routine when RxErrors have been detected.
1851 *
1852 * Typical use:
1853 * ...
1854 * if (TBI_ACCEPT) {
53677ef1
WD
1855 * accept_frame = TRUE;
1856 * e1000_tbi_adjust_stats(adapter, MacAddress);
1857 * frame_length--;
682011ff 1858 * } else {
53677ef1 1859 * accept_frame = FALSE;
682011ff
WD
1860 * }
1861 * ...
1862 */
1863
1864#define TBI_ACCEPT(adapter, status, errors, length, last_byte) \
1865 ((adapter)->tbi_compatibility_on && \
1866 (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \
1867 ((last_byte) == CARRIER_EXTENSION) && \
1868 (((status) & E1000_RXD_STAT_VP) ? \
8bde7f77
WD
1869 (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \
1870 ((length) <= ((adapter)->max_frame_size + 1))) : \
1871 (((length) > (adapter)->min_frame_size) && \
1872 ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1)))))
682011ff
WD
1873
1874/* Structures, enums, and macros for the PHY */
1875
1876/* Bit definitions for the Management Data IO (MDIO) and Management Data
1877 * Clock (MDC) pins in the Device Control Register.
1878 */
53677ef1
WD
1879#define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0
1880#define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0
1881#define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2
1882#define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2
1883#define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3
1884#define E1000_CTRL_MDC E1000_CTRL_SWDPIN3
1885#define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR
1886#define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA
682011ff
WD
1887
1888/* PHY 1000 MII Register/Bit Definitions */
1889/* PHY Registers defined by IEEE */
53677ef1
WD
1890#define PHY_CTRL 0x00 /* Control Register */
1891#define PHY_STATUS 0x01 /* Status Regiser */
1892#define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
1893#define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
1894#define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
1895#define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
1896#define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */
1897#define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */
1898#define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
1899#define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
1900#define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
1901#define PHY_EXT_STATUS 0x0F /* Extended Status Reg */
682011ff
WD
1902
1903/* M88E1000 Specific Registers */
53677ef1
WD
1904#define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
1905#define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
1906#define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */
1907#define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */
1908#define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
1909#define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */
682011ff 1910
aa070789
RZ
1911#define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
1912#define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
1913
53677ef1 1914#define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
ac3315c2 1915
aa070789
RZ
1916/* M88EC018 Rev 2 specific DownShift settings */
1917#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
1918#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000
1919#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200
1920#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400
1921#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600
1922#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
1923#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00
1924#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00
1925#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00
1926
ac3315c2 1927/* IGP01E1000 specifics */
53677ef1 1928#define IGP01E1000_IEEE_REGS_PAGE 0x0000
ac3315c2 1929#define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300
53677ef1 1930#define IGP01E1000_IEEE_FORCE_GIGA 0x0140
ac3315c2
AS
1931
1932/* IGP01E1000 Specific Registers */
53677ef1
WD
1933#define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */
1934#define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */
1935#define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */
1936#define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */
1937#define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */
1938#define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */
1939#define IGP02E1000_PHY_POWER_MGMT 0x19
1940#define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */
682011ff 1941
aa070789
RZ
1942/* IGP01E1000 AGC Registers - stores the cable length values*/
1943#define IGP01E1000_PHY_AGC_A 0x1172
1944#define IGP01E1000_PHY_AGC_B 0x1272
1945#define IGP01E1000_PHY_AGC_C 0x1472
1946#define IGP01E1000_PHY_AGC_D 0x1872
1947
1948/* IGP01E1000 Specific Port Config Register - R/W */
1949#define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010
1950#define IGP01E1000_PSCFR_PRE_EN 0x0020
1951#define IGP01E1000_PSCFR_SMART_SPEED 0x0080
1952#define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100
1953#define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400
1954#define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000
1955/* IGP02E1000 AGC Registers for cable length values */
1956#define IGP02E1000_PHY_AGC_A 0x11B1
1957#define IGP02E1000_PHY_AGC_B 0x12B1
1958#define IGP02E1000_PHY_AGC_C 0x14B1
1959#define IGP02E1000_PHY_AGC_D 0x18B1
1960
1961#define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */
1962#define IGP02E1000_PM_D3_LPLU 0x0004 /* Enable LPLU in
1963 non-D0a modes */
1964#define IGP02E1000_PM_D0_LPLU 0x0002 /* Enable LPLU in
1965 D0a mode */
1966
1967/* IGP01E1000 DSP Reset Register */
1968#define IGP01E1000_PHY_DSP_RESET 0x1F33
1969#define IGP01E1000_PHY_DSP_SET 0x1F71
1970#define IGP01E1000_PHY_DSP_FFE 0x1F35
1971
1972#define IGP01E1000_PHY_CHANNEL_NUM 4
1973#define IGP02E1000_PHY_CHANNEL_NUM 4
1974
1975#define IGP01E1000_PHY_AGC_PARAM_A 0x1171
1976#define IGP01E1000_PHY_AGC_PARAM_B 0x1271
1977#define IGP01E1000_PHY_AGC_PARAM_C 0x1471
1978#define IGP01E1000_PHY_AGC_PARAM_D 0x1871
1979
1980#define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000
1981#define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000
1982
1983#define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890
1984#define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000
1985#define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004
1986#define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069
1987
1988#define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A
1989/* IGP01E1000 PCS Initialization register - stores the polarity status when
1990 * speed = 1000 Mbps. */
1991#define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
1992#define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5
1993
1994#define IGP01E1000_ANALOG_REGS_PAGE 0x20C0
1995
1996/* IGP01E1000 GMII FIFO Register */
1997#define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed
1998 * on Link-Up */
1999#define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */
2000
2001/* IGP01E1000 Analog Register */
2002#define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1
2003#define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0
2004#define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC
2005#define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE
2006
2007#define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000
2008#define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80
2009#define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070
2010#define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100
2011#define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002
2012
2013#define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040
2014#define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010
2015#define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080
2016#define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500
2017
2018/* IGP01E1000 Specific Port Control Register - R/W */
2019#define IGP01E1000_PSCR_TP_LOOPBACK 0x0010
2020#define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200
2021#define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400
2022#define IGP01E1000_PSCR_FLIP_CHIP 0x0800
2023#define IGP01E1000_PSCR_AUTO_MDIX 0x1000
2024#define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */
2025/* GG82563 PHY Specific Status Register (Page 0, Register 16 */
2026#define GG82563_PSCR_DISABLE_JABBER 0x0001 /* 1=Disable Jabber */
2027#define GG82563_PSCR_POLARITY_REVERSAL_DISABLE 0x0002 /* 1=Polarity Reversal
2028 Disabled */
2029#define GG82563_PSCR_POWER_DOWN 0x0004 /* 1=Power Down */
2030#define GG82563_PSCR_COPPER_TRANSMITER_DISABLE 0x0008 /* 1=Transmitter
2031 Disabled */
2032#define GG82563_PSCR_CROSSOVER_MODE_MASK 0x0060
2033#define GG82563_PSCR_CROSSOVER_MODE_MDI 0x0000 /* 00=Manual MDI
2034 configuration */
2035#define GG82563_PSCR_CROSSOVER_MODE_MDIX 0x0020 /* 01=Manual MDIX
2036 configuration */
2037#define GG82563_PSCR_CROSSOVER_MODE_AUTO 0x0060 /* 11=Automatic
2038 crossover */
2039#define GG82563_PSCR_ENALBE_EXTENDED_DISTANCE 0x0080 /* 1=Enable Extended
2040 Distance */
2041#define GG82563_PSCR_ENERGY_DETECT_MASK 0x0300
2042#define GG82563_PSCR_ENERGY_DETECT_OFF 0x0000 /* 00,01=Off */
2043#define GG82563_PSCR_ENERGY_DETECT_RX 0x0200 /* 10=Sense on Rx only
2044 (Energy Detect) */
2045#define GG82563_PSCR_ENERGY_DETECT_RX_TM 0x0300 /* 11=Sense and Tx NLP */
2046#define GG82563_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force Link Good */
2047#define GG82563_PSCR_DOWNSHIFT_ENABLE 0x0800 /* 1=Enable Downshift */
2048#define GG82563_PSCR_DOWNSHIFT_COUNTER_MASK 0x7000
2049#define GG82563_PSCR_DOWNSHIFT_COUNTER_SHIFT 12
2050
2051/* PHY Specific Status Register (Page 0, Register 17) */
2052#define GG82563_PSSR_JABBER 0x0001 /* 1=Jabber */
2053#define GG82563_PSSR_POLARITY 0x0002 /* 1=Polarity Reversed */
2054#define GG82563_PSSR_LINK 0x0008 /* 1=Link is Up */
2055#define GG82563_PSSR_ENERGY_DETECT 0x0010 /* 1=Sleep, 0=Active */
2056#define GG82563_PSSR_DOWNSHIFT 0x0020 /* 1=Downshift */
2057#define GG82563_PSSR_CROSSOVER_STATUS 0x0040 /* 1=MDIX, 0=MDI */
2058#define GG82563_PSSR_RX_PAUSE_ENABLED 0x0100 /* 1=Receive Pause Enabled */
2059#define GG82563_PSSR_TX_PAUSE_ENABLED 0x0200 /* 1=Transmit Pause Enabled */
2060#define GG82563_PSSR_LINK_UP 0x0400 /* 1=Link Up */
2061#define GG82563_PSSR_SPEED_DUPLEX_RESOLVED 0x0800 /* 1=Resolved */
2062#define GG82563_PSSR_PAGE_RECEIVED 0x1000 /* 1=Page Received */
2063#define GG82563_PSSR_DUPLEX 0x2000 /* 1-Full-Duplex */
2064#define GG82563_PSSR_SPEED_MASK 0xC000
2065#define GG82563_PSSR_SPEED_10MBPS 0x0000 /* 00=10Mbps */
2066#define GG82563_PSSR_SPEED_100MBPS 0x4000 /* 01=100Mbps */
2067#define GG82563_PSSR_SPEED_1000MBPS 0x8000 /* 10=1000Mbps */
2068
2069/* PHY Specific Status Register 2 (Page 0, Register 19) */
2070#define GG82563_PSSR2_JABBER 0x0001 /* 1=Jabber */
2071#define GG82563_PSSR2_POLARITY_CHANGED 0x0002 /* 1=Polarity Changed */
2072#define GG82563_PSSR2_ENERGY_DETECT_CHANGED 0x0010 /* 1=Energy Detect Changed */
2073#define GG82563_PSSR2_DOWNSHIFT_INTERRUPT 0x0020 /* 1=Downshift Detected */
2074#define GG82563_PSSR2_MDI_CROSSOVER_CHANGE 0x0040 /* 1=Crossover Changed */
2075#define GG82563_PSSR2_FALSE_CARRIER 0x0100 /* 1=False Carrier */
2076#define GG82563_PSSR2_SYMBOL_ERROR 0x0200 /* 1=Symbol Error */
2077#define GG82563_PSSR2_LINK_STATUS_CHANGED 0x0400 /* 1=Link Status Changed */
2078#define GG82563_PSSR2_AUTO_NEG_COMPLETED 0x0800 /* 1=Auto-Neg Completed */
2079#define GG82563_PSSR2_PAGE_RECEIVED 0x1000 /* 1=Page Received */
2080#define GG82563_PSSR2_DUPLEX_CHANGED 0x2000 /* 1=Duplex Changed */
2081#define GG82563_PSSR2_SPEED_CHANGED 0x4000 /* 1=Speed Changed */
2082#define GG82563_PSSR2_AUTO_NEG_ERROR 0x8000 /* 1=Auto-Neg Error */
2083
2084/* PHY Specific Control Register 2 (Page 0, Register 26) */
2085#define GG82563_PSCR2_10BT_POLARITY_FORCE 0x0002 /* 1=Force Negative
2086 Polarity */
2087#define GG82563_PSCR2_1000MB_TEST_SELECT_MASK 0x000C
2088#define GG82563_PSCR2_1000MB_TEST_SELECT_NORMAL 0x0000 /* 00,01=Normal
2089 Operation */
2090#define GG82563_PSCR2_1000MB_TEST_SELECT_112NS 0x0008 /* 10=Select 112ns
2091 Sequence */
2092#define GG82563_PSCR2_1000MB_TEST_SELECT_16NS 0x000C /* 11=Select 16ns
2093 Sequence */
2094#define GG82563_PSCR2_REVERSE_AUTO_NEG 0x2000 /* 1=Reverse
2095 Auto-Negotiation */
2096#define GG82563_PSCR2_1000BT_DISABLE 0x4000 /* 1=Disable
2097 1000BASE-T */
2098#define GG82563_PSCR2_TRANSMITER_TYPE_MASK 0x8000
2099#define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_B 0x0000 /* 0=Class B */
2100#define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_A 0x8000 /* 1=Class A */
2101
2102/* MAC Specific Control Register (Page 2, Register 21) */
2103/* Tx clock speed for Link Down and 1000BASE-T for the following speeds */
2104#define GG82563_MSCR_TX_CLK_MASK 0x0007
2105#define GG82563_MSCR_TX_CLK_10MBPS_2_5MHZ 0x0004
2106#define GG82563_MSCR_TX_CLK_100MBPS_25MHZ 0x0005
2107#define GG82563_MSCR_TX_CLK_1000MBPS_2_5MHZ 0x0006
2108#define GG82563_MSCR_TX_CLK_1000MBPS_25MHZ 0x0007
2109
2110#define GG82563_MSCR_ASSERT_CRS_ON_TX 0x0010 /* 1=Assert */
2111
2112/* DSP Distance Register (Page 5, Register 26) */
2113#define GG82563_DSPD_CABLE_LENGTH 0x0007 /* 0 = <50M;
2114 1 = 50-80M;
2115 2 = 80-110M;
2116 3 = 110-140M;
2117 4 = >140M */
2118
2119/* Kumeran Mode Control Register (Page 193, Register 16) */
2120#define GG82563_KMCR_PHY_LEDS_EN 0x0020 /* 1=PHY LEDs,
2121 0=Kumeran Inband LEDs */
2122#define GG82563_KMCR_FORCE_LINK_UP 0x0040 /* 1=Force Link Up */
2123#define GG82563_KMCR_SUPPRESS_SGMII_EPD_EXT 0x0080
2124#define GG82563_KMCR_MDIO_BUS_SPEED_SELECT_MASK 0x0400
2125#define GG82563_KMCR_MDIO_BUS_SPEED_SELECT 0x0400 /* 1=6.25MHz,
2126 0=0.8MHz */
2127#define GG82563_KMCR_PASS_FALSE_CARRIER 0x0800
2128
2129/* Power Management Control Register (Page 193, Register 20) */
2130#define GG82563_PMCR_ENABLE_ELECTRICAL_IDLE 0x0001 /* 1=Enalbe SERDES
2131 Electrical Idle */
2132#define GG82563_PMCR_DISABLE_PORT 0x0002 /* 1=Disable Port */
2133#define GG82563_PMCR_DISABLE_SERDES 0x0004 /* 1=Disable SERDES */
2134#define GG82563_PMCR_REVERSE_AUTO_NEG 0x0008 /* 1=Enable Reverse
2135 Auto-Negotiation */
2136#define GG82563_PMCR_DISABLE_1000_NON_D0 0x0010 /* 1=Disable 1000Mbps
2137 Auto-Neg in non D0 */
2138#define GG82563_PMCR_DISABLE_1000 0x0020 /* 1=Disable 1000Mbps
2139 Auto-Neg Always */
2140#define GG82563_PMCR_REVERSE_AUTO_NEG_D0A 0x0040 /* 1=Enable D0a
2141 Reverse Auto-Negotiation */
2142#define GG82563_PMCR_FORCE_POWER_STATE 0x0080 /* 1=Force Power State */
2143#define GG82563_PMCR_PROGRAMMED_POWER_STATE_MASK 0x0300
2144#define GG82563_PMCR_PROGRAMMED_POWER_STATE_DR 0x0000 /* 00=Dr */
2145#define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0U 0x0100 /* 01=D0u */
2146#define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0A 0x0200 /* 10=D0a */
2147#define GG82563_PMCR_PROGRAMMED_POWER_STATE_D3 0x0300 /* 11=D3 */
2148
2149/* In-Band Control Register (Page 194, Register 18) */
2150#define GG82563_ICR_DIS_PADDING 0x0010 /* Disable Padding Use */
2151
2152
2153/* Bits...
2154 * 15-5: page
2155 * 4-0: register offset
2156 */
2157#define GG82563_PAGE_SHIFT 5
2158#define GG82563_REG(page, reg) \
2159 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
2160#define GG82563_MIN_ALT_REG 30
2161
2162/* GG82563 Specific Registers */
2163#define GG82563_PHY_SPEC_CTRL \
2164 GG82563_REG(0, 16) /* PHY Specific Control */
2165#define GG82563_PHY_SPEC_STATUS \
2166 GG82563_REG(0, 17) /* PHY Specific Status */
2167#define GG82563_PHY_INT_ENABLE \
2168 GG82563_REG(0, 18) /* Interrupt Enable */
2169#define GG82563_PHY_SPEC_STATUS_2 \
2170 GG82563_REG(0, 19) /* PHY Specific Status 2 */
2171#define GG82563_PHY_RX_ERR_CNTR \
2172 GG82563_REG(0, 21) /* Receive Error Counter */
2173#define GG82563_PHY_PAGE_SELECT \
2174 GG82563_REG(0, 22) /* Page Select */
2175#define GG82563_PHY_SPEC_CTRL_2 \
2176 GG82563_REG(0, 26) /* PHY Specific Control 2 */
2177#define GG82563_PHY_PAGE_SELECT_ALT \
2178 GG82563_REG(0, 29) /* Alternate Page Select */
2179#define GG82563_PHY_TEST_CLK_CTRL \
2180 GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */
2181
2182#define GG82563_PHY_MAC_SPEC_CTRL \
2183 GG82563_REG(2, 21) /* MAC Specific Control Register */
2184#define GG82563_PHY_MAC_SPEC_CTRL_2 \
2185 GG82563_REG(2, 26) /* MAC Specific Control 2 */
2186
2187#define GG82563_PHY_DSP_DISTANCE \
2188 GG82563_REG(5, 26) /* DSP Distance */
2189
2190/* Page 193 - Port Control Registers */
2191#define GG82563_PHY_KMRN_MODE_CTRL \
2192 GG82563_REG(193, 16) /* Kumeran Mode Control */
2193#define GG82563_PHY_PORT_RESET \
2194 GG82563_REG(193, 17) /* Port Reset */
2195#define GG82563_PHY_REVISION_ID \
2196 GG82563_REG(193, 18) /* Revision ID */
2197#define GG82563_PHY_DEVICE_ID \
2198 GG82563_REG(193, 19) /* Device ID */
2199#define GG82563_PHY_PWR_MGMT_CTRL \
2200 GG82563_REG(193, 20) /* Power Management Control */
2201#define GG82563_PHY_RATE_ADAPT_CTRL \
2202 GG82563_REG(193, 25) /* Rate Adaptation Control */
2203
2204/* Page 194 - KMRN Registers */
2205#define GG82563_PHY_KMRN_FIFO_CTRL_STAT \
2206 GG82563_REG(194, 16) /* FIFO's Control/Status */
2207#define GG82563_PHY_KMRN_CTRL \
2208 GG82563_REG(194, 17) /* Control */
2209#define GG82563_PHY_INBAND_CTRL \
2210 GG82563_REG(194, 18) /* Inband Control */
2211#define GG82563_PHY_KMRN_DIAGNOSTIC \
2212 GG82563_REG(194, 19) /* Diagnostic */
2213#define GG82563_PHY_ACK_TIMEOUTS \
2214 GG82563_REG(194, 20) /* Acknowledge Timeouts */
2215#define GG82563_PHY_ADV_ABILITY \
2216 GG82563_REG(194, 21) /* Advertised Ability */
2217#define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \
2218 GG82563_REG(194, 23) /* Link Partner Advertised Ability */
2219#define GG82563_PHY_ADV_NEXT_PAGE \
2220 GG82563_REG(194, 24) /* Advertised Next Page */
2221#define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \
2222 GG82563_REG(194, 25) /* Link Partner Advertised Next page */
2223#define GG82563_PHY_KMRN_MISC \
2224 GG82563_REG(194, 26) /* Misc. */
2225
682011ff 2226/* PHY Control Register */
53677ef1
WD
2227#define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
2228#define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
2229#define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
2230#define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
2231#define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */
2232#define MII_CR_POWER_DOWN 0x0800 /* Power down */
2233#define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
2234#define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
2235#define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
2236#define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
682011ff
WD
2237
2238/* PHY Status Register */
53677ef1
WD
2239#define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
2240#define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */
2241#define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
2242#define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
2243#define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
2244#define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
2245#define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
2246#define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
2247#define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
2248#define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
2249#define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
2250#define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
2251#define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
2252#define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
2253#define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
682011ff
WD
2254
2255/* Autoneg Advertisement Register */
53677ef1
WD
2256#define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */
2257#define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
2258#define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
2259#define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
2260#define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
2261#define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */
2262#define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
2263#define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
2264#define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */
2265#define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */
682011ff
WD
2266
2267/* Link Partner Ability Register (Base Page) */
53677ef1
WD
2268#define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */
2269#define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */
2270#define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */
2271#define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */
2272#define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */
2273#define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */
2274#define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
2275#define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
2276#define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */
2277#define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */
2278#define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */
682011ff
WD
2279
2280/* Autoneg Expansion Register */
53677ef1
WD
2281#define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */
2282#define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */
2283#define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */
2284#define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */
2285#define NWAY_ER_PAR_DETECT_FAULT 0x0100 /* LP is 100TX Full Duplex Capable */
682011ff
WD
2286
2287/* Next Page TX Register */
53677ef1
WD
2288#define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
2289#define NPTX_TOGGLE 0x0800 /* Toggles between exchanges
2290 * of different NP
2291 */
2292#define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
2293 * 0 = cannot comply with msg
2294 */
2295#define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
2296#define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
2297 * 0 = sending last NP
2298 */
682011ff
WD
2299
2300/* Link Partner Next Page Register */
53677ef1
WD
2301#define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
2302#define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges
2303 * of different NP
2304 */
2305#define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
2306 * 0 = cannot comply with msg
2307 */
2308#define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
2309#define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */
2310#define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
2311 * 0 = sending last NP
2312 */
682011ff
WD
2313
2314/* 1000BASE-T Control Register */
53677ef1
WD
2315#define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */
2316#define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
2317#define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
2318#define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */
2319 /* 0=DTE device */
2320#define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
2321 /* 0=Configure PHY as Slave */
2322#define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
2323 /* 0=Automatic Master/Slave config */
2324#define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
2325#define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
2326#define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
2327#define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
2328#define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
682011ff
WD
2329
2330/* 1000BASE-T Status Register */
53677ef1
WD
2331#define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */
2332#define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */
2333#define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */
2334#define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */
2335#define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
2336#define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
2337#define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */
2338#define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */
682011ff 2339#define SR_1000T_REMOTE_RX_STATUS_SHIFT 12
53677ef1 2340#define SR_1000T_LOCAL_RX_STATUS_SHIFT 13
682011ff
WD
2341
2342/* Extended Status Register */
53677ef1
WD
2343#define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */
2344#define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */
2345#define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */
2346#define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */
682011ff 2347
53677ef1
WD
2348#define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */
2349#define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */
682011ff 2350
53677ef1
WD
2351#define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */
2352 /* (0=enable, 1=disable) */
682011ff
WD
2353
2354/* M88E1000 PHY Specific Control Register */
53677ef1 2355#define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */
682011ff 2356#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
53677ef1
WD
2357#define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */
2358#define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low,
682011ff
WD
2359 * 0=CLK125 toggling
2360 */
53677ef1
WD
2361#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
2362 /* Manual MDI configuration */
2363#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
2364#define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover,
8bde7f77 2365 * 100BASE-TX/10BASE-T:
682011ff
WD
2366 * MDI Mode
2367 */
53677ef1 2368#define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled
8bde7f77 2369 * all speeds.
682011ff
WD
2370 */
2371#define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080
53677ef1
WD
2372 /* 1=Enable Extended 10BASE-T distance
2373 * (Lower 10BASE-T RX Threshold)
2374 * 0=Normal 10BASE-T RX Threshold */
2375#define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100
2376 /* 1=5-Bit interface in 100BASE-TX
2377 * 0=MII interface in 100BASE-TX */
2378#define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */
2379#define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */
2380#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
2381
2382#define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1
2383#define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5
682011ff
WD
2384#define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
2385
2386/* M88E1000 PHY Specific Status Register */
53677ef1
WD
2387#define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */
2388#define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
2389#define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
2390#define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M;
2391 * 3=110-140M;4=>140M */
2392#define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */
2393#define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
2394#define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */
2395#define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
2396#define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
2397#define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */
2398#define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */
2399#define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
682011ff
WD
2400
2401#define M88E1000_PSSR_REV_POLARITY_SHIFT 1
53677ef1 2402#define M88E1000_PSSR_MDIX_SHIFT 6
682011ff
WD
2403#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
2404
2405/* M88E1000 Extended PHY Specific Control Register */
53677ef1
WD
2406#define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */
2407#define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled.
682011ff
WD
2408 * Will assert lost lock and bring
2409 * link down if idle not seen
8bde7f77 2410 * within 1ms in 1000BASE-T
682011ff
WD
2411 */
2412/* Number of times we will attempt to autonegotiate before downshifting if we
2413 * are the master */
2414#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
2415#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
2416#define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400
2417#define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800
2418#define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00
2419/* Number of times we will attempt to autonegotiate before downshifting if we
2420 * are the slave */
2421#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
2422#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000
2423#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
2424#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200
2425#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300
53677ef1
WD
2426#define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */
2427#define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
2428#define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */
682011ff
WD
2429
2430/* Bit definitions for valid PHY IDs. */
53677ef1
WD
2431#define M88E1000_E_PHY_ID 0x01410C50
2432#define M88E1000_I_PHY_ID 0x01410C30
2433#define M88E1011_I_PHY_ID 0x01410C20
2434#define M88E1000_12_PHY_ID M88E1000_E_PHY_ID
2435#define M88E1000_14_PHY_ID M88E1000_E_PHY_ID
2436#define IGP01E1000_I_PHY_ID 0x02A80380
aa070789
RZ
2437#define M88E1011_I_REV_4 0x04
2438#define M88E1111_I_PHY_ID 0x01410CC0
2439#define L1LXT971A_PHY_ID 0x001378E0
2440#define GG82563_E_PHY_ID 0x01410CA0
682011ff 2441
2c2668f9
RZ
2442#define BME1000_E_PHY_ID 0x01410CB0
2443
682011ff 2444/* Miscellaneous PHY bit definitions. */
53677ef1
WD
2445#define PHY_PREAMBLE 0xFFFFFFFF
2446#define PHY_SOF 0x01
2447#define PHY_OP_READ 0x02
2448#define PHY_OP_WRITE 0x01
2449#define PHY_TURNAROUND 0x02
2450#define PHY_PREAMBLE_SIZE 32
2451#define MII_CR_SPEED_1000 0x0040
2452#define MII_CR_SPEED_100 0x2000
2453#define MII_CR_SPEED_10 0x0000
2454#define E1000_PHY_ADDRESS 0x01
2455#define PHY_AUTO_NEG_TIME 45 /* 4.5 Seconds */
2456#define PHY_FORCE_TIME 20 /* 2.0 Seconds */
2457#define PHY_REVISION_MASK 0xFFFFFFF0
2458#define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */
2459#define REG4_SPEED_MASK 0x01E0
2460#define REG9_SPEED_MASK 0x0300
2461#define ADVERTISE_10_HALF 0x0001
2462#define ADVERTISE_10_FULL 0x0002
2463#define ADVERTISE_100_HALF 0x0004
2464#define ADVERTISE_100_FULL 0x0008
2465#define ADVERTISE_1000_HALF 0x0010
2466#define ADVERTISE_1000_FULL 0x0020
682011ff
WD
2467#define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */
2468
aa070789
RZ
2469#define ICH_FLASH_GFPREG 0x0000
2470#define ICH_FLASH_HSFSTS 0x0004
2471#define ICH_FLASH_HSFCTL 0x0006
2472#define ICH_FLASH_FADDR 0x0008
2473#define ICH_FLASH_FDATA0 0x0010
2474#define ICH_FLASH_FRACC 0x0050
2475#define ICH_FLASH_FREG0 0x0054
2476#define ICH_FLASH_FREG1 0x0058
2477#define ICH_FLASH_FREG2 0x005C
2478#define ICH_FLASH_FREG3 0x0060
2479#define ICH_FLASH_FPR0 0x0074
2480#define ICH_FLASH_FPR1 0x0078
2481#define ICH_FLASH_SSFSTS 0x0090
2482#define ICH_FLASH_SSFCTL 0x0092
2483#define ICH_FLASH_PREOP 0x0094
2484#define ICH_FLASH_OPTYPE 0x0096
2485#define ICH_FLASH_OPMENU 0x0098
2486
2487#define ICH_FLASH_REG_MAPSIZE 0x00A0
2488#define ICH_FLASH_SECTOR_SIZE 4096
2489#define ICH_GFPREG_BASE_MASK 0x1FFF
2490#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
2491
2492#define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */
2493#define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */
2494
2495/* SPI EEPROM Status Register */
2496#define EEPROM_STATUS_RDY_SPI 0x01
2497#define EEPROM_STATUS_WEN_SPI 0x02
2498#define EEPROM_STATUS_BP0_SPI 0x04
2499#define EEPROM_STATUS_BP1_SPI 0x08
2500#define EEPROM_STATUS_WPEN_SPI 0x80
2501
2502/* SW Semaphore Register */
2503#define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
2504#define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
2505#define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */
2506#define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
2507
2508/* FW Semaphore Register */
2509#define E1000_FWSM_MODE_MASK 0x0000000E /* FW mode */
2510#define E1000_FWSM_MODE_SHIFT 1
2511#define E1000_FWSM_FW_VALID 0x00008000 /* FW established a valid mode */
2512
2513#define E1000_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI reset */
2514#define E1000_FWSM_DISSW 0x10000000 /* FW disable SW Write Access */
2515#define E1000_FWSM_SKUSEL_MASK 0x60000000 /* LAN SKU select */
2516#define E1000_FWSM_SKUEL_SHIFT 29
2517#define E1000_FWSM_SKUSEL_EMB 0x0 /* Embedded SKU */
2518#define E1000_FWSM_SKUSEL_CONS 0x1 /* Consumer SKU */
2519#define E1000_FWSM_SKUSEL_PERF_100 0x2 /* Perf & Corp 10/100 SKU */
2520#define E1000_FWSM_SKUSEL_PERF_GBE 0x3 /* Perf & Copr GbE SKU */
2521
2522#define E1000_GCR 0x05B00 /* PCI-Ex Control */
2523#define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */
2524#define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */
2525#define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */
2526#define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */
2527#define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */
2528#define E1000_SWSM 0x05B50 /* SW Semaphore */
2529#define E1000_FWSM 0x05B54 /* FW Semaphore */
2530#define E1000_FFLT_DBG 0x05F04 /* Debug Register */
2531#define E1000_HICR 0x08F00 /* Host Inteface Control */
2532
2533#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
2534#define IGP_ACTIVITY_LED_ENABLE 0x0300
2535#define IGP_LED3_MODE 0x07000000
2536
2537/* Mask bit for PHY class in Word 7 of the EEPROM */
2538#define EEPROM_PHY_CLASS_A 0x8000
2539#define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */
2540#define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds*/
2541#define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds*/
2542
2543#define E1000_KUMCTRLSTA_MASK 0x0000FFFF
2544#define E1000_KUMCTRLSTA_OFFSET 0x001F0000
2545#define E1000_KUMCTRLSTA_OFFSET_SHIFT 16
2546#define E1000_KUMCTRLSTA_REN 0x00200000
2547
2548#define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000
2549#define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001
2550#define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002
2551#define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003
2552#define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004
2553#define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009
2554#define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010
2555#define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E
2556#define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F
2557
2558/* FIFO Control */
2559#define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008
2560#define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800
2561
2562/* In-Band Control */
2563#define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500
2564#define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010
2565
2566/* Half-Duplex Control */
2567#define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004
2568#define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000
2569
2570#define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E
2571
2572#define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000
2573#define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000
2574
2575#define E1000_KUMCTRLSTA_K0S_100_EN 0x2000
2576#define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000
2577#define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003
2578
2579#define E1000_MNG_ICH_IAMT_MODE 0x2
2580#define E1000_MNG_IAMT_MODE 0x3
2581#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
2582#define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */
2583/* Number of milliseconds we wait for PHY configuration done after MAC reset */
2584#define PHY_CFG_TIMEOUT 100
2585#define DEFAULT_80003ES2LAN_TIPG_IPGT_10_100 0x00000009
2586#define DEFAULT_80003ES2LAN_TIPG_IPGT_1000 0x00000008
2587#define E1000_TXDMAC_DPP 0x00000001
2588#define AUTO_ALL_MODES 0
2589
2590#ifndef E1000_MASTER_SLAVE
2591/* Switch to override PHY master/slave setting */
2592#define E1000_MASTER_SLAVE e1000_ms_hw_default
2593#endif
2594/* Extended Transmit Control */
2595#define E1000_TCTL_EXT_BST_MASK 0x000003FF /* Backoff Slot Time */
2596#define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */
2597
2598#define DEFAULT_80003ES2LAN_TCTL_EXT_GCEX 0x00010000
2599
2600#define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL
2601
2602#define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000
2603#define E1000_MC_TBL_SIZE_ICH8LAN 32
2604
2605#define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers
2606 after IMS clear */
53677ef1 2607#endif /* _E1000_HW_H_ */