]> git.ipfire.org Git - thirdparty/linux.git/blame - drivers/net/ethernet/chelsio/cxgb4/cxgb4_main.c
Merge branch 'net-qualcomm-add-QCA7000-UART-driver'
[thirdparty/linux.git] / drivers / net / ethernet / chelsio / cxgb4 / cxgb4_main.c
CommitLineData
b8ff05a9
DM
1/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
b72a32da 4 * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
b8ff05a9
DM
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
36
37#include <linux/bitmap.h>
38#include <linux/crc32.h>
39#include <linux/ctype.h>
40#include <linux/debugfs.h>
41#include <linux/err.h>
42#include <linux/etherdevice.h>
43#include <linux/firmware.h>
01789349 44#include <linux/if.h>
b8ff05a9
DM
45#include <linux/if_vlan.h>
46#include <linux/init.h>
47#include <linux/log2.h>
48#include <linux/mdio.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/mutex.h>
52#include <linux/netdevice.h>
53#include <linux/pci.h>
54#include <linux/aer.h>
55#include <linux/rtnetlink.h>
56#include <linux/sched.h>
57#include <linux/seq_file.h>
58#include <linux/sockios.h>
59#include <linux/vmalloc.h>
60#include <linux/workqueue.h>
61#include <net/neighbour.h>
62#include <net/netevent.h>
01bcca68 63#include <net/addrconf.h>
1ef8019b 64#include <net/bonding.h>
b5a02f50 65#include <net/addrconf.h>
7c0f6ba6 66#include <linux/uaccess.h>
c5a8c0f3 67#include <linux/crash_dump.h>
b8ff05a9
DM
68
69#include "cxgb4.h"
d57fd6ca 70#include "cxgb4_filter.h"
b8ff05a9 71#include "t4_regs.h"
f612b815 72#include "t4_values.h"
b8ff05a9
DM
73#include "t4_msg.h"
74#include "t4fw_api.h"
cd6c2f12 75#include "t4fw_version.h"
688848b1 76#include "cxgb4_dcb.h"
fd88b31a 77#include "cxgb4_debugfs.h"
b5a02f50 78#include "clip_tbl.h"
b8ff05a9 79#include "l2t.h"
b72a32da 80#include "sched.h"
d8931847 81#include "cxgb4_tc_u32.h"
b8ff05a9 82
812034f1
HS
83char cxgb4_driver_name[] = KBUILD_MODNAME;
84
01bcca68
VP
85#ifdef DRV_VERSION
86#undef DRV_VERSION
87#endif
3a7f8554 88#define DRV_VERSION "2.0.0-ko"
812034f1 89const char cxgb4_driver_version[] = DRV_VERSION;
52a5f846 90#define DRV_DESC "Chelsio T4/T5/T6 Network Driver"
b8ff05a9 91
b8ff05a9
DM
92#define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
93 NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
94 NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
95
3fedeab1
HS
96/* Macros needed to support the PCI Device ID Table ...
97 */
98#define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
768ffc66 99 static const struct pci_device_id cxgb4_pci_tbl[] = {
3fedeab1 100#define CH_PCI_DEVICE_ID_FUNCTION 0x4
b8ff05a9 101
3fedeab1
HS
102/* Include PCI Device IDs for both PF4 and PF0-3 so our PCI probe() routine is
103 * called for both.
104 */
105#define CH_PCI_DEVICE_ID_FUNCTION2 0x0
106
107#define CH_PCI_ID_TABLE_ENTRY(devid) \
108 {PCI_VDEVICE(CHELSIO, (devid)), 4}
109
110#define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
111 { 0, } \
112 }
113
114#include "t4_pci_id_tbl.h"
b8ff05a9 115
16e47624 116#define FW4_FNAME "cxgb4/t4fw.bin"
0a57a536 117#define FW5_FNAME "cxgb4/t5fw.bin"
3ccc6cf7 118#define FW6_FNAME "cxgb4/t6fw.bin"
16e47624 119#define FW4_CFNAME "cxgb4/t4-config.txt"
0a57a536 120#define FW5_CFNAME "cxgb4/t5-config.txt"
3ccc6cf7 121#define FW6_CFNAME "cxgb4/t6-config.txt"
01b69614
HS
122#define PHY_AQ1202_FIRMWARE "cxgb4/aq1202_fw.cld"
123#define PHY_BCM84834_FIRMWARE "cxgb4/bcm8483.bin"
124#define PHY_AQ1202_DEVICEID 0x4409
125#define PHY_BCM84834_DEVICEID 0x4486
b8ff05a9
DM
126
127MODULE_DESCRIPTION(DRV_DESC);
128MODULE_AUTHOR("Chelsio Communications");
129MODULE_LICENSE("Dual BSD/GPL");
130MODULE_VERSION(DRV_VERSION);
131MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
16e47624 132MODULE_FIRMWARE(FW4_FNAME);
0a57a536 133MODULE_FIRMWARE(FW5_FNAME);
52a5f846 134MODULE_FIRMWARE(FW6_FNAME);
b8ff05a9 135
b8ff05a9
DM
136/*
137 * The driver uses the best interrupt scheme available on a platform in the
138 * order MSI-X, MSI, legacy INTx interrupts. This parameter determines which
139 * of these schemes the driver may consider as follows:
140 *
141 * msi = 2: choose from among all three options
142 * msi = 1: only consider MSI and INTx interrupts
143 * msi = 0: force INTx interrupts
144 */
145static int msi = 2;
146
147module_param(msi, int, 0644);
148MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");
149
636f9d37
VP
150/*
151 * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
152 * offset by 2 bytes in order to have the IP headers line up on 4-byte
153 * boundaries. This is a requirement for many architectures which will throw
154 * a machine check fault if an attempt is made to access one of the 4-byte IP
155 * header fields on a non-4-byte boundary. And it's a major performance issue
156 * even on some architectures which allow it like some implementations of the
157 * x86 ISA. However, some architectures don't mind this and for some very
158 * edge-case performance sensitive applications (like forwarding large volumes
159 * of small packets), setting this DMA offset to 0 will decrease the number of
160 * PCI-E Bus transfers enough to measurably affect performance.
161 */
162static int rx_dma_offset = 2;
163
688848b1
AB
164/* TX Queue select used to determine what algorithm to use for selecting TX
165 * queue. Select between the kernel provided function (select_queue=0) or user
166 * cxgb_select_queue function (select_queue=1)
167 *
168 * Default: select_queue=0
169 */
170static int select_queue;
171module_param(select_queue, int, 0644);
172MODULE_PARM_DESC(select_queue,
173 "Select between kernel provided method of selecting or driver method of selecting TX queue. Default is kernel method.");
174
b8ff05a9
DM
175static struct dentry *cxgb4_debugfs_root;
176
94cdb8bb
HS
177LIST_HEAD(adapter_list);
178DEFINE_MUTEX(uld_mutex);
b8ff05a9
DM
179
180static void link_report(struct net_device *dev)
181{
182 if (!netif_carrier_ok(dev))
183 netdev_info(dev, "link down\n");
184 else {
185 static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };
186
85412255 187 const char *s;
b8ff05a9
DM
188 const struct port_info *p = netdev_priv(dev);
189
190 switch (p->link_cfg.speed) {
5e78f7fd
GG
191 case 100:
192 s = "100Mbps";
b8ff05a9 193 break;
e8b39015 194 case 1000:
5e78f7fd 195 s = "1Gbps";
b8ff05a9 196 break;
5e78f7fd
GG
197 case 10000:
198 s = "10Gbps";
199 break;
200 case 25000:
201 s = "25Gbps";
b8ff05a9 202 break;
e8b39015 203 case 40000:
72aca4bf
KS
204 s = "40Gbps";
205 break;
5e78f7fd
GG
206 case 100000:
207 s = "100Gbps";
208 break;
85412255
HS
209 default:
210 pr_info("%s: unsupported speed: %d\n",
211 dev->name, p->link_cfg.speed);
212 return;
b8ff05a9
DM
213 }
214
215 netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
216 fc[p->link_cfg.fc]);
217 }
218}
219
688848b1
AB
220#ifdef CONFIG_CHELSIO_T4_DCB
221/* Set up/tear down Data Center Bridging Priority mapping for a net device. */
222static void dcb_tx_queue_prio_enable(struct net_device *dev, int enable)
223{
224 struct port_info *pi = netdev_priv(dev);
225 struct adapter *adap = pi->adapter;
226 struct sge_eth_txq *txq = &adap->sge.ethtxq[pi->first_qset];
227 int i;
228
229 /* We use a simple mapping of Port TX Queue Index to DCB
230 * Priority when we're enabling DCB.
231 */
232 for (i = 0; i < pi->nqsets; i++, txq++) {
233 u32 name, value;
234 int err;
235
5167865a
HS
236 name = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
237 FW_PARAMS_PARAM_X_V(
238 FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH) |
239 FW_PARAMS_PARAM_YZ_V(txq->q.cntxt_id));
688848b1
AB
240 value = enable ? i : 0xffffffff;
241
242 /* Since we can be called while atomic (from "interrupt
243 * level") we need to issue the Set Parameters Commannd
244 * without sleeping (timeout < 0).
245 */
b2612722 246 err = t4_set_params_timeout(adap, adap->mbox, adap->pf, 0, 1,
01b69614
HS
247 &name, &value,
248 -FW_CMD_MAX_TIMEOUT);
688848b1
AB
249
250 if (err)
251 dev_err(adap->pdev_dev,
252 "Can't %s DCB Priority on port %d, TX Queue %d: err=%d\n",
253 enable ? "set" : "unset", pi->port_id, i, -err);
10b00466
AB
254 else
255 txq->dcb_prio = value;
688848b1
AB
256 }
257}
688848b1 258
50935857 259static int cxgb4_dcb_enabled(const struct net_device *dev)
218d48e7 260{
218d48e7
HS
261 struct port_info *pi = netdev_priv(dev);
262
263 if (!pi->dcb.enabled)
264 return 0;
265
266 return ((pi->dcb.state == CXGB4_DCB_STATE_FW_ALLSYNCED) ||
267 (pi->dcb.state == CXGB4_DCB_STATE_HOST));
218d48e7 268}
7c70c4f8 269#endif /* CONFIG_CHELSIO_T4_DCB */
218d48e7 270
b8ff05a9
DM
271void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
272{
273 struct net_device *dev = adapter->port[port_id];
274
275 /* Skip changes from disabled ports. */
276 if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
277 if (link_stat)
278 netif_carrier_on(dev);
688848b1
AB
279 else {
280#ifdef CONFIG_CHELSIO_T4_DCB
218d48e7
HS
281 if (cxgb4_dcb_enabled(dev)) {
282 cxgb4_dcb_state_init(dev);
283 dcb_tx_queue_prio_enable(dev, false);
284 }
688848b1 285#endif /* CONFIG_CHELSIO_T4_DCB */
b8ff05a9 286 netif_carrier_off(dev);
688848b1 287 }
b8ff05a9
DM
288
289 link_report(dev);
290 }
291}
292
293void t4_os_portmod_changed(const struct adapter *adap, int port_id)
294{
295 static const char *mod_str[] = {
a0881cab 296 NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
b8ff05a9
DM
297 };
298
299 const struct net_device *dev = adap->port[port_id];
300 const struct port_info *pi = netdev_priv(dev);
301
302 if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
303 netdev_info(dev, "port module unplugged\n");
a0881cab 304 else if (pi->mod_type < ARRAY_SIZE(mod_str))
b8ff05a9 305 netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
be81a2de
HS
306 else if (pi->mod_type == FW_PORT_MOD_TYPE_NOTSUPPORTED)
307 netdev_info(dev, "%s: unsupported port module inserted\n",
308 dev->name);
309 else if (pi->mod_type == FW_PORT_MOD_TYPE_UNKNOWN)
310 netdev_info(dev, "%s: unknown port module inserted\n",
311 dev->name);
312 else if (pi->mod_type == FW_PORT_MOD_TYPE_ERROR)
313 netdev_info(dev, "%s: transceiver module error\n", dev->name);
314 else
315 netdev_info(dev, "%s: unknown module type %d inserted\n",
316 dev->name, pi->mod_type);
b8ff05a9
DM
317}
318
fc08a01a
HS
319int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
320module_param(dbfifo_int_thresh, int, 0644);
321MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");
322
b8ff05a9 323/*
fc08a01a 324 * usecs to sleep while draining the dbfifo
b8ff05a9 325 */
fc08a01a
HS
326static int dbfifo_drain_delay = 1000;
327module_param(dbfifo_drain_delay, int, 0644);
328MODULE_PARM_DESC(dbfifo_drain_delay,
329 "usecs to sleep while draining the dbfifo");
330
331static inline int cxgb4_set_addr_hash(struct port_info *pi)
b8ff05a9 332{
fc08a01a
HS
333 struct adapter *adap = pi->adapter;
334 u64 vec = 0;
335 bool ucast = false;
336 struct hash_mac_addr *entry;
337
338 /* Calculate the hash vector for the updated list and program it */
339 list_for_each_entry(entry, &adap->mac_hlist, list) {
340 ucast |= is_unicast_ether_addr(entry->addr);
341 vec |= (1ULL << hash_mac_addr(entry->addr));
342 }
343 return t4_set_addr_hash(adap, adap->mbox, pi->viid, ucast,
344 vec, false);
345}
346
347static int cxgb4_mac_sync(struct net_device *netdev, const u8 *mac_addr)
348{
349 struct port_info *pi = netdev_priv(netdev);
350 struct adapter *adap = pi->adapter;
351 int ret;
b8ff05a9
DM
352 u64 mhash = 0;
353 u64 uhash = 0;
fc08a01a
HS
354 bool free = false;
355 bool ucast = is_unicast_ether_addr(mac_addr);
356 const u8 *maclist[1] = {mac_addr};
357 struct hash_mac_addr *new_entry;
358
359 ret = t4_alloc_mac_filt(adap, adap->mbox, pi->viid, free, 1, maclist,
360 NULL, ucast ? &uhash : &mhash, false);
361 if (ret < 0)
362 goto out;
363 /* if hash != 0, then add the addr to hash addr list
364 * so on the end we will calculate the hash for the
365 * list and program it
366 */
367 if (uhash || mhash) {
368 new_entry = kzalloc(sizeof(*new_entry), GFP_ATOMIC);
369 if (!new_entry)
370 return -ENOMEM;
371 ether_addr_copy(new_entry->addr, mac_addr);
372 list_add_tail(&new_entry->list, &adap->mac_hlist);
373 ret = cxgb4_set_addr_hash(pi);
b8ff05a9 374 }
fc08a01a
HS
375out:
376 return ret < 0 ? ret : 0;
377}
b8ff05a9 378
fc08a01a
HS
379static int cxgb4_mac_unsync(struct net_device *netdev, const u8 *mac_addr)
380{
381 struct port_info *pi = netdev_priv(netdev);
382 struct adapter *adap = pi->adapter;
383 int ret;
384 const u8 *maclist[1] = {mac_addr};
385 struct hash_mac_addr *entry, *tmp;
b8ff05a9 386
fc08a01a
HS
387 /* If the MAC address to be removed is in the hash addr
388 * list, delete it from the list and update hash vector
389 */
390 list_for_each_entry_safe(entry, tmp, &adap->mac_hlist, list) {
391 if (ether_addr_equal(entry->addr, mac_addr)) {
392 list_del(&entry->list);
393 kfree(entry);
394 return cxgb4_set_addr_hash(pi);
b8ff05a9
DM
395 }
396 }
397
fc08a01a
HS
398 ret = t4_free_mac_filt(adap, adap->mbox, pi->viid, 1, maclist, false);
399 return ret < 0 ? -EINVAL : 0;
b8ff05a9
DM
400}
401
402/*
403 * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
404 * If @mtu is -1 it is left unchanged.
405 */
406static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
407{
b8ff05a9 408 struct port_info *pi = netdev_priv(dev);
fc08a01a 409 struct adapter *adapter = pi->adapter;
b8ff05a9 410
d01f7abc
HS
411 __dev_uc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
412 __dev_mc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
fc08a01a
HS
413
414 return t4_set_rxmode(adapter, adapter->mbox, pi->viid, mtu,
415 (dev->flags & IFF_PROMISC) ? 1 : 0,
416 (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
417 sleep_ok);
b8ff05a9
DM
418}
419
420/**
421 * link_start - enable a port
422 * @dev: the port to enable
423 *
424 * Performs the MAC and PHY actions needed to enable a port.
425 */
426static int link_start(struct net_device *dev)
427{
428 int ret;
429 struct port_info *pi = netdev_priv(dev);
b2612722 430 unsigned int mb = pi->adapter->pf;
b8ff05a9
DM
431
432 /*
433 * We do not set address filters and promiscuity here, the stack does
434 * that step explicitly.
435 */
060e0c75 436 ret = t4_set_rxmode(pi->adapter, mb, pi->viid, dev->mtu, -1, -1, -1,
f646968f 437 !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
b8ff05a9 438 if (ret == 0) {
060e0c75 439 ret = t4_change_mac(pi->adapter, mb, pi->viid,
b8ff05a9 440 pi->xact_addr_filt, dev->dev_addr, true,
b6bd29e7 441 true);
b8ff05a9
DM
442 if (ret >= 0) {
443 pi->xact_addr_filt = ret;
444 ret = 0;
445 }
446 }
447 if (ret == 0)
4036da90 448 ret = t4_link_l1cfg(pi->adapter, mb, pi->tx_chan,
060e0c75 449 &pi->link_cfg);
30f00847
AB
450 if (ret == 0) {
451 local_bh_disable();
688848b1
AB
452 ret = t4_enable_vi_params(pi->adapter, mb, pi->viid, true,
453 true, CXGB4_DCB_ENABLED);
30f00847
AB
454 local_bh_enable();
455 }
688848b1 456
b8ff05a9
DM
457 return ret;
458}
459
688848b1
AB
460#ifdef CONFIG_CHELSIO_T4_DCB
461/* Handle a Data Center Bridging update message from the firmware. */
462static void dcb_rpl(struct adapter *adap, const struct fw_port_cmd *pcmd)
463{
2b5fb1f2 464 int port = FW_PORT_CMD_PORTID_G(ntohl(pcmd->op_to_portid));
134491fd 465 struct net_device *dev = adap->port[adap->chan_map[port]];
688848b1
AB
466 int old_dcb_enabled = cxgb4_dcb_enabled(dev);
467 int new_dcb_enabled;
468
469 cxgb4_dcb_handle_fw_update(adap, pcmd);
470 new_dcb_enabled = cxgb4_dcb_enabled(dev);
471
472 /* If the DCB has become enabled or disabled on the port then we're
473 * going to need to set up/tear down DCB Priority parameters for the
474 * TX Queues associated with the port.
475 */
476 if (new_dcb_enabled != old_dcb_enabled)
477 dcb_tx_queue_prio_enable(dev, new_dcb_enabled);
478}
479#endif /* CONFIG_CHELSIO_T4_DCB */
480
f2b7e78d 481/* Response queue handler for the FW event queue.
b8ff05a9
DM
482 */
483static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
484 const struct pkt_gl *gl)
485{
486 u8 opcode = ((const struct rss_header *)rsp)->opcode;
487
488 rsp++; /* skip RSS header */
b407a4a9
VP
489
490 /* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
491 */
492 if (unlikely(opcode == CPL_FW4_MSG &&
493 ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
494 rsp++;
495 opcode = ((const struct rss_header *)rsp)->opcode;
496 rsp++;
497 if (opcode != CPL_SGE_EGR_UPDATE) {
498 dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
499 , opcode);
500 goto out;
501 }
502 }
503
b8ff05a9
DM
504 if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
505 const struct cpl_sge_egr_update *p = (void *)rsp;
bdc590b9 506 unsigned int qid = EGR_QID_G(ntohl(p->opcode_qid));
e46dab4d 507 struct sge_txq *txq;
b8ff05a9 508
e46dab4d 509 txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
b8ff05a9 510 txq->restarts++;
ab677ff4 511 if (txq->q_type == CXGB4_TXQ_ETH) {
b8ff05a9
DM
512 struct sge_eth_txq *eq;
513
514 eq = container_of(txq, struct sge_eth_txq, q);
515 netif_tx_wake_queue(eq->txq);
516 } else {
ab677ff4 517 struct sge_uld_txq *oq;
b8ff05a9 518
ab677ff4 519 oq = container_of(txq, struct sge_uld_txq, q);
b8ff05a9
DM
520 tasklet_schedule(&oq->qresume_tsk);
521 }
522 } else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
523 const struct cpl_fw6_msg *p = (void *)rsp;
524
688848b1
AB
525#ifdef CONFIG_CHELSIO_T4_DCB
526 const struct fw_port_cmd *pcmd = (const void *)p->data;
e2ac9628 527 unsigned int cmd = FW_CMD_OP_G(ntohl(pcmd->op_to_portid));
688848b1 528 unsigned int action =
2b5fb1f2 529 FW_PORT_CMD_ACTION_G(ntohl(pcmd->action_to_len16));
688848b1
AB
530
531 if (cmd == FW_PORT_CMD &&
532 action == FW_PORT_ACTION_GET_PORT_INFO) {
2b5fb1f2 533 int port = FW_PORT_CMD_PORTID_G(
688848b1 534 be32_to_cpu(pcmd->op_to_portid));
134491fd
HS
535 struct net_device *dev =
536 q->adap->port[q->adap->chan_map[port]];
688848b1 537 int state_input = ((pcmd->u.info.dcbxdis_pkd &
2b5fb1f2 538 FW_PORT_CMD_DCBXDIS_F)
688848b1
AB
539 ? CXGB4_DCB_INPUT_FW_DISABLED
540 : CXGB4_DCB_INPUT_FW_ENABLED);
541
542 cxgb4_dcb_state_fsm(dev, state_input);
543 }
544
545 if (cmd == FW_PORT_CMD &&
546 action == FW_PORT_ACTION_L2_DCB_CFG)
547 dcb_rpl(q->adap, pcmd);
548 else
549#endif
550 if (p->type == 0)
551 t4_handle_fw_rpl(q->adap, p->data);
b8ff05a9
DM
552 } else if (opcode == CPL_L2T_WRITE_RPL) {
553 const struct cpl_l2t_write_rpl *p = (void *)rsp;
554
555 do_l2t_write_rpl(q->adap, p);
f2b7e78d
VP
556 } else if (opcode == CPL_SET_TCB_RPL) {
557 const struct cpl_set_tcb_rpl *p = (void *)rsp;
558
559 filter_rpl(q->adap, p);
b8ff05a9
DM
560 } else
561 dev_err(q->adap->pdev_dev,
562 "unexpected CPL %#x on FW event queue\n", opcode);
b407a4a9 563out:
b8ff05a9
DM
564 return 0;
565}
566
b8ff05a9
DM
567static void disable_msi(struct adapter *adapter)
568{
569 if (adapter->flags & USING_MSIX) {
570 pci_disable_msix(adapter->pdev);
571 adapter->flags &= ~USING_MSIX;
572 } else if (adapter->flags & USING_MSI) {
573 pci_disable_msi(adapter->pdev);
574 adapter->flags &= ~USING_MSI;
575 }
576}
577
578/*
579 * Interrupt handler for non-data events used with MSI-X.
580 */
581static irqreturn_t t4_nondata_intr(int irq, void *cookie)
582{
583 struct adapter *adap = cookie;
0d804338 584 u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A));
b8ff05a9 585
0d804338 586 if (v & PFSW_F) {
b8ff05a9 587 adap->swintr = 1;
0d804338 588 t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A), v);
b8ff05a9 589 }
c3c7b121
HS
590 if (adap->flags & MASTER_PF)
591 t4_slow_intr_handler(adap);
b8ff05a9
DM
592 return IRQ_HANDLED;
593}
594
595/*
596 * Name the MSI-X interrupts.
597 */
598static void name_msix_vecs(struct adapter *adap)
599{
ba27816c 600 int i, j, msi_idx = 2, n = sizeof(adap->msix_info[0].desc);
b8ff05a9
DM
601
602 /* non-data interrupts */
b1a3c2b6 603 snprintf(adap->msix_info[0].desc, n, "%s", adap->port[0]->name);
b8ff05a9
DM
604
605 /* FW events */
b1a3c2b6
DM
606 snprintf(adap->msix_info[1].desc, n, "%s-FWeventq",
607 adap->port[0]->name);
b8ff05a9
DM
608
609 /* Ethernet queues */
610 for_each_port(adap, j) {
611 struct net_device *d = adap->port[j];
612 const struct port_info *pi = netdev_priv(d);
613
ba27816c 614 for (i = 0; i < pi->nqsets; i++, msi_idx++)
b8ff05a9
DM
615 snprintf(adap->msix_info[msi_idx].desc, n, "%s-Rx%d",
616 d->name, i);
b8ff05a9 617 }
b8ff05a9
DM
618}
619
620static int request_msix_queue_irqs(struct adapter *adap)
621{
622 struct sge *s = &adap->sge;
0fbc81b3 623 int err, ethqidx;
cf38be6d 624 int msi_index = 2;
b8ff05a9
DM
625
626 err = request_irq(adap->msix_info[1].vec, t4_sge_intr_msix, 0,
627 adap->msix_info[1].desc, &s->fw_evtq);
628 if (err)
629 return err;
630
631 for_each_ethrxq(s, ethqidx) {
404d9e3f
VP
632 err = request_irq(adap->msix_info[msi_index].vec,
633 t4_sge_intr_msix, 0,
634 adap->msix_info[msi_index].desc,
b8ff05a9
DM
635 &s->ethrxq[ethqidx].rspq);
636 if (err)
637 goto unwind;
404d9e3f 638 msi_index++;
b8ff05a9 639 }
b8ff05a9
DM
640 return 0;
641
642unwind:
b8ff05a9 643 while (--ethqidx >= 0)
404d9e3f
VP
644 free_irq(adap->msix_info[--msi_index].vec,
645 &s->ethrxq[ethqidx].rspq);
b8ff05a9
DM
646 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
647 return err;
648}
649
650static void free_msix_queue_irqs(struct adapter *adap)
651{
404d9e3f 652 int i, msi_index = 2;
b8ff05a9
DM
653 struct sge *s = &adap->sge;
654
655 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
656 for_each_ethrxq(s, i)
404d9e3f 657 free_irq(adap->msix_info[msi_index++].vec, &s->ethrxq[i].rspq);
b8ff05a9
DM
658}
659
671b0060 660/**
812034f1 661 * cxgb4_write_rss - write the RSS table for a given port
671b0060
DM
662 * @pi: the port
663 * @queues: array of queue indices for RSS
664 *
665 * Sets up the portion of the HW RSS table for the port's VI to distribute
666 * packets to the Rx queues in @queues.
c035e183 667 * Should never be called before setting up sge eth rx queues
671b0060 668 */
812034f1 669int cxgb4_write_rss(const struct port_info *pi, const u16 *queues)
671b0060
DM
670{
671 u16 *rss;
672 int i, err;
c035e183
HS
673 struct adapter *adapter = pi->adapter;
674 const struct sge_eth_rxq *rxq;
671b0060 675
c035e183 676 rxq = &adapter->sge.ethrxq[pi->first_qset];
671b0060
DM
677 rss = kmalloc(pi->rss_size * sizeof(u16), GFP_KERNEL);
678 if (!rss)
679 return -ENOMEM;
680
681 /* map the queue indices to queue ids */
682 for (i = 0; i < pi->rss_size; i++, queues++)
c035e183 683 rss[i] = rxq[*queues].rspq.abs_id;
671b0060 684
b2612722 685 err = t4_config_rss_range(adapter, adapter->pf, pi->viid, 0,
060e0c75 686 pi->rss_size, rss, pi->rss_size);
c035e183
HS
687 /* If Tunnel All Lookup isn't specified in the global RSS
688 * Configuration, then we need to specify a default Ingress
689 * Queue for any ingress packets which aren't hashed. We'll
690 * use our first ingress queue ...
691 */
692 if (!err)
693 err = t4_config_vi_rss(adapter, adapter->mbox, pi->viid,
694 FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F |
695 FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F |
696 FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F |
697 FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F |
698 FW_RSS_VI_CONFIG_CMD_UDPEN_F,
699 rss[0]);
671b0060
DM
700 kfree(rss);
701 return err;
702}
703
b8ff05a9
DM
704/**
705 * setup_rss - configure RSS
706 * @adap: the adapter
707 *
671b0060 708 * Sets up RSS for each port.
b8ff05a9
DM
709 */
710static int setup_rss(struct adapter *adap)
711{
c035e183 712 int i, j, err;
b8ff05a9
DM
713
714 for_each_port(adap, i) {
715 const struct port_info *pi = adap2pinfo(adap, i);
b8ff05a9 716
c035e183
HS
717 /* Fill default values with equal distribution */
718 for (j = 0; j < pi->rss_size; j++)
719 pi->rss[j] = j % pi->nqsets;
720
812034f1 721 err = cxgb4_write_rss(pi, pi->rss);
b8ff05a9
DM
722 if (err)
723 return err;
724 }
725 return 0;
726}
727
e46dab4d
DM
728/*
729 * Return the channel of the ingress queue with the given qid.
730 */
731static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
732{
733 qid -= p->ingr_start;
734 return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
735}
736
b8ff05a9
DM
737/*
738 * Wait until all NAPI handlers are descheduled.
739 */
740static void quiesce_rx(struct adapter *adap)
741{
742 int i;
743
4b8e27a8 744 for (i = 0; i < adap->sge.ingr_sz; i++) {
b8ff05a9
DM
745 struct sge_rspq *q = adap->sge.ingr_map[i];
746
5226b791 747 if (q && q->handler)
b8ff05a9
DM
748 napi_disable(&q->napi);
749 }
750}
751
b37987e8
HS
752/* Disable interrupt and napi handler */
753static void disable_interrupts(struct adapter *adap)
754{
755 if (adap->flags & FULL_INIT_DONE) {
756 t4_intr_disable(adap);
757 if (adap->flags & USING_MSIX) {
758 free_msix_queue_irqs(adap);
759 free_irq(adap->msix_info[0].vec, adap);
760 } else {
761 free_irq(adap->pdev->irq, adap);
762 }
763 quiesce_rx(adap);
764 }
765}
766
b8ff05a9
DM
767/*
768 * Enable NAPI scheduling and interrupt generation for all Rx queues.
769 */
770static void enable_rx(struct adapter *adap)
771{
772 int i;
773
4b8e27a8 774 for (i = 0; i < adap->sge.ingr_sz; i++) {
b8ff05a9
DM
775 struct sge_rspq *q = adap->sge.ingr_map[i];
776
777 if (!q)
778 continue;
5226b791 779 if (q->handler)
b8ff05a9 780 napi_enable(&q->napi);
5226b791 781
b8ff05a9 782 /* 0-increment GTS to start the timer and enable interrupts */
f612b815
HS
783 t4_write_reg(adap, MYPF_REG(SGE_PF_GTS_A),
784 SEINTARM_V(q->intr_params) |
785 INGRESSQID_V(q->cntxt_id));
b8ff05a9
DM
786 }
787}
788
1c6a5b0e 789
0fbc81b3 790static int setup_fw_sge_queues(struct adapter *adap)
b8ff05a9 791{
b8ff05a9 792 struct sge *s = &adap->sge;
0fbc81b3 793 int err = 0;
b8ff05a9 794
4b8e27a8
HS
795 bitmap_zero(s->starving_fl, s->egr_sz);
796 bitmap_zero(s->txq_maperr, s->egr_sz);
b8ff05a9
DM
797
798 if (adap->flags & USING_MSIX)
94cdb8bb 799 adap->msi_idx = 1; /* vector 0 is for non-queue interrupts */
b8ff05a9
DM
800 else {
801 err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
2337ba42 802 NULL, NULL, NULL, -1);
b8ff05a9
DM
803 if (err)
804 return err;
94cdb8bb 805 adap->msi_idx = -((int)s->intrq.abs_id + 1);
b8ff05a9
DM
806 }
807
808 err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
94cdb8bb 809 adap->msi_idx, NULL, fwevtq_handler, NULL, -1);
0fbc81b3
HS
810 if (err)
811 t4_free_sge_resources(adap);
812 return err;
813}
814
815/**
816 * setup_sge_queues - configure SGE Tx/Rx/response queues
817 * @adap: the adapter
818 *
819 * Determines how many sets of SGE queues to use and initializes them.
820 * We support multiple queue sets per port if we have MSI-X, otherwise
821 * just one queue set per port.
822 */
823static int setup_sge_queues(struct adapter *adap)
824{
825 int err, i, j;
826 struct sge *s = &adap->sge;
827 struct sge_uld_rxq_info *rxq_info = s->uld_rxq_info[CXGB4_ULD_RDMA];
828 unsigned int cmplqid = 0;
b8ff05a9
DM
829
830 for_each_port(adap, i) {
831 struct net_device *dev = adap->port[i];
832 struct port_info *pi = netdev_priv(dev);
833 struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
834 struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];
835
836 for (j = 0; j < pi->nqsets; j++, q++) {
94cdb8bb
HS
837 if (adap->msi_idx > 0)
838 adap->msi_idx++;
b8ff05a9 839 err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
94cdb8bb 840 adap->msi_idx, &q->fl,
145ef8a5 841 t4_ethrx_handler,
2337ba42 842 NULL,
145ef8a5
HS
843 t4_get_mps_bg_map(adap,
844 pi->tx_chan));
b8ff05a9
DM
845 if (err)
846 goto freeout;
847 q->rspq.idx = j;
848 memset(&q->stats, 0, sizeof(q->stats));
849 }
850 for (j = 0; j < pi->nqsets; j++, t++) {
851 err = t4_sge_alloc_eth_txq(adap, t, dev,
852 netdev_get_tx_queue(dev, j),
853 s->fw_evtq.cntxt_id);
854 if (err)
855 goto freeout;
856 }
857 }
858
b8ff05a9 859 for_each_port(adap, i) {
0fbc81b3 860 /* Note that cmplqid below is 0 if we don't
b8ff05a9
DM
861 * have RDMA queues, and that's the right value.
862 */
0fbc81b3
HS
863 if (rxq_info)
864 cmplqid = rxq_info->uldrxq[i].rspq.cntxt_id;
865
b8ff05a9 866 err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
0fbc81b3 867 s->fw_evtq.cntxt_id, cmplqid);
b8ff05a9
DM
868 if (err)
869 goto freeout;
870 }
871
9bb59b96 872 t4_write_reg(adap, is_t4(adap->params.chip) ?
837e4a42
HS
873 MPS_TRC_RSS_CONTROL_A :
874 MPS_T5_TRC_RSS_CONTROL_A,
875 RSSCONTROL_V(netdev2pinfo(adap->port[0])->tx_chan) |
876 QUEUENUMBER_V(s->ethrxq[0].rspq.abs_id));
b8ff05a9 877 return 0;
0fbc81b3
HS
878freeout:
879 t4_free_sge_resources(adap);
880 return err;
b8ff05a9
DM
881}
882
688848b1
AB
883static u16 cxgb_select_queue(struct net_device *dev, struct sk_buff *skb,
884 void *accel_priv, select_queue_fallback_t fallback)
885{
886 int txq;
887
888#ifdef CONFIG_CHELSIO_T4_DCB
889 /* If a Data Center Bridging has been successfully negotiated on this
890 * link then we'll use the skb's priority to map it to a TX Queue.
891 * The skb's priority is determined via the VLAN Tag Priority Code
892 * Point field.
893 */
85eacf3f 894 if (cxgb4_dcb_enabled(dev) && !is_kdump_kernel()) {
688848b1
AB
895 u16 vlan_tci;
896 int err;
897
898 err = vlan_get_tag(skb, &vlan_tci);
899 if (unlikely(err)) {
900 if (net_ratelimit())
901 netdev_warn(dev,
902 "TX Packet without VLAN Tag on DCB Link\n");
903 txq = 0;
904 } else {
905 txq = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
84a200b3
VP
906#ifdef CONFIG_CHELSIO_T4_FCOE
907 if (skb->protocol == htons(ETH_P_FCOE))
908 txq = skb->priority & 0x7;
909#endif /* CONFIG_CHELSIO_T4_FCOE */
688848b1
AB
910 }
911 return txq;
912 }
913#endif /* CONFIG_CHELSIO_T4_DCB */
914
915 if (select_queue) {
916 txq = (skb_rx_queue_recorded(skb)
917 ? skb_get_rx_queue(skb)
918 : smp_processor_id());
919
920 while (unlikely(txq >= dev->real_num_tx_queues))
921 txq -= dev->real_num_tx_queues;
922
923 return txq;
924 }
925
926 return fallback(dev, skb) % dev->real_num_tx_queues;
927}
928
b8ff05a9
DM
929static int closest_timer(const struct sge *s, int time)
930{
931 int i, delta, match = 0, min_delta = INT_MAX;
932
933 for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
934 delta = time - s->timer_val[i];
935 if (delta < 0)
936 delta = -delta;
937 if (delta < min_delta) {
938 min_delta = delta;
939 match = i;
940 }
941 }
942 return match;
943}
944
945static int closest_thres(const struct sge *s, int thres)
946{
947 int i, delta, match = 0, min_delta = INT_MAX;
948
949 for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
950 delta = thres - s->counter_val[i];
951 if (delta < 0)
952 delta = -delta;
953 if (delta < min_delta) {
954 min_delta = delta;
955 match = i;
956 }
957 }
958 return match;
959}
960
b8ff05a9 961/**
812034f1 962 * cxgb4_set_rspq_intr_params - set a queue's interrupt holdoff parameters
b8ff05a9
DM
963 * @q: the Rx queue
964 * @us: the hold-off time in us, or 0 to disable timer
965 * @cnt: the hold-off packet count, or 0 to disable counter
966 *
967 * Sets an Rx queue's interrupt hold-off time and packet count. At least
968 * one of the two needs to be enabled for the queue to generate interrupts.
969 */
812034f1
HS
970int cxgb4_set_rspq_intr_params(struct sge_rspq *q,
971 unsigned int us, unsigned int cnt)
b8ff05a9 972{
c887ad0e
HS
973 struct adapter *adap = q->adap;
974
b8ff05a9
DM
975 if ((us | cnt) == 0)
976 cnt = 1;
977
978 if (cnt) {
979 int err;
980 u32 v, new_idx;
981
982 new_idx = closest_thres(&adap->sge, cnt);
983 if (q->desc && q->pktcnt_idx != new_idx) {
984 /* the queue has already been created, update it */
5167865a
HS
985 v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
986 FW_PARAMS_PARAM_X_V(
987 FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
988 FW_PARAMS_PARAM_YZ_V(q->cntxt_id);
b2612722
HS
989 err = t4_set_params(adap, adap->mbox, adap->pf, 0, 1,
990 &v, &new_idx);
b8ff05a9
DM
991 if (err)
992 return err;
993 }
994 q->pktcnt_idx = new_idx;
995 }
996
997 us = us == 0 ? 6 : closest_timer(&adap->sge, us);
1ecc7b7a 998 q->intr_params = QINTR_TIMER_IDX_V(us) | QINTR_CNT_EN_V(cnt > 0);
b8ff05a9
DM
999 return 0;
1000}
1001
c8f44aff 1002static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
87b6cf51 1003{
2ed28baa 1004 const struct port_info *pi = netdev_priv(dev);
c8f44aff 1005 netdev_features_t changed = dev->features ^ features;
19ecae2c 1006 int err;
19ecae2c 1007
f646968f 1008 if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
2ed28baa 1009 return 0;
19ecae2c 1010
b2612722 1011 err = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, -1,
2ed28baa 1012 -1, -1, -1,
f646968f 1013 !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
2ed28baa 1014 if (unlikely(err))
f646968f 1015 dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
19ecae2c 1016 return err;
87b6cf51
DM
1017}
1018
91744948 1019static int setup_debugfs(struct adapter *adap)
b8ff05a9 1020{
b8ff05a9
DM
1021 if (IS_ERR_OR_NULL(adap->debugfs_root))
1022 return -1;
1023
fd88b31a
HS
1024#ifdef CONFIG_DEBUG_FS
1025 t4_setup_debugfs(adap);
1026#endif
b8ff05a9
DM
1027 return 0;
1028}
1029
1030/*
1031 * upper-layer driver support
1032 */
1033
1034/*
1035 * Allocate an active-open TID and set it to the supplied value.
1036 */
1037int cxgb4_alloc_atid(struct tid_info *t, void *data)
1038{
1039 int atid = -1;
1040
1041 spin_lock_bh(&t->atid_lock);
1042 if (t->afree) {
1043 union aopen_entry *p = t->afree;
1044
f2b7e78d 1045 atid = (p - t->atid_tab) + t->atid_base;
b8ff05a9
DM
1046 t->afree = p->next;
1047 p->data = data;
1048 t->atids_in_use++;
1049 }
1050 spin_unlock_bh(&t->atid_lock);
1051 return atid;
1052}
1053EXPORT_SYMBOL(cxgb4_alloc_atid);
1054
1055/*
1056 * Release an active-open TID.
1057 */
1058void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
1059{
f2b7e78d 1060 union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
b8ff05a9
DM
1061
1062 spin_lock_bh(&t->atid_lock);
1063 p->next = t->afree;
1064 t->afree = p;
1065 t->atids_in_use--;
1066 spin_unlock_bh(&t->atid_lock);
1067}
1068EXPORT_SYMBOL(cxgb4_free_atid);
1069
1070/*
1071 * Allocate a server TID and set it to the supplied value.
1072 */
1073int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
1074{
1075 int stid;
1076
1077 spin_lock_bh(&t->stid_lock);
1078 if (family == PF_INET) {
1079 stid = find_first_zero_bit(t->stid_bmap, t->nstids);
1080 if (stid < t->nstids)
1081 __set_bit(stid, t->stid_bmap);
1082 else
1083 stid = -1;
1084 } else {
a99c683e 1085 stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 1);
b8ff05a9
DM
1086 if (stid < 0)
1087 stid = -1;
1088 }
1089 if (stid >= 0) {
1090 t->stid_tab[stid].data = data;
1091 stid += t->stid_base;
15f63b74
KS
1092 /* IPv6 requires max of 520 bits or 16 cells in TCAM
1093 * This is equivalent to 4 TIDs. With CLIP enabled it
1094 * needs 2 TIDs.
1095 */
1096 if (family == PF_INET)
1097 t->stids_in_use++;
1098 else
a99c683e 1099 t->stids_in_use += 2;
b8ff05a9
DM
1100 }
1101 spin_unlock_bh(&t->stid_lock);
1102 return stid;
1103}
1104EXPORT_SYMBOL(cxgb4_alloc_stid);
1105
dca4faeb
VP
1106/* Allocate a server filter TID and set it to the supplied value.
1107 */
1108int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
1109{
1110 int stid;
1111
1112 spin_lock_bh(&t->stid_lock);
1113 if (family == PF_INET) {
1114 stid = find_next_zero_bit(t->stid_bmap,
1115 t->nstids + t->nsftids, t->nstids);
1116 if (stid < (t->nstids + t->nsftids))
1117 __set_bit(stid, t->stid_bmap);
1118 else
1119 stid = -1;
1120 } else {
1121 stid = -1;
1122 }
1123 if (stid >= 0) {
1124 t->stid_tab[stid].data = data;
470c60c4
KS
1125 stid -= t->nstids;
1126 stid += t->sftid_base;
2248b293 1127 t->sftids_in_use++;
dca4faeb
VP
1128 }
1129 spin_unlock_bh(&t->stid_lock);
1130 return stid;
1131}
1132EXPORT_SYMBOL(cxgb4_alloc_sftid);
1133
1134/* Release a server TID.
b8ff05a9
DM
1135 */
1136void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
1137{
470c60c4
KS
1138 /* Is it a server filter TID? */
1139 if (t->nsftids && (stid >= t->sftid_base)) {
1140 stid -= t->sftid_base;
1141 stid += t->nstids;
1142 } else {
1143 stid -= t->stid_base;
1144 }
1145
b8ff05a9
DM
1146 spin_lock_bh(&t->stid_lock);
1147 if (family == PF_INET)
1148 __clear_bit(stid, t->stid_bmap);
1149 else
a99c683e 1150 bitmap_release_region(t->stid_bmap, stid, 1);
b8ff05a9 1151 t->stid_tab[stid].data = NULL;
2248b293
HS
1152 if (stid < t->nstids) {
1153 if (family == PF_INET)
1154 t->stids_in_use--;
1155 else
a99c683e 1156 t->stids_in_use -= 2;
2248b293
HS
1157 } else {
1158 t->sftids_in_use--;
1159 }
b8ff05a9
DM
1160 spin_unlock_bh(&t->stid_lock);
1161}
1162EXPORT_SYMBOL(cxgb4_free_stid);
1163
1164/*
1165 * Populate a TID_RELEASE WR. Caller must properly size the skb.
1166 */
1167static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
1168 unsigned int tid)
1169{
1170 struct cpl_tid_release *req;
1171
1172 set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
1173 req = (struct cpl_tid_release *)__skb_put(skb, sizeof(*req));
1174 INIT_TP_WR(req, tid);
1175 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
1176}
1177
1178/*
1179 * Queue a TID release request and if necessary schedule a work queue to
1180 * process it.
1181 */
31b9c19b 1182static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
1183 unsigned int tid)
b8ff05a9
DM
1184{
1185 void **p = &t->tid_tab[tid];
1186 struct adapter *adap = container_of(t, struct adapter, tids);
1187
1188 spin_lock_bh(&adap->tid_release_lock);
1189 *p = adap->tid_release_head;
1190 /* Low 2 bits encode the Tx channel number */
1191 adap->tid_release_head = (void **)((uintptr_t)p | chan);
1192 if (!adap->tid_release_task_busy) {
1193 adap->tid_release_task_busy = true;
29aaee65 1194 queue_work(adap->workq, &adap->tid_release_task);
b8ff05a9
DM
1195 }
1196 spin_unlock_bh(&adap->tid_release_lock);
1197}
b8ff05a9
DM
1198
1199/*
1200 * Process the list of pending TID release requests.
1201 */
1202static void process_tid_release_list(struct work_struct *work)
1203{
1204 struct sk_buff *skb;
1205 struct adapter *adap;
1206
1207 adap = container_of(work, struct adapter, tid_release_task);
1208
1209 spin_lock_bh(&adap->tid_release_lock);
1210 while (adap->tid_release_head) {
1211 void **p = adap->tid_release_head;
1212 unsigned int chan = (uintptr_t)p & 3;
1213 p = (void *)p - chan;
1214
1215 adap->tid_release_head = *p;
1216 *p = NULL;
1217 spin_unlock_bh(&adap->tid_release_lock);
1218
1219 while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
1220 GFP_KERNEL)))
1221 schedule_timeout_uninterruptible(1);
1222
1223 mk_tid_release(skb, chan, p - adap->tids.tid_tab);
1224 t4_ofld_send(adap, skb);
1225 spin_lock_bh(&adap->tid_release_lock);
1226 }
1227 adap->tid_release_task_busy = false;
1228 spin_unlock_bh(&adap->tid_release_lock);
1229}
1230
1231/*
1232 * Release a TID and inform HW. If we are unable to allocate the release
1233 * message we defer to a work queue.
1234 */
1235void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid)
1236{
b8ff05a9
DM
1237 struct sk_buff *skb;
1238 struct adapter *adap = container_of(t, struct adapter, tids);
1239
9a1bb9f6
HS
1240 WARN_ON(tid >= t->ntids);
1241
1242 if (t->tid_tab[tid]) {
1243 t->tid_tab[tid] = NULL;
1244 if (t->hash_base && (tid >= t->hash_base))
1245 atomic_dec(&t->hash_tids_in_use);
1246 else
1247 atomic_dec(&t->tids_in_use);
1248 }
1249
b8ff05a9
DM
1250 skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
1251 if (likely(skb)) {
b8ff05a9
DM
1252 mk_tid_release(skb, chan, tid);
1253 t4_ofld_send(adap, skb);
1254 } else
1255 cxgb4_queue_tid_release(t, chan, tid);
b8ff05a9
DM
1256}
1257EXPORT_SYMBOL(cxgb4_remove_tid);
1258
1259/*
1260 * Allocate and initialize the TID tables. Returns 0 on success.
1261 */
1262static int tid_init(struct tid_info *t)
1263{
b6f8eaec 1264 struct adapter *adap = container_of(t, struct adapter, tids);
578b46b9
RL
1265 unsigned int max_ftids = t->nftids + t->nsftids;
1266 unsigned int natids = t->natids;
1267 unsigned int stid_bmap_size;
1268 unsigned int ftid_bmap_size;
1269 size_t size;
b8ff05a9 1270
dca4faeb 1271 stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
578b46b9 1272 ftid_bmap_size = BITS_TO_LONGS(t->nftids);
f2b7e78d
VP
1273 size = t->ntids * sizeof(*t->tid_tab) +
1274 natids * sizeof(*t->atid_tab) +
b8ff05a9 1275 t->nstids * sizeof(*t->stid_tab) +
dca4faeb 1276 t->nsftids * sizeof(*t->stid_tab) +
f2b7e78d 1277 stid_bmap_size * sizeof(long) +
578b46b9
RL
1278 max_ftids * sizeof(*t->ftid_tab) +
1279 ftid_bmap_size * sizeof(long);
f2b7e78d 1280
752ade68 1281 t->tid_tab = kvzalloc(size, GFP_KERNEL);
b8ff05a9
DM
1282 if (!t->tid_tab)
1283 return -ENOMEM;
1284
1285 t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
1286 t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
dca4faeb 1287 t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
f2b7e78d 1288 t->ftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
578b46b9 1289 t->ftid_bmap = (unsigned long *)&t->ftid_tab[max_ftids];
b8ff05a9
DM
1290 spin_lock_init(&t->stid_lock);
1291 spin_lock_init(&t->atid_lock);
578b46b9 1292 spin_lock_init(&t->ftid_lock);
b8ff05a9
DM
1293
1294 t->stids_in_use = 0;
2248b293 1295 t->sftids_in_use = 0;
b8ff05a9
DM
1296 t->afree = NULL;
1297 t->atids_in_use = 0;
1298 atomic_set(&t->tids_in_use, 0);
9a1bb9f6 1299 atomic_set(&t->hash_tids_in_use, 0);
b8ff05a9
DM
1300
1301 /* Setup the free list for atid_tab and clear the stid bitmap. */
1302 if (natids) {
1303 while (--natids)
1304 t->atid_tab[natids - 1].next = &t->atid_tab[natids];
1305 t->afree = t->atid_tab;
1306 }
b6f8eaec 1307
578b46b9
RL
1308 if (is_offload(adap)) {
1309 bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
1310 /* Reserve stid 0 for T4/T5 adapters */
1311 if (!t->stid_base &&
1312 CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
1313 __set_bit(0, t->stid_bmap);
1314 }
1315
1316 bitmap_zero(t->ftid_bmap, t->nftids);
b8ff05a9
DM
1317 return 0;
1318}
1319
1320/**
1321 * cxgb4_create_server - create an IP server
1322 * @dev: the device
1323 * @stid: the server TID
1324 * @sip: local IP address to bind server to
1325 * @sport: the server's TCP port
1326 * @queue: queue to direct messages from this server to
1327 *
1328 * Create an IP server for the given port and address.
1329 * Returns <0 on error and one of the %NET_XMIT_* values on success.
1330 */
1331int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
793dad94
VP
1332 __be32 sip, __be16 sport, __be16 vlan,
1333 unsigned int queue)
b8ff05a9
DM
1334{
1335 unsigned int chan;
1336 struct sk_buff *skb;
1337 struct adapter *adap;
1338 struct cpl_pass_open_req *req;
80f40c1f 1339 int ret;
b8ff05a9
DM
1340
1341 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1342 if (!skb)
1343 return -ENOMEM;
1344
1345 adap = netdev2adap(dev);
1346 req = (struct cpl_pass_open_req *)__skb_put(skb, sizeof(*req));
1347 INIT_TP_WR(req, 0);
1348 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
1349 req->local_port = sport;
1350 req->peer_port = htons(0);
1351 req->local_ip = sip;
1352 req->peer_ip = htonl(0);
e46dab4d 1353 chan = rxq_to_chan(&adap->sge, queue);
d7990b0c 1354 req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
6c53e938
HS
1355 req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1356 SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
80f40c1f
VP
1357 ret = t4_mgmt_tx(adap, skb);
1358 return net_xmit_eval(ret);
b8ff05a9
DM
1359}
1360EXPORT_SYMBOL(cxgb4_create_server);
1361
80f40c1f
VP
1362/* cxgb4_create_server6 - create an IPv6 server
1363 * @dev: the device
1364 * @stid: the server TID
1365 * @sip: local IPv6 address to bind server to
1366 * @sport: the server's TCP port
1367 * @queue: queue to direct messages from this server to
1368 *
1369 * Create an IPv6 server for the given port and address.
1370 * Returns <0 on error and one of the %NET_XMIT_* values on success.
1371 */
1372int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
1373 const struct in6_addr *sip, __be16 sport,
1374 unsigned int queue)
1375{
1376 unsigned int chan;
1377 struct sk_buff *skb;
1378 struct adapter *adap;
1379 struct cpl_pass_open_req6 *req;
1380 int ret;
1381
1382 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1383 if (!skb)
1384 return -ENOMEM;
1385
1386 adap = netdev2adap(dev);
1387 req = (struct cpl_pass_open_req6 *)__skb_put(skb, sizeof(*req));
1388 INIT_TP_WR(req, 0);
1389 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
1390 req->local_port = sport;
1391 req->peer_port = htons(0);
1392 req->local_ip_hi = *(__be64 *)(sip->s6_addr);
1393 req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
1394 req->peer_ip_hi = cpu_to_be64(0);
1395 req->peer_ip_lo = cpu_to_be64(0);
1396 chan = rxq_to_chan(&adap->sge, queue);
d7990b0c 1397 req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
6c53e938
HS
1398 req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1399 SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
80f40c1f
VP
1400 ret = t4_mgmt_tx(adap, skb);
1401 return net_xmit_eval(ret);
1402}
1403EXPORT_SYMBOL(cxgb4_create_server6);
1404
1405int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
1406 unsigned int queue, bool ipv6)
1407{
1408 struct sk_buff *skb;
1409 struct adapter *adap;
1410 struct cpl_close_listsvr_req *req;
1411 int ret;
1412
1413 adap = netdev2adap(dev);
1414
1415 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1416 if (!skb)
1417 return -ENOMEM;
1418
1419 req = (struct cpl_close_listsvr_req *)__skb_put(skb, sizeof(*req));
1420 INIT_TP_WR(req, 0);
1421 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
bdc590b9
HS
1422 req->reply_ctrl = htons(NO_REPLY_V(0) | (ipv6 ? LISTSVR_IPV6_V(1) :
1423 LISTSVR_IPV6_V(0)) | QUEUENO_V(queue));
80f40c1f
VP
1424 ret = t4_mgmt_tx(adap, skb);
1425 return net_xmit_eval(ret);
1426}
1427EXPORT_SYMBOL(cxgb4_remove_server);
1428
b8ff05a9
DM
1429/**
1430 * cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
1431 * @mtus: the HW MTU table
1432 * @mtu: the target MTU
1433 * @idx: index of selected entry in the MTU table
1434 *
1435 * Returns the index and the value in the HW MTU table that is closest to
1436 * but does not exceed @mtu, unless @mtu is smaller than any value in the
1437 * table, in which case that smallest available value is selected.
1438 */
1439unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
1440 unsigned int *idx)
1441{
1442 unsigned int i = 0;
1443
1444 while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
1445 ++i;
1446 if (idx)
1447 *idx = i;
1448 return mtus[i];
1449}
1450EXPORT_SYMBOL(cxgb4_best_mtu);
1451
92e7ae71
HS
1452/**
1453 * cxgb4_best_aligned_mtu - find best MTU, [hopefully] data size aligned
1454 * @mtus: the HW MTU table
1455 * @header_size: Header Size
1456 * @data_size_max: maximum Data Segment Size
1457 * @data_size_align: desired Data Segment Size Alignment (2^N)
1458 * @mtu_idxp: HW MTU Table Index return value pointer (possibly NULL)
1459 *
1460 * Similar to cxgb4_best_mtu() but instead of searching the Hardware
1461 * MTU Table based solely on a Maximum MTU parameter, we break that
1462 * parameter up into a Header Size and Maximum Data Segment Size, and
1463 * provide a desired Data Segment Size Alignment. If we find an MTU in
1464 * the Hardware MTU Table which will result in a Data Segment Size with
1465 * the requested alignment _and_ that MTU isn't "too far" from the
1466 * closest MTU, then we'll return that rather than the closest MTU.
1467 */
1468unsigned int cxgb4_best_aligned_mtu(const unsigned short *mtus,
1469 unsigned short header_size,
1470 unsigned short data_size_max,
1471 unsigned short data_size_align,
1472 unsigned int *mtu_idxp)
1473{
1474 unsigned short max_mtu = header_size + data_size_max;
1475 unsigned short data_size_align_mask = data_size_align - 1;
1476 int mtu_idx, aligned_mtu_idx;
1477
1478 /* Scan the MTU Table till we find an MTU which is larger than our
1479 * Maximum MTU or we reach the end of the table. Along the way,
1480 * record the last MTU found, if any, which will result in a Data
1481 * Segment Length matching the requested alignment.
1482 */
1483 for (mtu_idx = 0, aligned_mtu_idx = -1; mtu_idx < NMTUS; mtu_idx++) {
1484 unsigned short data_size = mtus[mtu_idx] - header_size;
1485
1486 /* If this MTU minus the Header Size would result in a
1487 * Data Segment Size of the desired alignment, remember it.
1488 */
1489 if ((data_size & data_size_align_mask) == 0)
1490 aligned_mtu_idx = mtu_idx;
1491
1492 /* If we're not at the end of the Hardware MTU Table and the
1493 * next element is larger than our Maximum MTU, drop out of
1494 * the loop.
1495 */
1496 if (mtu_idx+1 < NMTUS && mtus[mtu_idx+1] > max_mtu)
1497 break;
1498 }
1499
1500 /* If we fell out of the loop because we ran to the end of the table,
1501 * then we just have to use the last [largest] entry.
1502 */
1503 if (mtu_idx == NMTUS)
1504 mtu_idx--;
1505
1506 /* If we found an MTU which resulted in the requested Data Segment
1507 * Length alignment and that's "not far" from the largest MTU which is
1508 * less than or equal to the maximum MTU, then use that.
1509 */
1510 if (aligned_mtu_idx >= 0 &&
1511 mtu_idx - aligned_mtu_idx <= 1)
1512 mtu_idx = aligned_mtu_idx;
1513
1514 /* If the caller has passed in an MTU Index pointer, pass the
1515 * MTU Index back. Return the MTU value.
1516 */
1517 if (mtu_idxp)
1518 *mtu_idxp = mtu_idx;
1519 return mtus[mtu_idx];
1520}
1521EXPORT_SYMBOL(cxgb4_best_aligned_mtu);
1522
27999805
H
1523/**
1524 * cxgb4_tp_smt_idx - Get the Source Mac Table index for this VI
1525 * @chip: chip type
1526 * @viid: VI id of the given port
1527 *
1528 * Return the SMT index for this VI.
1529 */
1530unsigned int cxgb4_tp_smt_idx(enum chip_type chip, unsigned int viid)
1531{
1532 /* In T4/T5, SMT contains 256 SMAC entries organized in
1533 * 128 rows of 2 entries each.
1534 * In T6, SMT contains 256 SMAC entries in 256 rows.
1535 * TODO: The below code needs to be updated when we add support
1536 * for 256 VFs.
1537 */
1538 if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
1539 return ((viid & 0x7f) << 1);
1540 else
1541 return (viid & 0x7f);
1542}
1543EXPORT_SYMBOL(cxgb4_tp_smt_idx);
1544
b8ff05a9
DM
1545/**
1546 * cxgb4_port_chan - get the HW channel of a port
1547 * @dev: the net device for the port
1548 *
1549 * Return the HW Tx channel of the given port.
1550 */
1551unsigned int cxgb4_port_chan(const struct net_device *dev)
1552{
1553 return netdev2pinfo(dev)->tx_chan;
1554}
1555EXPORT_SYMBOL(cxgb4_port_chan);
1556
881806bc
VP
1557unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
1558{
1559 struct adapter *adap = netdev2adap(dev);
2cc301d2 1560 u32 v1, v2, lp_count, hp_count;
881806bc 1561
f061de42
HS
1562 v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
1563 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
d14807dd 1564 if (is_t4(adap->params.chip)) {
f061de42
HS
1565 lp_count = LP_COUNT_G(v1);
1566 hp_count = HP_COUNT_G(v1);
2cc301d2 1567 } else {
f061de42
HS
1568 lp_count = LP_COUNT_T5_G(v1);
1569 hp_count = HP_COUNT_T5_G(v2);
2cc301d2
SR
1570 }
1571 return lpfifo ? lp_count : hp_count;
881806bc
VP
1572}
1573EXPORT_SYMBOL(cxgb4_dbfifo_count);
1574
b8ff05a9
DM
1575/**
1576 * cxgb4_port_viid - get the VI id of a port
1577 * @dev: the net device for the port
1578 *
1579 * Return the VI id of the given port.
1580 */
1581unsigned int cxgb4_port_viid(const struct net_device *dev)
1582{
1583 return netdev2pinfo(dev)->viid;
1584}
1585EXPORT_SYMBOL(cxgb4_port_viid);
1586
1587/**
1588 * cxgb4_port_idx - get the index of a port
1589 * @dev: the net device for the port
1590 *
1591 * Return the index of the given port.
1592 */
1593unsigned int cxgb4_port_idx(const struct net_device *dev)
1594{
1595 return netdev2pinfo(dev)->port_id;
1596}
1597EXPORT_SYMBOL(cxgb4_port_idx);
1598
b8ff05a9
DM
1599void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
1600 struct tp_tcp_stats *v6)
1601{
1602 struct adapter *adap = pci_get_drvdata(pdev);
1603
1604 spin_lock(&adap->stats_lock);
1605 t4_tp_get_tcp_stats(adap, v4, v6);
1606 spin_unlock(&adap->stats_lock);
1607}
1608EXPORT_SYMBOL(cxgb4_get_tcp_stats);
1609
1610void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
1611 const unsigned int *pgsz_order)
1612{
1613 struct adapter *adap = netdev2adap(dev);
1614
0d804338
HS
1615 t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK_A, tag_mask);
1616 t4_write_reg(adap, ULP_RX_ISCSI_PSZ_A, HPZ0_V(pgsz_order[0]) |
1617 HPZ1_V(pgsz_order[1]) | HPZ2_V(pgsz_order[2]) |
1618 HPZ3_V(pgsz_order[3]));
b8ff05a9
DM
1619}
1620EXPORT_SYMBOL(cxgb4_iscsi_init);
1621
3069ee9b
VP
1622int cxgb4_flush_eq_cache(struct net_device *dev)
1623{
1624 struct adapter *adap = netdev2adap(dev);
3069ee9b 1625
5d700ecb 1626 return t4_sge_ctxt_flush(adap, adap->mbox);
3069ee9b
VP
1627}
1628EXPORT_SYMBOL(cxgb4_flush_eq_cache);
1629
1630static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
1631{
f061de42 1632 u32 addr = t4_read_reg(adap, SGE_DBQ_CTXT_BADDR_A) + 24 * qid + 8;
3069ee9b
VP
1633 __be64 indices;
1634 int ret;
1635
fc5ab020
HS
1636 spin_lock(&adap->win0_lock);
1637 ret = t4_memory_rw(adap, 0, MEM_EDC0, addr,
1638 sizeof(indices), (__be32 *)&indices,
1639 T4_MEMORY_READ);
1640 spin_unlock(&adap->win0_lock);
3069ee9b 1641 if (!ret) {
404d9e3f
VP
1642 *cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
1643 *pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
3069ee9b
VP
1644 }
1645 return ret;
1646}
1647
1648int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
1649 u16 size)
1650{
1651 struct adapter *adap = netdev2adap(dev);
1652 u16 hw_pidx, hw_cidx;
1653 int ret;
1654
1655 ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
1656 if (ret)
1657 goto out;
1658
1659 if (pidx != hw_pidx) {
1660 u16 delta;
f612b815 1661 u32 val;
3069ee9b
VP
1662
1663 if (pidx >= hw_pidx)
1664 delta = pidx - hw_pidx;
1665 else
1666 delta = size - hw_pidx + pidx;
f612b815
HS
1667
1668 if (is_t4(adap->params.chip))
1669 val = PIDX_V(delta);
1670 else
1671 val = PIDX_T5_V(delta);
3069ee9b 1672 wmb();
f612b815
HS
1673 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1674 QID_V(qid) | val);
3069ee9b
VP
1675 }
1676out:
1677 return ret;
1678}
1679EXPORT_SYMBOL(cxgb4_sync_txq_pidx);
1680
031cf476
HS
1681int cxgb4_read_tpte(struct net_device *dev, u32 stag, __be32 *tpte)
1682{
1683 struct adapter *adap;
1684 u32 offset, memtype, memaddr;
6559a7e8 1685 u32 edc0_size, edc1_size, mc0_size, mc1_size, size;
031cf476
HS
1686 u32 edc0_end, edc1_end, mc0_end, mc1_end;
1687 int ret;
1688
1689 adap = netdev2adap(dev);
1690
1691 offset = ((stag >> 8) * 32) + adap->vres.stag.start;
1692
1693 /* Figure out where the offset lands in the Memory Type/Address scheme.
1694 * This code assumes that the memory is laid out starting at offset 0
1695 * with no breaks as: EDC0, EDC1, MC0, MC1. All cards have both EDC0
1696 * and EDC1. Some cards will have neither MC0 nor MC1, most cards have
1697 * MC0, and some have both MC0 and MC1.
1698 */
6559a7e8
HS
1699 size = t4_read_reg(adap, MA_EDRAM0_BAR_A);
1700 edc0_size = EDRAM0_SIZE_G(size) << 20;
1701 size = t4_read_reg(adap, MA_EDRAM1_BAR_A);
1702 edc1_size = EDRAM1_SIZE_G(size) << 20;
1703 size = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
1704 mc0_size = EXT_MEM0_SIZE_G(size) << 20;
031cf476
HS
1705
1706 edc0_end = edc0_size;
1707 edc1_end = edc0_end + edc1_size;
1708 mc0_end = edc1_end + mc0_size;
1709
1710 if (offset < edc0_end) {
1711 memtype = MEM_EDC0;
1712 memaddr = offset;
1713 } else if (offset < edc1_end) {
1714 memtype = MEM_EDC1;
1715 memaddr = offset - edc0_end;
1716 } else {
1717 if (offset < mc0_end) {
1718 memtype = MEM_MC0;
1719 memaddr = offset - edc1_end;
3ccc6cf7 1720 } else if (is_t5(adap->params.chip)) {
6559a7e8
HS
1721 size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
1722 mc1_size = EXT_MEM1_SIZE_G(size) << 20;
031cf476
HS
1723 mc1_end = mc0_end + mc1_size;
1724 if (offset < mc1_end) {
1725 memtype = MEM_MC1;
1726 memaddr = offset - mc0_end;
1727 } else {
1728 /* offset beyond the end of any memory */
1729 goto err;
1730 }
3ccc6cf7
HS
1731 } else {
1732 /* T4/T6 only has a single memory channel */
1733 goto err;
031cf476
HS
1734 }
1735 }
1736
1737 spin_lock(&adap->win0_lock);
1738 ret = t4_memory_rw(adap, 0, memtype, memaddr, 32, tpte, T4_MEMORY_READ);
1739 spin_unlock(&adap->win0_lock);
1740 return ret;
1741
1742err:
1743 dev_err(adap->pdev_dev, "stag %#x, offset %#x out of range\n",
1744 stag, offset);
1745 return -EINVAL;
1746}
1747EXPORT_SYMBOL(cxgb4_read_tpte);
1748
7730b4c7
HS
1749u64 cxgb4_read_sge_timestamp(struct net_device *dev)
1750{
1751 u32 hi, lo;
1752 struct adapter *adap;
1753
1754 adap = netdev2adap(dev);
f612b815
HS
1755 lo = t4_read_reg(adap, SGE_TIMESTAMP_LO_A);
1756 hi = TSVAL_G(t4_read_reg(adap, SGE_TIMESTAMP_HI_A));
7730b4c7
HS
1757
1758 return ((u64)hi << 32) | (u64)lo;
1759}
1760EXPORT_SYMBOL(cxgb4_read_sge_timestamp);
1761
df64e4d3
HS
1762int cxgb4_bar2_sge_qregs(struct net_device *dev,
1763 unsigned int qid,
1764 enum cxgb4_bar2_qtype qtype,
66cf188e 1765 int user,
df64e4d3
HS
1766 u64 *pbar2_qoffset,
1767 unsigned int *pbar2_qid)
1768{
b2612722 1769 return t4_bar2_sge_qregs(netdev2adap(dev),
df64e4d3
HS
1770 qid,
1771 (qtype == CXGB4_BAR2_QTYPE_EGRESS
1772 ? T4_BAR2_QTYPE_EGRESS
1773 : T4_BAR2_QTYPE_INGRESS),
66cf188e 1774 user,
df64e4d3
HS
1775 pbar2_qoffset,
1776 pbar2_qid);
1777}
1778EXPORT_SYMBOL(cxgb4_bar2_sge_qregs);
1779
b8ff05a9
DM
1780static struct pci_driver cxgb4_driver;
1781
1782static void check_neigh_update(struct neighbour *neigh)
1783{
1784 const struct device *parent;
1785 const struct net_device *netdev = neigh->dev;
1786
d0d7b10b 1787 if (is_vlan_dev(netdev))
b8ff05a9
DM
1788 netdev = vlan_dev_real_dev(netdev);
1789 parent = netdev->dev.parent;
1790 if (parent && parent->driver == &cxgb4_driver.driver)
1791 t4_l2t_update(dev_get_drvdata(parent), neigh);
1792}
1793
1794static int netevent_cb(struct notifier_block *nb, unsigned long event,
1795 void *data)
1796{
1797 switch (event) {
1798 case NETEVENT_NEIGH_UPDATE:
1799 check_neigh_update(data);
1800 break;
b8ff05a9
DM
1801 case NETEVENT_REDIRECT:
1802 default:
1803 break;
1804 }
1805 return 0;
1806}
1807
1808static bool netevent_registered;
1809static struct notifier_block cxgb4_netevent_nb = {
1810 .notifier_call = netevent_cb
1811};
1812
3069ee9b
VP
1813static void drain_db_fifo(struct adapter *adap, int usecs)
1814{
2cc301d2 1815 u32 v1, v2, lp_count, hp_count;
3069ee9b
VP
1816
1817 do {
f061de42
HS
1818 v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
1819 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
d14807dd 1820 if (is_t4(adap->params.chip)) {
f061de42
HS
1821 lp_count = LP_COUNT_G(v1);
1822 hp_count = HP_COUNT_G(v1);
2cc301d2 1823 } else {
f061de42
HS
1824 lp_count = LP_COUNT_T5_G(v1);
1825 hp_count = HP_COUNT_T5_G(v2);
2cc301d2
SR
1826 }
1827
1828 if (lp_count == 0 && hp_count == 0)
1829 break;
3069ee9b
VP
1830 set_current_state(TASK_UNINTERRUPTIBLE);
1831 schedule_timeout(usecs_to_jiffies(usecs));
3069ee9b
VP
1832 } while (1);
1833}
1834
1835static void disable_txq_db(struct sge_txq *q)
1836{
05eb2389
SW
1837 unsigned long flags;
1838
1839 spin_lock_irqsave(&q->db_lock, flags);
3069ee9b 1840 q->db_disabled = 1;
05eb2389 1841 spin_unlock_irqrestore(&q->db_lock, flags);
3069ee9b
VP
1842}
1843
05eb2389 1844static void enable_txq_db(struct adapter *adap, struct sge_txq *q)
3069ee9b
VP
1845{
1846 spin_lock_irq(&q->db_lock);
05eb2389
SW
1847 if (q->db_pidx_inc) {
1848 /* Make sure that all writes to the TX descriptors
1849 * are committed before we tell HW about them.
1850 */
1851 wmb();
f612b815
HS
1852 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1853 QID_V(q->cntxt_id) | PIDX_V(q->db_pidx_inc));
05eb2389
SW
1854 q->db_pidx_inc = 0;
1855 }
3069ee9b
VP
1856 q->db_disabled = 0;
1857 spin_unlock_irq(&q->db_lock);
1858}
1859
1860static void disable_dbs(struct adapter *adap)
1861{
1862 int i;
1863
1864 for_each_ethrxq(&adap->sge, i)
1865 disable_txq_db(&adap->sge.ethtxq[i].q);
ab677ff4
HS
1866 if (is_offload(adap)) {
1867 struct sge_uld_txq_info *txq_info =
1868 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
1869
1870 if (txq_info) {
1871 for_each_ofldtxq(&adap->sge, i) {
1872 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
1873
1874 disable_txq_db(&txq->q);
1875 }
1876 }
1877 }
3069ee9b
VP
1878 for_each_port(adap, i)
1879 disable_txq_db(&adap->sge.ctrlq[i].q);
1880}
1881
1882static void enable_dbs(struct adapter *adap)
1883{
1884 int i;
1885
1886 for_each_ethrxq(&adap->sge, i)
05eb2389 1887 enable_txq_db(adap, &adap->sge.ethtxq[i].q);
ab677ff4
HS
1888 if (is_offload(adap)) {
1889 struct sge_uld_txq_info *txq_info =
1890 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
1891
1892 if (txq_info) {
1893 for_each_ofldtxq(&adap->sge, i) {
1894 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
1895
1896 enable_txq_db(adap, &txq->q);
1897 }
1898 }
1899 }
3069ee9b 1900 for_each_port(adap, i)
05eb2389
SW
1901 enable_txq_db(adap, &adap->sge.ctrlq[i].q);
1902}
1903
1904static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
1905{
0fbc81b3
HS
1906 enum cxgb4_uld type = CXGB4_ULD_RDMA;
1907
1908 if (adap->uld && adap->uld[type].handle)
1909 adap->uld[type].control(adap->uld[type].handle, cmd);
05eb2389
SW
1910}
1911
1912static void process_db_full(struct work_struct *work)
1913{
1914 struct adapter *adap;
1915
1916 adap = container_of(work, struct adapter, db_full_task);
1917
1918 drain_db_fifo(adap, dbfifo_drain_delay);
1919 enable_dbs(adap);
1920 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
3ccc6cf7
HS
1921 if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
1922 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
1923 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F,
1924 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F);
1925 else
1926 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
1927 DBFIFO_LP_INT_F, DBFIFO_LP_INT_F);
3069ee9b
VP
1928}
1929
1930static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
1931{
1932 u16 hw_pidx, hw_cidx;
1933 int ret;
1934
05eb2389 1935 spin_lock_irq(&q->db_lock);
3069ee9b
VP
1936 ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
1937 if (ret)
1938 goto out;
1939 if (q->db_pidx != hw_pidx) {
1940 u16 delta;
f612b815 1941 u32 val;
3069ee9b
VP
1942
1943 if (q->db_pidx >= hw_pidx)
1944 delta = q->db_pidx - hw_pidx;
1945 else
1946 delta = q->size - hw_pidx + q->db_pidx;
f612b815
HS
1947
1948 if (is_t4(adap->params.chip))
1949 val = PIDX_V(delta);
1950 else
1951 val = PIDX_T5_V(delta);
3069ee9b 1952 wmb();
f612b815
HS
1953 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1954 QID_V(q->cntxt_id) | val);
3069ee9b
VP
1955 }
1956out:
1957 q->db_disabled = 0;
05eb2389
SW
1958 q->db_pidx_inc = 0;
1959 spin_unlock_irq(&q->db_lock);
3069ee9b
VP
1960 if (ret)
1961 CH_WARN(adap, "DB drop recovery failed.\n");
1962}
0fbc81b3 1963
3069ee9b
VP
1964static void recover_all_queues(struct adapter *adap)
1965{
1966 int i;
1967
1968 for_each_ethrxq(&adap->sge, i)
1969 sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
ab677ff4
HS
1970 if (is_offload(adap)) {
1971 struct sge_uld_txq_info *txq_info =
1972 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
1973 if (txq_info) {
1974 for_each_ofldtxq(&adap->sge, i) {
1975 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
1976
1977 sync_txq_pidx(adap, &txq->q);
1978 }
1979 }
1980 }
3069ee9b
VP
1981 for_each_port(adap, i)
1982 sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
1983}
1984
881806bc
VP
1985static void process_db_drop(struct work_struct *work)
1986{
1987 struct adapter *adap;
881806bc 1988
3069ee9b 1989 adap = container_of(work, struct adapter, db_drop_task);
881806bc 1990
d14807dd 1991 if (is_t4(adap->params.chip)) {
05eb2389 1992 drain_db_fifo(adap, dbfifo_drain_delay);
2cc301d2 1993 notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
05eb2389 1994 drain_db_fifo(adap, dbfifo_drain_delay);
2cc301d2 1995 recover_all_queues(adap);
05eb2389 1996 drain_db_fifo(adap, dbfifo_drain_delay);
2cc301d2 1997 enable_dbs(adap);
05eb2389 1998 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
3ccc6cf7 1999 } else if (is_t5(adap->params.chip)) {
2cc301d2
SR
2000 u32 dropped_db = t4_read_reg(adap, 0x010ac);
2001 u16 qid = (dropped_db >> 15) & 0x1ffff;
2002 u16 pidx_inc = dropped_db & 0x1fff;
df64e4d3
HS
2003 u64 bar2_qoffset;
2004 unsigned int bar2_qid;
2005 int ret;
2cc301d2 2006
b2612722 2007 ret = t4_bar2_sge_qregs(adap, qid, T4_BAR2_QTYPE_EGRESS,
e0456717 2008 0, &bar2_qoffset, &bar2_qid);
df64e4d3
HS
2009 if (ret)
2010 dev_err(adap->pdev_dev, "doorbell drop recovery: "
2011 "qid=%d, pidx_inc=%d\n", qid, pidx_inc);
2012 else
f612b815 2013 writel(PIDX_T5_V(pidx_inc) | QID_V(bar2_qid),
df64e4d3 2014 adap->bar2 + bar2_qoffset + SGE_UDB_KDOORBELL);
2cc301d2
SR
2015
2016 /* Re-enable BAR2 WC */
2017 t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
2018 }
2019
3ccc6cf7
HS
2020 if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
2021 t4_set_reg_field(adap, SGE_DOORBELL_CONTROL_A, DROPPED_DB_F, 0);
881806bc
VP
2022}
2023
2024void t4_db_full(struct adapter *adap)
2025{
d14807dd 2026 if (is_t4(adap->params.chip)) {
05eb2389
SW
2027 disable_dbs(adap);
2028 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
f612b815
HS
2029 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2030 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F, 0);
29aaee65 2031 queue_work(adap->workq, &adap->db_full_task);
2cc301d2 2032 }
881806bc
VP
2033}
2034
2035void t4_db_dropped(struct adapter *adap)
2036{
05eb2389
SW
2037 if (is_t4(adap->params.chip)) {
2038 disable_dbs(adap);
2039 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
2040 }
29aaee65 2041 queue_work(adap->workq, &adap->db_drop_task);
881806bc
VP
2042}
2043
0fbc81b3
HS
2044void t4_register_netevent_notifier(void)
2045{
b8ff05a9
DM
2046 if (!netevent_registered) {
2047 register_netevent_notifier(&cxgb4_netevent_nb);
2048 netevent_registered = true;
2049 }
b8ff05a9
DM
2050}
2051
2052static void detach_ulds(struct adapter *adap)
2053{
2054 unsigned int i;
2055
2056 mutex_lock(&uld_mutex);
2057 list_del(&adap->list_node);
2058 for (i = 0; i < CXGB4_ULD_MAX; i++)
94cdb8bb
HS
2059 if (adap->uld && adap->uld[i].handle) {
2060 adap->uld[i].state_change(adap->uld[i].handle,
2061 CXGB4_STATE_DETACH);
2062 adap->uld[i].handle = NULL;
2063 }
b8ff05a9
DM
2064 if (netevent_registered && list_empty(&adapter_list)) {
2065 unregister_netevent_notifier(&cxgb4_netevent_nb);
2066 netevent_registered = false;
2067 }
2068 mutex_unlock(&uld_mutex);
2069}
2070
2071static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
2072{
2073 unsigned int i;
2074
2075 mutex_lock(&uld_mutex);
2076 for (i = 0; i < CXGB4_ULD_MAX; i++)
94cdb8bb
HS
2077 if (adap->uld && adap->uld[i].handle)
2078 adap->uld[i].state_change(adap->uld[i].handle,
2079 new_state);
b8ff05a9
DM
2080 mutex_unlock(&uld_mutex);
2081}
2082
1bb60376 2083#if IS_ENABLED(CONFIG_IPV6)
b5a02f50
AB
2084static int cxgb4_inet6addr_handler(struct notifier_block *this,
2085 unsigned long event, void *data)
01bcca68 2086{
b5a02f50
AB
2087 struct inet6_ifaddr *ifa = data;
2088 struct net_device *event_dev = ifa->idev->dev;
2089 const struct device *parent = NULL;
2090#if IS_ENABLED(CONFIG_BONDING)
01bcca68 2091 struct adapter *adap;
b5a02f50 2092#endif
d0d7b10b 2093 if (is_vlan_dev(event_dev))
b5a02f50
AB
2094 event_dev = vlan_dev_real_dev(event_dev);
2095#if IS_ENABLED(CONFIG_BONDING)
2096 if (event_dev->flags & IFF_MASTER) {
2097 list_for_each_entry(adap, &adapter_list, list_node) {
2098 switch (event) {
2099 case NETDEV_UP:
2100 cxgb4_clip_get(adap->port[0],
2101 (const u32 *)ifa, 1);
2102 break;
2103 case NETDEV_DOWN:
2104 cxgb4_clip_release(adap->port[0],
2105 (const u32 *)ifa, 1);
2106 break;
2107 default:
2108 break;
2109 }
2110 }
2111 return NOTIFY_OK;
2112 }
2113#endif
01bcca68 2114
b5a02f50
AB
2115 if (event_dev)
2116 parent = event_dev->dev.parent;
01bcca68 2117
b5a02f50 2118 if (parent && parent->driver == &cxgb4_driver.driver) {
01bcca68
VP
2119 switch (event) {
2120 case NETDEV_UP:
b5a02f50 2121 cxgb4_clip_get(event_dev, (const u32 *)ifa, 1);
01bcca68
VP
2122 break;
2123 case NETDEV_DOWN:
b5a02f50 2124 cxgb4_clip_release(event_dev, (const u32 *)ifa, 1);
01bcca68
VP
2125 break;
2126 default:
2127 break;
2128 }
2129 }
b5a02f50 2130 return NOTIFY_OK;
01bcca68
VP
2131}
2132
b5a02f50 2133static bool inet6addr_registered;
01bcca68
VP
2134static struct notifier_block cxgb4_inet6addr_notifier = {
2135 .notifier_call = cxgb4_inet6addr_handler
2136};
2137
01bcca68
VP
2138static void update_clip(const struct adapter *adap)
2139{
2140 int i;
2141 struct net_device *dev;
2142 int ret;
2143
2144 rcu_read_lock();
2145
2146 for (i = 0; i < MAX_NPORTS; i++) {
2147 dev = adap->port[i];
2148 ret = 0;
2149
2150 if (dev)
b5a02f50 2151 ret = cxgb4_update_root_dev_clip(dev);
01bcca68
VP
2152
2153 if (ret < 0)
2154 break;
2155 }
2156 rcu_read_unlock();
2157}
1bb60376 2158#endif /* IS_ENABLED(CONFIG_IPV6) */
01bcca68 2159
b8ff05a9
DM
2160/**
2161 * cxgb_up - enable the adapter
2162 * @adap: adapter being enabled
2163 *
2164 * Called when the first port is enabled, this function performs the
2165 * actions necessary to make an adapter operational, such as completing
2166 * the initialization of HW modules, and enabling interrupts.
2167 *
2168 * Must be called with the rtnl lock held.
2169 */
2170static int cxgb_up(struct adapter *adap)
2171{
aaefae9b 2172 int err;
b8ff05a9 2173
aaefae9b
DM
2174 err = setup_sge_queues(adap);
2175 if (err)
2176 goto out;
2177 err = setup_rss(adap);
2178 if (err)
2179 goto freeq;
b8ff05a9
DM
2180
2181 if (adap->flags & USING_MSIX) {
aaefae9b 2182 name_msix_vecs(adap);
b8ff05a9
DM
2183 err = request_irq(adap->msix_info[0].vec, t4_nondata_intr, 0,
2184 adap->msix_info[0].desc, adap);
2185 if (err)
2186 goto irq_err;
b8ff05a9
DM
2187 err = request_msix_queue_irqs(adap);
2188 if (err) {
2189 free_irq(adap->msix_info[0].vec, adap);
2190 goto irq_err;
2191 }
2192 } else {
2193 err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
2194 (adap->flags & USING_MSI) ? 0 : IRQF_SHARED,
b1a3c2b6 2195 adap->port[0]->name, adap);
b8ff05a9
DM
2196 if (err)
2197 goto irq_err;
2198 }
2199 enable_rx(adap);
2200 t4_sge_start(adap);
2201 t4_intr_enable(adap);
aaefae9b 2202 adap->flags |= FULL_INIT_DONE;
b8ff05a9 2203 notify_ulds(adap, CXGB4_STATE_UP);
1bb60376 2204#if IS_ENABLED(CONFIG_IPV6)
01bcca68 2205 update_clip(adap);
1bb60376 2206#endif
fc08a01a
HS
2207 /* Initialize hash mac addr list*/
2208 INIT_LIST_HEAD(&adap->mac_hlist);
b8ff05a9
DM
2209 out:
2210 return err;
2211 irq_err:
2212 dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
aaefae9b
DM
2213 freeq:
2214 t4_free_sge_resources(adap);
b8ff05a9
DM
2215 goto out;
2216}
2217
2218static void cxgb_down(struct adapter *adapter)
2219{
b8ff05a9 2220 cancel_work_sync(&adapter->tid_release_task);
881806bc
VP
2221 cancel_work_sync(&adapter->db_full_task);
2222 cancel_work_sync(&adapter->db_drop_task);
b8ff05a9 2223 adapter->tid_release_task_busy = false;
204dc3c0 2224 adapter->tid_release_head = NULL;
b8ff05a9 2225
aaefae9b
DM
2226 t4_sge_stop(adapter);
2227 t4_free_sge_resources(adapter);
2228 adapter->flags &= ~FULL_INIT_DONE;
b8ff05a9
DM
2229}
2230
2231/*
2232 * net_device operations
2233 */
2234static int cxgb_open(struct net_device *dev)
2235{
2236 int err;
2237 struct port_info *pi = netdev_priv(dev);
2238 struct adapter *adapter = pi->adapter;
2239
6a3c869a
DM
2240 netif_carrier_off(dev);
2241
aaefae9b
DM
2242 if (!(adapter->flags & FULL_INIT_DONE)) {
2243 err = cxgb_up(adapter);
2244 if (err < 0)
2245 return err;
2246 }
b8ff05a9 2247
2061ec3f
GG
2248 /* It's possible that the basic port information could have
2249 * changed since we first read it.
2250 */
2251 err = t4_update_port_info(pi);
2252 if (err < 0)
2253 return err;
2254
f68707b8
DM
2255 err = link_start(dev);
2256 if (!err)
2257 netif_tx_start_all_queues(dev);
2258 return err;
b8ff05a9
DM
2259}
2260
2261static int cxgb_close(struct net_device *dev)
2262{
b8ff05a9
DM
2263 struct port_info *pi = netdev_priv(dev);
2264 struct adapter *adapter = pi->adapter;
2265
2266 netif_tx_stop_all_queues(dev);
2267 netif_carrier_off(dev);
b2612722 2268 return t4_enable_vi(adapter, adapter->pf, pi->viid, false, false);
b8ff05a9
DM
2269}
2270
dca4faeb 2271int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
793dad94
VP
2272 __be32 sip, __be16 sport, __be16 vlan,
2273 unsigned int queue, unsigned char port, unsigned char mask)
dca4faeb
VP
2274{
2275 int ret;
2276 struct filter_entry *f;
2277 struct adapter *adap;
2278 int i;
2279 u8 *val;
2280
2281 adap = netdev2adap(dev);
2282
1cab775c 2283 /* Adjust stid to correct filter index */
470c60c4 2284 stid -= adap->tids.sftid_base;
1cab775c
VP
2285 stid += adap->tids.nftids;
2286
dca4faeb
VP
2287 /* Check to make sure the filter requested is writable ...
2288 */
2289 f = &adap->tids.ftid_tab[stid];
2290 ret = writable_filter(f);
2291 if (ret)
2292 return ret;
2293
2294 /* Clear out any old resources being used by the filter before
2295 * we start constructing the new filter.
2296 */
2297 if (f->valid)
2298 clear_filter(adap, f);
2299
2300 /* Clear out filter specifications */
2301 memset(&f->fs, 0, sizeof(struct ch_filter_specification));
2302 f->fs.val.lport = cpu_to_be16(sport);
2303 f->fs.mask.lport = ~0;
2304 val = (u8 *)&sip;
793dad94 2305 if ((val[0] | val[1] | val[2] | val[3]) != 0) {
dca4faeb
VP
2306 for (i = 0; i < 4; i++) {
2307 f->fs.val.lip[i] = val[i];
2308 f->fs.mask.lip[i] = ~0;
2309 }
0d804338 2310 if (adap->params.tp.vlan_pri_map & PORT_F) {
793dad94
VP
2311 f->fs.val.iport = port;
2312 f->fs.mask.iport = mask;
2313 }
2314 }
dca4faeb 2315
0d804338 2316 if (adap->params.tp.vlan_pri_map & PROTOCOL_F) {
7c89e555
KS
2317 f->fs.val.proto = IPPROTO_TCP;
2318 f->fs.mask.proto = ~0;
2319 }
2320
dca4faeb
VP
2321 f->fs.dirsteer = 1;
2322 f->fs.iq = queue;
2323 /* Mark filter as locked */
2324 f->locked = 1;
2325 f->fs.rpttid = 1;
2326
6b254afd
GG
2327 /* Save the actual tid. We need this to get the corresponding
2328 * filter entry structure in filter_rpl.
2329 */
2330 f->tid = stid + adap->tids.ftid_base;
dca4faeb
VP
2331 ret = set_filter_wr(adap, stid);
2332 if (ret) {
2333 clear_filter(adap, f);
2334 return ret;
2335 }
2336
2337 return 0;
2338}
2339EXPORT_SYMBOL(cxgb4_create_server_filter);
2340
2341int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
2342 unsigned int queue, bool ipv6)
2343{
dca4faeb
VP
2344 struct filter_entry *f;
2345 struct adapter *adap;
2346
2347 adap = netdev2adap(dev);
1cab775c
VP
2348
2349 /* Adjust stid to correct filter index */
470c60c4 2350 stid -= adap->tids.sftid_base;
1cab775c
VP
2351 stid += adap->tids.nftids;
2352
dca4faeb
VP
2353 f = &adap->tids.ftid_tab[stid];
2354 /* Unlock the filter */
2355 f->locked = 0;
2356
8c14846d 2357 return delete_filter(adap, stid);
dca4faeb
VP
2358}
2359EXPORT_SYMBOL(cxgb4_remove_server_filter);
2360
bc1f4470 2361static void cxgb_get_stats(struct net_device *dev,
2362 struct rtnl_link_stats64 *ns)
b8ff05a9
DM
2363{
2364 struct port_stats stats;
2365 struct port_info *p = netdev_priv(dev);
2366 struct adapter *adapter = p->adapter;
b8ff05a9 2367
9fe6cb58
GS
2368 /* Block retrieving statistics during EEH error
2369 * recovery. Otherwise, the recovery might fail
2370 * and the PCI device will be removed permanently
2371 */
b8ff05a9 2372 spin_lock(&adapter->stats_lock);
9fe6cb58
GS
2373 if (!netif_device_present(dev)) {
2374 spin_unlock(&adapter->stats_lock);
bc1f4470 2375 return;
9fe6cb58 2376 }
a4cfd929
HS
2377 t4_get_port_stats_offset(adapter, p->tx_chan, &stats,
2378 &p->stats_base);
b8ff05a9
DM
2379 spin_unlock(&adapter->stats_lock);
2380
2381 ns->tx_bytes = stats.tx_octets;
2382 ns->tx_packets = stats.tx_frames;
2383 ns->rx_bytes = stats.rx_octets;
2384 ns->rx_packets = stats.rx_frames;
2385 ns->multicast = stats.rx_mcast_frames;
2386
2387 /* detailed rx_errors */
2388 ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
2389 stats.rx_runt;
2390 ns->rx_over_errors = 0;
2391 ns->rx_crc_errors = stats.rx_fcs_err;
2392 ns->rx_frame_errors = stats.rx_symbol_err;
b93f79be 2393 ns->rx_dropped = stats.rx_ovflow0 + stats.rx_ovflow1 +
b8ff05a9
DM
2394 stats.rx_ovflow2 + stats.rx_ovflow3 +
2395 stats.rx_trunc0 + stats.rx_trunc1 +
2396 stats.rx_trunc2 + stats.rx_trunc3;
2397 ns->rx_missed_errors = 0;
2398
2399 /* detailed tx_errors */
2400 ns->tx_aborted_errors = 0;
2401 ns->tx_carrier_errors = 0;
2402 ns->tx_fifo_errors = 0;
2403 ns->tx_heartbeat_errors = 0;
2404 ns->tx_window_errors = 0;
2405
2406 ns->tx_errors = stats.tx_error_frames;
2407 ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
2408 ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
b8ff05a9
DM
2409}
2410
2411static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
2412{
060e0c75 2413 unsigned int mbox;
b8ff05a9
DM
2414 int ret = 0, prtad, devad;
2415 struct port_info *pi = netdev_priv(dev);
2416 struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;
2417
2418 switch (cmd) {
2419 case SIOCGMIIPHY:
2420 if (pi->mdio_addr < 0)
2421 return -EOPNOTSUPP;
2422 data->phy_id = pi->mdio_addr;
2423 break;
2424 case SIOCGMIIREG:
2425 case SIOCSMIIREG:
2426 if (mdio_phy_id_is_c45(data->phy_id)) {
2427 prtad = mdio_phy_id_prtad(data->phy_id);
2428 devad = mdio_phy_id_devad(data->phy_id);
2429 } else if (data->phy_id < 32) {
2430 prtad = data->phy_id;
2431 devad = 0;
2432 data->reg_num &= 0x1f;
2433 } else
2434 return -EINVAL;
2435
b2612722 2436 mbox = pi->adapter->pf;
b8ff05a9 2437 if (cmd == SIOCGMIIREG)
060e0c75 2438 ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
b8ff05a9
DM
2439 data->reg_num, &data->val_out);
2440 else
060e0c75 2441 ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
b8ff05a9
DM
2442 data->reg_num, data->val_in);
2443 break;
5e2a5ebc
HS
2444 case SIOCGHWTSTAMP:
2445 return copy_to_user(req->ifr_data, &pi->tstamp_config,
2446 sizeof(pi->tstamp_config)) ?
2447 -EFAULT : 0;
2448 case SIOCSHWTSTAMP:
2449 if (copy_from_user(&pi->tstamp_config, req->ifr_data,
2450 sizeof(pi->tstamp_config)))
2451 return -EFAULT;
2452
2453 switch (pi->tstamp_config.rx_filter) {
2454 case HWTSTAMP_FILTER_NONE:
2455 pi->rxtstamp = false;
2456 break;
2457 case HWTSTAMP_FILTER_ALL:
2458 pi->rxtstamp = true;
2459 break;
2460 default:
2461 pi->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
2462 return -ERANGE;
2463 }
2464
2465 return copy_to_user(req->ifr_data, &pi->tstamp_config,
2466 sizeof(pi->tstamp_config)) ?
2467 -EFAULT : 0;
b8ff05a9
DM
2468 default:
2469 return -EOPNOTSUPP;
2470 }
2471 return ret;
2472}
2473
2474static void cxgb_set_rxmode(struct net_device *dev)
2475{
2476 /* unfortunately we can't return errors to the stack */
2477 set_rxmode(dev, -1, false);
2478}
2479
2480static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
2481{
2482 int ret;
2483 struct port_info *pi = netdev_priv(dev);
2484
b2612722 2485 ret = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, new_mtu, -1,
060e0c75 2486 -1, -1, -1, true);
b8ff05a9
DM
2487 if (!ret)
2488 dev->mtu = new_mtu;
2489 return ret;
2490}
2491
858aa65c 2492#ifdef CONFIG_PCI_IOV
e7b48a32
HS
2493static int dummy_open(struct net_device *dev)
2494{
2495 /* Turn carrier off since we don't have to transmit anything on this
2496 * interface.
2497 */
2498 netif_carrier_off(dev);
2499 return 0;
2500}
2501
661dbeb9
HS
2502/* Fill MAC address that will be assigned by the FW */
2503static void fill_vf_station_mac_addr(struct adapter *adap)
2504{
2505 unsigned int i;
2506 u8 hw_addr[ETH_ALEN], macaddr[ETH_ALEN];
2507 int err;
2508 u8 *na;
2509 u16 a, b;
2510
2511 err = t4_get_raw_vpd_params(adap, &adap->params.vpd);
2512 if (!err) {
2513 na = adap->params.vpd.na;
2514 for (i = 0; i < ETH_ALEN; i++)
2515 hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
2516 hex2val(na[2 * i + 1]));
2517 a = (hw_addr[0] << 8) | hw_addr[1];
2518 b = (hw_addr[1] << 8) | hw_addr[2];
2519 a ^= b;
2520 a |= 0x0200; /* locally assigned Ethernet MAC address */
2521 a &= ~0x0100; /* not a multicast Ethernet MAC address */
2522 macaddr[0] = a >> 8;
2523 macaddr[1] = a & 0xff;
2524
2525 for (i = 2; i < 5; i++)
2526 macaddr[i] = hw_addr[i + 1];
2527
2528 for (i = 0; i < adap->num_vfs; i++) {
2529 macaddr[5] = adap->pf * 16 + i;
2530 ether_addr_copy(adap->vfinfo[i].vf_mac_addr, macaddr);
2531 }
2532 }
2533}
2534
858aa65c
HS
2535static int cxgb_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
2536{
2537 struct port_info *pi = netdev_priv(dev);
2538 struct adapter *adap = pi->adapter;
661dbeb9 2539 int ret;
858aa65c
HS
2540
2541 /* verify MAC addr is valid */
2542 if (!is_valid_ether_addr(mac)) {
2543 dev_err(pi->adapter->pdev_dev,
2544 "Invalid Ethernet address %pM for VF %d\n",
2545 mac, vf);
2546 return -EINVAL;
2547 }
2548
2549 dev_info(pi->adapter->pdev_dev,
2550 "Setting MAC %pM on VF %d\n", mac, vf);
661dbeb9
HS
2551 ret = t4_set_vf_mac_acl(adap, vf + 1, 1, mac);
2552 if (!ret)
2553 ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, mac);
2554 return ret;
2555}
2556
2557static int cxgb_get_vf_config(struct net_device *dev,
2558 int vf, struct ifla_vf_info *ivi)
2559{
2560 struct port_info *pi = netdev_priv(dev);
2561 struct adapter *adap = pi->adapter;
2562
2563 if (vf >= adap->num_vfs)
2564 return -EINVAL;
2565 ivi->vf = vf;
2566 ether_addr_copy(ivi->mac, adap->vfinfo[vf].vf_mac_addr);
2567 return 0;
858aa65c 2568}
96fe11f2
GG
2569
2570static int cxgb_get_phys_port_id(struct net_device *dev,
2571 struct netdev_phys_item_id *ppid)
2572{
2573 struct port_info *pi = netdev_priv(dev);
2574 unsigned int phy_port_id;
2575
2576 phy_port_id = pi->adapter->adap_idx * 10 + pi->port_id;
2577 ppid->id_len = sizeof(phy_port_id);
2578 memcpy(ppid->id, &phy_port_id, ppid->id_len);
2579 return 0;
2580}
2581
858aa65c
HS
2582#endif
2583
b8ff05a9
DM
2584static int cxgb_set_mac_addr(struct net_device *dev, void *p)
2585{
2586 int ret;
2587 struct sockaddr *addr = p;
2588 struct port_info *pi = netdev_priv(dev);
2589
2590 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 2591 return -EADDRNOTAVAIL;
b8ff05a9 2592
b2612722 2593 ret = t4_change_mac(pi->adapter, pi->adapter->pf, pi->viid,
060e0c75 2594 pi->xact_addr_filt, addr->sa_data, true, true);
b8ff05a9
DM
2595 if (ret < 0)
2596 return ret;
2597
2598 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2599 pi->xact_addr_filt = ret;
2600 return 0;
2601}
2602
b8ff05a9
DM
2603#ifdef CONFIG_NET_POLL_CONTROLLER
2604static void cxgb_netpoll(struct net_device *dev)
2605{
2606 struct port_info *pi = netdev_priv(dev);
2607 struct adapter *adap = pi->adapter;
2608
2609 if (adap->flags & USING_MSIX) {
2610 int i;
2611 struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];
2612
2613 for (i = pi->nqsets; i; i--, rx++)
2614 t4_sge_intr_msix(0, &rx->rspq);
2615 } else
2616 t4_intr_handler(adap)(0, adap);
2617}
2618#endif
2619
10a2604e
RL
2620static int cxgb_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
2621{
2622 struct port_info *pi = netdev_priv(dev);
2623 struct adapter *adap = pi->adapter;
2624 struct sched_class *e;
2625 struct ch_sched_params p;
2626 struct ch_sched_queue qe;
2627 u32 req_rate;
2628 int err = 0;
2629
2630 if (!can_sched(dev))
2631 return -ENOTSUPP;
2632
2633 if (index < 0 || index > pi->nqsets - 1)
2634 return -EINVAL;
2635
2636 if (!(adap->flags & FULL_INIT_DONE)) {
2637 dev_err(adap->pdev_dev,
2638 "Failed to rate limit on queue %d. Link Down?\n",
2639 index);
2640 return -EINVAL;
2641 }
2642
2643 /* Convert from Mbps to Kbps */
2644 req_rate = rate << 10;
2645
2646 /* Max rate is 10 Gbps */
2647 if (req_rate >= SCHED_MAX_RATE_KBPS) {
2648 dev_err(adap->pdev_dev,
2649 "Invalid rate %u Mbps, Max rate is %u Gbps\n",
2650 rate, SCHED_MAX_RATE_KBPS);
2651 return -ERANGE;
2652 }
2653
2654 /* First unbind the queue from any existing class */
2655 memset(&qe, 0, sizeof(qe));
2656 qe.queue = index;
2657 qe.class = SCHED_CLS_NONE;
2658
2659 err = cxgb4_sched_class_unbind(dev, (void *)(&qe), SCHED_QUEUE);
2660 if (err) {
2661 dev_err(adap->pdev_dev,
2662 "Unbinding Queue %d on port %d fail. Err: %d\n",
2663 index, pi->port_id, err);
2664 return err;
2665 }
2666
2667 /* Queue already unbound */
2668 if (!req_rate)
2669 return 0;
2670
2671 /* Fetch any available unused or matching scheduling class */
2672 memset(&p, 0, sizeof(p));
2673 p.type = SCHED_CLASS_TYPE_PACKET;
2674 p.u.params.level = SCHED_CLASS_LEVEL_CL_RL;
2675 p.u.params.mode = SCHED_CLASS_MODE_CLASS;
2676 p.u.params.rateunit = SCHED_CLASS_RATEUNIT_BITS;
2677 p.u.params.ratemode = SCHED_CLASS_RATEMODE_ABS;
2678 p.u.params.channel = pi->tx_chan;
2679 p.u.params.class = SCHED_CLS_NONE;
2680 p.u.params.minrate = 0;
2681 p.u.params.maxrate = req_rate;
2682 p.u.params.weight = 0;
2683 p.u.params.pktsize = dev->mtu;
2684
2685 e = cxgb4_sched_class_alloc(dev, &p);
2686 if (!e)
2687 return -ENOMEM;
2688
2689 /* Bind the queue to a scheduling class */
2690 memset(&qe, 0, sizeof(qe));
2691 qe.queue = index;
2692 qe.class = e->idx;
2693
2694 err = cxgb4_sched_class_bind(dev, (void *)(&qe), SCHED_QUEUE);
2695 if (err)
2696 dev_err(adap->pdev_dev,
2697 "Queue rate limiting failed. Err: %d\n", err);
2698 return err;
2699}
2700
8efebd6e
BX
2701static int cxgb_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
2702 struct tc_to_netdev *tc)
d8931847
RL
2703{
2704 struct port_info *pi = netdev2pinfo(dev);
2705 struct adapter *adap = netdev2adap(dev);
2706
2707 if (!(adap->flags & FULL_INIT_DONE)) {
2708 dev_err(adap->pdev_dev,
2709 "Failed to setup tc on port %d. Link Down?\n",
2710 pi->port_id);
2711 return -EINVAL;
2712 }
2713
2714 if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
2715 tc->type == TC_SETUP_CLSU32) {
2716 switch (tc->cls_u32->command) {
2717 case TC_CLSU32_NEW_KNODE:
2718 case TC_CLSU32_REPLACE_KNODE:
2719 return cxgb4_config_knode(dev, proto, tc->cls_u32);
2720 case TC_CLSU32_DELETE_KNODE:
2721 return cxgb4_delete_knode(dev, proto, tc->cls_u32);
2722 default:
2723 return -EOPNOTSUPP;
2724 }
2725 }
2726
2727 return -EOPNOTSUPP;
2728}
2729
b8ff05a9
DM
2730static const struct net_device_ops cxgb4_netdev_ops = {
2731 .ndo_open = cxgb_open,
2732 .ndo_stop = cxgb_close,
2733 .ndo_start_xmit = t4_eth_xmit,
688848b1 2734 .ndo_select_queue = cxgb_select_queue,
9be793bf 2735 .ndo_get_stats64 = cxgb_get_stats,
b8ff05a9
DM
2736 .ndo_set_rx_mode = cxgb_set_rxmode,
2737 .ndo_set_mac_address = cxgb_set_mac_addr,
2ed28baa 2738 .ndo_set_features = cxgb_set_features,
b8ff05a9
DM
2739 .ndo_validate_addr = eth_validate_addr,
2740 .ndo_do_ioctl = cxgb_ioctl,
2741 .ndo_change_mtu = cxgb_change_mtu,
b8ff05a9
DM
2742#ifdef CONFIG_NET_POLL_CONTROLLER
2743 .ndo_poll_controller = cxgb_netpoll,
2744#endif
84a200b3
VP
2745#ifdef CONFIG_CHELSIO_T4_FCOE
2746 .ndo_fcoe_enable = cxgb_fcoe_enable,
2747 .ndo_fcoe_disable = cxgb_fcoe_disable,
2748#endif /* CONFIG_CHELSIO_T4_FCOE */
10a2604e 2749 .ndo_set_tx_maxrate = cxgb_set_tx_maxrate,
d8931847 2750 .ndo_setup_tc = cxgb_setup_tc,
b8ff05a9
DM
2751};
2752
858aa65c 2753#ifdef CONFIG_PCI_IOV
e7b48a32
HS
2754static const struct net_device_ops cxgb4_mgmt_netdev_ops = {
2755 .ndo_open = dummy_open,
858aa65c 2756 .ndo_set_vf_mac = cxgb_set_vf_mac,
661dbeb9 2757 .ndo_get_vf_config = cxgb_get_vf_config,
96fe11f2 2758 .ndo_get_phys_port_id = cxgb_get_phys_port_id,
7829451c 2759};
e7b48a32 2760#endif
7829451c
HS
2761
2762static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2763{
2764 struct adapter *adapter = netdev2adap(dev);
2765
2766 strlcpy(info->driver, cxgb4_driver_name, sizeof(info->driver));
2767 strlcpy(info->version, cxgb4_driver_version,
2768 sizeof(info->version));
2769 strlcpy(info->bus_info, pci_name(adapter->pdev),
2770 sizeof(info->bus_info));
2771}
2772
2773static const struct ethtool_ops cxgb4_mgmt_ethtool_ops = {
2774 .get_drvinfo = get_drvinfo,
2775};
2776
b8ff05a9
DM
2777void t4_fatal_err(struct adapter *adap)
2778{
3be0679b
HS
2779 int port;
2780
2781 /* Disable the SGE since ULDs are going to free resources that
2782 * could be exposed to the adapter. RDMA MWs for example...
2783 */
2784 t4_shutdown_adapter(adap);
2785 for_each_port(adap, port) {
2786 struct net_device *dev = adap->port[port];
2787
2788 /* If we get here in very early initialization the network
2789 * devices may not have been set up yet.
2790 */
2791 if (!dev)
2792 continue;
2793
2794 netif_tx_stop_all_queues(dev);
2795 netif_carrier_off(dev);
2796 }
b8ff05a9
DM
2797 dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
2798}
2799
2800static void setup_memwin(struct adapter *adap)
2801{
b562fc37 2802 u32 nic_win_base = t4_get_util_window(adap);
b8ff05a9 2803
b562fc37 2804 t4_setup_memwin(adap, nic_win_base, MEMWIN_NIC);
636f9d37
VP
2805}
2806
2807static void setup_memwin_rdma(struct adapter *adap)
2808{
1ae970e0 2809 if (adap->vres.ocq.size) {
0abfd152
HS
2810 u32 start;
2811 unsigned int sz_kb;
1ae970e0 2812
0abfd152
HS
2813 start = t4_read_pcie_cfg4(adap, PCI_BASE_ADDRESS_2);
2814 start &= PCI_BASE_ADDRESS_MEM_MASK;
2815 start += OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
1ae970e0
DM
2816 sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
2817 t4_write_reg(adap,
f061de42
HS
2818 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A, 3),
2819 start | BIR_V(1) | WINDOW_V(ilog2(sz_kb)));
1ae970e0 2820 t4_write_reg(adap,
f061de42 2821 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3),
1ae970e0
DM
2822 adap->vres.ocq.start);
2823 t4_read_reg(adap,
f061de42 2824 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3));
1ae970e0 2825 }
b8ff05a9
DM
2826}
2827
02b5fb8e
DM
2828static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
2829{
2830 u32 v;
2831 int ret;
2832
2833 /* get device capabilities */
2834 memset(c, 0, sizeof(*c));
e2ac9628
HS
2835 c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
2836 FW_CMD_REQUEST_F | FW_CMD_READ_F);
ce91a923 2837 c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
b2612722 2838 ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), c);
02b5fb8e
DM
2839 if (ret < 0)
2840 return ret;
2841
e2ac9628
HS
2842 c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
2843 FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
b2612722 2844 ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), NULL);
02b5fb8e
DM
2845 if (ret < 0)
2846 return ret;
2847
b2612722 2848 ret = t4_config_glbl_rss(adap, adap->pf,
02b5fb8e 2849 FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
b2e1a3f0
HS
2850 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F |
2851 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F);
02b5fb8e
DM
2852 if (ret < 0)
2853 return ret;
2854
b2612722 2855 ret = t4_cfg_pfvf(adap, adap->mbox, adap->pf, 0, adap->sge.egr_sz, 64,
4b8e27a8
HS
2856 MAX_INGQ, 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF,
2857 FW_CMD_CAP_PF);
02b5fb8e
DM
2858 if (ret < 0)
2859 return ret;
2860
2861 t4_sge_init(adap);
2862
02b5fb8e 2863 /* tweak some settings */
837e4a42 2864 t4_write_reg(adap, TP_SHIFT_CNT_A, 0x64f8849);
0d804338 2865 t4_write_reg(adap, ULP_RX_TDDP_PSZ_A, HPZ0_V(PAGE_SHIFT - 12));
837e4a42
HS
2866 t4_write_reg(adap, TP_PIO_ADDR_A, TP_INGRESS_CONFIG_A);
2867 v = t4_read_reg(adap, TP_PIO_DATA_A);
2868 t4_write_reg(adap, TP_PIO_DATA_A, v & ~CSUM_HAS_PSEUDO_HDR_F);
060e0c75 2869
dca4faeb
VP
2870 /* first 4 Tx modulation queues point to consecutive Tx channels */
2871 adap->params.tp.tx_modq_map = 0xE4;
0d804338
HS
2872 t4_write_reg(adap, TP_TX_MOD_QUEUE_REQ_MAP_A,
2873 TX_MOD_QUEUE_REQ_MAP_V(adap->params.tp.tx_modq_map));
dca4faeb
VP
2874
2875 /* associate each Tx modulation queue with consecutive Tx channels */
2876 v = 0x84218421;
837e4a42 2877 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
0d804338 2878 &v, 1, TP_TX_SCHED_HDR_A);
837e4a42 2879 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
0d804338 2880 &v, 1, TP_TX_SCHED_FIFO_A);
837e4a42 2881 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
0d804338 2882 &v, 1, TP_TX_SCHED_PCMD_A);
dca4faeb
VP
2883
2884#define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
2885 if (is_offload(adap)) {
0d804338
HS
2886 t4_write_reg(adap, TP_TX_MOD_QUEUE_WEIGHT0_A,
2887 TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2888 TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2889 TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2890 TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
2891 t4_write_reg(adap, TP_TX_MOD_CHANNEL_WEIGHT_A,
2892 TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2893 TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2894 TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
2895 TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
dca4faeb
VP
2896 }
2897
060e0c75 2898 /* get basic stuff going */
b2612722 2899 return t4_early_init(adap, adap->pf);
02b5fb8e
DM
2900}
2901
b8ff05a9
DM
2902/*
2903 * Max # of ATIDs. The absolute HW max is 16K but we keep it lower.
2904 */
2905#define MAX_ATIDS 8192U
2906
636f9d37
VP
2907/*
2908 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
2909 *
2910 * If the firmware we're dealing with has Configuration File support, then
2911 * we use that to perform all configuration
2912 */
2913
2914/*
2915 * Tweak configuration based on module parameters, etc. Most of these have
2916 * defaults assigned to them by Firmware Configuration Files (if we're using
2917 * them) but need to be explicitly set if we're using hard-coded
2918 * initialization. But even in the case of using Firmware Configuration
2919 * Files, we'd like to expose the ability to change these via module
2920 * parameters so these are essentially common tweaks/settings for
2921 * Configuration Files and hard-coded initialization ...
2922 */
2923static int adap_init0_tweaks(struct adapter *adapter)
2924{
2925 /*
2926 * Fix up various Host-Dependent Parameters like Page Size, Cache
2927 * Line Size, etc. The firmware default is for a 4KB Page Size and
2928 * 64B Cache Line Size ...
2929 */
2930 t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);
2931
2932 /*
2933 * Process module parameters which affect early initialization.
2934 */
2935 if (rx_dma_offset != 2 && rx_dma_offset != 0) {
2936 dev_err(&adapter->pdev->dev,
2937 "Ignoring illegal rx_dma_offset=%d, using 2\n",
2938 rx_dma_offset);
2939 rx_dma_offset = 2;
2940 }
f612b815
HS
2941 t4_set_reg_field(adapter, SGE_CONTROL_A,
2942 PKTSHIFT_V(PKTSHIFT_M),
2943 PKTSHIFT_V(rx_dma_offset));
636f9d37
VP
2944
2945 /*
2946 * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
2947 * adds the pseudo header itself.
2948 */
837e4a42
HS
2949 t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG_A,
2950 CSUM_HAS_PSEUDO_HDR_F, 0);
636f9d37
VP
2951
2952 return 0;
2953}
2954
01b69614
HS
2955/* 10Gb/s-BT PHY Support. chip-external 10Gb/s-BT PHYs are complex chips
2956 * unto themselves and they contain their own firmware to perform their
2957 * tasks ...
2958 */
2959static int phy_aq1202_version(const u8 *phy_fw_data,
2960 size_t phy_fw_size)
2961{
2962 int offset;
2963
2964 /* At offset 0x8 you're looking for the primary image's
2965 * starting offset which is 3 Bytes wide
2966 *
2967 * At offset 0xa of the primary image, you look for the offset
2968 * of the DRAM segment which is 3 Bytes wide.
2969 *
2970 * The FW version is at offset 0x27e of the DRAM and is 2 Bytes
2971 * wide
2972 */
2973 #define be16(__p) (((__p)[0] << 8) | (__p)[1])
2974 #define le16(__p) ((__p)[0] | ((__p)[1] << 8))
2975 #define le24(__p) (le16(__p) | ((__p)[2] << 16))
2976
2977 offset = le24(phy_fw_data + 0x8) << 12;
2978 offset = le24(phy_fw_data + offset + 0xa);
2979 return be16(phy_fw_data + offset + 0x27e);
2980
2981 #undef be16
2982 #undef le16
2983 #undef le24
2984}
2985
2986static struct info_10gbt_phy_fw {
2987 unsigned int phy_fw_id; /* PCI Device ID */
2988 char *phy_fw_file; /* /lib/firmware/ PHY Firmware file */
2989 int (*phy_fw_version)(const u8 *phy_fw_data, size_t phy_fw_size);
2990 int phy_flash; /* Has FLASH for PHY Firmware */
2991} phy_info_array[] = {
2992 {
2993 PHY_AQ1202_DEVICEID,
2994 PHY_AQ1202_FIRMWARE,
2995 phy_aq1202_version,
2996 1,
2997 },
2998 {
2999 PHY_BCM84834_DEVICEID,
3000 PHY_BCM84834_FIRMWARE,
3001 NULL,
3002 0,
3003 },
3004 { 0, NULL, NULL },
3005};
3006
3007static struct info_10gbt_phy_fw *find_phy_info(int devid)
3008{
3009 int i;
3010
3011 for (i = 0; i < ARRAY_SIZE(phy_info_array); i++) {
3012 if (phy_info_array[i].phy_fw_id == devid)
3013 return &phy_info_array[i];
3014 }
3015 return NULL;
3016}
3017
3018/* Handle updating of chip-external 10Gb/s-BT PHY firmware. This needs to
3019 * happen after the FW_RESET_CMD but before the FW_INITIALIZE_CMD. On error
3020 * we return a negative error number. If we transfer new firmware we return 1
3021 * (from t4_load_phy_fw()). If we don't do anything we return 0.
3022 */
3023static int adap_init0_phy(struct adapter *adap)
3024{
3025 const struct firmware *phyf;
3026 int ret;
3027 struct info_10gbt_phy_fw *phy_info;
3028
3029 /* Use the device ID to determine which PHY file to flash.
3030 */
3031 phy_info = find_phy_info(adap->pdev->device);
3032 if (!phy_info) {
3033 dev_warn(adap->pdev_dev,
3034 "No PHY Firmware file found for this PHY\n");
3035 return -EOPNOTSUPP;
3036 }
3037
3038 /* If we have a T4 PHY firmware file under /lib/firmware/cxgb4/, then
3039 * use that. The adapter firmware provides us with a memory buffer
3040 * where we can load a PHY firmware file from the host if we want to
3041 * override the PHY firmware File in flash.
3042 */
3043 ret = request_firmware_direct(&phyf, phy_info->phy_fw_file,
3044 adap->pdev_dev);
3045 if (ret < 0) {
3046 /* For adapters without FLASH attached to PHY for their
3047 * firmware, it's obviously a fatal error if we can't get the
3048 * firmware to the adapter. For adapters with PHY firmware
3049 * FLASH storage, it's worth a warning if we can't find the
3050 * PHY Firmware but we'll neuter the error ...
3051 */
3052 dev_err(adap->pdev_dev, "unable to find PHY Firmware image "
3053 "/lib/firmware/%s, error %d\n",
3054 phy_info->phy_fw_file, -ret);
3055 if (phy_info->phy_flash) {
3056 int cur_phy_fw_ver = 0;
3057
3058 t4_phy_fw_ver(adap, &cur_phy_fw_ver);
3059 dev_warn(adap->pdev_dev, "continuing with, on-adapter "
3060 "FLASH copy, version %#x\n", cur_phy_fw_ver);
3061 ret = 0;
3062 }
3063
3064 return ret;
3065 }
3066
3067 /* Load PHY Firmware onto adapter.
3068 */
3069 ret = t4_load_phy_fw(adap, MEMWIN_NIC, &adap->win0_lock,
3070 phy_info->phy_fw_version,
3071 (u8 *)phyf->data, phyf->size);
3072 if (ret < 0)
3073 dev_err(adap->pdev_dev, "PHY Firmware transfer error %d\n",
3074 -ret);
3075 else if (ret > 0) {
3076 int new_phy_fw_ver = 0;
3077
3078 if (phy_info->phy_fw_version)
3079 new_phy_fw_ver = phy_info->phy_fw_version(phyf->data,
3080 phyf->size);
3081 dev_info(adap->pdev_dev, "Successfully transferred PHY "
3082 "Firmware /lib/firmware/%s, version %#x\n",
3083 phy_info->phy_fw_file, new_phy_fw_ver);
3084 }
3085
3086 release_firmware(phyf);
3087
3088 return ret;
3089}
3090
636f9d37
VP
3091/*
3092 * Attempt to initialize the adapter via a Firmware Configuration File.
3093 */
3094static int adap_init0_config(struct adapter *adapter, int reset)
3095{
3096 struct fw_caps_config_cmd caps_cmd;
3097 const struct firmware *cf;
3098 unsigned long mtype = 0, maddr = 0;
3099 u32 finiver, finicsum, cfcsum;
16e47624
HS
3100 int ret;
3101 int config_issued = 0;
0a57a536 3102 char *fw_config_file, fw_config_file_path[256];
16e47624 3103 char *config_name = NULL;
636f9d37
VP
3104
3105 /*
3106 * Reset device if necessary.
3107 */
3108 if (reset) {
3109 ret = t4_fw_reset(adapter, adapter->mbox,
0d804338 3110 PIORSTMODE_F | PIORST_F);
636f9d37
VP
3111 if (ret < 0)
3112 goto bye;
3113 }
3114
01b69614
HS
3115 /* If this is a 10Gb/s-BT adapter make sure the chip-external
3116 * 10Gb/s-BT PHYs have up-to-date firmware. Note that this step needs
3117 * to be performed after any global adapter RESET above since some
3118 * PHYs only have local RAM copies of the PHY firmware.
3119 */
3120 if (is_10gbt_device(adapter->pdev->device)) {
3121 ret = adap_init0_phy(adapter);
3122 if (ret < 0)
3123 goto bye;
3124 }
636f9d37
VP
3125 /*
3126 * If we have a T4 configuration file under /lib/firmware/cxgb4/,
3127 * then use that. Otherwise, use the configuration file stored
3128 * in the adapter flash ...
3129 */
d14807dd 3130 switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
0a57a536 3131 case CHELSIO_T4:
16e47624 3132 fw_config_file = FW4_CFNAME;
0a57a536
SR
3133 break;
3134 case CHELSIO_T5:
3135 fw_config_file = FW5_CFNAME;
3136 break;
3ccc6cf7
HS
3137 case CHELSIO_T6:
3138 fw_config_file = FW6_CFNAME;
3139 break;
0a57a536
SR
3140 default:
3141 dev_err(adapter->pdev_dev, "Device %d is not supported\n",
3142 adapter->pdev->device);
3143 ret = -EINVAL;
3144 goto bye;
3145 }
3146
3147 ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
636f9d37 3148 if (ret < 0) {
16e47624 3149 config_name = "On FLASH";
636f9d37
VP
3150 mtype = FW_MEMTYPE_CF_FLASH;
3151 maddr = t4_flash_cfg_addr(adapter);
3152 } else {
3153 u32 params[7], val[7];
3154
16e47624
HS
3155 sprintf(fw_config_file_path,
3156 "/lib/firmware/%s", fw_config_file);
3157 config_name = fw_config_file_path;
3158
636f9d37
VP
3159 if (cf->size >= FLASH_CFG_MAX_SIZE)
3160 ret = -ENOMEM;
3161 else {
5167865a
HS
3162 params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3163 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
636f9d37 3164 ret = t4_query_params(adapter, adapter->mbox,
b2612722 3165 adapter->pf, 0, 1, params, val);
636f9d37
VP
3166 if (ret == 0) {
3167 /*
fc5ab020 3168 * For t4_memory_rw() below addresses and
636f9d37
VP
3169 * sizes have to be in terms of multiples of 4
3170 * bytes. So, if the Configuration File isn't
3171 * a multiple of 4 bytes in length we'll have
3172 * to write that out separately since we can't
3173 * guarantee that the bytes following the
3174 * residual byte in the buffer returned by
3175 * request_firmware() are zeroed out ...
3176 */
3177 size_t resid = cf->size & 0x3;
3178 size_t size = cf->size & ~0x3;
3179 __be32 *data = (__be32 *)cf->data;
3180
5167865a
HS
3181 mtype = FW_PARAMS_PARAM_Y_G(val[0]);
3182 maddr = FW_PARAMS_PARAM_Z_G(val[0]) << 16;
636f9d37 3183
fc5ab020
HS
3184 spin_lock(&adapter->win0_lock);
3185 ret = t4_memory_rw(adapter, 0, mtype, maddr,
3186 size, data, T4_MEMORY_WRITE);
636f9d37
VP
3187 if (ret == 0 && resid != 0) {
3188 union {
3189 __be32 word;
3190 char buf[4];
3191 } last;
3192 int i;
3193
3194 last.word = data[size >> 2];
3195 for (i = resid; i < 4; i++)
3196 last.buf[i] = 0;
fc5ab020
HS
3197 ret = t4_memory_rw(adapter, 0, mtype,
3198 maddr + size,
3199 4, &last.word,
3200 T4_MEMORY_WRITE);
636f9d37 3201 }
fc5ab020 3202 spin_unlock(&adapter->win0_lock);
636f9d37
VP
3203 }
3204 }
3205
3206 release_firmware(cf);
3207 if (ret)
3208 goto bye;
3209 }
3210
3211 /*
3212 * Issue a Capability Configuration command to the firmware to get it
3213 * to parse the Configuration File. We don't use t4_fw_config_file()
3214 * because we want the ability to modify various features after we've
3215 * processed the configuration file ...
3216 */
3217 memset(&caps_cmd, 0, sizeof(caps_cmd));
3218 caps_cmd.op_to_write =
e2ac9628
HS
3219 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3220 FW_CMD_REQUEST_F |
3221 FW_CMD_READ_F);
ce91a923 3222 caps_cmd.cfvalid_to_len16 =
5167865a
HS
3223 htonl(FW_CAPS_CONFIG_CMD_CFVALID_F |
3224 FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(mtype) |
3225 FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(maddr >> 16) |
636f9d37
VP
3226 FW_LEN16(caps_cmd));
3227 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
3228 &caps_cmd);
16e47624
HS
3229
3230 /* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
3231 * Configuration File in FLASH), our last gasp effort is to use the
3232 * Firmware Configuration File which is embedded in the firmware. A
3233 * very few early versions of the firmware didn't have one embedded
3234 * but we can ignore those.
3235 */
3236 if (ret == -ENOENT) {
3237 memset(&caps_cmd, 0, sizeof(caps_cmd));
3238 caps_cmd.op_to_write =
e2ac9628
HS
3239 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3240 FW_CMD_REQUEST_F |
3241 FW_CMD_READ_F);
16e47624
HS
3242 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
3243 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
3244 sizeof(caps_cmd), &caps_cmd);
3245 config_name = "Firmware Default";
3246 }
3247
3248 config_issued = 1;
636f9d37
VP
3249 if (ret < 0)
3250 goto bye;
3251
3252 finiver = ntohl(caps_cmd.finiver);
3253 finicsum = ntohl(caps_cmd.finicsum);
3254 cfcsum = ntohl(caps_cmd.cfcsum);
3255 if (finicsum != cfcsum)
3256 dev_warn(adapter->pdev_dev, "Configuration File checksum "\
3257 "mismatch: [fini] csum=%#x, computed csum=%#x\n",
3258 finicsum, cfcsum);
3259
636f9d37
VP
3260 /*
3261 * And now tell the firmware to use the configuration we just loaded.
3262 */
3263 caps_cmd.op_to_write =
e2ac9628
HS
3264 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3265 FW_CMD_REQUEST_F |
3266 FW_CMD_WRITE_F);
ce91a923 3267 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
636f9d37
VP
3268 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
3269 NULL);
3270 if (ret < 0)
3271 goto bye;
3272
3273 /*
3274 * Tweak configuration based on system architecture, module
3275 * parameters, etc.
3276 */
3277 ret = adap_init0_tweaks(adapter);
3278 if (ret < 0)
3279 goto bye;
3280
3281 /*
3282 * And finally tell the firmware to initialize itself using the
3283 * parameters from the Configuration File.
3284 */
3285 ret = t4_fw_initialize(adapter, adapter->mbox);
3286 if (ret < 0)
3287 goto bye;
3288
06640310
HS
3289 /* Emit Firmware Configuration File information and return
3290 * successfully.
636f9d37 3291 */
636f9d37 3292 dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
16e47624
HS
3293 "Configuration File \"%s\", version %#x, computed checksum %#x\n",
3294 config_name, finiver, cfcsum);
636f9d37
VP
3295 return 0;
3296
3297 /*
3298 * Something bad happened. Return the error ... (If the "error"
3299 * is that there's no Configuration File on the adapter we don't
3300 * want to issue a warning since this is fairly common.)
3301 */
3302bye:
16e47624
HS
3303 if (config_issued && ret != -ENOENT)
3304 dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
3305 config_name, -ret);
636f9d37
VP
3306 return ret;
3307}
3308
16e47624
HS
3309static struct fw_info fw_info_array[] = {
3310 {
3311 .chip = CHELSIO_T4,
3312 .fs_name = FW4_CFNAME,
3313 .fw_mod_name = FW4_FNAME,
3314 .fw_hdr = {
3315 .chip = FW_HDR_CHIP_T4,
3316 .fw_ver = __cpu_to_be32(FW_VERSION(T4)),
3317 .intfver_nic = FW_INTFVER(T4, NIC),
3318 .intfver_vnic = FW_INTFVER(T4, VNIC),
3319 .intfver_ri = FW_INTFVER(T4, RI),
3320 .intfver_iscsi = FW_INTFVER(T4, ISCSI),
3321 .intfver_fcoe = FW_INTFVER(T4, FCOE),
3322 },
3323 }, {
3324 .chip = CHELSIO_T5,
3325 .fs_name = FW5_CFNAME,
3326 .fw_mod_name = FW5_FNAME,
3327 .fw_hdr = {
3328 .chip = FW_HDR_CHIP_T5,
3329 .fw_ver = __cpu_to_be32(FW_VERSION(T5)),
3330 .intfver_nic = FW_INTFVER(T5, NIC),
3331 .intfver_vnic = FW_INTFVER(T5, VNIC),
3332 .intfver_ri = FW_INTFVER(T5, RI),
3333 .intfver_iscsi = FW_INTFVER(T5, ISCSI),
3334 .intfver_fcoe = FW_INTFVER(T5, FCOE),
3335 },
3ccc6cf7
HS
3336 }, {
3337 .chip = CHELSIO_T6,
3338 .fs_name = FW6_CFNAME,
3339 .fw_mod_name = FW6_FNAME,
3340 .fw_hdr = {
3341 .chip = FW_HDR_CHIP_T6,
3342 .fw_ver = __cpu_to_be32(FW_VERSION(T6)),
3343 .intfver_nic = FW_INTFVER(T6, NIC),
3344 .intfver_vnic = FW_INTFVER(T6, VNIC),
3345 .intfver_ofld = FW_INTFVER(T6, OFLD),
3346 .intfver_ri = FW_INTFVER(T6, RI),
3347 .intfver_iscsipdu = FW_INTFVER(T6, ISCSIPDU),
3348 .intfver_iscsi = FW_INTFVER(T6, ISCSI),
3349 .intfver_fcoepdu = FW_INTFVER(T6, FCOEPDU),
3350 .intfver_fcoe = FW_INTFVER(T6, FCOE),
3351 },
16e47624 3352 }
3ccc6cf7 3353
16e47624
HS
3354};
3355
3356static struct fw_info *find_fw_info(int chip)
3357{
3358 int i;
3359
3360 for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
3361 if (fw_info_array[i].chip == chip)
3362 return &fw_info_array[i];
3363 }
3364 return NULL;
3365}
3366
b8ff05a9
DM
3367/*
3368 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
3369 */
3370static int adap_init0(struct adapter *adap)
3371{
3372 int ret;
3373 u32 v, port_vec;
3374 enum dev_state state;
3375 u32 params[7], val[7];
9a4da2cd 3376 struct fw_caps_config_cmd caps_cmd;
dcf7b6f5 3377 int reset = 1;
b8ff05a9 3378
ae469b68
HS
3379 /* Grab Firmware Device Log parameters as early as possible so we have
3380 * access to it for debugging, etc.
3381 */
3382 ret = t4_init_devlog_params(adap);
3383 if (ret < 0)
3384 return ret;
3385
666224d4 3386 /* Contact FW, advertising Master capability */
c5a8c0f3
HS
3387 ret = t4_fw_hello(adap, adap->mbox, adap->mbox,
3388 is_kdump_kernel() ? MASTER_MUST : MASTER_MAY, &state);
b8ff05a9
DM
3389 if (ret < 0) {
3390 dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
3391 ret);
3392 return ret;
3393 }
636f9d37
VP
3394 if (ret == adap->mbox)
3395 adap->flags |= MASTER_PF;
b8ff05a9 3396
636f9d37
VP
3397 /*
3398 * If we're the Master PF Driver and the device is uninitialized,
3399 * then let's consider upgrading the firmware ... (We always want
3400 * to check the firmware version number in order to A. get it for
3401 * later reporting and B. to warn if the currently loaded firmware
3402 * is excessively mismatched relative to the driver.)
3403 */
16e47624 3404 t4_get_fw_version(adap, &adap->params.fw_vers);
0de72738 3405 t4_get_bs_version(adap, &adap->params.bs_vers);
16e47624 3406 t4_get_tp_version(adap, &adap->params.tp_vers);
0de72738
HS
3407 t4_get_exprom_version(adap, &adap->params.er_vers);
3408
a69265e9
HS
3409 ret = t4_check_fw_version(adap);
3410 /* If firmware is too old (not supported by driver) force an update. */
21d11bd6 3411 if (ret)
a69265e9 3412 state = DEV_STATE_UNINIT;
636f9d37 3413 if ((adap->flags & MASTER_PF) && state != DEV_STATE_INIT) {
16e47624
HS
3414 struct fw_info *fw_info;
3415 struct fw_hdr *card_fw;
3416 const struct firmware *fw;
3417 const u8 *fw_data = NULL;
3418 unsigned int fw_size = 0;
3419
3420 /* This is the firmware whose headers the driver was compiled
3421 * against
3422 */
3423 fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
3424 if (fw_info == NULL) {
3425 dev_err(adap->pdev_dev,
3426 "unable to get firmware info for chip %d.\n",
3427 CHELSIO_CHIP_VERSION(adap->params.chip));
3428 return -EINVAL;
636f9d37 3429 }
16e47624
HS
3430
3431 /* allocate memory to read the header of the firmware on the
3432 * card
3433 */
752ade68 3434 card_fw = kvzalloc(sizeof(*card_fw), GFP_KERNEL);
16e47624
HS
3435
3436 /* Get FW from from /lib/firmware/ */
3437 ret = request_firmware(&fw, fw_info->fw_mod_name,
3438 adap->pdev_dev);
3439 if (ret < 0) {
3440 dev_err(adap->pdev_dev,
3441 "unable to load firmware image %s, error %d\n",
3442 fw_info->fw_mod_name, ret);
3443 } else {
3444 fw_data = fw->data;
3445 fw_size = fw->size;
3446 }
3447
3448 /* upgrade FW logic */
3449 ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
3450 state, &reset);
3451
3452 /* Cleaning up */
0b5b6bee 3453 release_firmware(fw);
752ade68 3454 kvfree(card_fw);
16e47624 3455
636f9d37 3456 if (ret < 0)
16e47624 3457 goto bye;
636f9d37 3458 }
b8ff05a9 3459
636f9d37
VP
3460 /*
3461 * Grab VPD parameters. This should be done after we establish a
3462 * connection to the firmware since some of the VPD parameters
3463 * (notably the Core Clock frequency) are retrieved via requests to
3464 * the firmware. On the other hand, we need these fairly early on
3465 * so we do this right after getting ahold of the firmware.
3466 */
098ef6c2 3467 ret = t4_get_vpd_params(adap, &adap->params.vpd);
a0881cab
DM
3468 if (ret < 0)
3469 goto bye;
a0881cab 3470
636f9d37 3471 /*
13ee15d3
VP
3472 * Find out what ports are available to us. Note that we need to do
3473 * this before calling adap_init0_no_config() since it needs nports
3474 * and portvec ...
636f9d37
VP
3475 */
3476 v =
5167865a
HS
3477 FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3478 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
b2612722 3479 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &v, &port_vec);
a0881cab
DM
3480 if (ret < 0)
3481 goto bye;
3482
636f9d37
VP
3483 adap->params.nports = hweight32(port_vec);
3484 adap->params.portvec = port_vec;
3485
06640310
HS
3486 /* If the firmware is initialized already, emit a simply note to that
3487 * effect. Otherwise, it's time to try initializing the adapter.
636f9d37
VP
3488 */
3489 if (state == DEV_STATE_INIT) {
3490 dev_info(adap->pdev_dev, "Coming up as %s: "\
3491 "Adapter already initialized\n",
3492 adap->flags & MASTER_PF ? "MASTER" : "SLAVE");
636f9d37
VP
3493 } else {
3494 dev_info(adap->pdev_dev, "Coming up as MASTER: "\
3495 "Initializing adapter\n");
06640310
HS
3496
3497 /* Find out whether we're dealing with a version of the
3498 * firmware which has configuration file support.
636f9d37 3499 */
06640310
HS
3500 params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3501 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
b2612722 3502 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
06640310 3503 params, val);
13ee15d3 3504
06640310
HS
3505 /* If the firmware doesn't support Configuration Files,
3506 * return an error.
3507 */
3508 if (ret < 0) {
3509 dev_err(adap->pdev_dev, "firmware doesn't support "
3510 "Firmware Configuration Files\n");
3511 goto bye;
3512 }
3513
3514 /* The firmware provides us with a memory buffer where we can
3515 * load a Configuration File from the host if we want to
3516 * override the Configuration File in flash.
3517 */
3518 ret = adap_init0_config(adap, reset);
3519 if (ret == -ENOENT) {
3520 dev_err(adap->pdev_dev, "no Configuration File "
3521 "present on adapter.\n");
3522 goto bye;
636f9d37
VP
3523 }
3524 if (ret < 0) {
06640310
HS
3525 dev_err(adap->pdev_dev, "could not initialize "
3526 "adapter, error %d\n", -ret);
636f9d37
VP
3527 goto bye;
3528 }
3529 }
3530
06640310
HS
3531 /* Give the SGE code a chance to pull in anything that it needs ...
3532 * Note that this must be called after we retrieve our VPD parameters
3533 * in order to know how to convert core ticks to seconds, etc.
636f9d37 3534 */
06640310
HS
3535 ret = t4_sge_init(adap);
3536 if (ret < 0)
3537 goto bye;
636f9d37 3538
9a4da2cd
VP
3539 if (is_bypass_device(adap->pdev->device))
3540 adap->params.bypass = 1;
3541
636f9d37
VP
3542 /*
3543 * Grab some of our basic fundamental operating parameters.
3544 */
3545#define FW_PARAM_DEV(param) \
5167865a
HS
3546 (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) | \
3547 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_##param))
636f9d37 3548
b8ff05a9 3549#define FW_PARAM_PFVF(param) \
5167865a
HS
3550 FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) | \
3551 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_##param)| \
3552 FW_PARAMS_PARAM_Y_V(0) | \
3553 FW_PARAMS_PARAM_Z_V(0)
b8ff05a9 3554
636f9d37 3555 params[0] = FW_PARAM_PFVF(EQ_START);
b8ff05a9
DM
3556 params[1] = FW_PARAM_PFVF(L2T_START);
3557 params[2] = FW_PARAM_PFVF(L2T_END);
3558 params[3] = FW_PARAM_PFVF(FILTER_START);
3559 params[4] = FW_PARAM_PFVF(FILTER_END);
e46dab4d 3560 params[5] = FW_PARAM_PFVF(IQFLINT_START);
b2612722 3561 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params, val);
b8ff05a9
DM
3562 if (ret < 0)
3563 goto bye;
636f9d37
VP
3564 adap->sge.egr_start = val[0];
3565 adap->l2t_start = val[1];
3566 adap->l2t_end = val[2];
b8ff05a9
DM
3567 adap->tids.ftid_base = val[3];
3568 adap->tids.nftids = val[4] - val[3] + 1;
e46dab4d 3569 adap->sge.ingr_start = val[5];
b8ff05a9 3570
4b8e27a8
HS
3571 /* qids (ingress/egress) returned from firmware can be anywhere
3572 * in the range from EQ(IQFLINT)_START to EQ(IQFLINT)_END.
3573 * Hence driver needs to allocate memory for this range to
3574 * store the queue info. Get the highest IQFLINT/EQ index returned
3575 * in FW_EQ_*_CMD.alloc command.
3576 */
3577 params[0] = FW_PARAM_PFVF(EQ_END);
3578 params[1] = FW_PARAM_PFVF(IQFLINT_END);
b2612722 3579 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
4b8e27a8
HS
3580 if (ret < 0)
3581 goto bye;
3582 adap->sge.egr_sz = val[0] - adap->sge.egr_start + 1;
3583 adap->sge.ingr_sz = val[1] - adap->sge.ingr_start + 1;
3584
3585 adap->sge.egr_map = kcalloc(adap->sge.egr_sz,
3586 sizeof(*adap->sge.egr_map), GFP_KERNEL);
3587 if (!adap->sge.egr_map) {
3588 ret = -ENOMEM;
3589 goto bye;
3590 }
3591
3592 adap->sge.ingr_map = kcalloc(adap->sge.ingr_sz,
3593 sizeof(*adap->sge.ingr_map), GFP_KERNEL);
3594 if (!adap->sge.ingr_map) {
3595 ret = -ENOMEM;
3596 goto bye;
3597 }
3598
3599 /* Allocate the memory for the vaious egress queue bitmaps
5b377d11 3600 * ie starving_fl, txq_maperr and blocked_fl.
4b8e27a8
HS
3601 */
3602 adap->sge.starving_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3603 sizeof(long), GFP_KERNEL);
3604 if (!adap->sge.starving_fl) {
3605 ret = -ENOMEM;
3606 goto bye;
3607 }
3608
3609 adap->sge.txq_maperr = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3610 sizeof(long), GFP_KERNEL);
3611 if (!adap->sge.txq_maperr) {
3612 ret = -ENOMEM;
3613 goto bye;
3614 }
3615
5b377d11
HS
3616#ifdef CONFIG_DEBUG_FS
3617 adap->sge.blocked_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3618 sizeof(long), GFP_KERNEL);
3619 if (!adap->sge.blocked_fl) {
3620 ret = -ENOMEM;
3621 goto bye;
3622 }
3623#endif
3624
b5a02f50
AB
3625 params[0] = FW_PARAM_PFVF(CLIP_START);
3626 params[1] = FW_PARAM_PFVF(CLIP_END);
b2612722 3627 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
b5a02f50
AB
3628 if (ret < 0)
3629 goto bye;
3630 adap->clipt_start = val[0];
3631 adap->clipt_end = val[1];
3632
b72a32da
RL
3633 /* We don't yet have a PARAMs calls to retrieve the number of Traffic
3634 * Classes supported by the hardware/firmware so we hard code it here
3635 * for now.
3636 */
3637 adap->params.nsched_cls = is_t4(adap->params.chip) ? 15 : 16;
3638
636f9d37
VP
3639 /* query params related to active filter region */
3640 params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
3641 params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
b2612722 3642 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
636f9d37
VP
3643 /* If Active filter size is set we enable establishing
3644 * offload connection through firmware work request
3645 */
3646 if ((val[0] != val[1]) && (ret >= 0)) {
3647 adap->flags |= FW_OFLD_CONN;
3648 adap->tids.aftid_base = val[0];
3649 adap->tids.aftid_end = val[1];
3650 }
3651
b407a4a9
VP
3652 /* If we're running on newer firmware, let it know that we're
3653 * prepared to deal with encapsulated CPL messages. Older
3654 * firmware won't understand this and we'll just get
3655 * unencapsulated messages ...
3656 */
3657 params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
3658 val[0] = 1;
b2612722 3659 (void)t4_set_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
b407a4a9 3660
1ac0f095
KS
3661 /*
3662 * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
3663 * capability. Earlier versions of the firmware didn't have the
3664 * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
3665 * permission to use ULPTX MEMWRITE DSGL.
3666 */
3667 if (is_t4(adap->params.chip)) {
3668 adap->params.ulptx_memwrite_dsgl = false;
3669 } else {
3670 params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
b2612722 3671 ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
1ac0f095
KS
3672 1, params, val);
3673 adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
3674 }
3675
086de575
SW
3676 /* See if FW supports FW_RI_FR_NSMR_TPTE_WR work request */
3677 params[0] = FW_PARAM_DEV(RI_FR_NSMR_TPTE_WR);
3678 ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
3679 1, params, val);
3680 adap->params.fr_nsmr_tpte_wr_support = (ret == 0 && val[0] != 0);
3681
636f9d37
VP
3682 /*
3683 * Get device capabilities so we can determine what resources we need
3684 * to manage.
3685 */
3686 memset(&caps_cmd, 0, sizeof(caps_cmd));
e2ac9628
HS
3687 caps_cmd.op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3688 FW_CMD_REQUEST_F | FW_CMD_READ_F);
ce91a923 3689 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
636f9d37
VP
3690 ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
3691 &caps_cmd);
3692 if (ret < 0)
3693 goto bye;
3694
13ee15d3 3695 if (caps_cmd.ofldcaps) {
b8ff05a9
DM
3696 /* query offload-related parameters */
3697 params[0] = FW_PARAM_DEV(NTID);
3698 params[1] = FW_PARAM_PFVF(SERVER_START);
3699 params[2] = FW_PARAM_PFVF(SERVER_END);
3700 params[3] = FW_PARAM_PFVF(TDDP_START);
3701 params[4] = FW_PARAM_PFVF(TDDP_END);
3702 params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
b2612722 3703 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
636f9d37 3704 params, val);
b8ff05a9
DM
3705 if (ret < 0)
3706 goto bye;
3707 adap->tids.ntids = val[0];
3708 adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
3709 adap->tids.stid_base = val[1];
3710 adap->tids.nstids = val[2] - val[1] + 1;
636f9d37 3711 /*
dbedd44e 3712 * Setup server filter region. Divide the available filter
636f9d37
VP
3713 * region into two parts. Regular filters get 1/3rd and server
3714 * filters get 2/3rd part. This is only enabled if workarond
3715 * path is enabled.
3716 * 1. For regular filters.
3717 * 2. Server filter: This are special filters which are used
3718 * to redirect SYN packets to offload queue.
3719 */
3720 if (adap->flags & FW_OFLD_CONN && !is_bypass(adap)) {
3721 adap->tids.sftid_base = adap->tids.ftid_base +
3722 DIV_ROUND_UP(adap->tids.nftids, 3);
3723 adap->tids.nsftids = adap->tids.nftids -
3724 DIV_ROUND_UP(adap->tids.nftids, 3);
3725 adap->tids.nftids = adap->tids.sftid_base -
3726 adap->tids.ftid_base;
3727 }
b8ff05a9
DM
3728 adap->vres.ddp.start = val[3];
3729 adap->vres.ddp.size = val[4] - val[3] + 1;
3730 adap->params.ofldq_wr_cred = val[5];
636f9d37 3731
b8ff05a9 3732 adap->params.offload = 1;
0fbc81b3 3733 adap->num_ofld_uld += 1;
b8ff05a9 3734 }
636f9d37 3735 if (caps_cmd.rdmacaps) {
b8ff05a9
DM
3736 params[0] = FW_PARAM_PFVF(STAG_START);
3737 params[1] = FW_PARAM_PFVF(STAG_END);
3738 params[2] = FW_PARAM_PFVF(RQ_START);
3739 params[3] = FW_PARAM_PFVF(RQ_END);
3740 params[4] = FW_PARAM_PFVF(PBL_START);
3741 params[5] = FW_PARAM_PFVF(PBL_END);
b2612722 3742 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
636f9d37 3743 params, val);
b8ff05a9
DM
3744 if (ret < 0)
3745 goto bye;
3746 adap->vres.stag.start = val[0];
3747 adap->vres.stag.size = val[1] - val[0] + 1;
3748 adap->vres.rq.start = val[2];
3749 adap->vres.rq.size = val[3] - val[2] + 1;
3750 adap->vres.pbl.start = val[4];
3751 adap->vres.pbl.size = val[5] - val[4] + 1;
a0881cab
DM
3752
3753 params[0] = FW_PARAM_PFVF(SQRQ_START);
3754 params[1] = FW_PARAM_PFVF(SQRQ_END);
3755 params[2] = FW_PARAM_PFVF(CQ_START);
3756 params[3] = FW_PARAM_PFVF(CQ_END);
1ae970e0
DM
3757 params[4] = FW_PARAM_PFVF(OCQ_START);
3758 params[5] = FW_PARAM_PFVF(OCQ_END);
b2612722 3759 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params,
5c937dd3 3760 val);
a0881cab
DM
3761 if (ret < 0)
3762 goto bye;
3763 adap->vres.qp.start = val[0];
3764 adap->vres.qp.size = val[1] - val[0] + 1;
3765 adap->vres.cq.start = val[2];
3766 adap->vres.cq.size = val[3] - val[2] + 1;
1ae970e0
DM
3767 adap->vres.ocq.start = val[4];
3768 adap->vres.ocq.size = val[5] - val[4] + 1;
4c2c5763
HS
3769
3770 params[0] = FW_PARAM_DEV(MAXORDIRD_QP);
3771 params[1] = FW_PARAM_DEV(MAXIRD_ADAPTER);
b2612722 3772 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params,
5c937dd3 3773 val);
4c2c5763
HS
3774 if (ret < 0) {
3775 adap->params.max_ordird_qp = 8;
3776 adap->params.max_ird_adapter = 32 * adap->tids.ntids;
3777 ret = 0;
3778 } else {
3779 adap->params.max_ordird_qp = val[0];
3780 adap->params.max_ird_adapter = val[1];
3781 }
3782 dev_info(adap->pdev_dev,
3783 "max_ordird_qp %d max_ird_adapter %d\n",
3784 adap->params.max_ordird_qp,
3785 adap->params.max_ird_adapter);
0fbc81b3 3786 adap->num_ofld_uld += 2;
b8ff05a9 3787 }
636f9d37 3788 if (caps_cmd.iscsicaps) {
b8ff05a9
DM
3789 params[0] = FW_PARAM_PFVF(ISCSI_START);
3790 params[1] = FW_PARAM_PFVF(ISCSI_END);
b2612722 3791 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
636f9d37 3792 params, val);
b8ff05a9
DM
3793 if (ret < 0)
3794 goto bye;
3795 adap->vres.iscsi.start = val[0];
3796 adap->vres.iscsi.size = val[1] - val[0] + 1;
0fbc81b3
HS
3797 /* LIO target and cxgb4i initiaitor */
3798 adap->num_ofld_uld += 2;
b8ff05a9 3799 }
94cdb8bb
HS
3800 if (caps_cmd.cryptocaps) {
3801 /* Should query params here...TODO */
72a56ca9
HJ
3802 params[0] = FW_PARAM_PFVF(NCRYPTO_LOOKASIDE);
3803 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
3804 params, val);
3805 if (ret < 0) {
3806 if (ret != -EINVAL)
3807 goto bye;
3808 } else {
3809 adap->vres.ncrypto_fc = val[0];
3810 }
94cdb8bb
HS
3811 adap->params.crypto |= ULP_CRYPTO_LOOKASIDE;
3812 adap->num_uld += 1;
3813 }
b8ff05a9
DM
3814#undef FW_PARAM_PFVF
3815#undef FW_PARAM_DEV
3816
92e7ae71
HS
3817 /* The MTU/MSS Table is initialized by now, so load their values. If
3818 * we're initializing the adapter, then we'll make any modifications
3819 * we want to the MTU/MSS Table and also initialize the congestion
3820 * parameters.
636f9d37 3821 */
b8ff05a9 3822 t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
92e7ae71
HS
3823 if (state != DEV_STATE_INIT) {
3824 int i;
3825
3826 /* The default MTU Table contains values 1492 and 1500.
3827 * However, for TCP, it's better to have two values which are
3828 * a multiple of 8 +/- 4 bytes apart near this popular MTU.
3829 * This allows us to have a TCP Data Payload which is a
3830 * multiple of 8 regardless of what combination of TCP Options
3831 * are in use (always a multiple of 4 bytes) which is
3832 * important for performance reasons. For instance, if no
3833 * options are in use, then we have a 20-byte IP header and a
3834 * 20-byte TCP header. In this case, a 1500-byte MSS would
3835 * result in a TCP Data Payload of 1500 - 40 == 1460 bytes
3836 * which is not a multiple of 8. So using an MSS of 1488 in
3837 * this case results in a TCP Data Payload of 1448 bytes which
3838 * is a multiple of 8. On the other hand, if 12-byte TCP Time
3839 * Stamps have been negotiated, then an MTU of 1500 bytes
3840 * results in a TCP Data Payload of 1448 bytes which, as
3841 * above, is a multiple of 8 bytes ...
3842 */
3843 for (i = 0; i < NMTUS; i++)
3844 if (adap->params.mtus[i] == 1492) {
3845 adap->params.mtus[i] = 1488;
3846 break;
3847 }
7ee9ff94 3848
92e7ae71
HS
3849 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
3850 adap->params.b_wnd);
3851 }
df64e4d3 3852 t4_init_sge_params(adap);
636f9d37 3853 adap->flags |= FW_OK;
c1e9af0c 3854 t4_init_tp_params(adap);
b8ff05a9
DM
3855 return 0;
3856
3857 /*
636f9d37
VP
3858 * Something bad happened. If a command timed out or failed with EIO
3859 * FW does not operate within its spec or something catastrophic
3860 * happened to HW/FW, stop issuing commands.
b8ff05a9 3861 */
636f9d37 3862bye:
4b8e27a8
HS
3863 kfree(adap->sge.egr_map);
3864 kfree(adap->sge.ingr_map);
3865 kfree(adap->sge.starving_fl);
3866 kfree(adap->sge.txq_maperr);
5b377d11
HS
3867#ifdef CONFIG_DEBUG_FS
3868 kfree(adap->sge.blocked_fl);
3869#endif
636f9d37
VP
3870 if (ret != -ETIMEDOUT && ret != -EIO)
3871 t4_fw_bye(adap, adap->mbox);
b8ff05a9
DM
3872 return ret;
3873}
3874
204dc3c0
DM
3875/* EEH callbacks */
3876
3877static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
3878 pci_channel_state_t state)
3879{
3880 int i;
3881 struct adapter *adap = pci_get_drvdata(pdev);
3882
3883 if (!adap)
3884 goto out;
3885
3886 rtnl_lock();
3887 adap->flags &= ~FW_OK;
3888 notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
9fe6cb58 3889 spin_lock(&adap->stats_lock);
204dc3c0
DM
3890 for_each_port(adap, i) {
3891 struct net_device *dev = adap->port[i];
3892
3893 netif_device_detach(dev);
3894 netif_carrier_off(dev);
3895 }
9fe6cb58 3896 spin_unlock(&adap->stats_lock);
b37987e8 3897 disable_interrupts(adap);
204dc3c0
DM
3898 if (adap->flags & FULL_INIT_DONE)
3899 cxgb_down(adap);
3900 rtnl_unlock();
144be3d9
GS
3901 if ((adap->flags & DEV_ENABLED)) {
3902 pci_disable_device(pdev);
3903 adap->flags &= ~DEV_ENABLED;
3904 }
204dc3c0
DM
3905out: return state == pci_channel_io_perm_failure ?
3906 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
3907}
3908
3909static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
3910{
3911 int i, ret;
3912 struct fw_caps_config_cmd c;
3913 struct adapter *adap = pci_get_drvdata(pdev);
3914
3915 if (!adap) {
3916 pci_restore_state(pdev);
3917 pci_save_state(pdev);
3918 return PCI_ERS_RESULT_RECOVERED;
3919 }
3920
144be3d9
GS
3921 if (!(adap->flags & DEV_ENABLED)) {
3922 if (pci_enable_device(pdev)) {
3923 dev_err(&pdev->dev, "Cannot reenable PCI "
3924 "device after reset\n");
3925 return PCI_ERS_RESULT_DISCONNECT;
3926 }
3927 adap->flags |= DEV_ENABLED;
204dc3c0
DM
3928 }
3929
3930 pci_set_master(pdev);
3931 pci_restore_state(pdev);
3932 pci_save_state(pdev);
3933 pci_cleanup_aer_uncorrect_error_status(pdev);
3934
8203b509 3935 if (t4_wait_dev_ready(adap->regs) < 0)
204dc3c0 3936 return PCI_ERS_RESULT_DISCONNECT;
b2612722 3937 if (t4_fw_hello(adap, adap->mbox, adap->pf, MASTER_MUST, NULL) < 0)
204dc3c0
DM
3938 return PCI_ERS_RESULT_DISCONNECT;
3939 adap->flags |= FW_OK;
3940 if (adap_init1(adap, &c))
3941 return PCI_ERS_RESULT_DISCONNECT;
3942
3943 for_each_port(adap, i) {
3944 struct port_info *p = adap2pinfo(adap, i);
3945
b2612722 3946 ret = t4_alloc_vi(adap, adap->mbox, p->tx_chan, adap->pf, 0, 1,
060e0c75 3947 NULL, NULL);
204dc3c0
DM
3948 if (ret < 0)
3949 return PCI_ERS_RESULT_DISCONNECT;
3950 p->viid = ret;
3951 p->xact_addr_filt = -1;
3952 }
3953
3954 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
3955 adap->params.b_wnd);
1ae970e0 3956 setup_memwin(adap);
204dc3c0
DM
3957 if (cxgb_up(adap))
3958 return PCI_ERS_RESULT_DISCONNECT;
3959 return PCI_ERS_RESULT_RECOVERED;
3960}
3961
3962static void eeh_resume(struct pci_dev *pdev)
3963{
3964 int i;
3965 struct adapter *adap = pci_get_drvdata(pdev);
3966
3967 if (!adap)
3968 return;
3969
3970 rtnl_lock();
3971 for_each_port(adap, i) {
3972 struct net_device *dev = adap->port[i];
3973
3974 if (netif_running(dev)) {
3975 link_start(dev);
3976 cxgb_set_rxmode(dev);
3977 }
3978 netif_device_attach(dev);
3979 }
3980 rtnl_unlock();
3981}
3982
3646f0e5 3983static const struct pci_error_handlers cxgb4_eeh = {
204dc3c0
DM
3984 .error_detected = eeh_err_detected,
3985 .slot_reset = eeh_slot_reset,
3986 .resume = eeh_resume,
3987};
3988
9b86a8d1
HS
3989/* Return true if the Link Configuration supports "High Speeds" (those greater
3990 * than 1Gb/s).
3991 */
57d8b764 3992static inline bool is_x_10g_port(const struct link_config *lc)
b8ff05a9 3993{
9b86a8d1
HS
3994 unsigned int speeds, high_speeds;
3995
3996 speeds = FW_PORT_CAP_SPEED_V(FW_PORT_CAP_SPEED_G(lc->supported));
3997 high_speeds = speeds & ~(FW_PORT_CAP_SPEED_100M | FW_PORT_CAP_SPEED_1G);
3998
3999 return high_speeds != 0;
b8ff05a9
DM
4000}
4001
b8ff05a9
DM
4002/*
4003 * Perform default configuration of DMA queues depending on the number and type
4004 * of ports we found and the number of available CPUs. Most settings can be
4005 * modified by the admin prior to actual use.
4006 */
91744948 4007static void cfg_queues(struct adapter *adap)
b8ff05a9
DM
4008{
4009 struct sge *s = &adap->sge;
ab677ff4 4010 int i = 0, n10g = 0, qidx = 0;
688848b1
AB
4011#ifndef CONFIG_CHELSIO_T4_DCB
4012 int q10g = 0;
4013#endif
b8ff05a9 4014
94cdb8bb
HS
4015 /* Reduce memory usage in kdump environment, disable all offload.
4016 */
85eacf3f 4017 if (is_kdump_kernel() || (is_uld(adap) && t4_uld_mem_alloc(adap))) {
0fbc81b3 4018 adap->params.offload = 0;
94cdb8bb
HS
4019 adap->params.crypto = 0;
4020 }
4021
ab677ff4 4022 n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);
688848b1
AB
4023#ifdef CONFIG_CHELSIO_T4_DCB
4024 /* For Data Center Bridging support we need to be able to support up
4025 * to 8 Traffic Priorities; each of which will be assigned to its
4026 * own TX Queue in order to prevent Head-Of-Line Blocking.
4027 */
4028 if (adap->params.nports * 8 > MAX_ETH_QSETS) {
4029 dev_err(adap->pdev_dev, "MAX_ETH_QSETS=%d < %d!\n",
4030 MAX_ETH_QSETS, adap->params.nports * 8);
4031 BUG_ON(1);
4032 }
b8ff05a9 4033
688848b1
AB
4034 for_each_port(adap, i) {
4035 struct port_info *pi = adap2pinfo(adap, i);
4036
4037 pi->first_qset = qidx;
85eacf3f 4038 pi->nqsets = is_kdump_kernel() ? 1 : 8;
688848b1
AB
4039 qidx += pi->nqsets;
4040 }
4041#else /* !CONFIG_CHELSIO_T4_DCB */
b8ff05a9
DM
4042 /*
4043 * We default to 1 queue per non-10G port and up to # of cores queues
4044 * per 10G port.
4045 */
4046 if (n10g)
4047 q10g = (MAX_ETH_QSETS - (adap->params.nports - n10g)) / n10g;
5952dde7
YM
4048 if (q10g > netif_get_num_default_rss_queues())
4049 q10g = netif_get_num_default_rss_queues();
b8ff05a9 4050
85eacf3f
GG
4051 if (is_kdump_kernel())
4052 q10g = 1;
4053
b8ff05a9
DM
4054 for_each_port(adap, i) {
4055 struct port_info *pi = adap2pinfo(adap, i);
4056
4057 pi->first_qset = qidx;
57d8b764 4058 pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : 1;
b8ff05a9
DM
4059 qidx += pi->nqsets;
4060 }
688848b1 4061#endif /* !CONFIG_CHELSIO_T4_DCB */
b8ff05a9
DM
4062
4063 s->ethqsets = qidx;
4064 s->max_ethqsets = qidx; /* MSI-X may lower it later */
4065
0fbc81b3 4066 if (is_uld(adap)) {
b8ff05a9
DM
4067 /*
4068 * For offload we use 1 queue/channel if all ports are up to 1G,
4069 * otherwise we divide all available queues amongst the channels
4070 * capped by the number of available cores.
4071 */
4072 if (n10g) {
a56177e1 4073 i = min_t(int, MAX_OFLD_QSETS, num_online_cpus());
0fbc81b3
HS
4074 s->ofldqsets = roundup(i, adap->params.nports);
4075 } else {
4076 s->ofldqsets = adap->params.nports;
4077 }
b8ff05a9
DM
4078 }
4079
4080 for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
4081 struct sge_eth_rxq *r = &s->ethrxq[i];
4082
c887ad0e 4083 init_rspq(adap, &r->rspq, 5, 10, 1024, 64);
b8ff05a9
DM
4084 r->fl.size = 72;
4085 }
4086
4087 for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
4088 s->ethtxq[i].q.size = 1024;
4089
4090 for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
4091 s->ctrlq[i].q.size = 512;
4092
c887ad0e 4093 init_rspq(adap, &s->fw_evtq, 0, 1, 1024, 64);
0fbc81b3 4094 init_rspq(adap, &s->intrq, 0, 1, 512, 64);
b8ff05a9
DM
4095}
4096
4097/*
4098 * Reduce the number of Ethernet queues across all ports to at most n.
4099 * n provides at least one queue per port.
4100 */
91744948 4101static void reduce_ethqs(struct adapter *adap, int n)
b8ff05a9
DM
4102{
4103 int i;
4104 struct port_info *pi;
4105
4106 while (n < adap->sge.ethqsets)
4107 for_each_port(adap, i) {
4108 pi = adap2pinfo(adap, i);
4109 if (pi->nqsets > 1) {
4110 pi->nqsets--;
4111 adap->sge.ethqsets--;
4112 if (adap->sge.ethqsets <= n)
4113 break;
4114 }
4115 }
4116
4117 n = 0;
4118 for_each_port(adap, i) {
4119 pi = adap2pinfo(adap, i);
4120 pi->first_qset = n;
4121 n += pi->nqsets;
4122 }
4123}
4124
94cdb8bb
HS
4125static int get_msix_info(struct adapter *adap)
4126{
4127 struct uld_msix_info *msix_info;
0fbc81b3
HS
4128 unsigned int max_ingq = 0;
4129
4130 if (is_offload(adap))
4131 max_ingq += MAX_OFLD_QSETS * adap->num_ofld_uld;
4132 if (is_pci_uld(adap))
4133 max_ingq += MAX_OFLD_QSETS * adap->num_uld;
4134
4135 if (!max_ingq)
4136 goto out;
94cdb8bb
HS
4137
4138 msix_info = kcalloc(max_ingq, sizeof(*msix_info), GFP_KERNEL);
4139 if (!msix_info)
4140 return -ENOMEM;
4141
4142 adap->msix_bmap_ulds.msix_bmap = kcalloc(BITS_TO_LONGS(max_ingq),
4143 sizeof(long), GFP_KERNEL);
4144 if (!adap->msix_bmap_ulds.msix_bmap) {
4145 kfree(msix_info);
4146 return -ENOMEM;
4147 }
4148 spin_lock_init(&adap->msix_bmap_ulds.lock);
4149 adap->msix_info_ulds = msix_info;
0fbc81b3 4150out:
94cdb8bb
HS
4151 return 0;
4152}
4153
4154static void free_msix_info(struct adapter *adap)
4155{
0fbc81b3 4156 if (!(adap->num_uld && adap->num_ofld_uld))
94cdb8bb
HS
4157 return;
4158
4159 kfree(adap->msix_info_ulds);
4160 kfree(adap->msix_bmap_ulds.msix_bmap);
4161}
4162
b8ff05a9
DM
4163/* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
4164#define EXTRA_VECS 2
4165
91744948 4166static int enable_msix(struct adapter *adap)
b8ff05a9 4167{
94cdb8bb
HS
4168 int ofld_need = 0, uld_need = 0;
4169 int i, j, want, need, allocated;
b8ff05a9
DM
4170 struct sge *s = &adap->sge;
4171 unsigned int nchan = adap->params.nports;
f36e58e5 4172 struct msix_entry *entries;
94cdb8bb 4173 int max_ingq = MAX_INGQ;
f36e58e5 4174
0fbc81b3
HS
4175 if (is_pci_uld(adap))
4176 max_ingq += (MAX_OFLD_QSETS * adap->num_uld);
4177 if (is_offload(adap))
4178 max_ingq += (MAX_OFLD_QSETS * adap->num_ofld_uld);
94cdb8bb 4179 entries = kmalloc(sizeof(*entries) * (max_ingq + 1),
f36e58e5
HS
4180 GFP_KERNEL);
4181 if (!entries)
4182 return -ENOMEM;
b8ff05a9 4183
94cdb8bb 4184 /* map for msix */
0fbc81b3
HS
4185 if (get_msix_info(adap)) {
4186 adap->params.offload = 0;
94cdb8bb 4187 adap->params.crypto = 0;
0fbc81b3 4188 }
94cdb8bb
HS
4189
4190 for (i = 0; i < max_ingq + 1; ++i)
b8ff05a9
DM
4191 entries[i].entry = i;
4192
4193 want = s->max_ethqsets + EXTRA_VECS;
4194 if (is_offload(adap)) {
0fbc81b3
HS
4195 want += adap->num_ofld_uld * s->ofldqsets;
4196 ofld_need = adap->num_ofld_uld * nchan;
b8ff05a9 4197 }
94cdb8bb 4198 if (is_pci_uld(adap)) {
0fbc81b3
HS
4199 want += adap->num_uld * s->ofldqsets;
4200 uld_need = adap->num_uld * nchan;
94cdb8bb 4201 }
688848b1
AB
4202#ifdef CONFIG_CHELSIO_T4_DCB
4203 /* For Data Center Bridging we need 8 Ethernet TX Priority Queues for
4204 * each port.
4205 */
94cdb8bb 4206 need = 8 * adap->params.nports + EXTRA_VECS + ofld_need + uld_need;
688848b1 4207#else
94cdb8bb 4208 need = adap->params.nports + EXTRA_VECS + ofld_need + uld_need;
688848b1 4209#endif
f36e58e5
HS
4210 allocated = pci_enable_msix_range(adap->pdev, entries, need, want);
4211 if (allocated < 0) {
4212 dev_info(adap->pdev_dev, "not enough MSI-X vectors left,"
4213 " not using MSI-X\n");
4214 kfree(entries);
4215 return allocated;
4216 }
b8ff05a9 4217
f36e58e5 4218 /* Distribute available vectors to the various queue groups.
c32ad224
AG
4219 * Every group gets its minimum requirement and NIC gets top
4220 * priority for leftovers.
4221 */
94cdb8bb 4222 i = allocated - EXTRA_VECS - ofld_need - uld_need;
c32ad224
AG
4223 if (i < s->max_ethqsets) {
4224 s->max_ethqsets = i;
4225 if (i < s->ethqsets)
4226 reduce_ethqs(adap, i);
4227 }
0fbc81b3 4228 if (is_uld(adap)) {
94cdb8bb
HS
4229 if (allocated < want)
4230 s->nqs_per_uld = nchan;
4231 else
0fbc81b3 4232 s->nqs_per_uld = s->ofldqsets;
94cdb8bb
HS
4233 }
4234
0fbc81b3 4235 for (i = 0; i < (s->max_ethqsets + EXTRA_VECS); ++i)
c32ad224 4236 adap->msix_info[i].vec = entries[i].vector;
0fbc81b3
HS
4237 if (is_uld(adap)) {
4238 for (j = 0 ; i < allocated; ++i, j++) {
94cdb8bb 4239 adap->msix_info_ulds[j].vec = entries[i].vector;
0fbc81b3
HS
4240 adap->msix_info_ulds[j].idx = i;
4241 }
94cdb8bb
HS
4242 adap->msix_bmap_ulds.mapsize = j;
4243 }
43eb4e82 4244 dev_info(adap->pdev_dev, "%d MSI-X vectors allocated, "
0fbc81b3
HS
4245 "nic %d per uld %d\n",
4246 allocated, s->max_ethqsets, s->nqs_per_uld);
c32ad224 4247
f36e58e5 4248 kfree(entries);
c32ad224 4249 return 0;
b8ff05a9
DM
4250}
4251
4252#undef EXTRA_VECS
4253
91744948 4254static int init_rss(struct adapter *adap)
671b0060 4255{
c035e183
HS
4256 unsigned int i;
4257 int err;
4258
4259 err = t4_init_rss_mode(adap, adap->mbox);
4260 if (err)
4261 return err;
671b0060
DM
4262
4263 for_each_port(adap, i) {
4264 struct port_info *pi = adap2pinfo(adap, i);
4265
4266 pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
4267 if (!pi->rss)
4268 return -ENOMEM;
671b0060
DM
4269 }
4270 return 0;
4271}
4272
547fd272
HS
4273static int cxgb4_get_pcie_dev_link_caps(struct adapter *adap,
4274 enum pci_bus_speed *speed,
4275 enum pcie_link_width *width)
4276{
4277 u32 lnkcap1, lnkcap2;
4278 int err1, err2;
4279
4280#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
4281
4282 *speed = PCI_SPEED_UNKNOWN;
4283 *width = PCIE_LNK_WIDTH_UNKNOWN;
4284
4285 err1 = pcie_capability_read_dword(adap->pdev, PCI_EXP_LNKCAP,
4286 &lnkcap1);
4287 err2 = pcie_capability_read_dword(adap->pdev, PCI_EXP_LNKCAP2,
4288 &lnkcap2);
4289 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
4290 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
4291 *speed = PCIE_SPEED_8_0GT;
4292 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
4293 *speed = PCIE_SPEED_5_0GT;
4294 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
4295 *speed = PCIE_SPEED_2_5GT;
4296 }
4297 if (!err1) {
4298 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
4299 if (!lnkcap2) { /* pre-r3.0 */
4300 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
4301 *speed = PCIE_SPEED_5_0GT;
4302 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
4303 *speed = PCIE_SPEED_2_5GT;
4304 }
4305 }
4306
4307 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
4308 return err1 ? err1 : err2 ? err2 : -EINVAL;
4309 return 0;
4310}
4311
4312static void cxgb4_check_pcie_caps(struct adapter *adap)
4313{
4314 enum pcie_link_width width, width_cap;
4315 enum pci_bus_speed speed, speed_cap;
4316
4317#define PCIE_SPEED_STR(speed) \
4318 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
4319 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
4320 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
4321 "Unknown")
4322
4323 if (cxgb4_get_pcie_dev_link_caps(adap, &speed_cap, &width_cap)) {
4324 dev_warn(adap->pdev_dev,
4325 "Unable to determine PCIe device BW capabilities\n");
4326 return;
4327 }
4328
4329 if (pcie_get_minimum_link(adap->pdev, &speed, &width) ||
4330 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
4331 dev_warn(adap->pdev_dev,
4332 "Unable to determine PCI Express bandwidth.\n");
4333 return;
4334 }
4335
4336 dev_info(adap->pdev_dev, "PCIe link speed is %s, device supports %s\n",
4337 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
4338 dev_info(adap->pdev_dev, "PCIe link width is x%d, device supports x%d\n",
4339 width, width_cap);
4340 if (speed < speed_cap || width < width_cap)
4341 dev_info(adap->pdev_dev,
4342 "A slot with more lanes and/or higher speed is "
4343 "suggested for optimal performance.\n");
4344}
4345
0de72738
HS
4346/* Dump basic information about the adapter */
4347static void print_adapter_info(struct adapter *adapter)
4348{
4349 /* Device information */
4350 dev_info(adapter->pdev_dev, "Chelsio %s rev %d\n",
4351 adapter->params.vpd.id,
4352 CHELSIO_CHIP_RELEASE(adapter->params.chip));
4353 dev_info(adapter->pdev_dev, "S/N: %s, P/N: %s\n",
4354 adapter->params.vpd.sn, adapter->params.vpd.pn);
4355
4356 /* Firmware Version */
4357 if (!adapter->params.fw_vers)
4358 dev_warn(adapter->pdev_dev, "No firmware loaded\n");
4359 else
4360 dev_info(adapter->pdev_dev, "Firmware version: %u.%u.%u.%u\n",
4361 FW_HDR_FW_VER_MAJOR_G(adapter->params.fw_vers),
4362 FW_HDR_FW_VER_MINOR_G(adapter->params.fw_vers),
4363 FW_HDR_FW_VER_MICRO_G(adapter->params.fw_vers),
4364 FW_HDR_FW_VER_BUILD_G(adapter->params.fw_vers));
4365
4366 /* Bootstrap Firmware Version. (Some adapters don't have Bootstrap
4367 * Firmware, so dev_info() is more appropriate here.)
4368 */
4369 if (!adapter->params.bs_vers)
4370 dev_info(adapter->pdev_dev, "No bootstrap loaded\n");
4371 else
4372 dev_info(adapter->pdev_dev, "Bootstrap version: %u.%u.%u.%u\n",
4373 FW_HDR_FW_VER_MAJOR_G(adapter->params.bs_vers),
4374 FW_HDR_FW_VER_MINOR_G(adapter->params.bs_vers),
4375 FW_HDR_FW_VER_MICRO_G(adapter->params.bs_vers),
4376 FW_HDR_FW_VER_BUILD_G(adapter->params.bs_vers));
4377
4378 /* TP Microcode Version */
4379 if (!adapter->params.tp_vers)
4380 dev_warn(adapter->pdev_dev, "No TP Microcode loaded\n");
4381 else
4382 dev_info(adapter->pdev_dev,
4383 "TP Microcode version: %u.%u.%u.%u\n",
4384 FW_HDR_FW_VER_MAJOR_G(adapter->params.tp_vers),
4385 FW_HDR_FW_VER_MINOR_G(adapter->params.tp_vers),
4386 FW_HDR_FW_VER_MICRO_G(adapter->params.tp_vers),
4387 FW_HDR_FW_VER_BUILD_G(adapter->params.tp_vers));
4388
4389 /* Expansion ROM version */
4390 if (!adapter->params.er_vers)
4391 dev_info(adapter->pdev_dev, "No Expansion ROM loaded\n");
4392 else
4393 dev_info(adapter->pdev_dev,
4394 "Expansion ROM version: %u.%u.%u.%u\n",
4395 FW_HDR_FW_VER_MAJOR_G(adapter->params.er_vers),
4396 FW_HDR_FW_VER_MINOR_G(adapter->params.er_vers),
4397 FW_HDR_FW_VER_MICRO_G(adapter->params.er_vers),
4398 FW_HDR_FW_VER_BUILD_G(adapter->params.er_vers));
4399
4400 /* Software/Hardware configuration */
4401 dev_info(adapter->pdev_dev, "Configuration: %sNIC %s, %s capable\n",
4402 is_offload(adapter) ? "R" : "",
4403 ((adapter->flags & USING_MSIX) ? "MSI-X" :
4404 (adapter->flags & USING_MSI) ? "MSI" : ""),
4405 is_offload(adapter) ? "Offload" : "non-Offload");
4406}
4407
91744948 4408static void print_port_info(const struct net_device *dev)
b8ff05a9 4409{
b8ff05a9 4410 char buf[80];
118969ed 4411 char *bufp = buf;
f1a051b9 4412 const char *spd = "";
118969ed
DM
4413 const struct port_info *pi = netdev_priv(dev);
4414 const struct adapter *adap = pi->adapter;
f1a051b9
DM
4415
4416 if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_2_5GB)
4417 spd = " 2.5 GT/s";
4418 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_5_0GB)
4419 spd = " 5 GT/s";
d2e752db
RD
4420 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_8_0GB)
4421 spd = " 8 GT/s";
b8ff05a9 4422
118969ed 4423 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100M)
5e78f7fd 4424 bufp += sprintf(bufp, "100M/");
118969ed 4425 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_1G)
5e78f7fd 4426 bufp += sprintf(bufp, "1G/");
118969ed
DM
4427 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_10G)
4428 bufp += sprintf(bufp, "10G/");
9b86a8d1
HS
4429 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_25G)
4430 bufp += sprintf(bufp, "25G/");
72aca4bf
KS
4431 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_40G)
4432 bufp += sprintf(bufp, "40G/");
9b86a8d1
HS
4433 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100G)
4434 bufp += sprintf(bufp, "100G/");
118969ed
DM
4435 if (bufp != buf)
4436 --bufp;
72aca4bf 4437 sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
118969ed 4438
0de72738
HS
4439 netdev_info(dev, "%s: Chelsio %s (%s) %s\n",
4440 dev->name, adap->params.vpd.id, adap->name, buf);
b8ff05a9
DM
4441}
4442
91744948 4443static void enable_pcie_relaxed_ordering(struct pci_dev *dev)
ef306b50 4444{
e5c8ae5f 4445 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_RELAX_EN);
ef306b50
DM
4446}
4447
06546391
DM
4448/*
4449 * Free the following resources:
4450 * - memory used for tables
4451 * - MSI/MSI-X
4452 * - net devices
4453 * - resources FW is holding for us
4454 */
4455static void free_some_resources(struct adapter *adapter)
4456{
4457 unsigned int i;
4458
752ade68 4459 kvfree(adapter->l2t);
b72a32da 4460 t4_cleanup_sched(adapter);
752ade68 4461 kvfree(adapter->tids.tid_tab);
d8931847 4462 cxgb4_cleanup_tc_u32(adapter);
4b8e27a8
HS
4463 kfree(adapter->sge.egr_map);
4464 kfree(adapter->sge.ingr_map);
4465 kfree(adapter->sge.starving_fl);
4466 kfree(adapter->sge.txq_maperr);
5b377d11
HS
4467#ifdef CONFIG_DEBUG_FS
4468 kfree(adapter->sge.blocked_fl);
4469#endif
06546391
DM
4470 disable_msi(adapter);
4471
4472 for_each_port(adapter, i)
671b0060 4473 if (adapter->port[i]) {
4f3a0fcf
HS
4474 struct port_info *pi = adap2pinfo(adapter, i);
4475
4476 if (pi->viid != 0)
4477 t4_free_vi(adapter, adapter->mbox, adapter->pf,
4478 0, pi->viid);
671b0060 4479 kfree(adap2pinfo(adapter, i)->rss);
06546391 4480 free_netdev(adapter->port[i]);
671b0060 4481 }
06546391 4482 if (adapter->flags & FW_OK)
b2612722 4483 t4_fw_bye(adapter, adapter->pf);
06546391
DM
4484}
4485
2ed28baa 4486#define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN)
35d35682 4487#define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
b8ff05a9 4488 NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
22adfe0a 4489#define SEGMENT_SIZE 128
b8ff05a9 4490
d86bd29e
HS
4491static int get_chip_type(struct pci_dev *pdev, u32 pl_rev)
4492{
d86bd29e
HS
4493 u16 device_id;
4494
4495 /* Retrieve adapter's device ID */
4496 pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
46cdc9be 4497
4498 switch (device_id >> 12) {
d86bd29e 4499 case CHELSIO_T4:
46cdc9be 4500 return CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
d86bd29e 4501 case CHELSIO_T5:
46cdc9be 4502 return CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
d86bd29e 4503 case CHELSIO_T6:
46cdc9be 4504 return CHELSIO_CHIP_CODE(CHELSIO_T6, pl_rev);
d86bd29e
HS
4505 default:
4506 dev_err(&pdev->dev, "Device %d is not supported\n",
4507 device_id);
d86bd29e 4508 }
46cdc9be 4509 return -EINVAL;
d86bd29e
HS
4510}
4511
b6244201 4512#ifdef CONFIG_PCI_IOV
e7b48a32
HS
4513static void dummy_setup(struct net_device *dev)
4514{
4515 dev->type = ARPHRD_NONE;
4516 dev->mtu = 0;
4517 dev->hard_header_len = 0;
4518 dev->addr_len = 0;
4519 dev->tx_queue_len = 0;
4520 dev->flags |= IFF_NOARP;
4521 dev->priv_flags |= IFF_NO_QUEUE;
4522
4523 /* Initialize the device structure. */
4524 dev->netdev_ops = &cxgb4_mgmt_netdev_ops;
4525 dev->ethtool_ops = &cxgb4_mgmt_ethtool_ops;
4526 dev->destructor = free_netdev;
4527}
4528
4529static int config_mgmt_dev(struct pci_dev *pdev)
4530{
4531 struct adapter *adap = pci_get_drvdata(pdev);
4532 struct net_device *netdev;
4533 struct port_info *pi;
4534 char name[IFNAMSIZ];
4535 int err;
4536
4537 snprintf(name, IFNAMSIZ, "mgmtpf%d%d", adap->adap_idx, adap->pf);
038c35a8
GG
4538 netdev = alloc_netdev(sizeof(struct port_info), name, NET_NAME_UNKNOWN,
4539 dummy_setup);
e7b48a32
HS
4540 if (!netdev)
4541 return -ENOMEM;
4542
4543 pi = netdev_priv(netdev);
4544 pi->adapter = adap;
96fe11f2 4545 pi->port_id = adap->pf % adap->params.nports;
e7b48a32
HS
4546 SET_NETDEV_DEV(netdev, &pdev->dev);
4547
4548 adap->port[0] = netdev;
4549
4550 err = register_netdev(adap->port[0]);
4551 if (err) {
4552 pr_info("Unable to register VF mgmt netdev %s\n", name);
4553 free_netdev(adap->port[0]);
4554 adap->port[0] = NULL;
4555 return err;
4556 }
4557 return 0;
4558}
4559
b6244201
HS
4560static int cxgb4_iov_configure(struct pci_dev *pdev, int num_vfs)
4561{
7829451c 4562 struct adapter *adap = pci_get_drvdata(pdev);
b6244201
HS
4563 int err = 0;
4564 int current_vfs = pci_num_vf(pdev);
4565 u32 pcie_fw;
b6244201 4566
7829451c 4567 pcie_fw = readl(adap->regs + PCIE_FW_A);
b6244201
HS
4568 /* Check if cxgb4 is the MASTER and fw is initialized */
4569 if (!(pcie_fw & PCIE_FW_INIT_F) ||
4570 !(pcie_fw & PCIE_FW_MASTER_VLD_F) ||
4571 PCIE_FW_MASTER_G(pcie_fw) != 4) {
4572 dev_warn(&pdev->dev,
4573 "cxgb4 driver needs to be MASTER to support SRIOV\n");
4574 return -EOPNOTSUPP;
4575 }
4576
4577 /* If any of the VF's is already assigned to Guest OS, then
4578 * SRIOV for the same cannot be modified
4579 */
4580 if (current_vfs && pci_vfs_assigned(pdev)) {
4581 dev_err(&pdev->dev,
4582 "Cannot modify SR-IOV while VFs are assigned\n");
4583 num_vfs = current_vfs;
4584 return num_vfs;
4585 }
4586
4587 /* Disable SRIOV when zero is passed.
4588 * One needs to disable SRIOV before modifying it, else
4589 * stack throws the below warning:
4590 * " 'n' VFs already enabled. Disable before enabling 'm' VFs."
4591 */
4592 if (!num_vfs) {
4593 pci_disable_sriov(pdev);
e7b48a32 4594 if (adap->port[0]) {
7829451c 4595 unregister_netdev(adap->port[0]);
e7b48a32
HS
4596 adap->port[0] = NULL;
4597 }
661dbeb9
HS
4598 /* free VF resources */
4599 kfree(adap->vfinfo);
4600 adap->vfinfo = NULL;
4601 adap->num_vfs = 0;
b6244201
HS
4602 return num_vfs;
4603 }
4604
4605 if (num_vfs != current_vfs) {
4606 err = pci_enable_sriov(pdev, num_vfs);
4607 if (err)
4608 return err;
7829451c 4609
661dbeb9 4610 adap->num_vfs = num_vfs;
e7b48a32
HS
4611 err = config_mgmt_dev(pdev);
4612 if (err)
4613 return err;
b6244201 4614 }
661dbeb9
HS
4615
4616 adap->vfinfo = kcalloc(adap->num_vfs,
4617 sizeof(struct vf_info), GFP_KERNEL);
4618 if (adap->vfinfo)
4619 fill_vf_station_mac_addr(adap);
b6244201
HS
4620 return num_vfs;
4621}
4622#endif
4623
1dd06ae8 4624static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
b8ff05a9 4625{
22adfe0a 4626 int func, i, err, s_qpp, qpp, num_seg;
b8ff05a9 4627 struct port_info *pi;
c8f44aff 4628 bool highdma = false;
b8ff05a9 4629 struct adapter *adapter = NULL;
7829451c 4630 struct net_device *netdev;
d6ce2628 4631 void __iomem *regs;
d86bd29e
HS
4632 u32 whoami, pl_rev;
4633 enum chip_type chip;
7829451c 4634 static int adap_idx = 1;
0a327889 4635#ifdef CONFIG_PCI_IOV
96fe11f2 4636 u32 v, port_vec;
0a327889 4637#endif
b8ff05a9
DM
4638
4639 printk_once(KERN_INFO "%s - version %s\n", DRV_DESC, DRV_VERSION);
4640
4641 err = pci_request_regions(pdev, KBUILD_MODNAME);
4642 if (err) {
4643 /* Just info, some other driver may have claimed the device. */
4644 dev_info(&pdev->dev, "cannot obtain PCI resources\n");
4645 return err;
4646 }
4647
b8ff05a9
DM
4648 err = pci_enable_device(pdev);
4649 if (err) {
4650 dev_err(&pdev->dev, "cannot enable PCI device\n");
4651 goto out_release_regions;
4652 }
4653
d6ce2628
HS
4654 regs = pci_ioremap_bar(pdev, 0);
4655 if (!regs) {
4656 dev_err(&pdev->dev, "cannot map device registers\n");
4657 err = -ENOMEM;
4658 goto out_disable_device;
4659 }
4660
8203b509
HS
4661 err = t4_wait_dev_ready(regs);
4662 if (err < 0)
4663 goto out_unmap_bar0;
4664
d6ce2628 4665 /* We control everything through one PF */
d86bd29e
HS
4666 whoami = readl(regs + PL_WHOAMI_A);
4667 pl_rev = REV_G(readl(regs + PL_REV_A));
4668 chip = get_chip_type(pdev, pl_rev);
4669 func = CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5 ?
4670 SOURCEPF_G(whoami) : T6_SOURCEPF_G(whoami);
d6ce2628 4671 if (func != ent->driver_data) {
7829451c 4672#ifndef CONFIG_PCI_IOV
d6ce2628 4673 iounmap(regs);
7829451c 4674#endif
d6ce2628
HS
4675 pci_disable_device(pdev);
4676 pci_save_state(pdev); /* to restore SR-IOV later */
4677 goto sriov;
4678 }
4679
b8ff05a9 4680 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
c8f44aff 4681 highdma = true;
b8ff05a9
DM
4682 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4683 if (err) {
4684 dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
4685 "coherent allocations\n");
d6ce2628 4686 goto out_unmap_bar0;
b8ff05a9
DM
4687 }
4688 } else {
4689 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4690 if (err) {
4691 dev_err(&pdev->dev, "no usable DMA configuration\n");
d6ce2628 4692 goto out_unmap_bar0;
b8ff05a9
DM
4693 }
4694 }
4695
4696 pci_enable_pcie_error_reporting(pdev);
ef306b50 4697 enable_pcie_relaxed_ordering(pdev);
b8ff05a9
DM
4698 pci_set_master(pdev);
4699 pci_save_state(pdev);
4700
4701 adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
4702 if (!adapter) {
4703 err = -ENOMEM;
d6ce2628 4704 goto out_unmap_bar0;
b8ff05a9 4705 }
7829451c 4706 adap_idx++;
b8ff05a9 4707
29aaee65
AB
4708 adapter->workq = create_singlethread_workqueue("cxgb4");
4709 if (!adapter->workq) {
4710 err = -ENOMEM;
4711 goto out_free_adapter;
4712 }
4713
7f080c3f
HS
4714 adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
4715 (sizeof(struct mbox_cmd) *
4716 T4_OS_LOG_MBOX_CMDS),
4717 GFP_KERNEL);
4718 if (!adapter->mbox_log) {
4719 err = -ENOMEM;
4720 goto out_free_adapter;
4721 }
4722 adapter->mbox_log->size = T4_OS_LOG_MBOX_CMDS;
4723
144be3d9
GS
4724 /* PCI device has been enabled */
4725 adapter->flags |= DEV_ENABLED;
4726
d6ce2628 4727 adapter->regs = regs;
b8ff05a9
DM
4728 adapter->pdev = pdev;
4729 adapter->pdev_dev = &pdev->dev;
0de72738 4730 adapter->name = pci_name(pdev);
3069ee9b 4731 adapter->mbox = func;
b2612722 4732 adapter->pf = func;
ea1e76f7 4733 adapter->msg_enable = DFLT_MSG_ENABLE;
b8ff05a9
DM
4734 memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));
4735
4736 spin_lock_init(&adapter->stats_lock);
4737 spin_lock_init(&adapter->tid_release_lock);
e327c225 4738 spin_lock_init(&adapter->win0_lock);
4055ae5e
HS
4739 spin_lock_init(&adapter->mbox_lock);
4740
4741 INIT_LIST_HEAD(&adapter->mlist.list);
b8ff05a9
DM
4742
4743 INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
881806bc
VP
4744 INIT_WORK(&adapter->db_full_task, process_db_full);
4745 INIT_WORK(&adapter->db_drop_task, process_db_drop);
b8ff05a9
DM
4746
4747 err = t4_prep_adapter(adapter);
4748 if (err)
d6ce2628
HS
4749 goto out_free_adapter;
4750
22adfe0a 4751
d14807dd 4752 if (!is_t4(adapter->params.chip)) {
f612b815
HS
4753 s_qpp = (QUEUESPERPAGEPF0_S +
4754 (QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) *
b2612722 4755 adapter->pf);
f612b815
HS
4756 qpp = 1 << QUEUESPERPAGEPF0_G(t4_read_reg(adapter,
4757 SGE_EGRESS_QUEUES_PER_PAGE_PF_A) >> s_qpp);
22adfe0a
SR
4758 num_seg = PAGE_SIZE / SEGMENT_SIZE;
4759
4760 /* Each segment size is 128B. Write coalescing is enabled only
4761 * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
4762 * queue is less no of segments that can be accommodated in
4763 * a page size.
4764 */
4765 if (qpp > num_seg) {
4766 dev_err(&pdev->dev,
4767 "Incorrect number of egress queues per page\n");
4768 err = -EINVAL;
d6ce2628 4769 goto out_free_adapter;
22adfe0a
SR
4770 }
4771 adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
4772 pci_resource_len(pdev, 2));
4773 if (!adapter->bar2) {
4774 dev_err(&pdev->dev, "cannot map device bar2 region\n");
4775 err = -ENOMEM;
d6ce2628 4776 goto out_free_adapter;
22adfe0a
SR
4777 }
4778 }
4779
636f9d37 4780 setup_memwin(adapter);
b8ff05a9 4781 err = adap_init0(adapter);
5b377d11
HS
4782#ifdef CONFIG_DEBUG_FS
4783 bitmap_zero(adapter->sge.blocked_fl, adapter->sge.egr_sz);
4784#endif
636f9d37 4785 setup_memwin_rdma(adapter);
b8ff05a9
DM
4786 if (err)
4787 goto out_unmap_bar;
4788
2a485cf7
HS
4789 /* configure SGE_STAT_CFG_A to read WC stats */
4790 if (!is_t4(adapter->params.chip))
676d6a75
HS
4791 t4_write_reg(adapter, SGE_STAT_CFG_A, STATSOURCE_T5_V(7) |
4792 (is_t5(adapter->params.chip) ? STATMODE_V(0) :
4793 T6_STATMODE_V(0)));
2a485cf7 4794
b8ff05a9 4795 for_each_port(adapter, i) {
b8ff05a9
DM
4796 netdev = alloc_etherdev_mq(sizeof(struct port_info),
4797 MAX_ETH_QSETS);
4798 if (!netdev) {
4799 err = -ENOMEM;
4800 goto out_free_dev;
4801 }
4802
4803 SET_NETDEV_DEV(netdev, &pdev->dev);
4804
4805 adapter->port[i] = netdev;
4806 pi = netdev_priv(netdev);
4807 pi->adapter = adapter;
4808 pi->xact_addr_filt = -1;
b8ff05a9 4809 pi->port_id = i;
b8ff05a9
DM
4810 netdev->irq = pdev->irq;
4811
2ed28baa
MM
4812 netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
4813 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4814 NETIF_F_RXCSUM | NETIF_F_RXHASH |
d8931847
RL
4815 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
4816 NETIF_F_HW_TC;
c8f44aff
MM
4817 if (highdma)
4818 netdev->hw_features |= NETIF_F_HIGHDMA;
4819 netdev->features |= netdev->hw_features;
b8ff05a9
DM
4820 netdev->vlan_features = netdev->features & VLAN_FEAT;
4821
01789349
JP
4822 netdev->priv_flags |= IFF_UNICAST_FLT;
4823
d894be57
JW
4824 /* MTU range: 81 - 9600 */
4825 netdev->min_mtu = 81;
4826 netdev->max_mtu = MAX_MTU;
4827
b8ff05a9 4828 netdev->netdev_ops = &cxgb4_netdev_ops;
688848b1
AB
4829#ifdef CONFIG_CHELSIO_T4_DCB
4830 netdev->dcbnl_ops = &cxgb4_dcb_ops;
4831 cxgb4_dcb_state_init(netdev);
4832#endif
812034f1 4833 cxgb4_set_ethtool_ops(netdev);
b8ff05a9
DM
4834 }
4835
4836 pci_set_drvdata(pdev, adapter);
4837
4838 if (adapter->flags & FW_OK) {
060e0c75 4839 err = t4_port_init(adapter, func, func, 0);
b8ff05a9
DM
4840 if (err)
4841 goto out_free_dev;
098ef6c2
HS
4842 } else if (adapter->params.nports == 1) {
4843 /* If we don't have a connection to the firmware -- possibly
4844 * because of an error -- grab the raw VPD parameters so we
4845 * can set the proper MAC Address on the debug network
4846 * interface that we've created.
4847 */
4848 u8 hw_addr[ETH_ALEN];
4849 u8 *na = adapter->params.vpd.na;
4850
4851 err = t4_get_raw_vpd_params(adapter, &adapter->params.vpd);
4852 if (!err) {
4853 for (i = 0; i < ETH_ALEN; i++)
4854 hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
4855 hex2val(na[2 * i + 1]));
4856 t4_set_hw_addr(adapter, 0, hw_addr);
4857 }
b8ff05a9
DM
4858 }
4859
098ef6c2 4860 /* Configure queues and allocate tables now, they can be needed as
b8ff05a9
DM
4861 * soon as the first register_netdev completes.
4862 */
4863 cfg_queues(adapter);
4864
5be9ed8d 4865 adapter->l2t = t4_init_l2t(adapter->l2t_start, adapter->l2t_end);
b8ff05a9
DM
4866 if (!adapter->l2t) {
4867 /* We tolerate a lack of L2T, giving up some functionality */
4868 dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
4869 adapter->params.offload = 0;
4870 }
4871
b5a02f50 4872#if IS_ENABLED(CONFIG_IPV6)
eb72f74f
HS
4873 if ((CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5) &&
4874 (!(t4_read_reg(adapter, LE_DB_CONFIG_A) & ASLIPCOMPEN_F))) {
4875 /* CLIP functionality is not present in hardware,
4876 * hence disable all offload features
b5a02f50
AB
4877 */
4878 dev_warn(&pdev->dev,
eb72f74f 4879 "CLIP not enabled in hardware, continuing\n");
b5a02f50 4880 adapter->params.offload = 0;
eb72f74f
HS
4881 } else {
4882 adapter->clipt = t4_init_clip_tbl(adapter->clipt_start,
4883 adapter->clipt_end);
4884 if (!adapter->clipt) {
4885 /* We tolerate a lack of clip_table, giving up
4886 * some functionality
4887 */
4888 dev_warn(&pdev->dev,
4889 "could not allocate Clip table, continuing\n");
4890 adapter->params.offload = 0;
4891 }
b5a02f50
AB
4892 }
4893#endif
b72a32da
RL
4894
4895 for_each_port(adapter, i) {
4896 pi = adap2pinfo(adapter, i);
4897 pi->sched_tbl = t4_init_sched(adapter->params.nsched_cls);
4898 if (!pi->sched_tbl)
4899 dev_warn(&pdev->dev,
4900 "could not activate scheduling on port %d\n",
4901 i);
4902 }
4903
578b46b9 4904 if (tid_init(&adapter->tids) < 0) {
b8ff05a9
DM
4905 dev_warn(&pdev->dev, "could not allocate TID table, "
4906 "continuing\n");
4907 adapter->params.offload = 0;
d8931847 4908 } else {
45da1ca2 4909 adapter->tc_u32 = cxgb4_init_tc_u32(adapter);
d8931847
RL
4910 if (!adapter->tc_u32)
4911 dev_warn(&pdev->dev,
4912 "could not offload tc u32, continuing\n");
b8ff05a9
DM
4913 }
4914
9a1bb9f6
HS
4915 if (is_offload(adapter)) {
4916 if (t4_read_reg(adapter, LE_DB_CONFIG_A) & HASHEN_F) {
4917 u32 hash_base, hash_reg;
4918
4919 if (chip <= CHELSIO_T5) {
4920 hash_reg = LE_DB_TID_HASHBASE_A;
4921 hash_base = t4_read_reg(adapter, hash_reg);
4922 adapter->tids.hash_base = hash_base / 4;
4923 } else {
4924 hash_reg = T6_LE_DB_HASH_TID_BASE_A;
4925 hash_base = t4_read_reg(adapter, hash_reg);
4926 adapter->tids.hash_base = hash_base;
4927 }
4928 }
4929 }
4930
f7cabcdd
DM
4931 /* See what interrupts we'll be using */
4932 if (msi > 1 && enable_msix(adapter) == 0)
4933 adapter->flags |= USING_MSIX;
94cdb8bb 4934 else if (msi > 0 && pci_enable_msi(pdev) == 0) {
f7cabcdd 4935 adapter->flags |= USING_MSI;
94cdb8bb
HS
4936 if (msi > 1)
4937 free_msix_info(adapter);
4938 }
f7cabcdd 4939
547fd272
HS
4940 /* check for PCI Express bandwidth capabiltites */
4941 cxgb4_check_pcie_caps(adapter);
4942
671b0060
DM
4943 err = init_rss(adapter);
4944 if (err)
4945 goto out_free_dev;
4946
b8ff05a9
DM
4947 /*
4948 * The card is now ready to go. If any errors occur during device
4949 * registration we do not fail the whole card but rather proceed only
4950 * with the ports we manage to register successfully. However we must
4951 * register at least one net device.
4952 */
4953 for_each_port(adapter, i) {
a57cabe0 4954 pi = adap2pinfo(adapter, i);
d2a007ab 4955 adapter->port[i]->dev_port = pi->lport;
a57cabe0
DM
4956 netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
4957 netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);
4958
b8ff05a9
DM
4959 err = register_netdev(adapter->port[i]);
4960 if (err)
b1a3c2b6 4961 break;
b1a3c2b6
DM
4962 adapter->chan_map[pi->tx_chan] = i;
4963 print_port_info(adapter->port[i]);
b8ff05a9 4964 }
b1a3c2b6 4965 if (i == 0) {
b8ff05a9
DM
4966 dev_err(&pdev->dev, "could not register any net devices\n");
4967 goto out_free_dev;
4968 }
b1a3c2b6
DM
4969 if (err) {
4970 dev_warn(&pdev->dev, "only %d net devices registered\n", i);
4971 err = 0;
6403eab1 4972 }
b8ff05a9
DM
4973
4974 if (cxgb4_debugfs_root) {
4975 adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
4976 cxgb4_debugfs_root);
4977 setup_debugfs(adapter);
4978 }
4979
6482aa7c
DLR
4980 /* PCIe EEH recovery on powerpc platforms needs fundamental reset */
4981 pdev->needs_freset = 1;
4982
0fbc81b3
HS
4983 if (is_uld(adapter)) {
4984 mutex_lock(&uld_mutex);
4985 list_add_tail(&adapter->list_node, &adapter_list);
4986 mutex_unlock(&uld_mutex);
4987 }
b8ff05a9 4988
0de72738 4989 print_adapter_info(adapter);
0fbc81b3 4990 setup_fw_sge_queues(adapter);
7829451c 4991 return 0;
0de72738 4992
8e1e6059 4993sriov:
b8ff05a9 4994#ifdef CONFIG_PCI_IOV
7829451c
HS
4995 adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
4996 if (!adapter) {
4997 err = -ENOMEM;
4998 goto free_pci_region;
4999 }
5000
7829451c
HS
5001 adapter->pdev = pdev;
5002 adapter->pdev_dev = &pdev->dev;
5003 adapter->name = pci_name(pdev);
5004 adapter->mbox = func;
5005 adapter->pf = func;
5006 adapter->regs = regs;
e7b48a32 5007 adapter->adap_idx = adap_idx;
7829451c
HS
5008 adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
5009 (sizeof(struct mbox_cmd) *
5010 T4_OS_LOG_MBOX_CMDS),
5011 GFP_KERNEL);
5012 if (!adapter->mbox_log) {
5013 err = -ENOMEM;
e7b48a32 5014 goto free_adapter;
7829451c 5015 }
038c35a8
GG
5016 spin_lock_init(&adapter->mbox_lock);
5017 INIT_LIST_HEAD(&adapter->mlist.list);
96fe11f2
GG
5018
5019 v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
5020 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
5021 err = t4_query_params(adapter, adapter->mbox, adapter->pf, 0, 1,
5022 &v, &port_vec);
5023 if (err < 0) {
5024 dev_err(adapter->pdev_dev, "Could not fetch port params\n");
5025 goto free_adapter;
5026 }
5027
5028 adapter->params.nports = hweight32(port_vec);
7829451c 5029 pci_set_drvdata(pdev, adapter);
7829451c
HS
5030 return 0;
5031
7829451c
HS
5032 free_adapter:
5033 kfree(adapter);
5034 free_pci_region:
5035 iounmap(regs);
5036 pci_disable_sriov(pdev);
5037 pci_release_regions(pdev);
5038 return err;
5039#else
b8ff05a9 5040 return 0;
7829451c 5041#endif
b8ff05a9
DM
5042
5043 out_free_dev:
06546391 5044 free_some_resources(adapter);
94cdb8bb
HS
5045 if (adapter->flags & USING_MSIX)
5046 free_msix_info(adapter);
0fbc81b3
HS
5047 if (adapter->num_uld || adapter->num_ofld_uld)
5048 t4_uld_mem_free(adapter);
b8ff05a9 5049 out_unmap_bar:
d14807dd 5050 if (!is_t4(adapter->params.chip))
22adfe0a 5051 iounmap(adapter->bar2);
b8ff05a9 5052 out_free_adapter:
29aaee65
AB
5053 if (adapter->workq)
5054 destroy_workqueue(adapter->workq);
5055
7f080c3f 5056 kfree(adapter->mbox_log);
b8ff05a9 5057 kfree(adapter);
d6ce2628
HS
5058 out_unmap_bar0:
5059 iounmap(regs);
b8ff05a9
DM
5060 out_disable_device:
5061 pci_disable_pcie_error_reporting(pdev);
5062 pci_disable_device(pdev);
5063 out_release_regions:
5064 pci_release_regions(pdev);
b8ff05a9
DM
5065 return err;
5066}
5067
91744948 5068static void remove_one(struct pci_dev *pdev)
b8ff05a9
DM
5069{
5070 struct adapter *adapter = pci_get_drvdata(pdev);
5071
7829451c
HS
5072 if (!adapter) {
5073 pci_release_regions(pdev);
5074 return;
5075 }
636f9d37 5076
7829451c 5077 if (adapter->pf == 4) {
b8ff05a9
DM
5078 int i;
5079
29aaee65
AB
5080 /* Tear down per-adapter Work Queue first since it can contain
5081 * references to our adapter data structure.
5082 */
5083 destroy_workqueue(adapter->workq);
5084
0fbc81b3 5085 if (is_uld(adapter))
b8ff05a9
DM
5086 detach_ulds(adapter);
5087
b37987e8
HS
5088 disable_interrupts(adapter);
5089
b8ff05a9 5090 for_each_port(adapter, i)
8f3a7676 5091 if (adapter->port[i]->reg_state == NETREG_REGISTERED)
b8ff05a9
DM
5092 unregister_netdev(adapter->port[i]);
5093
9f16dc2e 5094 debugfs_remove_recursive(adapter->debugfs_root);
b8ff05a9 5095
f2b7e78d
VP
5096 /* If we allocated filters, free up state associated with any
5097 * valid filters ...
5098 */
578b46b9 5099 clear_all_filters(adapter);
f2b7e78d 5100
aaefae9b
DM
5101 if (adapter->flags & FULL_INIT_DONE)
5102 cxgb_down(adapter);
b8ff05a9 5103
94cdb8bb
HS
5104 if (adapter->flags & USING_MSIX)
5105 free_msix_info(adapter);
0fbc81b3
HS
5106 if (adapter->num_uld || adapter->num_ofld_uld)
5107 t4_uld_mem_free(adapter);
06546391 5108 free_some_resources(adapter);
b5a02f50
AB
5109#if IS_ENABLED(CONFIG_IPV6)
5110 t4_cleanup_clip_tbl(adapter);
5111#endif
b8ff05a9 5112 iounmap(adapter->regs);
d14807dd 5113 if (!is_t4(adapter->params.chip))
22adfe0a 5114 iounmap(adapter->bar2);
b8ff05a9 5115 pci_disable_pcie_error_reporting(pdev);
144be3d9
GS
5116 if ((adapter->flags & DEV_ENABLED)) {
5117 pci_disable_device(pdev);
5118 adapter->flags &= ~DEV_ENABLED;
5119 }
b8ff05a9 5120 pci_release_regions(pdev);
7f080c3f 5121 kfree(adapter->mbox_log);
ee9a33b2 5122 synchronize_rcu();
8b662fe7 5123 kfree(adapter);
7829451c
HS
5124 }
5125#ifdef CONFIG_PCI_IOV
5126 else {
e7b48a32 5127 if (adapter->port[0])
7829451c 5128 unregister_netdev(adapter->port[0]);
7829451c 5129 iounmap(adapter->regs);
661dbeb9 5130 kfree(adapter->vfinfo);
7829451c
HS
5131 kfree(adapter);
5132 pci_disable_sriov(pdev);
b8ff05a9 5133 pci_release_regions(pdev);
7829451c
HS
5134 }
5135#endif
b8ff05a9
DM
5136}
5137
0fbc81b3
HS
5138/* "Shutdown" quiesces the device, stopping Ingress Packet and Interrupt
5139 * delivery. This is essentially a stripped down version of the PCI remove()
5140 * function where we do the minimal amount of work necessary to shutdown any
5141 * further activity.
5142 */
5143static void shutdown_one(struct pci_dev *pdev)
5144{
5145 struct adapter *adapter = pci_get_drvdata(pdev);
5146
5147 /* As with remove_one() above (see extended comment), we only want do
5148 * do cleanup on PCI Devices which went all the way through init_one()
5149 * ...
5150 */
5151 if (!adapter) {
5152 pci_release_regions(pdev);
5153 return;
5154 }
5155
5156 if (adapter->pf == 4) {
5157 int i;
5158
5159 for_each_port(adapter, i)
5160 if (adapter->port[i]->reg_state == NETREG_REGISTERED)
5161 cxgb_close(adapter->port[i]);
5162
5163 t4_uld_clean_up(adapter);
5164 disable_interrupts(adapter);
5165 disable_msi(adapter);
5166
5167 t4_sge_stop(adapter);
5168 if (adapter->flags & FW_OK)
5169 t4_fw_bye(adapter, adapter->mbox);
5170 }
5171#ifdef CONFIG_PCI_IOV
5172 else {
5173 if (adapter->port[0])
5174 unregister_netdev(adapter->port[0]);
5175 iounmap(adapter->regs);
5176 kfree(adapter->vfinfo);
5177 kfree(adapter);
5178 pci_disable_sriov(pdev);
5179 pci_release_regions(pdev);
5180 }
5181#endif
5182}
5183
b8ff05a9
DM
5184static struct pci_driver cxgb4_driver = {
5185 .name = KBUILD_MODNAME,
5186 .id_table = cxgb4_pci_tbl,
5187 .probe = init_one,
91744948 5188 .remove = remove_one,
0fbc81b3 5189 .shutdown = shutdown_one,
b6244201
HS
5190#ifdef CONFIG_PCI_IOV
5191 .sriov_configure = cxgb4_iov_configure,
5192#endif
204dc3c0 5193 .err_handler = &cxgb4_eeh,
b8ff05a9
DM
5194};
5195
5196static int __init cxgb4_init_module(void)
5197{
5198 int ret;
5199
5200 /* Debugfs support is optional, just warn if this fails */
5201 cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);
5202 if (!cxgb4_debugfs_root)
428ac43f 5203 pr_warn("could not create debugfs entry, continuing\n");
b8ff05a9
DM
5204
5205 ret = pci_register_driver(&cxgb4_driver);
29aaee65 5206 if (ret < 0)
b8ff05a9 5207 debugfs_remove(cxgb4_debugfs_root);
01bcca68 5208
1bb60376 5209#if IS_ENABLED(CONFIG_IPV6)
b5a02f50
AB
5210 if (!inet6addr_registered) {
5211 register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
5212 inet6addr_registered = true;
5213 }
1bb60376 5214#endif
01bcca68 5215
b8ff05a9
DM
5216 return ret;
5217}
5218
5219static void __exit cxgb4_cleanup_module(void)
5220{
1bb60376 5221#if IS_ENABLED(CONFIG_IPV6)
1793c798 5222 if (inet6addr_registered) {
b5a02f50
AB
5223 unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
5224 inet6addr_registered = false;
5225 }
1bb60376 5226#endif
b8ff05a9
DM
5227 pci_unregister_driver(&cxgb4_driver);
5228 debugfs_remove(cxgb4_debugfs_root); /* NULL ok */
5229}
5230
5231module_init(cxgb4_init_module);
5232module_exit(cxgb4_cleanup_module);