]> git.ipfire.org Git - thirdparty/kernel/stable.git/blame - drivers/net/ethernet/mellanox/mlx4/en_rx.c
net: sched: don't set extack message in case the qdisc will be created
[thirdparty/kernel/stable.git] / drivers / net / ethernet / mellanox / mlx4 / en_rx.c
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
076bb0c8 34#include <net/busy_poll.h>
47a38e15 35#include <linux/bpf.h>
a67edbf4 36#include <linux/bpf_trace.h>
c27a02cd 37#include <linux/mlx4/cq.h>
5a0e3ad6 38#include <linux/slab.h>
c27a02cd
YP
39#include <linux/mlx4/qp.h>
40#include <linux/skbuff.h>
b67bfe0d 41#include <linux/rculist.h>
c27a02cd
YP
42#include <linux/if_ether.h>
43#include <linux/if_vlan.h>
44#include <linux/vmalloc.h>
35f6f453 45#include <linux/irq.h>
c27a02cd 46
f8c6455b
SM
47#if IS_ENABLED(CONFIG_IPV6)
48#include <net/ip6_checksum.h>
49#endif
50
c27a02cd
YP
51#include "mlx4_en.h"
52
34db548b
ED
53static int mlx4_alloc_page(struct mlx4_en_priv *priv,
54 struct mlx4_en_rx_alloc *frag,
55 gfp_t gfp)
51151a16 56{
51151a16
ED
57 struct page *page;
58 dma_addr_t dma;
59
b5a54d9a
ED
60 page = alloc_page(gfp);
61 if (unlikely(!page))
62 return -ENOMEM;
63 dma = dma_map_page(priv->ddev, page, 0, PAGE_SIZE, priv->dma_dir);
de3d6fa8 64 if (unlikely(dma_mapping_error(priv->ddev, dma))) {
34db548b 65 __free_page(page);
51151a16
ED
66 return -ENOMEM;
67 }
34db548b
ED
68 frag->page = page;
69 frag->dma = dma;
70 frag->page_offset = priv->rx_headroom;
51151a16
ED
71 return 0;
72}
73
4cce66cd 74static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
7d7bfc6a 75 struct mlx4_en_rx_ring *ring,
4cce66cd
TLSC
76 struct mlx4_en_rx_desc *rx_desc,
77 struct mlx4_en_rx_alloc *frags,
51151a16 78 gfp_t gfp)
c27a02cd 79{
4cce66cd 80 int i;
c27a02cd 81
34db548b 82 for (i = 0; i < priv->num_frags; i++, frags++) {
7d7bfc6a
ED
83 if (!frags->page) {
84 if (mlx4_alloc_page(priv, frags, gfp))
85 return -ENOMEM;
86 ring->rx_alloc_pages++;
87 }
34db548b
ED
88 rx_desc->data[i].addr = cpu_to_be64(frags->dma +
89 frags->page_offset);
c27a02cd
YP
90 }
91 return 0;
c27a02cd
YP
92}
93
34db548b
ED
94static void mlx4_en_free_frag(const struct mlx4_en_priv *priv,
95 struct mlx4_en_rx_alloc *frag)
c27a02cd 96{
34db548b
ED
97 if (frag->page) {
98 dma_unmap_page(priv->ddev, frag->dma,
b5a54d9a 99 PAGE_SIZE, priv->dma_dir);
34db548b 100 __free_page(frag->page);
c27a02cd 101 }
34db548b
ED
102 /* We need to clear all fields, otherwise a change of priv->log_rx_info
103 * could lead to see garbage later in frag->page.
104 */
105 memset(frag, 0, sizeof(*frag));
c27a02cd
YP
106}
107
34db548b 108static void mlx4_en_init_rx_desc(const struct mlx4_en_priv *priv,
c27a02cd
YP
109 struct mlx4_en_rx_ring *ring, int index)
110{
111 struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
c27a02cd
YP
112 int possible_frags;
113 int i;
114
c27a02cd
YP
115 /* Set size and memtype fields */
116 for (i = 0; i < priv->num_frags; i++) {
c27a02cd
YP
117 rx_desc->data[i].byte_count =
118 cpu_to_be32(priv->frag_info[i].frag_size);
119 rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
120 }
121
122 /* If the number of used fragments does not fill up the ring stride,
123 * remaining (unused) fragments must be padded with null address/size
124 * and a special memory key */
125 possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
126 for (i = priv->num_frags; i < possible_frags; i++) {
127 rx_desc->data[i].byte_count = 0;
128 rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
129 rx_desc->data[i].addr = 0;
130 }
131}
132
c27a02cd 133static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
51151a16
ED
134 struct mlx4_en_rx_ring *ring, int index,
135 gfp_t gfp)
c27a02cd 136{
9bcee89a
TT
137 struct mlx4_en_rx_desc *rx_desc = ring->buf +
138 (index << ring->log_stride);
4cce66cd
TLSC
139 struct mlx4_en_rx_alloc *frags = ring->rx_info +
140 (index << priv->log_rx_info);
9bcee89a 141 if (likely(ring->page_cache.index > 0)) {
34db548b
ED
142 /* XDP uses a single page per frame */
143 if (!frags->page) {
144 ring->page_cache.index--;
145 frags->page = ring->page_cache.buf[ring->page_cache.index].page;
146 frags->dma = ring->page_cache.buf[ring->page_cache.index].dma;
147 }
148 frags->page_offset = XDP_PACKET_HEADROOM;
149 rx_desc->data[0].addr = cpu_to_be64(frags->dma +
150 XDP_PACKET_HEADROOM);
d576acf0
BB
151 return 0;
152 }
153
7d7bfc6a 154 return mlx4_en_alloc_frags(priv, ring, rx_desc, frags, gfp);
c27a02cd
YP
155}
156
34db548b 157static bool mlx4_en_is_ring_empty(const struct mlx4_en_rx_ring *ring)
07841f9d 158{
07841f9d
IS
159 return ring->prod == ring->cons;
160}
161
c27a02cd
YP
162static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
163{
164 *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
165}
166
34db548b
ED
167/* slow path */
168static void mlx4_en_free_rx_desc(const struct mlx4_en_priv *priv,
38aab07c
YP
169 struct mlx4_en_rx_ring *ring,
170 int index)
171{
4cce66cd 172 struct mlx4_en_rx_alloc *frags;
38aab07c
YP
173 int nr;
174
4cce66cd 175 frags = ring->rx_info + (index << priv->log_rx_info);
38aab07c 176 for (nr = 0; nr < priv->num_frags; nr++) {
453a6082 177 en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
34db548b 178 mlx4_en_free_frag(priv, frags + nr);
38aab07c
YP
179 }
180}
181
9bcee89a 182/* Function not in fast-path */
c27a02cd
YP
183static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
184{
c27a02cd
YP
185 struct mlx4_en_rx_ring *ring;
186 int ring_ind;
187 int buf_ind;
38aab07c 188 int new_size;
c27a02cd
YP
189
190 for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
191 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 192 ring = priv->rx_ring[ring_ind];
c27a02cd
YP
193
194 if (mlx4_en_prepare_rx_desc(priv, ring,
51151a16 195 ring->actual_size,
453f85d4 196 GFP_KERNEL)) {
c27a02cd 197 if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
1a91de28 198 en_err(priv, "Failed to allocate enough rx buffers\n");
c27a02cd
YP
199 return -ENOMEM;
200 } else {
38aab07c 201 new_size = rounddown_pow_of_two(ring->actual_size);
1a91de28 202 en_warn(priv, "Only %d buffers allocated reducing ring size to %d\n",
453a6082 203 ring->actual_size, new_size);
38aab07c 204 goto reduce_rings;
c27a02cd
YP
205 }
206 }
207 ring->actual_size++;
208 ring->prod++;
209 }
210 }
38aab07c
YP
211 return 0;
212
213reduce_rings:
214 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 215 ring = priv->rx_ring[ring_ind];
38aab07c
YP
216 while (ring->actual_size > new_size) {
217 ring->actual_size--;
218 ring->prod--;
219 mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
220 }
38aab07c
YP
221 }
222
c27a02cd
YP
223 return 0;
224}
225
c27a02cd
YP
226static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
227 struct mlx4_en_rx_ring *ring)
228{
c27a02cd 229 int index;
c27a02cd 230
453a6082
YP
231 en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
232 ring->cons, ring->prod);
c27a02cd
YP
233
234 /* Unmap and free Rx buffers */
34db548b 235 for (index = 0; index < ring->size; index++) {
453a6082 236 en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
38aab07c 237 mlx4_en_free_rx_desc(priv, ring, index);
c27a02cd 238 }
34db548b
ED
239 ring->cons = 0;
240 ring->prod = 0;
c27a02cd
YP
241}
242
02512482
IS
243void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev)
244{
245 int i;
246 int num_of_eqs;
bb2146bc 247 int num_rx_rings;
02512482
IS
248 struct mlx4_dev *dev = mdev->dev;
249
250 mlx4_foreach_port(i, dev, MLX4_PORT_TYPE_ETH) {
c66fa19c
MB
251 num_of_eqs = max_t(int, MIN_RX_RINGS,
252 min_t(int,
253 mlx4_get_eqs_per_port(mdev->dev, i),
254 DEF_RX_RINGS));
02512482 255
ea1c1af1 256 num_rx_rings = mlx4_low_memory_profile() ? MIN_RX_RINGS :
80a8dc75 257 min_t(int, num_of_eqs, num_online_cpus());
02512482 258 mdev->profile.prof[i].rx_ring_num =
bb2146bc 259 rounddown_pow_of_two(num_rx_rings);
02512482
IS
260 }
261}
262
c27a02cd 263int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
41d942d5 264 struct mlx4_en_rx_ring **pring,
163561a4 265 u32 size, u16 stride, int node)
c27a02cd
YP
266{
267 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 268 struct mlx4_en_rx_ring *ring;
4cce66cd 269 int err = -ENOMEM;
c27a02cd
YP
270 int tmp;
271
163561a4 272 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, node);
41d942d5 273 if (!ring) {
163561a4
EE
274 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
275 if (!ring) {
276 en_err(priv, "Failed to allocate RX ring structure\n");
277 return -ENOMEM;
278 }
41d942d5
EE
279 }
280
c27a02cd
YP
281 ring->prod = 0;
282 ring->cons = 0;
283 ring->size = size;
284 ring->size_mask = size - 1;
285 ring->stride = stride;
286 ring->log_stride = ffs(ring->stride) - 1;
9f519f68 287 ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
c27a02cd
YP
288
289 tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
4cce66cd 290 sizeof(struct mlx4_en_rx_alloc));
34db548b 291 ring->rx_info = vzalloc_node(tmp, node);
41d942d5 292 if (!ring->rx_info) {
34db548b 293 ring->rx_info = vzalloc(tmp);
163561a4
EE
294 if (!ring->rx_info) {
295 err = -ENOMEM;
296 goto err_ring;
297 }
41d942d5 298 }
e404decb 299
453a6082 300 en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
c27a02cd
YP
301 ring->rx_info, tmp);
302
163561a4 303 /* Allocate HW buffers on provided NUMA node */
872bf2fb 304 set_dev_node(&mdev->dev->persist->pdev->dev, node);
73898db0 305 err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
872bf2fb 306 set_dev_node(&mdev->dev->persist->pdev->dev, mdev->dev->numa_node);
c27a02cd 307 if (err)
41d942d5 308 goto err_info;
c27a02cd 309
c27a02cd
YP
310 ring->buf = ring->wqres.buf.direct.buf;
311
ec693d47
AV
312 ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
313
41d942d5 314 *pring = ring;
c27a02cd
YP
315 return 0;
316
41d942d5 317err_info:
c27a02cd
YP
318 vfree(ring->rx_info);
319 ring->rx_info = NULL;
41d942d5
EE
320err_ring:
321 kfree(ring);
322 *pring = NULL;
323
c27a02cd
YP
324 return err;
325}
326
327int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
328{
c27a02cd
YP
329 struct mlx4_en_rx_ring *ring;
330 int i;
331 int ring_ind;
332 int err;
333 int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
334 DS_SIZE * priv->num_frags);
c27a02cd
YP
335
336 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 337 ring = priv->rx_ring[ring_ind];
c27a02cd
YP
338
339 ring->prod = 0;
340 ring->cons = 0;
341 ring->actual_size = 0;
41d942d5 342 ring->cqn = priv->rx_cq[ring_ind]->mcq.cqn;
c27a02cd
YP
343
344 ring->stride = stride;
6496bbf0
EE
345 if (ring->stride <= TXBB_SIZE) {
346 /* Stamp first unused send wqe */
347 __be32 *ptr = (__be32 *)ring->buf;
348 __be32 stamp = cpu_to_be32(1 << STAMP_SHIFT);
349 *ptr = stamp;
350 /* Move pointer to start of rx section */
9f519f68 351 ring->buf += TXBB_SIZE;
6496bbf0 352 }
9f519f68 353
c27a02cd
YP
354 ring->log_stride = ffs(ring->stride) - 1;
355 ring->buf_size = ring->size * ring->stride;
356
357 memset(ring->buf, 0, ring->buf_size);
358 mlx4_en_update_rx_prod_db(ring);
359
4cce66cd 360 /* Initialize all descriptors */
c27a02cd
YP
361 for (i = 0; i < ring->size; i++)
362 mlx4_en_init_rx_desc(priv, ring, i);
c27a02cd 363 }
b58515be
IM
364 err = mlx4_en_fill_rx_buffers(priv);
365 if (err)
c27a02cd
YP
366 goto err_buffers;
367
368 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 369 ring = priv->rx_ring[ring_ind];
c27a02cd 370
00d7d7bc 371 ring->size_mask = ring->actual_size - 1;
c27a02cd 372 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
373 }
374
375 return 0;
376
c27a02cd
YP
377err_buffers:
378 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
41d942d5 379 mlx4_en_free_rx_buf(priv, priv->rx_ring[ring_ind]);
c27a02cd
YP
380
381 ring_ind = priv->rx_ring_num - 1;
c27a02cd 382 while (ring_ind >= 0) {
41d942d5
EE
383 if (priv->rx_ring[ring_ind]->stride <= TXBB_SIZE)
384 priv->rx_ring[ring_ind]->buf -= TXBB_SIZE;
c27a02cd
YP
385 ring_ind--;
386 }
387 return err;
388}
389
07841f9d
IS
390/* We recover from out of memory by scheduling our napi poll
391 * function (mlx4_en_process_cq), which tries to allocate
392 * all missing RX buffers (call to mlx4_en_refill_rx_buffers).
393 */
394void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv)
395{
396 int ring;
397
398 if (!priv->port_up)
399 return;
400
401 for (ring = 0; ring < priv->rx_ring_num; ring++) {
bd4ce941
BP
402 if (mlx4_en_is_ring_empty(priv->rx_ring[ring])) {
403 local_bh_disable();
07841f9d 404 napi_reschedule(&priv->rx_cq[ring]->napi);
bd4ce941
BP
405 local_bh_enable();
406 }
07841f9d
IS
407 }
408}
409
d576acf0
BB
410/* When the rx ring is running in page-per-packet mode, a released frame can go
411 * directly into a small cache, to avoid unmapping or touching the page
412 * allocator. In bpf prog performance scenarios, buffers are either forwarded
413 * or dropped, never converted to skbs, so every page can come directly from
414 * this cache when it is sized to be a multiple of the napi budget.
415 */
416bool mlx4_en_rx_recycle(struct mlx4_en_rx_ring *ring,
417 struct mlx4_en_rx_alloc *frame)
418{
419 struct mlx4_en_page_cache *cache = &ring->page_cache;
420
421 if (cache->index >= MLX4_EN_CACHE_SIZE)
422 return false;
423
acd7628d
ED
424 cache->buf[cache->index].page = frame->page;
425 cache->buf[cache->index].dma = frame->dma;
426 cache->index++;
d576acf0
BB
427 return true;
428}
429
c27a02cd 430void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
41d942d5
EE
431 struct mlx4_en_rx_ring **pring,
432 u32 size, u16 stride)
c27a02cd
YP
433{
434 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 435 struct mlx4_en_rx_ring *ring = *pring;
cb7386d3 436 struct bpf_prog *old_prog;
c27a02cd 437
326fe02d
BB
438 old_prog = rcu_dereference_protected(
439 ring->xdp_prog,
440 lockdep_is_held(&mdev->state_lock));
cb7386d3
BB
441 if (old_prog)
442 bpf_prog_put(old_prog);
68355f71 443 mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
c27a02cd
YP
444 vfree(ring->rx_info);
445 ring->rx_info = NULL;
41d942d5
EE
446 kfree(ring);
447 *pring = NULL;
c27a02cd
YP
448}
449
450void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
451 struct mlx4_en_rx_ring *ring)
452{
d576acf0
BB
453 int i;
454
455 for (i = 0; i < ring->page_cache.index; i++) {
acd7628d
ED
456 dma_unmap_page(priv->ddev, ring->page_cache.buf[i].dma,
457 PAGE_SIZE, priv->dma_dir);
458 put_page(ring->page_cache.buf[i].page);
d576acf0
BB
459 }
460 ring->page_cache.index = 0;
c27a02cd 461 mlx4_en_free_rx_buf(priv, ring);
9f519f68
YP
462 if (ring->stride <= TXBB_SIZE)
463 ring->buf -= TXBB_SIZE;
c27a02cd
YP
464}
465
466
c27a02cd 467static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
4cce66cd 468 struct mlx4_en_rx_alloc *frags,
90278c9f 469 struct sk_buff *skb,
c27a02cd
YP
470 int length)
471{
34db548b
ED
472 const struct mlx4_en_frag_info *frag_info = priv->frag_info;
473 unsigned int truesize = 0;
aaca121d 474 int nr, frag_size;
34db548b 475 struct page *page;
c27a02cd 476 dma_addr_t dma;
34db548b 477 bool release;
c27a02cd 478
4cce66cd 479 /* Collect used fragments while replacing them in the HW descriptors */
34db548b 480 for (nr = 0;; frags++) {
aaca121d
ED
481 frag_size = min_t(int, length, frag_info->frag_size);
482
34db548b
ED
483 page = frags->page;
484 if (unlikely(!page))
4cce66cd 485 goto fail;
c27a02cd 486
34db548b
ED
487 dma = frags->dma;
488 dma_sync_single_range_for_cpu(priv->ddev, dma, frags->page_offset,
489 frag_size, priv->dma_dir);
c27a02cd 490
34db548b 491 __skb_fill_page_desc(skb, nr, page, frags->page_offset,
aaca121d 492 frag_size);
7f0137e2 493
34db548b
ED
494 truesize += frag_info->frag_stride;
495 if (frag_info->frag_stride == PAGE_SIZE / 2) {
496 frags->page_offset ^= PAGE_SIZE / 2;
497 release = page_count(page) != 1 ||
498 page_is_pfmemalloc(page) ||
499 page_to_nid(page) != numa_mem_id();
500 } else {
501 u32 sz_align = ALIGN(frag_size, SMP_CACHE_BYTES);
502
503 frags->page_offset += sz_align;
504 release = frags->page_offset + frag_info->frag_size > PAGE_SIZE;
505 }
506 if (release) {
507 dma_unmap_page(priv->ddev, dma, PAGE_SIZE, priv->dma_dir);
508 frags->page = NULL;
509 } else {
510 page_ref_inc(page);
511 }
512
aaca121d
ED
513 nr++;
514 length -= frag_size;
515 if (!length)
516 break;
517 frag_info++;
c27a02cd 518 }
34db548b 519 skb->truesize += truesize;
c27a02cd
YP
520 return nr;
521
522fail:
c27a02cd
YP
523 while (nr > 0) {
524 nr--;
34db548b 525 __skb_frag_unref(skb_shinfo(skb)->frags + nr);
c27a02cd
YP
526 }
527 return 0;
528}
529
6969cf0f 530static void validate_loopback(struct mlx4_en_priv *priv, void *va)
e7c1c2c4 531{
6969cf0f 532 const unsigned char *data = va + ETH_HLEN;
e7c1c2c4 533 int i;
e7c1c2c4 534
6969cf0f
ED
535 for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++) {
536 if (data[i] != (unsigned char)i)
537 return;
e7c1c2c4
YP
538 }
539 /* Loopback found */
540 priv->loopback_ok = 1;
e7c1c2c4 541}
c27a02cd 542
9bcee89a 543static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
dad42c30 544 struct mlx4_en_rx_ring *ring)
4cce66cd 545{
dad42c30 546 u32 missing = ring->actual_size - (ring->prod - ring->cons);
4cce66cd 547
dad42c30
ED
548 /* Try to batch allocations, but not too much. */
549 if (missing < 8)
9bcee89a 550 return;
dad42c30
ED
551 do {
552 if (mlx4_en_prepare_rx_desc(priv, ring,
553 ring->prod & ring->size_mask,
453f85d4 554 GFP_ATOMIC | __GFP_MEMALLOC))
4cce66cd
TLSC
555 break;
556 ring->prod++;
9bcee89a 557 } while (likely(--missing));
dad42c30 558
9bcee89a 559 mlx4_en_update_rx_prod_db(ring);
4cce66cd
TLSC
560}
561
f8c6455b
SM
562/* When hardware doesn't strip the vlan, we need to calculate the checksum
563 * over it and add it to the hardware's checksum calculation
564 */
565static inline __wsum get_fixed_vlan_csum(__wsum hw_checksum,
566 struct vlan_hdr *vlanh)
567{
568 return csum_add(hw_checksum, *(__wsum *)vlanh);
569}
570
571/* Although the stack expects checksum which doesn't include the pseudo
572 * header, the HW adds it. To address that, we are subtracting the pseudo
573 * header checksum from the checksum value provided by the HW.
574 */
e718fe45
DC
575static int get_fixed_ipv4_csum(__wsum hw_checksum, struct sk_buff *skb,
576 struct iphdr *iph)
f8c6455b
SM
577{
578 __u16 length_for_csum = 0;
579 __wsum csum_pseudo_header = 0;
e718fe45
DC
580 __u8 ipproto = iph->protocol;
581
582 if (unlikely(ipproto == IPPROTO_SCTP))
583 return -1;
f8c6455b
SM
584
585 length_for_csum = (be16_to_cpu(iph->tot_len) - (iph->ihl << 2));
586 csum_pseudo_header = csum_tcpudp_nofold(iph->saddr, iph->daddr,
e718fe45 587 length_for_csum, ipproto, 0);
f8c6455b 588 skb->csum = csum_sub(hw_checksum, csum_pseudo_header);
e718fe45 589 return 0;
f8c6455b
SM
590}
591
592#if IS_ENABLED(CONFIG_IPV6)
593/* In IPv6 packets, besides subtracting the pseudo header checksum,
594 * we also compute/add the IP header checksum which
595 * is not added by the HW.
596 */
597static int get_fixed_ipv6_csum(__wsum hw_checksum, struct sk_buff *skb,
598 struct ipv6hdr *ipv6h)
599{
e718fe45 600 __u8 nexthdr = ipv6h->nexthdr;
f8c6455b
SM
601 __wsum csum_pseudo_hdr = 0;
602
e718fe45
DC
603 if (unlikely(nexthdr == IPPROTO_FRAGMENT ||
604 nexthdr == IPPROTO_HOPOPTS ||
605 nexthdr == IPPROTO_SCTP))
f8c6455b 606 return -1;
e718fe45 607 hw_checksum = csum_add(hw_checksum, (__force __wsum)htons(nexthdr));
f8c6455b
SM
608
609 csum_pseudo_hdr = csum_partial(&ipv6h->saddr,
610 sizeof(ipv6h->saddr) + sizeof(ipv6h->daddr), 0);
611 csum_pseudo_hdr = csum_add(csum_pseudo_hdr, (__force __wsum)ipv6h->payload_len);
e718fe45
DC
612 csum_pseudo_hdr = csum_add(csum_pseudo_hdr,
613 (__force __wsum)htons(nexthdr));
f8c6455b
SM
614
615 skb->csum = csum_sub(hw_checksum, csum_pseudo_hdr);
616 skb->csum = csum_add(skb->csum, csum_partial(ipv6h, sizeof(struct ipv6hdr), 0));
617 return 0;
618}
619#endif
620static int check_csum(struct mlx4_cqe *cqe, struct sk_buff *skb, void *va,
79a25852 621 netdev_features_t dev_features)
f8c6455b
SM
622{
623 __wsum hw_checksum = 0;
624
625 void *hdr = (u8 *)va + sizeof(struct ethhdr);
626
627 hw_checksum = csum_unfold((__force __sum16)cqe->checksum);
628
e802f8e4 629 if (cqe->vlan_my_qpn & cpu_to_be32(MLX4_CQE_CVLAN_PRESENT_MASK) &&
79a25852 630 !(dev_features & NETIF_F_HW_VLAN_CTAG_RX)) {
f8c6455b
SM
631 hw_checksum = get_fixed_vlan_csum(hw_checksum, hdr);
632 hdr += sizeof(struct vlan_hdr);
633 }
634
635 if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV4))
e718fe45 636 return get_fixed_ipv4_csum(hw_checksum, skb, hdr);
f8c6455b 637#if IS_ENABLED(CONFIG_IPV6)
e718fe45
DC
638 if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV6))
639 return get_fixed_ipv6_csum(hw_checksum, skb, hdr);
f8c6455b
SM
640#endif
641 return 0;
642}
643
c27a02cd
YP
644int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
645{
646 struct mlx4_en_priv *priv = netdev_priv(dev);
9bcee89a
TT
647 int factor = priv->cqe_factor;
648 struct mlx4_en_rx_ring *ring;
47a38e15 649 struct bpf_prog *xdp_prog;
9bcee89a 650 int cq_ring = cq->ring;
36ea7964 651 bool doorbell_pending;
9bcee89a 652 struct mlx4_cqe *cqe;
c27a02cd 653 int polled = 0;
9bcee89a 654 int index;
c27a02cd 655
de3d6fa8 656 if (unlikely(!priv->port_up))
c27a02cd
YP
657 return 0;
658
de3d6fa8 659 if (unlikely(budget <= 0))
38be0a34
EB
660 return polled;
661
9bcee89a
TT
662 ring = priv->rx_ring[cq_ring];
663
326fe02d
BB
664 /* Protect accesses to: ring->xdp_prog, priv->mac_hash list */
665 rcu_read_lock();
666 xdp_prog = rcu_dereference(ring->xdp_prog);
9ecc2d86 667 doorbell_pending = 0;
47a38e15 668
c27a02cd
YP
669 /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
670 * descriptor offset can be deduced from the CQE index instead of
671 * reading 'cqe->index' */
672 index = cq->mcq.cons_index & ring->size_mask;
b1b6b4da 673 cqe = mlx4_en_get_cqe(cq->buf, index, priv->cqe_size) + factor;
c27a02cd
YP
674
675 /* Process all completed CQEs */
676 while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
677 cq->mcq.cons_index & cq->size)) {
9bcee89a
TT
678 struct mlx4_en_rx_alloc *frags;
679 enum pkt_hash_types hash_type;
680 struct sk_buff *skb;
681 unsigned int length;
682 int ip_summed;
02e6fd3e 683 void *va;
9bcee89a 684 int nr;
c27a02cd 685
4cce66cd 686 frags = ring->rx_info + (index << priv->log_rx_info);
02e6fd3e 687 va = page_address(frags[0].page) + frags[0].page_offset;
9bcee89a 688 prefetchw(va);
c27a02cd
YP
689 /*
690 * make sure we read the CQE after we read the ownership bit
691 */
12b3375f 692 dma_rmb();
c27a02cd
YP
693
694 /* Drop packet on bad receive or bad checksum */
695 if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
696 MLX4_CQE_OPCODE_ERROR)) {
1a91de28
JP
697 en_err(priv, "CQE completed in error - vendor syndrom:%d syndrom:%d\n",
698 ((struct mlx4_err_cqe *)cqe)->vendor_err_syndrome,
699 ((struct mlx4_err_cqe *)cqe)->syndrome);
c27a02cd
YP
700 goto next;
701 }
702 if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
453a6082 703 en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
c27a02cd
YP
704 goto next;
705 }
706
79aeaccd
YB
707 /* Check if we need to drop the packet if SRIOV is not enabled
708 * and not performing the selftest or flb disabled
709 */
710 if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
02e6fd3e 711 const struct ethhdr *ethh = va;
79aeaccd 712 dma_addr_t dma;
79aeaccd
YB
713 /* Get pointer to first fragment since we haven't
714 * skb yet and cast it to ethhdr struct
715 */
9e8c0395 716 dma = frags[0].dma + frags[0].page_offset;
79aeaccd
YB
717 dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
718 DMA_FROM_DEVICE);
79aeaccd 719
c07cb4b0
YB
720 if (is_multicast_ether_addr(ethh->h_dest)) {
721 struct mlx4_mac_entry *entry;
c07cb4b0
YB
722 struct hlist_head *bucket;
723 unsigned int mac_hash;
724
725 /* Drop the packet, since HW loopback-ed it */
726 mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
727 bucket = &priv->mac_hash[mac_hash];
b67bfe0d 728 hlist_for_each_entry_rcu(entry, bucket, hlist) {
c07cb4b0 729 if (ether_addr_equal_64bits(entry->mac,
326fe02d 730 ethh->h_source))
c07cb4b0 731 goto next;
c07cb4b0 732 }
c07cb4b0 733 }
79aeaccd 734 }
5b4c4d36 735
6969cf0f
ED
736 if (unlikely(priv->validate_loopback)) {
737 validate_loopback(priv, va);
738 goto next;
739 }
740
c27a02cd
YP
741 /*
742 * Packet is OK - process it.
743 */
744 length = be32_to_cpu(cqe->byte_cnt);
4a5f4dd8 745 length -= ring->fcs_del;
c27a02cd 746
47a38e15
BB
747 /* A bpf program gets first chance to drop the packet. It may
748 * read bytes but not past the end of the frag.
749 */
750 if (xdp_prog) {
751 struct xdp_buff xdp;
752 dma_addr_t dma;
ea3349a0 753 void *orig_data;
47a38e15
BB
754 u32 act;
755
9e8c0395 756 dma = frags[0].dma + frags[0].page_offset;
47a38e15
BB
757 dma_sync_single_for_cpu(priv->ddev, dma,
758 priv->frag_info[0].frag_size,
759 DMA_FROM_DEVICE);
760
02e6fd3e
ED
761 xdp.data_hard_start = va - frags[0].page_offset;
762 xdp.data = va;
de8f3a83 763 xdp_set_data_meta_invalid(&xdp);
47a38e15 764 xdp.data_end = xdp.data + length;
ea3349a0 765 orig_data = xdp.data;
47a38e15
BB
766
767 act = bpf_prog_run_xdp(xdp_prog, &xdp);
ea3349a0
MKL
768
769 if (xdp.data != orig_data) {
770 length = xdp.data_end - xdp.data;
771 frags[0].page_offset = xdp.data -
772 xdp.data_hard_start;
02e6fd3e 773 va = xdp.data;
ea3349a0
MKL
774 }
775
47a38e15
BB
776 switch (act) {
777 case XDP_PASS:
778 break;
9ecc2d86 779 case XDP_TX:
5dad61b8 780 if (likely(!mlx4_en_xmit_frame(ring, frags, priv,
9bcee89a 781 length, cq_ring,
34db548b
ED
782 &doorbell_pending))) {
783 frags[0].page = NULL;
784 goto next;
785 }
a67edbf4 786 trace_xdp_exception(dev, xdp_prog, act);
15fca2c8 787 goto xdp_drop_no_cnt; /* Drop on xmit failure */
47a38e15
BB
788 default:
789 bpf_warn_invalid_xdp_action(act);
790 case XDP_ABORTED:
a67edbf4 791 trace_xdp_exception(dev, xdp_prog, act);
47a38e15 792 case XDP_DROP:
15fca2c8
TT
793 ring->xdp_drop++;
794xdp_drop_no_cnt:
47a38e15
BB
795 goto next;
796 }
797 }
798
15fca2c8
TT
799 ring->bytes += length;
800 ring->packets++;
801
68b8df46 802 skb = napi_get_frags(&cq->napi);
9bcee89a 803 if (unlikely(!skb))
68b8df46
ED
804 goto next;
805
806 if (unlikely(ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL)) {
9bcee89a
TT
807 u64 timestamp = mlx4_en_get_cqe_ts(cqe);
808
809 mlx4_en_fill_hwtstamps(priv->mdev, skb_hwtstamps(skb),
68b8df46
ED
810 timestamp);
811 }
9bcee89a 812 skb_record_rx_queue(skb, cq_ring);
68b8df46 813
c8c64cff 814 if (likely(dev->features & NETIF_F_RXCSUM)) {
f8c6455b
SM
815 if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_TCP |
816 MLX4_CQE_STATUS_UDP)) {
817 if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
818 cqe->checksum == cpu_to_be16(0xffff)) {
9bcee89a 819 bool l2_tunnel = (dev->hw_enc_features & NETIF_F_RXCSUM) &&
68b8df46 820 (cqe->vlan_my_qpn & cpu_to_be32(MLX4_CQE_L2_TUNNEL));
9bcee89a
TT
821
822 ip_summed = CHECKSUM_UNNECESSARY;
823 hash_type = PKT_HASH_TYPE_L4;
68b8df46
ED
824 if (l2_tunnel)
825 skb->csum_level = 1;
f8c6455b
SM
826 ring->csum_ok++;
827 } else {
68b8df46 828 goto csum_none;
f8c6455b 829 }
c27a02cd 830 } else {
f8c6455b
SM
831 if (priv->flags & MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP &&
832 (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
833 MLX4_CQE_STATUS_IPV6))) {
68b8df46
ED
834 if (check_csum(cqe, skb, va, dev->features)) {
835 goto csum_none;
836 } else {
837 ip_summed = CHECKSUM_COMPLETE;
9bcee89a 838 hash_type = PKT_HASH_TYPE_L3;
68b8df46
ED
839 ring->csum_complete++;
840 }
f8c6455b 841 } else {
68b8df46 842 goto csum_none;
f8c6455b 843 }
c27a02cd
YP
844 }
845 } else {
68b8df46 846csum_none:
c27a02cd 847 ip_summed = CHECKSUM_NONE;
9bcee89a 848 hash_type = PKT_HASH_TYPE_L3;
ad04378c 849 ring->csum_none++;
c27a02cd 850 }
c27a02cd 851 skb->ip_summed = ip_summed;
ad86107f 852 if (dev->features & NETIF_F_RXHASH)
69174416
TH
853 skb_set_hash(skb,
854 be32_to_cpu(cqe->immed_rss_invalid),
9bcee89a 855 hash_type);
68b8df46
ED
856
857 if ((cqe->vlan_my_qpn &
858 cpu_to_be32(MLX4_CQE_CVLAN_PRESENT_MASK)) &&
ec693d47 859 (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
68b8df46
ED
860 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
861 be16_to_cpu(cqe->sl_vid));
862 else if ((cqe->vlan_my_qpn &
863 cpu_to_be32(MLX4_CQE_SVLAN_PRESENT_MASK)) &&
e38af4fa
HHZ
864 (dev->features & NETIF_F_HW_VLAN_STAG_RX))
865 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021AD),
866 be16_to_cpu(cqe->sl_vid));
f1b553fb 867
68b8df46
ED
868 nr = mlx4_en_complete_rx_desc(priv, frags, skb, length);
869 if (likely(nr)) {
870 skb_shinfo(skb)->nr_frags = nr;
871 skb->len = length;
872 skb->data_len = length;
873 napi_gro_frags(&cq->napi);
874 } else {
875 skb->vlan_tci = 0;
876 skb_clear_hash(skb);
ec693d47 877 }
c27a02cd
YP
878next:
879 ++cq->mcq.cons_index;
880 index = (cq->mcq.cons_index) & ring->size_mask;
b1b6b4da 881 cqe = mlx4_en_get_cqe(cq->buf, index, priv->cqe_size) + factor;
9bcee89a 882 if (unlikely(++polled == budget))
68b8df46 883 break;
c27a02cd
YP
884 }
885
326fe02d 886 rcu_read_unlock();
9ecc2d86 887
9bcee89a 888 if (likely(polled)) {
6c78511b
TT
889 if (doorbell_pending) {
890 priv->tx_cq[TX_XDP][cq_ring]->xdp_busy = true;
891 mlx4_en_xmit_doorbell(priv->tx_ring[TX_XDP][cq_ring]);
892 }
dad42c30
ED
893
894 mlx4_cq_set_ci(&cq->mcq);
895 wmb(); /* ensure HW sees CQ consumer before we post new buffers */
896 ring->cons = cq->mcq.cons_index;
897 }
c27a02cd 898 AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
dad42c30 899
9bcee89a 900 mlx4_en_refill_rx_buffers(priv, ring);
dad42c30 901
c27a02cd
YP
902 return polled;
903}
904
905
906void mlx4_en_rx_irq(struct mlx4_cq *mcq)
907{
908 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
909 struct mlx4_en_priv *priv = netdev_priv(cq->dev);
910
477b35b4
ED
911 if (likely(priv->port_up))
912 napi_schedule_irqoff(&cq->napi);
c27a02cd
YP
913 else
914 mlx4_en_arm_cq(priv, cq);
915}
916
917/* Rx CQ polling - called by NAPI */
918int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
919{
920 struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
921 struct net_device *dev = cq->dev;
922 struct mlx4_en_priv *priv = netdev_priv(dev);
6c78511b
TT
923 struct mlx4_en_cq *xdp_tx_cq = NULL;
924 bool clean_complete = true;
c27a02cd
YP
925 int done;
926
6c78511b
TT
927 if (priv->tx_ring_num[TX_XDP]) {
928 xdp_tx_cq = priv->tx_cq[TX_XDP][cq->ring];
929 if (xdp_tx_cq->xdp_busy) {
930 clean_complete = mlx4_en_process_tx_cq(dev, xdp_tx_cq,
931 budget);
932 xdp_tx_cq->xdp_busy = !clean_complete;
933 }
934 }
935
c27a02cd
YP
936 done = mlx4_en_process_rx_cq(dev, cq, budget);
937
938 /* If we used up all the quota - we're probably not done yet... */
6c78511b 939 if (done == budget || !clean_complete) {
35f6f453 940 const struct cpumask *aff;
dc2ec62f
TG
941 struct irq_data *idata;
942 int cpu_curr;
35f6f453 943
6c78511b
TT
944 /* in case we got here because of !clean_complete */
945 done = budget;
946
c27a02cd 947 INC_PERF_COUNTER(priv->pstats.napi_quota);
35f6f453
AV
948
949 cpu_curr = smp_processor_id();
dc2ec62f
TG
950 idata = irq_desc_get_irq_data(cq->irq_desc);
951 aff = irq_data_get_affinity_mask(idata);
35f6f453 952
2e1af7d7
ED
953 if (likely(cpumask_test_cpu(cpu_curr, aff)))
954 return budget;
955
956 /* Current cpu is not according to smp_irq_affinity -
dad42c30
ED
957 * probably affinity changed. Need to stop this NAPI
958 * poll, and restart it on the right CPU.
959 * Try to avoid returning a too small value (like 0),
960 * to not fool net_rx_action() and its netdev_budget
2e1af7d7 961 */
dad42c30
ED
962 if (done)
963 done--;
c27a02cd 964 }
1a288172 965 /* Done for now */
9bcee89a 966 if (likely(napi_complete_done(napi, done)))
2e713283 967 mlx4_en_arm_cq(priv, cq);
c27a02cd
YP
968 return done;
969}
970
c27a02cd
YP
971void mlx4_en_calc_rx_buf(struct net_device *dev)
972{
973 struct mlx4_en_priv *priv = netdev_priv(dev);
47a38e15 974 int eff_mtu = MLX4_EN_EFF_MTU(dev->mtu);
c27a02cd
YP
975 int i = 0;
976
d576acf0
BB
977 /* bpf requires buffers to be set up as 1 packet per page.
978 * This only works when num_frags == 1.
979 */
67f8b1dc 980 if (priv->tx_ring_num[TX_XDP]) {
b45f0674 981 priv->frag_info[0].frag_size = eff_mtu;
b45f0674
MKL
982 /* This will gain efficient xdp frame recycling at the
983 * expense of more costly truesize accounting
d576acf0 984 */
b45f0674 985 priv->frag_info[0].frag_stride = PAGE_SIZE;
69ba9431 986 priv->dma_dir = PCI_DMA_BIDIRECTIONAL;
d85f6c14 987 priv->rx_headroom = XDP_PACKET_HEADROOM;
b45f0674
MKL
988 i = 1;
989 } else {
b5a54d9a
ED
990 int frag_size_max = 2048, buf_size = 0;
991
992 /* should not happen, right ? */
993 if (eff_mtu > PAGE_SIZE + (MLX4_EN_MAX_RX_FRAGS - 1) * 2048)
994 frag_size_max = PAGE_SIZE;
b45f0674
MKL
995
996 while (buf_size < eff_mtu) {
b5a54d9a
ED
997 int frag_stride, frag_size = eff_mtu - buf_size;
998 int pad, nb;
60c7f5ae
ED
999
1000 if (i < MLX4_EN_MAX_RX_FRAGS - 1)
b5a54d9a 1001 frag_size = min(frag_size, frag_size_max);
60c7f5ae
ED
1002
1003 priv->frag_info[i].frag_size = frag_size;
b5a54d9a
ED
1004 frag_stride = ALIGN(frag_size, SMP_CACHE_BYTES);
1005 /* We can only pack 2 1536-bytes frames in on 4K page
1006 * Therefore, each frame would consume more bytes (truesize)
1007 */
1008 nb = PAGE_SIZE / frag_stride;
1009 pad = (PAGE_SIZE - nb * frag_stride) / nb;
1010 pad &= ~(SMP_CACHE_BYTES - 1);
1011 priv->frag_info[i].frag_stride = frag_stride + pad;
60c7f5ae 1012
60c7f5ae 1013 buf_size += frag_size;
b45f0674
MKL
1014 i++;
1015 }
69ba9431 1016 priv->dma_dir = PCI_DMA_FROMDEVICE;
d85f6c14 1017 priv->rx_headroom = 0;
c27a02cd
YP
1018 }
1019
1020 priv->num_frags = i;
1021 priv->rx_skb_size = eff_mtu;
4cce66cd 1022 priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
c27a02cd 1023
1a91de28
JP
1024 en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d num_frags:%d):\n",
1025 eff_mtu, priv->num_frags);
c27a02cd 1026 for (i = 0; i < priv->num_frags; i++) {
505a9249
KH
1027 en_dbg(DRV,
1028 priv,
aaca121d 1029 " frag:%d - size:%d stride:%d\n",
51151a16
ED
1030 i,
1031 priv->frag_info[i].frag_size,
51151a16 1032 priv->frag_info[i].frag_stride);
c27a02cd
YP
1033 }
1034}
1035
1036/* RSS related functions */
1037
9f519f68
YP
1038static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
1039 struct mlx4_en_rx_ring *ring,
c27a02cd
YP
1040 enum mlx4_qp_state *state,
1041 struct mlx4_qp *qp)
1042{
1043 struct mlx4_en_dev *mdev = priv->mdev;
1044 struct mlx4_qp_context *context;
1045 int err = 0;
1046
14f8dc49
JP
1047 context = kmalloc(sizeof(*context), GFP_KERNEL);
1048 if (!context)
c27a02cd 1049 return -ENOMEM;
c27a02cd 1050
8900b894 1051 err = mlx4_qp_alloc(mdev->dev, qpn, qp);
c27a02cd 1052 if (err) {
453a6082 1053 en_err(priv, "Failed to allocate qp #%x\n", qpn);
c27a02cd 1054 goto out;
c27a02cd
YP
1055 }
1056 qp->event = mlx4_en_sqp_event;
1057
31975e27 1058 memset(context, 0, sizeof(*context));
00d7d7bc 1059 mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
0e98b523 1060 qpn, ring->cqn, -1, context);
9f519f68 1061 context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
c27a02cd 1062
f3a9d1f2 1063 /* Cancel FCS removal if FW allows */
4a5f4dd8 1064 if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
f3a9d1f2 1065 context->param3 |= cpu_to_be32(1 << 29);
f0df3503
MM
1066 if (priv->dev->features & NETIF_F_RXFCS)
1067 ring->fcs_del = 0;
1068 else
1069 ring->fcs_del = ETH_FCS_LEN;
4a5f4dd8
YP
1070 } else
1071 ring->fcs_del = 0;
f3a9d1f2 1072
9f519f68 1073 err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
c27a02cd
YP
1074 if (err) {
1075 mlx4_qp_remove(mdev->dev, qp);
1076 mlx4_qp_free(mdev->dev, qp);
1077 }
9f519f68 1078 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
1079out:
1080 kfree(context);
1081 return err;
1082}
1083
cabdc8ee
HHZ
1084int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
1085{
1086 int err;
1087 u32 qpn;
1088
d57febe1 1089 err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn,
f3301870
MS
1090 MLX4_RESERVE_A0_QP,
1091 MLX4_RES_USAGE_DRIVER);
cabdc8ee
HHZ
1092 if (err) {
1093 en_err(priv, "Failed reserving drop qpn\n");
1094 return err;
1095 }
8900b894 1096 err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
cabdc8ee
HHZ
1097 if (err) {
1098 en_err(priv, "Failed allocating drop qp\n");
1099 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
1100 return err;
1101 }
1102
1103 return 0;
1104}
1105
1106void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
1107{
1108 u32 qpn;
1109
1110 qpn = priv->drop_qp.qpn;
1111 mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
1112 mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
1113 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
1114}
1115
c27a02cd
YP
1116/* Allocate rx qp's and configure them according to rss map */
1117int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
1118{
1119 struct mlx4_en_dev *mdev = priv->mdev;
1120 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1121 struct mlx4_qp_context context;
876f6e67 1122 struct mlx4_rss_context *rss_context;
93d3e367 1123 int rss_rings;
c27a02cd 1124 void *ptr;
876f6e67 1125 u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
1202d460 1126 MLX4_RSS_TCP_IPV6);
9f519f68 1127 int i, qpn;
c27a02cd
YP
1128 int err = 0;
1129 int good_qps = 0;
4931c6ef 1130 u8 flags;
c27a02cd 1131
453a6082 1132 en_dbg(DRV, priv, "Configuring rss steering\n");
4931c6ef
SM
1133
1134 flags = priv->rx_ring_num == 1 ? MLX4_RESERVE_A0_QP : 0;
b6b912e0
YP
1135 err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
1136 priv->rx_ring_num,
f3301870
MS
1137 &rss_map->base_qpn, flags,
1138 MLX4_RES_USAGE_DRIVER);
c27a02cd 1139 if (err) {
b6b912e0 1140 en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
c27a02cd
YP
1141 return err;
1142 }
1143
b6b912e0 1144 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd 1145 qpn = rss_map->base_qpn + i;
41d942d5 1146 err = mlx4_en_config_rss_qp(priv, qpn, priv->rx_ring[i],
c27a02cd
YP
1147 &rss_map->state[i],
1148 &rss_map->qps[i]);
1149 if (err)
1150 goto rss_err;
1151
1152 ++good_qps;
1153 }
1154
4931c6ef
SM
1155 if (priv->rx_ring_num == 1) {
1156 rss_map->indir_qp = &rss_map->qps[0];
1157 priv->base_qpn = rss_map->indir_qp->qpn;
1158 en_info(priv, "Optimized Non-RSS steering\n");
1159 return 0;
1160 }
1161
1162 rss_map->indir_qp = kzalloc(sizeof(*rss_map->indir_qp), GFP_KERNEL);
1163 if (!rss_map->indir_qp) {
1164 err = -ENOMEM;
1165 goto rss_err;
1166 }
1167
c27a02cd 1168 /* Configure RSS indirection qp */
8900b894 1169 err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, rss_map->indir_qp);
c27a02cd 1170 if (err) {
453a6082 1171 en_err(priv, "Failed to allocate RSS indirection QP\n");
1679200f 1172 goto rss_err;
c27a02cd 1173 }
4931c6ef
SM
1174
1175 rss_map->indir_qp->event = mlx4_en_sqp_event;
c27a02cd 1176 mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
41d942d5 1177 priv->rx_ring[0]->cqn, -1, &context);
c27a02cd 1178
93d3e367
YP
1179 if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
1180 rss_rings = priv->rx_ring_num;
1181 else
1182 rss_rings = priv->prof->rss_rings;
1183
876f6e67
OG
1184 ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
1185 + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
43d620c8 1186 rss_context = ptr;
93d3e367 1187 rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
c27a02cd 1188 (rss_map->base_qpn));
89efea25 1189 rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
1202d460
OG
1190 if (priv->mdev->profile.udp_rss) {
1191 rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
1192 rss_context->base_qpn_udp = rss_context->default_qpn;
1193 }
837052d0
OG
1194
1195 if (mdev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
1196 en_info(priv, "Setting RSS context tunnel type to RSS on inner headers\n");
1197 rss_mask |= MLX4_RSS_BY_INNER_HEADERS;
1198 }
1199
0533943c 1200 rss_context->flags = rss_mask;
876f6e67 1201 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
947cbb0a
EP
1202 if (priv->rss_hash_fn == ETH_RSS_HASH_XOR) {
1203 rss_context->hash_fn = MLX4_RSS_HASH_XOR;
1204 } else if (priv->rss_hash_fn == ETH_RSS_HASH_TOP) {
1205 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
1206 memcpy(rss_context->rss_key, priv->rss_key,
1207 MLX4_EN_RSS_KEY_SIZE);
947cbb0a
EP
1208 } else {
1209 en_err(priv, "Unknown RSS hash function requested\n");
1210 err = -EINVAL;
1211 goto indir_err;
1212 }
4931c6ef 1213
c27a02cd 1214 err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
4931c6ef 1215 rss_map->indir_qp, &rss_map->indir_state);
c27a02cd
YP
1216 if (err)
1217 goto indir_err;
1218
1219 return 0;
1220
1221indir_err:
1222 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
4931c6ef
SM
1223 MLX4_QP_STATE_RST, NULL, 0, 0, rss_map->indir_qp);
1224 mlx4_qp_remove(mdev->dev, rss_map->indir_qp);
1225 mlx4_qp_free(mdev->dev, rss_map->indir_qp);
1226 kfree(rss_map->indir_qp);
1227 rss_map->indir_qp = NULL;
c27a02cd
YP
1228rss_err:
1229 for (i = 0; i < good_qps; i++) {
1230 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1231 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1232 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1233 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1234 }
b6b912e0 1235 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd
YP
1236 return err;
1237}
1238
1239void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
1240{
1241 struct mlx4_en_dev *mdev = priv->mdev;
1242 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1243 int i;
1244
4931c6ef
SM
1245 if (priv->rx_ring_num > 1) {
1246 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1247 MLX4_QP_STATE_RST, NULL, 0, 0,
1248 rss_map->indir_qp);
1249 mlx4_qp_remove(mdev->dev, rss_map->indir_qp);
1250 mlx4_qp_free(mdev->dev, rss_map->indir_qp);
1251 kfree(rss_map->indir_qp);
1252 rss_map->indir_qp = NULL;
1253 }
c27a02cd 1254
b6b912e0 1255 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd
YP
1256 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1257 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1258 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1259 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1260 }
b6b912e0 1261 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd 1262}