]> git.ipfire.org Git - thirdparty/linux.git/blame - drivers/net/ethernet/mellanox/mlx4/en_tx.c
Merge tag 'drm/tegra/for-5.7-fixes' of git://anongit.freedesktop.org/tegra/linux...
[thirdparty/linux.git] / drivers / net / ethernet / mellanox / mlx4 / en_tx.c
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#include <asm/page.h>
35#include <linux/mlx4/cq.h>
5a0e3ad6 36#include <linux/slab.h>
c27a02cd
YP
37#include <linux/mlx4/qp.h>
38#include <linux/skbuff.h>
39#include <linux/if_vlan.h>
29d40c90 40#include <linux/prefetch.h>
c27a02cd 41#include <linux/vmalloc.h>
fa37a958 42#include <linux/tcp.h>
837052d0 43#include <linux/ip.h>
09067122 44#include <linux/ipv6.h>
6eb07caf 45#include <linux/moduleparam.h>
310660a1 46#include <linux/indirect_call_wrapper.h>
c27a02cd
YP
47
48#include "mlx4_en.h"
49
c27a02cd 50int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
ddae0349 51 struct mlx4_en_tx_ring **pring, u32 size,
d03a68f8 52 u16 stride, int node, int queue_index)
c27a02cd
YP
53{
54 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 55 struct mlx4_en_tx_ring *ring;
c27a02cd
YP
56 int tmp;
57 int err;
58
163561a4 59 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, node);
41d942d5 60 if (!ring) {
4beaacc6
ED
61 en_err(priv, "Failed allocating TX ring\n");
62 return -ENOMEM;
41d942d5
EE
63 }
64
c27a02cd
YP
65 ring->size = size;
66 ring->size_mask = size - 1;
e3f42f84 67 ring->sp_stride = stride;
488a9b48 68 ring->full_size = ring->size - HEADROOM - MAX_DESC_TXBBS;
c27a02cd 69
c27a02cd 70 tmp = size * sizeof(struct mlx4_en_tx_info);
752ade68 71 ring->tx_info = kvmalloc_node(tmp, GFP_KERNEL, node);
41d942d5 72 if (!ring->tx_info) {
752ade68
MH
73 err = -ENOMEM;
74 goto err_ring;
41d942d5 75 }
e404decb 76
453a6082 77 en_dbg(DRV, priv, "Allocated tx_info ring at addr:%p size:%d\n",
c27a02cd
YP
78 ring->tx_info, tmp);
79
163561a4 80 ring->bounce_buf = kmalloc_node(MAX_DESC_SIZE, GFP_KERNEL, node);
c27a02cd 81 if (!ring->bounce_buf) {
163561a4
EE
82 ring->bounce_buf = kmalloc(MAX_DESC_SIZE, GFP_KERNEL);
83 if (!ring->bounce_buf) {
84 err = -ENOMEM;
85 goto err_info;
86 }
c27a02cd 87 }
e3f42f84 88 ring->buf_size = ALIGN(size * ring->sp_stride, MLX4_EN_PAGE_SIZE);
c27a02cd 89
163561a4 90 /* Allocate HW buffers on provided NUMA node */
872bf2fb 91 set_dev_node(&mdev->dev->persist->pdev->dev, node);
e3f42f84 92 err = mlx4_alloc_hwq_res(mdev->dev, &ring->sp_wqres, ring->buf_size);
872bf2fb 93 set_dev_node(&mdev->dev->persist->pdev->dev, mdev->dev->numa_node);
c27a02cd 94 if (err) {
453a6082 95 en_err(priv, "Failed allocating hwq resources\n");
c27a02cd
YP
96 goto err_bounce;
97 }
98
e3f42f84 99 ring->buf = ring->sp_wqres.buf.direct.buf;
c27a02cd 100
1a91de28
JP
101 en_dbg(DRV, priv, "Allocated TX ring (addr:%p) - buf:%p size:%d buf_size:%d dma:%llx\n",
102 ring, ring->buf, ring->size, ring->buf_size,
e3f42f84 103 (unsigned long long) ring->sp_wqres.buf.direct.map);
c27a02cd 104
ddae0349 105 err = mlx4_qp_reserve_range(mdev->dev, 1, 1, &ring->qpn,
f3301870
MS
106 MLX4_RESERVE_ETH_BF_QP,
107 MLX4_RES_USAGE_DRIVER);
ddae0349
EE
108 if (err) {
109 en_err(priv, "failed reserving qp for TX ring\n");
73898db0 110 goto err_hwq_res;
ddae0349
EE
111 }
112
8900b894 113 err = mlx4_qp_alloc(mdev->dev, ring->qpn, &ring->sp_qp);
c27a02cd 114 if (err) {
453a6082 115 en_err(priv, "Failed allocating qp %d\n", ring->qpn);
ddae0349 116 goto err_reserve;
c27a02cd 117 }
e3f42f84 118 ring->sp_qp.event = mlx4_en_sqp_event;
c27a02cd 119
163561a4 120 err = mlx4_bf_alloc(mdev->dev, &ring->bf, node);
87a5c389 121 if (err) {
1a91de28 122 en_dbg(DRV, priv, "working without blueflame (%d)\n", err);
87a5c389
YP
123 ring->bf.uar = &mdev->priv_uar;
124 ring->bf.uar->map = mdev->uar_map;
125 ring->bf_enabled = false;
0fef9d03
AV
126 ring->bf_alloced = false;
127 priv->pflags &= ~MLX4_EN_PRIV_FLAGS_BLUEFLAME;
128 } else {
129 ring->bf_alloced = true;
130 ring->bf_enabled = !!(priv->pflags &
131 MLX4_EN_PRIV_FLAGS_BLUEFLAME);
132 }
87a5c389 133
ec693d47 134 ring->hwtstamp_tx_type = priv->hwtstamp_config.tx_type;
d03a68f8
IS
135 ring->queue_index = queue_index;
136
42eab005 137 if (queue_index < priv->num_tx_rings_p_up)
f36963c9
RR
138 cpumask_set_cpu(cpumask_local_spread(queue_index,
139 priv->mdev->dev->numa_node),
e3f42f84 140 &ring->sp_affinity_mask);
ec693d47 141
41d942d5 142 *pring = ring;
c27a02cd
YP
143 return 0;
144
ddae0349
EE
145err_reserve:
146 mlx4_qp_release_range(mdev->dev, ring->qpn, 1);
c27a02cd 147err_hwq_res:
e3f42f84 148 mlx4_free_hwq_res(mdev->dev, &ring->sp_wqres, ring->buf_size);
c27a02cd
YP
149err_bounce:
150 kfree(ring->bounce_buf);
151 ring->bounce_buf = NULL;
41d942d5 152err_info:
dc9b06d1 153 kvfree(ring->tx_info);
c27a02cd 154 ring->tx_info = NULL;
41d942d5
EE
155err_ring:
156 kfree(ring);
157 *pring = NULL;
c27a02cd
YP
158 return err;
159}
160
161void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
41d942d5 162 struct mlx4_en_tx_ring **pring)
c27a02cd
YP
163{
164 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 165 struct mlx4_en_tx_ring *ring = *pring;
453a6082 166 en_dbg(DRV, priv, "Destroying tx ring, qpn: %d\n", ring->qpn);
c27a02cd 167
0fef9d03 168 if (ring->bf_alloced)
87a5c389 169 mlx4_bf_free(mdev->dev, &ring->bf);
e3f42f84
ED
170 mlx4_qp_remove(mdev->dev, &ring->sp_qp);
171 mlx4_qp_free(mdev->dev, &ring->sp_qp);
0eb08514 172 mlx4_qp_release_range(priv->mdev->dev, ring->qpn, 1);
e3f42f84 173 mlx4_free_hwq_res(mdev->dev, &ring->sp_wqres, ring->buf_size);
c27a02cd
YP
174 kfree(ring->bounce_buf);
175 ring->bounce_buf = NULL;
dc9b06d1 176 kvfree(ring->tx_info);
c27a02cd 177 ring->tx_info = NULL;
41d942d5
EE
178 kfree(ring);
179 *pring = NULL;
c27a02cd
YP
180}
181
182int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
183 struct mlx4_en_tx_ring *ring,
0e98b523 184 int cq, int user_prio)
c27a02cd
YP
185{
186 struct mlx4_en_dev *mdev = priv->mdev;
187 int err;
188
e3f42f84 189 ring->sp_cqn = cq;
c27a02cd
YP
190 ring->prod = 0;
191 ring->cons = 0xffffffff;
192 ring->last_nr_txbb = 1;
c27a02cd
YP
193 memset(ring->tx_info, 0, ring->size * sizeof(struct mlx4_en_tx_info));
194 memset(ring->buf, 0, ring->buf_size);
9ecc2d86 195 ring->free_tx_desc = mlx4_en_free_tx_desc;
c27a02cd 196
e3f42f84
ED
197 ring->sp_qp_state = MLX4_QP_STATE_RST;
198 ring->doorbell_qpn = cpu_to_be32(ring->sp_qp.qpn << 8);
6a4e8121 199 ring->mr_key = cpu_to_be32(mdev->mr.key);
c27a02cd 200
e3f42f84
ED
201 mlx4_en_fill_qp_context(priv, ring->size, ring->sp_stride, 1, 0, ring->qpn,
202 ring->sp_cqn, user_prio, &ring->sp_context);
0fef9d03 203 if (ring->bf_alloced)
e3f42f84 204 ring->sp_context.usr_page =
85743f1e
HN
205 cpu_to_be32(mlx4_to_hw_uar_index(mdev->dev,
206 ring->bf.uar->index));
c27a02cd 207
e3f42f84
ED
208 err = mlx4_qp_to_ready(mdev->dev, &ring->sp_wqres.mtt, &ring->sp_context,
209 &ring->sp_qp, &ring->sp_qp_state);
210 if (!cpumask_empty(&ring->sp_affinity_mask))
211 netif_set_xps_queue(priv->dev, &ring->sp_affinity_mask,
d03a68f8 212 ring->queue_index);
c27a02cd
YP
213
214 return err;
215}
216
217void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
218 struct mlx4_en_tx_ring *ring)
219{
220 struct mlx4_en_dev *mdev = priv->mdev;
221
e3f42f84
ED
222 mlx4_qp_modify(mdev->dev, NULL, ring->sp_qp_state,
223 MLX4_QP_STATE_RST, NULL, 0, 0, &ring->sp_qp);
c27a02cd
YP
224}
225
488a9b48
IS
226static inline bool mlx4_en_is_tx_ring_full(struct mlx4_en_tx_ring *ring)
227{
228 return ring->prod - ring->cons > ring->full_size;
229}
230
2d4b6466
EE
231static void mlx4_en_stamp_wqe(struct mlx4_en_priv *priv,
232 struct mlx4_en_tx_ring *ring, int index,
233 u8 owner)
234{
235 __be32 stamp = cpu_to_be32(STAMP_VAL | (!!owner << STAMP_SHIFT));
9573e0d3 236 struct mlx4_en_tx_desc *tx_desc = ring->buf + (index << LOG_TXBB_SIZE);
2d4b6466
EE
237 struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
238 void *end = ring->buf + ring->buf_size;
239 __be32 *ptr = (__be32 *)tx_desc;
240 int i;
241
242 /* Optimize the common case when there are no wraparounds */
9573e0d3
TT
243 if (likely((void *)tx_desc +
244 (tx_info->nr_txbb << LOG_TXBB_SIZE) <= end)) {
2d4b6466 245 /* Stamp the freed descriptor */
9573e0d3 246 for (i = 0; i < tx_info->nr_txbb << LOG_TXBB_SIZE;
2d4b6466
EE
247 i += STAMP_STRIDE) {
248 *ptr = stamp;
249 ptr += STAMP_DWORDS;
250 }
251 } else {
252 /* Stamp the freed descriptor */
9573e0d3 253 for (i = 0; i < tx_info->nr_txbb << LOG_TXBB_SIZE;
2d4b6466
EE
254 i += STAMP_STRIDE) {
255 *ptr = stamp;
256 ptr += STAMP_DWORDS;
257 if ((void *)ptr >= end) {
258 ptr = ring->buf;
259 stamp ^= cpu_to_be32(0x80000000);
260 }
261 }
262 }
263}
264
310660a1
ED
265INDIRECT_CALLABLE_DECLARE(u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
266 struct mlx4_en_tx_ring *ring,
267 int index, u64 timestamp,
268 int napi_mode));
c27a02cd 269
9ecc2d86
BB
270u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
271 struct mlx4_en_tx_ring *ring,
cf97050d 272 int index, u64 timestamp,
9ecc2d86 273 int napi_mode)
c27a02cd 274{
c27a02cd 275 struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
9573e0d3 276 struct mlx4_en_tx_desc *tx_desc = ring->buf + (index << LOG_TXBB_SIZE);
c27a02cd 277 struct mlx4_wqe_data_seg *data = (void *) tx_desc + tx_info->data_offset;
c27a02cd 278 void *end = ring->buf + ring->buf_size;
3d03641c
ED
279 struct sk_buff *skb = tx_info->skb;
280 int nr_maps = tx_info->nr_maps;
c27a02cd 281 int i;
ec693d47 282
29d40c90
ED
283 /* We do not touch skb here, so prefetch skb->users location
284 * to speedup consume_skb()
285 */
286 prefetchw(&skb->users);
287
3d03641c
ED
288 if (unlikely(timestamp)) {
289 struct skb_shared_hwtstamps hwts;
290
291 mlx4_en_fill_hwtstamps(priv->mdev, &hwts, timestamp);
ec693d47
AV
292 skb_tstamp_tx(skb, &hwts);
293 }
c27a02cd 294
4c07c132
TT
295 if (!tx_info->inl) {
296 if (tx_info->linear)
297 dma_unmap_single(priv->ddev,
298 tx_info->map0_dma,
299 tx_info->map0_byte_count,
300 PCI_DMA_TODEVICE);
301 else
302 dma_unmap_page(priv->ddev,
303 tx_info->map0_dma,
304 tx_info->map0_byte_count,
305 PCI_DMA_TODEVICE);
306 /* Optimize the common case when there are no wraparounds */
307 if (likely((void *)tx_desc +
308 (tx_info->nr_txbb << LOG_TXBB_SIZE) <= end)) {
3d03641c
ED
309 for (i = 1; i < nr_maps; i++) {
310 data++;
ebf8c9aa 311 dma_unmap_page(priv->ddev,
3d03641c
ED
312 (dma_addr_t)be64_to_cpu(data->addr),
313 be32_to_cpu(data->byte_count),
314 PCI_DMA_TODEVICE);
41efea5a 315 }
4c07c132
TT
316 } else {
317 if ((void *)data >= end)
43d620c8 318 data = ring->buf + ((void *)data - end);
c27a02cd 319
3d03641c
ED
320 for (i = 1; i < nr_maps; i++) {
321 data++;
41efea5a
YP
322 /* Check for wraparound before unmapping */
323 if ((void *) data >= end)
43d620c8 324 data = ring->buf;
ebf8c9aa 325 dma_unmap_page(priv->ddev,
3d03641c
ED
326 (dma_addr_t)be64_to_cpu(data->addr),
327 be32_to_cpu(data->byte_count),
328 PCI_DMA_TODEVICE);
41efea5a 329 }
c27a02cd 330 }
c27a02cd 331 }
b4a53379
JDB
332 napi_consume_skb(skb, napi_mode);
333
c27a02cd
YP
334 return tx_info->nr_txbb;
335}
336
310660a1
ED
337INDIRECT_CALLABLE_DECLARE(u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv,
338 struct mlx4_en_tx_ring *ring,
339 int index, u64 timestamp,
340 int napi_mode));
341
9ecc2d86
BB
342u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv,
343 struct mlx4_en_tx_ring *ring,
cf97050d 344 int index, u64 timestamp,
9ecc2d86
BB
345 int napi_mode)
346{
347 struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
348 struct mlx4_en_rx_alloc frame = {
349 .page = tx_info->page,
350 .dma = tx_info->map0_dma,
9ecc2d86
BB
351 };
352
353 if (!mlx4_en_rx_recycle(ring->recycle_ring, &frame)) {
354 dma_unmap_page(priv->ddev, tx_info->map0_dma,
69ba9431 355 PAGE_SIZE, priv->dma_dir);
9ecc2d86
BB
356 put_page(tx_info->page);
357 }
358
359 return tx_info->nr_txbb;
360}
c27a02cd
YP
361
362int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring)
363{
364 struct mlx4_en_priv *priv = netdev_priv(dev);
365 int cnt = 0;
366
367 /* Skip last polled descriptor */
368 ring->cons += ring->last_nr_txbb;
453a6082 369 en_dbg(DRV, priv, "Freeing Tx buf - cons:0x%x prod:0x%x\n",
c27a02cd
YP
370 ring->cons, ring->prod);
371
372 if ((u32) (ring->prod - ring->cons) > ring->size) {
373 if (netif_msg_tx_err(priv))
453a6082 374 en_warn(priv, "Tx consumer passed producer!\n");
c27a02cd
YP
375 return 0;
376 }
377
378 while (ring->cons != ring->prod) {
9ecc2d86 379 ring->last_nr_txbb = ring->free_tx_desc(priv, ring,
c27a02cd 380 ring->cons & ring->size_mask,
cf97050d 381 0, 0 /* Non-NAPI caller */);
c27a02cd
YP
382 ring->cons += ring->last_nr_txbb;
383 cnt++;
384 }
385
67f8b1dc
TT
386 if (ring->tx_queue)
387 netdev_tx_reset_queue(ring->tx_queue);
41b74920 388
c27a02cd 389 if (cnt)
453a6082 390 en_dbg(DRV, priv, "Freed %d uncompleted tx descriptors\n", cnt);
c27a02cd
YP
391
392 return cnt;
393}
394
6c78511b
TT
395bool mlx4_en_process_tx_cq(struct net_device *dev,
396 struct mlx4_en_cq *cq, int napi_budget)
c27a02cd
YP
397{
398 struct mlx4_en_priv *priv = netdev_priv(dev);
399 struct mlx4_cq *mcq = &cq->mcq;
67f8b1dc 400 struct mlx4_en_tx_ring *ring = priv->tx_ring[cq->type][cq->ring];
f0ab34f0 401 struct mlx4_cqe *cqe;
cc26a490 402 u16 index, ring_index, stamp_index;
c27a02cd 403 u32 txbbs_skipped = 0;
2d4b6466 404 u32 txbbs_stamp = 0;
f0ab34f0
YP
405 u32 cons_index = mcq->cons_index;
406 int size = cq->size;
407 u32 size_mask = ring->size_mask;
408 struct mlx4_cqe *buf = cq->buf;
5b263f53
YP
409 u32 packets = 0;
410 u32 bytes = 0;
08ff3235 411 int factor = priv->cqe_factor;
0276a330 412 int done = 0;
fbc6daf1 413 int budget = priv->tx_work_limit;
fb1843ee
ED
414 u32 last_nr_txbb;
415 u32 ring_cons;
c27a02cd 416
cc26a490 417 if (unlikely(!priv->port_up))
fbc6daf1 418 return true;
c27a02cd 419
53511453
ED
420 netdev_txq_bql_complete_prefetchw(ring->tx_queue);
421
f0ab34f0 422 index = cons_index & size_mask;
b1b6b4da 423 cqe = mlx4_en_get_cqe(buf, index, priv->cqe_size) + factor;
6aa7de05
MR
424 last_nr_txbb = READ_ONCE(ring->last_nr_txbb);
425 ring_cons = READ_ONCE(ring->cons);
fb1843ee 426 ring_index = ring_cons & size_mask;
2d4b6466 427 stamp_index = ring_index;
f0ab34f0
YP
428
429 /* Process all completed CQEs */
430 while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
0276a330 431 cons_index & size) && (done < budget)) {
cc26a490
TT
432 u16 new_index;
433
f0ab34f0
YP
434 /*
435 * make sure we read the CQE after we read the
436 * ownership bit
437 */
12b3375f 438 dma_rmb();
f0ab34f0 439
bd2f631d
AV
440 if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
441 MLX4_CQE_OPCODE_ERROR)) {
442 struct mlx4_err_cqe *cqe_err = (struct mlx4_err_cqe *)cqe;
443
444 en_err(priv, "CQE error - vendor syndrome: 0x%x syndrome: 0x%x\n",
445 cqe_err->vendor_err_syndrome,
446 cqe_err->syndrome);
447 }
448
f0ab34f0
YP
449 /* Skip over last polled CQE */
450 new_index = be16_to_cpu(cqe->wqe_index) & size_mask;
451
c27a02cd 452 do {
fc96256c
ED
453 u64 timestamp = 0;
454
fb1843ee
ED
455 txbbs_skipped += last_nr_txbb;
456 ring_index = (ring_index + last_nr_txbb) & size_mask;
fc96256c
ED
457
458 if (unlikely(ring->tx_info[ring_index].ts_requested))
ec693d47
AV
459 timestamp = mlx4_en_get_cqe_ts(cqe);
460
f0ab34f0 461 /* free next descriptor */
310660a1
ED
462 last_nr_txbb = INDIRECT_CALL_2(ring->free_tx_desc,
463 mlx4_en_free_tx_desc,
464 mlx4_en_recycle_tx_desc,
f0ab34f0 465 priv, ring, ring_index,
cf97050d 466 timestamp, napi_budget);
2d4b6466
EE
467
468 mlx4_en_stamp_wqe(priv, ring, stamp_index,
fb1843ee 469 !!((ring_cons + txbbs_stamp) &
2d4b6466
EE
470 ring->size));
471 stamp_index = ring_index;
472 txbbs_stamp = txbbs_skipped;
5b263f53
YP
473 packets++;
474 bytes += ring->tx_info[ring_index].nr_bytes;
0276a330 475 } while ((++done < budget) && (ring_index != new_index));
f0ab34f0
YP
476
477 ++cons_index;
478 index = cons_index & size_mask;
b1b6b4da 479 cqe = mlx4_en_get_cqe(buf, index, priv->cqe_size) + factor;
f0ab34f0 480 }
c27a02cd 481
c27a02cd
YP
482 /*
483 * To prevent CQ overflow we first update CQ consumer and only then
484 * the ring consumer.
485 */
f0ab34f0 486 mcq->cons_index = cons_index;
c27a02cd
YP
487 mlx4_cq_set_ci(mcq);
488 wmb();
fb1843ee
ED
489
490 /* we want to dirty this cache line once */
6aa7de05
MR
491 WRITE_ONCE(ring->last_nr_txbb, last_nr_txbb);
492 WRITE_ONCE(ring->cons, ring_cons + txbbs_skipped);
fb1843ee 493
cc26a490 494 if (cq->type == TX_XDP)
9ecc2d86
BB
495 return done < budget;
496
5b263f53 497 netdev_tx_completed_queue(ring->tx_queue, packets, bytes);
c27a02cd 498
488a9b48 499 /* Wakeup Tx queue if this stopped, and ring is not full.
c18520bd 500 */
488a9b48
IS
501 if (netif_tx_queue_stopped(ring->tx_queue) &&
502 !mlx4_en_is_tx_ring_full(ring)) {
c18520bd 503 netif_tx_wake_queue(ring->tx_queue);
15bffdff 504 ring->wake_queue++;
c27a02cd 505 }
cc26a490 506
fbc6daf1 507 return done < budget;
c27a02cd
YP
508}
509
510void mlx4_en_tx_irq(struct mlx4_cq *mcq)
511{
512 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
513 struct mlx4_en_priv *priv = netdev_priv(cq->dev);
c27a02cd 514
477b35b4
ED
515 if (likely(priv->port_up))
516 napi_schedule_irqoff(&cq->napi);
0276a330
EE
517 else
518 mlx4_en_arm_cq(priv, cq);
c27a02cd
YP
519}
520
0276a330
EE
521/* TX CQ polling - called by NAPI */
522int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget)
523{
524 struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
525 struct net_device *dev = cq->dev;
526 struct mlx4_en_priv *priv = netdev_priv(dev);
cc26a490 527 bool clean_complete;
0276a330 528
b4a53379 529 clean_complete = mlx4_en_process_tx_cq(dev, cq, budget);
fbc6daf1
AV
530 if (!clean_complete)
531 return budget;
0276a330 532
fbc6daf1
AV
533 napi_complete(napi);
534 mlx4_en_arm_cq(priv, cq);
535
536 return 0;
0276a330 537}
c27a02cd 538
c27a02cd
YP
539static struct mlx4_en_tx_desc *mlx4_en_bounce_to_desc(struct mlx4_en_priv *priv,
540 struct mlx4_en_tx_ring *ring,
541 u32 index,
542 unsigned int desc_size)
543{
9573e0d3 544 u32 copy = (ring->size - index) << LOG_TXBB_SIZE;
c27a02cd
YP
545 int i;
546
547 for (i = desc_size - copy - 4; i >= 0; i -= 4) {
548 if ((i & (TXBB_SIZE - 1)) == 0)
549 wmb();
550
551 *((u32 *) (ring->buf + i)) =
552 *((u32 *) (ring->bounce_buf + copy + i));
553 }
554
555 for (i = copy - 4; i >= 4 ; i -= 4) {
556 if ((i & (TXBB_SIZE - 1)) == 0)
557 wmb();
558
9573e0d3 559 *((u32 *)(ring->buf + (index << LOG_TXBB_SIZE) + i)) =
c27a02cd
YP
560 *((u32 *) (ring->bounce_buf + i));
561 }
562
563 /* Return real descriptor location */
9573e0d3 564 return ring->buf + (index << LOG_TXBB_SIZE);
c27a02cd
YP
565}
566
acea73d6
ED
567/* Decide if skb can be inlined in tx descriptor to avoid dma mapping
568 *
569 * It seems strange we do not simply use skb_copy_bits().
570 * This would allow to inline all skbs iff skb->len <= inline_thold
571 *
572 * Note that caller already checked skb was not a gso packet
573 */
7dfa4b41 574static bool is_inline(int inline_thold, const struct sk_buff *skb,
b9d8839a 575 const struct skb_shared_info *shinfo,
7dfa4b41 576 void **pfrag)
c27a02cd
YP
577{
578 void *ptr;
579
acea73d6
ED
580 if (skb->len > inline_thold || !inline_thold)
581 return false;
c27a02cd 582
acea73d6
ED
583 if (shinfo->nr_frags == 1) {
584 ptr = skb_frag_address_safe(&shinfo->frags[0]);
585 if (unlikely(!ptr))
586 return false;
587 *pfrag = ptr;
588 return true;
c27a02cd 589 }
acea73d6
ED
590 if (shinfo->nr_frags)
591 return false;
592 return true;
c27a02cd
YP
593}
594
7dfa4b41 595static int inline_size(const struct sk_buff *skb)
c27a02cd
YP
596{
597 if (skb->len + CTRL_SIZE + sizeof(struct mlx4_wqe_inline_seg)
598 <= MLX4_INLINE_ALIGN)
599 return ALIGN(skb->len + CTRL_SIZE +
600 sizeof(struct mlx4_wqe_inline_seg), 16);
601 else
602 return ALIGN(skb->len + CTRL_SIZE + 2 *
603 sizeof(struct mlx4_wqe_inline_seg), 16);
604}
605
7dfa4b41 606static int get_real_size(const struct sk_buff *skb,
b9d8839a 607 const struct skb_shared_info *shinfo,
7dfa4b41 608 struct net_device *dev,
acea73d6
ED
609 int *lso_header_size,
610 bool *inline_ok,
611 void **pfrag)
c27a02cd
YP
612{
613 struct mlx4_en_priv *priv = netdev_priv(dev);
c27a02cd
YP
614 int real_size;
615
b9d8839a 616 if (shinfo->gso_size) {
acea73d6 617 *inline_ok = false;
837052d0
OG
618 if (skb->encapsulation)
619 *lso_header_size = (skb_inner_transport_header(skb) - skb->data) + inner_tcp_hdrlen(skb);
620 else
621 *lso_header_size = skb_transport_offset(skb) + tcp_hdrlen(skb);
b9d8839a 622 real_size = CTRL_SIZE + shinfo->nr_frags * DS_SIZE +
c27a02cd
YP
623 ALIGN(*lso_header_size + 4, DS_SIZE);
624 if (unlikely(*lso_header_size != skb_headlen(skb))) {
625 /* We add a segment for the skb linear buffer only if
626 * it contains data */
627 if (*lso_header_size < skb_headlen(skb))
628 real_size += DS_SIZE;
629 else {
630 if (netif_msg_tx_err(priv))
453a6082 631 en_warn(priv, "Non-linear headers\n");
c27a02cd
YP
632 return 0;
633 }
634 }
c27a02cd
YP
635 } else {
636 *lso_header_size = 0;
acea73d6
ED
637 *inline_ok = is_inline(priv->prof->inline_thold, skb,
638 shinfo, pfrag);
639
640 if (*inline_ok)
c27a02cd 641 real_size = inline_size(skb);
acea73d6
ED
642 else
643 real_size = CTRL_SIZE +
644 (shinfo->nr_frags + 1) * DS_SIZE;
c27a02cd
YP
645 }
646
647 return real_size;
648}
649
7dfa4b41
ED
650static void build_inline_wqe(struct mlx4_en_tx_desc *tx_desc,
651 const struct sk_buff *skb,
b9d8839a 652 const struct skb_shared_info *shinfo,
224e92e0 653 void *fragptr)
c27a02cd
YP
654{
655 struct mlx4_wqe_inline_seg *inl = &tx_desc->inl;
31975e27 656 int spc = MLX4_INLINE_ALIGN - CTRL_SIZE - sizeof(*inl);
e533ac7e 657 unsigned int hlen = skb_headlen(skb);
c27a02cd
YP
658
659 if (skb->len <= spc) {
93591aaa
EE
660 if (likely(skb->len >= MIN_PKT_LEN)) {
661 inl->byte_count = cpu_to_be32(1 << 31 | skb->len);
662 } else {
663 inl->byte_count = cpu_to_be32(1 << 31 | MIN_PKT_LEN);
664 memset(((void *)(inl + 1)) + skb->len, 0,
665 MIN_PKT_LEN - skb->len);
666 }
e533ac7e 667 skb_copy_from_linear_data(skb, inl + 1, hlen);
b9d8839a 668 if (shinfo->nr_frags)
e533ac7e 669 memcpy(((void *)(inl + 1)) + hlen, fragptr,
b9d8839a 670 skb_frag_size(&shinfo->frags[0]));
c27a02cd
YP
671
672 } else {
673 inl->byte_count = cpu_to_be32(1 << 31 | spc);
e533ac7e
ED
674 if (hlen <= spc) {
675 skb_copy_from_linear_data(skb, inl + 1, hlen);
676 if (hlen < spc) {
677 memcpy(((void *)(inl + 1)) + hlen,
678 fragptr, spc - hlen);
679 fragptr += spc - hlen;
c27a02cd
YP
680 }
681 inl = (void *) (inl + 1) + spc;
682 memcpy(((void *)(inl + 1)), fragptr, skb->len - spc);
683 } else {
684 skb_copy_from_linear_data(skb, inl + 1, spc);
685 inl = (void *) (inl + 1) + spc;
686 skb_copy_from_linear_data_offset(skb, spc, inl + 1,
e533ac7e 687 hlen - spc);
b9d8839a 688 if (shinfo->nr_frags)
e533ac7e 689 memcpy(((void *)(inl + 1)) + hlen - spc,
b9d8839a
ED
690 fragptr,
691 skb_frag_size(&shinfo->frags[0]));
c27a02cd
YP
692 }
693
12b3375f 694 dma_wmb();
c27a02cd
YP
695 inl->byte_count = cpu_to_be32(1 << 31 | (skb->len - spc));
696 }
c27a02cd
YP
697}
698
f663dd9a 699u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
a350ecce 700 struct net_device *sb_dev)
c27a02cd 701{
bc6a4744 702 struct mlx4_en_priv *priv = netdev_priv(dev);
d317966b 703 u16 rings_p_up = priv->num_tx_rings_p_up;
c27a02cd 704
4b5e5b7e 705 if (netdev_get_num_tc(dev))
a350ecce 706 return netdev_pick_tx(dev, skb, NULL);
bc6a4744 707
a350ecce 708 return netdev_pick_tx(dev, skb, NULL) % rings_p_up;
c27a02cd
YP
709}
710
7dfa4b41
ED
711static void mlx4_bf_copy(void __iomem *dst, const void *src,
712 unsigned int bytecnt)
87a5c389
YP
713{
714 __iowrite64_copy(dst, src, bytecnt / 8);
715}
716
224e92e0
BB
717void mlx4_en_xmit_doorbell(struct mlx4_en_tx_ring *ring)
718{
719 wmb();
720 /* Since there is no iowrite*_native() that writes the
721 * value as is, without byteswapping - using the one
722 * the doesn't do byteswapping in the relevant arch
723 * endianness.
724 */
725#if defined(__LITTLE_ENDIAN)
726 iowrite32(
727#else
728 iowrite32be(
729#endif
7ba5e7bd 730 (__force u32)ring->doorbell_qpn,
224e92e0
BB
731 ring->bf.uar->map + MLX4_SEND_DOORBELL);
732}
733
734static void mlx4_en_tx_write_desc(struct mlx4_en_tx_ring *ring,
735 struct mlx4_en_tx_desc *tx_desc,
736 union mlx4_wqe_qpn_vlan qpn_vlan,
737 int desc_size, int bf_index,
738 __be32 op_own, bool bf_ok,
739 bool send_doorbell)
740{
741 tx_desc->ctrl.qpn_vlan = qpn_vlan;
742
743 if (bf_ok) {
744 op_own |= htonl((bf_index & 0xffff) << 8);
745 /* Ensure new descriptor hits memory
746 * before setting ownership of this descriptor to HW
747 */
748 dma_wmb();
749 tx_desc->ctrl.owner_opcode = op_own;
750
751 wmb();
752
753 mlx4_bf_copy(ring->bf.reg + ring->bf.offset, &tx_desc->ctrl,
754 desc_size);
755
756 wmb();
757
758 ring->bf.offset ^= ring->bf.buf_size;
759 } else {
760 /* Ensure new descriptor hits memory
761 * before setting ownership of this descriptor to HW
762 */
763 dma_wmb();
764 tx_desc->ctrl.owner_opcode = op_own;
765 if (send_doorbell)
766 mlx4_en_xmit_doorbell(ring);
767 else
768 ring->xmit_more++;
769 }
770}
771
f28186d6
TT
772static bool mlx4_en_build_dma_wqe(struct mlx4_en_priv *priv,
773 struct skb_shared_info *shinfo,
774 struct mlx4_wqe_data_seg *data,
775 struct sk_buff *skb,
776 int lso_header_size,
777 __be32 mr_key,
778 struct mlx4_en_tx_info *tx_info)
779{
780 struct device *ddev = priv->ddev;
781 dma_addr_t dma = 0;
782 u32 byte_count = 0;
783 int i_frag;
784
785 /* Map fragments if any */
786 for (i_frag = shinfo->nr_frags - 1; i_frag >= 0; i_frag--) {
d7840976 787 const skb_frag_t *frag = &shinfo->frags[i_frag];
f28186d6
TT
788 byte_count = skb_frag_size(frag);
789 dma = skb_frag_dma_map(ddev, frag,
790 0, byte_count,
791 DMA_TO_DEVICE);
792 if (dma_mapping_error(ddev, dma))
793 goto tx_drop_unmap;
794
795 data->addr = cpu_to_be64(dma);
796 data->lkey = mr_key;
797 dma_wmb();
798 data->byte_count = cpu_to_be32(byte_count);
799 --data;
800 }
801
802 /* Map linear part if needed */
803 if (tx_info->linear) {
804 byte_count = skb_headlen(skb) - lso_header_size;
805
806 dma = dma_map_single(ddev, skb->data +
807 lso_header_size, byte_count,
808 PCI_DMA_TODEVICE);
809 if (dma_mapping_error(ddev, dma))
810 goto tx_drop_unmap;
811
812 data->addr = cpu_to_be64(dma);
813 data->lkey = mr_key;
814 dma_wmb();
815 data->byte_count = cpu_to_be32(byte_count);
816 }
817 /* tx completion can avoid cache line miss for common cases */
818 tx_info->map0_dma = dma;
819 tx_info->map0_byte_count = byte_count;
820
821 return true;
822
823tx_drop_unmap:
824 en_err(priv, "DMA mapping error\n");
825
826 while (++i_frag < shinfo->nr_frags) {
827 ++data;
828 dma_unmap_page(ddev, (dma_addr_t)be64_to_cpu(data->addr),
829 be32_to_cpu(data->byte_count),
830 PCI_DMA_TODEVICE);
831 }
832
833 return false;
834}
835
61357325 836netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev)
c27a02cd 837{
b9d8839a 838 struct skb_shared_info *shinfo = skb_shinfo(skb);
c27a02cd 839 struct mlx4_en_priv *priv = netdev_priv(dev);
224e92e0 840 union mlx4_wqe_qpn_vlan qpn_vlan = {};
c27a02cd 841 struct mlx4_en_tx_ring *ring;
c27a02cd
YP
842 struct mlx4_en_tx_desc *tx_desc;
843 struct mlx4_wqe_data_seg *data;
c27a02cd 844 struct mlx4_en_tx_info *tx_info;
f28186d6 845 int tx_ind;
c27a02cd
YP
846 int nr_txbb;
847 int desc_size;
848 int real_size;
87a5c389 849 u32 index, bf_index;
c27a02cd 850 __be32 op_own;
c27a02cd 851 int lso_header_size;
acea73d6 852 void *fragptr = NULL;
87a5c389 853 bool bounce = false;
5804283d 854 bool send_doorbell;
fe971b95 855 bool stop_queue;
acea73d6 856 bool inline_ok;
f28186d6 857 u8 data_offset;
f905c79e 858 u32 ring_cons;
224e92e0 859 bool bf_ok;
c27a02cd 860
f905c79e 861 tx_ind = skb_get_queue_mapping(skb);
67f8b1dc 862 ring = priv->tx_ring[TX][tx_ind];
f905c79e 863
f28186d6 864 if (unlikely(!priv->port_up))
63a664b7
ED
865 goto tx_drop;
866
f905c79e 867 /* fetch ring->cons far ahead before needing it to avoid stall */
6aa7de05 868 ring_cons = READ_ONCE(ring->cons);
f905c79e 869
acea73d6
ED
870 real_size = get_real_size(skb, shinfo, dev, &lso_header_size,
871 &inline_ok, &fragptr);
c27a02cd 872 if (unlikely(!real_size))
7a61fc86 873 goto tx_drop_count;
c27a02cd 874
25985edc 875 /* Align descriptor to TXBB size */
c27a02cd 876 desc_size = ALIGN(real_size, TXBB_SIZE);
9573e0d3 877 nr_txbb = desc_size >> LOG_TXBB_SIZE;
c27a02cd
YP
878 if (unlikely(nr_txbb > MAX_DESC_TXBBS)) {
879 if (netif_msg_tx_err(priv))
453a6082 880 en_warn(priv, "Oversized header or SG list\n");
7a61fc86 881 goto tx_drop_count;
c27a02cd
YP
882 }
883
224e92e0 884 bf_ok = ring->bf_enabled;
e38af4fa 885 if (skb_vlan_tag_present(skb)) {
f28186d6
TT
886 u16 vlan_proto;
887
224e92e0 888 qpn_vlan.vlan_tag = cpu_to_be16(skb_vlan_tag_get(skb));
e38af4fa 889 vlan_proto = be16_to_cpu(skb->vlan_proto);
224e92e0
BB
890 if (vlan_proto == ETH_P_8021AD)
891 qpn_vlan.ins_vlan = MLX4_WQE_CTRL_INS_SVLAN;
892 else if (vlan_proto == ETH_P_8021Q)
893 qpn_vlan.ins_vlan = MLX4_WQE_CTRL_INS_CVLAN;
894 else
895 qpn_vlan.ins_vlan = 0;
896 bf_ok = false;
e38af4fa 897 }
c27a02cd 898
53511453 899 netdev_txq_bql_enqueue_prefetchw(ring->tx_queue);
29d40c90 900
c27a02cd
YP
901 /* Track current inflight packets for performance analysis */
902 AVG_PERF_COUNTER(priv->pstats.inflight_avg,
f905c79e 903 (u32)(ring->prod - ring_cons - 1));
c27a02cd
YP
904
905 /* Packet is good - grab an index and transmit it */
906 index = ring->prod & ring->size_mask;
87a5c389 907 bf_index = ring->prod;
c27a02cd
YP
908
909 /* See if we have enough space for whole descriptor TXBB for setting
910 * SW ownership on next descriptor; if not, use a bounce buffer. */
911 if (likely(index + nr_txbb <= ring->size))
9573e0d3 912 tx_desc = ring->buf + (index << LOG_TXBB_SIZE);
87a5c389 913 else {
c27a02cd 914 tx_desc = (struct mlx4_en_tx_desc *) ring->bounce_buf;
87a5c389 915 bounce = true;
224e92e0 916 bf_ok = false;
87a5c389 917 }
c27a02cd
YP
918
919 /* Save skb in tx_info ring */
920 tx_info = &ring->tx_info[index];
921 tx_info->skb = skb;
922 tx_info->nr_txbb = nr_txbb;
923
f28186d6
TT
924 if (!lso_header_size) {
925 data = &tx_desc->data;
926 data_offset = offsetof(struct mlx4_en_tx_desc, data);
927 } else {
928 int lso_align = ALIGN(lso_header_size + 4, DS_SIZE);
929
930 data = (void *)&tx_desc->lso + lso_align;
931 data_offset = offsetof(struct mlx4_en_tx_desc, lso) + lso_align;
932 }
237a3a3b
AV
933
934 /* valid only for none inline segments */
f28186d6 935 tx_info->data_offset = data_offset;
237a3a3b 936
acea73d6
ED
937 tx_info->inl = inline_ok;
938
f28186d6 939 tx_info->linear = lso_header_size < skb_headlen(skb) && !inline_ok;
237a3a3b 940
b9d8839a 941 tx_info->nr_maps = shinfo->nr_frags + tx_info->linear;
3d03641c 942 data += tx_info->nr_maps - 1;
237a3a3b 943
f28186d6
TT
944 if (!tx_info->inl)
945 if (!mlx4_en_build_dma_wqe(priv, shinfo, data, skb,
946 lso_header_size, ring->mr_key,
947 tx_info))
948 goto tx_drop_count;
237a3a3b 949
ec693d47
AV
950 /*
951 * For timestamping add flag to skb_shinfo and
952 * set flag for further reference
953 */
e70602a8 954 tx_info->ts_requested = 0;
7dfa4b41
ED
955 if (unlikely(ring->hwtstamp_tx_type == HWTSTAMP_TX_ON &&
956 shinfo->tx_flags & SKBTX_HW_TSTAMP)) {
957 shinfo->tx_flags |= SKBTX_IN_PROGRESS;
ec693d47
AV
958 tx_info->ts_requested = 1;
959 }
960
c27a02cd
YP
961 /* Prepare ctrl segement apart opcode+ownership, which depends on
962 * whether LSO is used */
60d6fe99 963 tx_desc->ctrl.srcrb_flags = priv->ctrl_flags;
c27a02cd 964 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
a4f2dacb
OG
965 if (!skb->encapsulation)
966 tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
967 MLX4_WQE_CTRL_TCP_UDP_CSUM);
968 else
969 tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM);
ad04378c 970 ring->tx_csum++;
c27a02cd
YP
971 }
972
79aeaccd 973 if (priv->flags & MLX4_EN_FLAG_ENABLE_HW_LOOPBACK) {
5f1cd200
AV
974 struct ethhdr *ethh;
975
213815a1
YB
976 /* Copy dst mac address to wqe. This allows loopback in eSwitch,
977 * so that VFs and PF can communicate with each other
978 */
979 ethh = (struct ethhdr *)skb->data;
980 tx_desc->ctrl.srcrb_flags16[0] = get_unaligned((__be16 *)ethh->h_dest);
981 tx_desc->ctrl.imm = get_unaligned((__be32 *)(ethh->h_dest + 2));
982 }
983
c27a02cd
YP
984 /* Handle LSO (TSO) packets */
985 if (lso_header_size) {
b9d8839a
ED
986 int i;
987
c27a02cd
YP
988 /* Mark opcode as LSO */
989 op_own = cpu_to_be32(MLX4_OPCODE_LSO | (1 << 6)) |
990 ((ring->prod & ring->size) ?
991 cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
992
993 /* Fill in the LSO prefix */
994 tx_desc->lso.mss_hdr_size = cpu_to_be32(
b9d8839a 995 shinfo->gso_size << 16 | lso_header_size);
c27a02cd
YP
996
997 /* Copy headers;
998 * note that we already verified that it is linear */
999 memcpy(tx_desc->lso.header, skb->data, lso_header_size);
c27a02cd 1000
9fab426d 1001 ring->tso_packets++;
b9d8839a 1002
75d04aa3 1003 i = shinfo->gso_segs;
5b263f53 1004 tx_info->nr_bytes = skb->len + (i - 1) * lso_header_size;
c27a02cd
YP
1005 ring->packets += i;
1006 } else {
1007 /* Normal (Non LSO) packet */
1008 op_own = cpu_to_be32(MLX4_OPCODE_SEND) |
1009 ((ring->prod & ring->size) ?
1010 cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
5b263f53 1011 tx_info->nr_bytes = max_t(unsigned int, skb->len, ETH_ZLEN);
c27a02cd 1012 ring->packets++;
c27a02cd 1013 }
5b263f53 1014 ring->bytes += tx_info->nr_bytes;
c27a02cd
YP
1015 AVG_PERF_COUNTER(priv->pstats.tx_pktsz_avg, skb->len);
1016
acea73d6 1017 if (tx_info->inl)
224e92e0 1018 build_inline_wqe(tx_desc, skb, shinfo, fragptr);
c27a02cd 1019
837052d0 1020 if (skb->encapsulation) {
09067122
AD
1021 union {
1022 struct iphdr *v4;
1023 struct ipv6hdr *v6;
1024 unsigned char *hdr;
1025 } ip;
1026 u8 proto;
1027
1028 ip.hdr = skb_inner_network_header(skb);
1029 proto = (ip.v4->version == 4) ? ip.v4->protocol :
1030 ip.v6->nexthdr;
1031
1032 if (proto == IPPROTO_TCP || proto == IPPROTO_UDP)
837052d0
OG
1033 op_own |= cpu_to_be32(MLX4_WQE_CTRL_IIP | MLX4_WQE_CTRL_ILP);
1034 else
1035 op_own |= cpu_to_be32(MLX4_WQE_CTRL_IIP);
1036 }
1037
c27a02cd
YP
1038 ring->prod += nr_txbb;
1039
1040 /* If we used a bounce buffer then copy descriptor back into place */
7dfa4b41 1041 if (unlikely(bounce))
c27a02cd
YP
1042 tx_desc = mlx4_en_bounce_to_desc(priv, ring, index, desc_size);
1043
eb0cabbd
AV
1044 skb_tx_timestamp(skb);
1045
fe971b95 1046 /* Check available TXBBs And 2K spare for prefetch */
488a9b48 1047 stop_queue = mlx4_en_is_tx_ring_full(ring);
fe971b95
ED
1048 if (unlikely(stop_queue)) {
1049 netif_tx_stop_queue(ring->tx_queue);
1050 ring->queue_stopped++;
1051 }
c2973444
ED
1052
1053 send_doorbell = __netdev_tx_sent_queue(ring->tx_queue,
1054 tx_info->nr_bytes,
3c31ff22 1055 netdev_xmit_more());
5804283d 1056
6a4e8121
ED
1057 real_size = (real_size / 16) & 0x3f;
1058
224e92e0 1059 bf_ok &= desc_size <= MAX_BF && send_doorbell;
e38af4fa 1060
224e92e0
BB
1061 if (bf_ok)
1062 qpn_vlan.bf_qpn = ring->doorbell_qpn | cpu_to_be32(real_size);
1063 else
1064 qpn_vlan.fence_size = real_size;
7dfa4b41 1065
224e92e0
BB
1066 mlx4_en_tx_write_desc(ring, tx_desc, qpn_vlan, desc_size, bf_index,
1067 op_own, bf_ok, send_doorbell);
c27a02cd 1068
fe971b95
ED
1069 if (unlikely(stop_queue)) {
1070 /* If queue was emptied after the if (stop_queue) , and before
1071 * the netif_tx_stop_queue() - need to wake the queue,
1072 * or else it will remain stopped forever.
1073 * Need a memory barrier to make sure ring->cons was not
1074 * updated before queue was stopped.
1075 */
1076 smp_rmb();
1077
6aa7de05 1078 ring_cons = READ_ONCE(ring->cons);
488a9b48 1079 if (unlikely(!mlx4_en_is_tx_ring_full(ring))) {
fe971b95
ED
1080 netif_tx_wake_queue(ring->tx_queue);
1081 ring->wake_queue++;
1082 }
1083 }
ec634fe3 1084 return NETDEV_TX_OK;
7e230913 1085
7a61fc86
MS
1086tx_drop_count:
1087 ring->tx_dropped++;
7e230913
YP
1088tx_drop:
1089 dev_kfree_skb_any(skb);
7e230913 1090 return NETDEV_TX_OK;
c27a02cd
YP
1091}
1092
36ea7964
TT
1093#define MLX4_EN_XDP_TX_NRTXBB 1
1094#define MLX4_EN_XDP_TX_REAL_SZ (((CTRL_SIZE + MLX4_EN_XDP_TX_NRTXBB * DS_SIZE) \
1095 / 16) & 0x3f)
1096
f025fd60
TT
1097void mlx4_en_init_tx_xdp_ring_descs(struct mlx4_en_priv *priv,
1098 struct mlx4_en_tx_ring *ring)
1099{
1100 int i;
1101
1102 for (i = 0; i < ring->size; i++) {
1103 struct mlx4_en_tx_info *tx_info = &ring->tx_info[i];
1104 struct mlx4_en_tx_desc *tx_desc = ring->buf +
1105 (i << LOG_TXBB_SIZE);
1106
1107 tx_info->map0_byte_count = PAGE_SIZE;
1108 tx_info->nr_txbb = MLX4_EN_XDP_TX_NRTXBB;
1109 tx_info->data_offset = offsetof(struct mlx4_en_tx_desc, data);
1110 tx_info->ts_requested = 0;
1111 tx_info->nr_maps = 1;
1112 tx_info->linear = 1;
1113 tx_info->inl = 0;
1114
1115 tx_desc->data.lkey = ring->mr_key;
1116 tx_desc->ctrl.qpn_vlan.fence_size = MLX4_EN_XDP_TX_REAL_SZ;
1117 tx_desc->ctrl.srcrb_flags = priv->ctrl_flags;
1118 }
1119}
1120
15fca2c8
TT
1121netdev_tx_t mlx4_en_xmit_frame(struct mlx4_en_rx_ring *rx_ring,
1122 struct mlx4_en_rx_alloc *frame,
5dad61b8 1123 struct mlx4_en_priv *priv, unsigned int length,
36ea7964 1124 int tx_ind, bool *doorbell_pending)
9ecc2d86 1125{
9ecc2d86 1126 struct mlx4_en_tx_desc *tx_desc;
9ecc2d86 1127 struct mlx4_en_tx_info *tx_info;
36ea7964
TT
1128 struct mlx4_wqe_data_seg *data;
1129 struct mlx4_en_tx_ring *ring;
9ecc2d86 1130 dma_addr_t dma;
9ecc2d86 1131 __be32 op_own;
36ea7964 1132 int index;
9ecc2d86 1133
36ea7964
TT
1134 if (unlikely(!priv->port_up))
1135 goto tx_drop;
9ecc2d86 1136
67f8b1dc 1137 ring = priv->tx_ring[TX_XDP][tx_ind];
9ecc2d86 1138
36ea7964 1139 if (unlikely(mlx4_en_is_tx_ring_full(ring)))
7a61fc86 1140 goto tx_drop_count;
9ecc2d86 1141
9ecc2d86
BB
1142 index = ring->prod & ring->size_mask;
1143 tx_info = &ring->tx_info[index];
1144
9ecc2d86
BB
1145 /* Track current inflight packets for performance analysis */
1146 AVG_PERF_COUNTER(priv->pstats.inflight_avg,
36ea7964 1147 (u32)(ring->prod - READ_ONCE(ring->cons) - 1));
9ecc2d86 1148
9573e0d3 1149 tx_desc = ring->buf + (index << LOG_TXBB_SIZE);
9ecc2d86
BB
1150 data = &tx_desc->data;
1151
1152 dma = frame->dma;
1153
1154 tx_info->page = frame->page;
1155 frame->page = NULL;
1156 tx_info->map0_dma = dma;
9ecc2d86 1157 tx_info->nr_bytes = max_t(unsigned int, length, ETH_ZLEN);
9ecc2d86 1158
ea3349a0
MKL
1159 dma_sync_single_range_for_device(priv->ddev, dma, frame->page_offset,
1160 length, PCI_DMA_TODEVICE);
9ecc2d86 1161
ea3349a0 1162 data->addr = cpu_to_be64(dma + frame->page_offset);
9ecc2d86
BB
1163 dma_wmb();
1164 data->byte_count = cpu_to_be32(length);
1165
1166 /* tx completion can avoid cache line miss for common cases */
9ecc2d86
BB
1167
1168 op_own = cpu_to_be32(MLX4_OPCODE_SEND) |
1169 ((ring->prod & ring->size) ?
1170 cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
1171
15fca2c8 1172 rx_ring->xdp_tx++;
9ecc2d86
BB
1173 AVG_PERF_COUNTER(priv->pstats.tx_pktsz_avg, length);
1174
36ea7964 1175 ring->prod += MLX4_EN_XDP_TX_NRTXBB;
9ecc2d86 1176
f6f0aa97
TT
1177 /* Ensure new descriptor hits memory
1178 * before setting ownership of this descriptor to HW
1179 */
1180 dma_wmb();
1181 tx_desc->ctrl.owner_opcode = op_own;
1182 ring->xmit_more++;
9ecc2d86 1183
36ea7964 1184 *doorbell_pending = true;
9ecc2d86
BB
1185
1186 return NETDEV_TX_OK;
1187
7a61fc86 1188tx_drop_count:
15fca2c8 1189 rx_ring->xdp_tx_full++;
6c78511b 1190 *doorbell_pending = true;
7a61fc86 1191tx_drop:
9ecc2d86
BB
1192 return NETDEV_TX_BUSY;
1193}