]> git.ipfire.org Git - people/arne_f/kernel.git/blame - drivers/net/ethernet/mellanox/mlx5/core/main.c
net/mlx5: Introduce blue flame register allocator
[people/arne_f/kernel.git] / drivers / net / ethernet / mellanox / mlx5 / core / main.c
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
adec640e 33#include <linux/highmem.h>
e126ba97
EC
34#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
40#include <linux/io-mapping.h>
db058a18 41#include <linux/interrupt.h>
e3297246 42#include <linux/delay.h>
e126ba97
EC
43#include <linux/mlx5/driver.h>
44#include <linux/mlx5/cq.h>
45#include <linux/mlx5/qp.h>
46#include <linux/mlx5/srq.h>
47#include <linux/debugfs.h>
f66f049f 48#include <linux/kmod.h>
b775516b 49#include <linux/mlx5/mlx5_ifc.h>
5a7b27eb
MG
50#ifdef CONFIG_RFS_ACCEL
51#include <linux/cpu_rmap.h>
52#endif
feae9087 53#include <net/devlink.h>
e126ba97 54#include "mlx5_core.h"
86d722ad 55#include "fs_core.h"
073bb189
SM
56#ifdef CONFIG_MLX5_CORE_EN
57#include "eswitch.h"
58#endif
e126ba97 59
e126ba97 60MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
4ae6c18c 61MODULE_DESCRIPTION("Mellanox Connect-IB, ConnectX-4 core driver");
e126ba97
EC
62MODULE_LICENSE("Dual BSD/GPL");
63MODULE_VERSION(DRIVER_VERSION);
64
f663ad98
KH
65unsigned int mlx5_core_debug_mask;
66module_param_named(debug_mask, mlx5_core_debug_mask, uint, 0644);
e126ba97
EC
67MODULE_PARM_DESC(debug_mask, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");
68
9603b61d 69#define MLX5_DEFAULT_PROF 2
f663ad98
KH
70static unsigned int prof_sel = MLX5_DEFAULT_PROF;
71module_param_named(prof_sel, prof_sel, uint, 0444);
9603b61d
JM
72MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");
73
f91e6d89
EBE
74enum {
75 MLX5_ATOMIC_REQ_MODE_BE = 0x0,
76 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS = 0x1,
77};
78
9603b61d
JM
79static struct mlx5_profile profile[] = {
80 [0] = {
81 .mask = 0,
82 },
83 [1] = {
84 .mask = MLX5_PROF_MASK_QP_SIZE,
85 .log_max_qp = 12,
86 },
87 [2] = {
88 .mask = MLX5_PROF_MASK_QP_SIZE |
89 MLX5_PROF_MASK_MR_CACHE,
90 .log_max_qp = 17,
91 .mr_cache[0] = {
92 .size = 500,
93 .limit = 250
94 },
95 .mr_cache[1] = {
96 .size = 500,
97 .limit = 250
98 },
99 .mr_cache[2] = {
100 .size = 500,
101 .limit = 250
102 },
103 .mr_cache[3] = {
104 .size = 500,
105 .limit = 250
106 },
107 .mr_cache[4] = {
108 .size = 500,
109 .limit = 250
110 },
111 .mr_cache[5] = {
112 .size = 500,
113 .limit = 250
114 },
115 .mr_cache[6] = {
116 .size = 500,
117 .limit = 250
118 },
119 .mr_cache[7] = {
120 .size = 500,
121 .limit = 250
122 },
123 .mr_cache[8] = {
124 .size = 500,
125 .limit = 250
126 },
127 .mr_cache[9] = {
128 .size = 500,
129 .limit = 250
130 },
131 .mr_cache[10] = {
132 .size = 500,
133 .limit = 250
134 },
135 .mr_cache[11] = {
136 .size = 500,
137 .limit = 250
138 },
139 .mr_cache[12] = {
140 .size = 64,
141 .limit = 32
142 },
143 .mr_cache[13] = {
144 .size = 32,
145 .limit = 16
146 },
147 .mr_cache[14] = {
148 .size = 16,
149 .limit = 8
150 },
151 .mr_cache[15] = {
152 .size = 8,
153 .limit = 4
154 },
7d0cc6ed
AK
155 .mr_cache[16] = {
156 .size = 8,
157 .limit = 4
158 },
159 .mr_cache[17] = {
160 .size = 8,
161 .limit = 4
162 },
163 .mr_cache[18] = {
164 .size = 8,
165 .limit = 4
166 },
167 .mr_cache[19] = {
168 .size = 4,
169 .limit = 2
170 },
171 .mr_cache[20] = {
172 .size = 4,
173 .limit = 2
174 },
9603b61d
JM
175 },
176};
e126ba97 177
e3297246
EC
178#define FW_INIT_TIMEOUT_MILI 2000
179#define FW_INIT_WAIT_MS 2
180
181static int wait_fw_init(struct mlx5_core_dev *dev, u32 max_wait_mili)
182{
183 unsigned long end = jiffies + msecs_to_jiffies(max_wait_mili);
184 int err = 0;
185
186 while (fw_initializing(dev)) {
187 if (time_after(jiffies, end)) {
188 err = -EBUSY;
189 break;
190 }
191 msleep(FW_INIT_WAIT_MS);
192 }
193
194 return err;
195}
196
012e50e1
HN
197static void mlx5_set_driver_version(struct mlx5_core_dev *dev)
198{
199 int driver_ver_sz = MLX5_FLD_SZ_BYTES(set_driver_version_in,
200 driver_version);
201 u8 in[MLX5_ST_SZ_BYTES(set_driver_version_in)] = {0};
202 u8 out[MLX5_ST_SZ_BYTES(set_driver_version_out)] = {0};
203 int remaining_size = driver_ver_sz;
204 char *string;
205
206 if (!MLX5_CAP_GEN(dev, driver_version))
207 return;
208
209 string = MLX5_ADDR_OF(set_driver_version_in, in, driver_version);
210
211 strncpy(string, "Linux", remaining_size);
212
213 remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
214 strncat(string, ",", remaining_size);
215
216 remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
217 strncat(string, DRIVER_NAME, remaining_size);
218
219 remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
220 strncat(string, ",", remaining_size);
221
222 remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
223 strncat(string, DRIVER_VERSION, remaining_size);
224
225 /*Send the command*/
226 MLX5_SET(set_driver_version_in, in, opcode,
227 MLX5_CMD_OP_SET_DRIVER_VERSION);
228
229 mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
230}
231
e126ba97
EC
232static int set_dma_caps(struct pci_dev *pdev)
233{
234 int err;
235
236 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
237 if (err) {
1a91de28 238 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
e126ba97
EC
239 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
240 if (err) {
1a91de28 241 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
e126ba97
EC
242 return err;
243 }
244 }
245
246 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
247 if (err) {
248 dev_warn(&pdev->dev,
1a91de28 249 "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
e126ba97
EC
250 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
251 if (err) {
252 dev_err(&pdev->dev,
1a91de28 253 "Can't set consistent PCI DMA mask, aborting\n");
e126ba97
EC
254 return err;
255 }
256 }
257
258 dma_set_max_seg_size(&pdev->dev, 2u * 1024 * 1024 * 1024);
259 return err;
260}
261
89d44f0a
MD
262static int mlx5_pci_enable_device(struct mlx5_core_dev *dev)
263{
264 struct pci_dev *pdev = dev->pdev;
265 int err = 0;
266
267 mutex_lock(&dev->pci_status_mutex);
268 if (dev->pci_status == MLX5_PCI_STATUS_DISABLED) {
269 err = pci_enable_device(pdev);
270 if (!err)
271 dev->pci_status = MLX5_PCI_STATUS_ENABLED;
272 }
273 mutex_unlock(&dev->pci_status_mutex);
274
275 return err;
276}
277
278static void mlx5_pci_disable_device(struct mlx5_core_dev *dev)
279{
280 struct pci_dev *pdev = dev->pdev;
281
282 mutex_lock(&dev->pci_status_mutex);
283 if (dev->pci_status == MLX5_PCI_STATUS_ENABLED) {
284 pci_disable_device(pdev);
285 dev->pci_status = MLX5_PCI_STATUS_DISABLED;
286 }
287 mutex_unlock(&dev->pci_status_mutex);
288}
289
e126ba97
EC
290static int request_bar(struct pci_dev *pdev)
291{
292 int err = 0;
293
294 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
1a91de28 295 dev_err(&pdev->dev, "Missing registers BAR, aborting\n");
e126ba97
EC
296 return -ENODEV;
297 }
298
299 err = pci_request_regions(pdev, DRIVER_NAME);
300 if (err)
301 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
302
303 return err;
304}
305
306static void release_bar(struct pci_dev *pdev)
307{
308 pci_release_regions(pdev);
309}
310
311static int mlx5_enable_msix(struct mlx5_core_dev *dev)
312{
db058a18
SM
313 struct mlx5_priv *priv = &dev->priv;
314 struct mlx5_eq_table *table = &priv->eq_table;
938fe83c 315 int num_eqs = 1 << MLX5_CAP_GEN(dev, log_max_eq);
e126ba97 316 int nvec;
e126ba97
EC
317 int i;
318
938fe83c
SM
319 nvec = MLX5_CAP_GEN(dev, num_ports) * num_online_cpus() +
320 MLX5_EQ_VEC_COMP_BASE;
e126ba97
EC
321 nvec = min_t(int, nvec, num_eqs);
322 if (nvec <= MLX5_EQ_VEC_COMP_BASE)
323 return -ENOMEM;
324
db058a18
SM
325 priv->msix_arr = kcalloc(nvec, sizeof(*priv->msix_arr), GFP_KERNEL);
326
327 priv->irq_info = kcalloc(nvec, sizeof(*priv->irq_info), GFP_KERNEL);
328 if (!priv->msix_arr || !priv->irq_info)
329 goto err_free_msix;
e126ba97
EC
330
331 for (i = 0; i < nvec; i++)
db058a18 332 priv->msix_arr[i].entry = i;
e126ba97 333
db058a18 334 nvec = pci_enable_msix_range(dev->pdev, priv->msix_arr,
3a9e161a 335 MLX5_EQ_VEC_COMP_BASE + 1, nvec);
f3c9407b
AG
336 if (nvec < 0)
337 return nvec;
e126ba97 338
f3c9407b 339 table->num_comp_vectors = nvec - MLX5_EQ_VEC_COMP_BASE;
e126ba97
EC
340
341 return 0;
db058a18
SM
342
343err_free_msix:
344 kfree(priv->irq_info);
345 kfree(priv->msix_arr);
346 return -ENOMEM;
e126ba97
EC
347}
348
349static void mlx5_disable_msix(struct mlx5_core_dev *dev)
350{
db058a18 351 struct mlx5_priv *priv = &dev->priv;
e126ba97
EC
352
353 pci_disable_msix(dev->pdev);
db058a18
SM
354 kfree(priv->irq_info);
355 kfree(priv->msix_arr);
e126ba97
EC
356}
357
358struct mlx5_reg_host_endianess {
359 u8 he;
360 u8 rsvd[15];
361};
362
87b8de49
EC
363
364#define CAP_MASK(pos, size) ((u64)((1 << (size)) - 1) << (pos))
365
366enum {
c7a08ac7
EC
367 MLX5_CAP_BITS_RW_MASK = CAP_MASK(MLX5_CAP_OFF_CMDIF_CSUM, 2) |
368 MLX5_DEV_CAP_FLAG_DCT,
87b8de49
EC
369};
370
2974ab6e 371static u16 to_fw_pkey_sz(struct mlx5_core_dev *dev, u32 size)
c7a08ac7
EC
372{
373 switch (size) {
374 case 128:
375 return 0;
376 case 256:
377 return 1;
378 case 512:
379 return 2;
380 case 1024:
381 return 3;
382 case 2048:
383 return 4;
384 case 4096:
385 return 5;
386 default:
2974ab6e 387 mlx5_core_warn(dev, "invalid pkey table size %d\n", size);
c7a08ac7
EC
388 return 0;
389 }
390}
391
b06e7de8
LR
392static int mlx5_core_get_caps_mode(struct mlx5_core_dev *dev,
393 enum mlx5_cap_type cap_type,
394 enum mlx5_cap_mode cap_mode)
c7a08ac7 395{
b775516b
EC
396 u8 in[MLX5_ST_SZ_BYTES(query_hca_cap_in)];
397 int out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
938fe83c
SM
398 void *out, *hca_caps;
399 u16 opmod = (cap_type << 1) | (cap_mode & 0x01);
e126ba97
EC
400 int err;
401
b775516b
EC
402 memset(in, 0, sizeof(in));
403 out = kzalloc(out_sz, GFP_KERNEL);
c7a08ac7 404 if (!out)
e126ba97 405 return -ENOMEM;
938fe83c 406
b775516b
EC
407 MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
408 MLX5_SET(query_hca_cap_in, in, op_mod, opmod);
409 err = mlx5_cmd_exec(dev, in, sizeof(in), out, out_sz);
c7a08ac7 410 if (err) {
938fe83c
SM
411 mlx5_core_warn(dev,
412 "QUERY_HCA_CAP : type(%x) opmode(%x) Failed(%d)\n",
413 cap_type, cap_mode, err);
e126ba97
EC
414 goto query_ex;
415 }
c7a08ac7 416
938fe83c
SM
417 hca_caps = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
418
419 switch (cap_mode) {
420 case HCA_CAP_OPMOD_GET_MAX:
421 memcpy(dev->hca_caps_max[cap_type], hca_caps,
422 MLX5_UN_SZ_BYTES(hca_cap_union));
423 break;
424 case HCA_CAP_OPMOD_GET_CUR:
425 memcpy(dev->hca_caps_cur[cap_type], hca_caps,
426 MLX5_UN_SZ_BYTES(hca_cap_union));
427 break;
428 default:
429 mlx5_core_warn(dev,
430 "Tried to query dev cap type(%x) with wrong opmode(%x)\n",
431 cap_type, cap_mode);
432 err = -EINVAL;
433 break;
434 }
c7a08ac7
EC
435query_ex:
436 kfree(out);
437 return err;
438}
439
b06e7de8
LR
440int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type)
441{
442 int ret;
443
444 ret = mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_CUR);
445 if (ret)
446 return ret;
447 return mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_MAX);
448}
449
f91e6d89 450static int set_caps(struct mlx5_core_dev *dev, void *in, int in_sz, int opmod)
c7a08ac7 451{
c4f287c4 452 u32 out[MLX5_ST_SZ_DW(set_hca_cap_out)] = {0};
e126ba97 453
b775516b 454 MLX5_SET(set_hca_cap_in, in, opcode, MLX5_CMD_OP_SET_HCA_CAP);
f91e6d89 455 MLX5_SET(set_hca_cap_in, in, op_mod, opmod << 1);
c4f287c4 456 return mlx5_cmd_exec(dev, in, in_sz, out, sizeof(out));
c7a08ac7
EC
457}
458
f91e6d89
EBE
459static int handle_hca_cap_atomic(struct mlx5_core_dev *dev)
460{
461 void *set_ctx;
462 void *set_hca_cap;
463 int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
464 int req_endianness;
465 int err;
466
467 if (MLX5_CAP_GEN(dev, atomic)) {
b06e7de8 468 err = mlx5_core_get_caps(dev, MLX5_CAP_ATOMIC);
f91e6d89
EBE
469 if (err)
470 return err;
471 } else {
472 return 0;
473 }
474
475 req_endianness =
476 MLX5_CAP_ATOMIC(dev,
477 supported_atomic_req_8B_endianess_mode_1);
478
479 if (req_endianness != MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS)
480 return 0;
481
482 set_ctx = kzalloc(set_sz, GFP_KERNEL);
483 if (!set_ctx)
484 return -ENOMEM;
485
486 set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);
487
488 /* Set requestor to host endianness */
489 MLX5_SET(atomic_caps, set_hca_cap, atomic_req_8B_endianess_mode,
490 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS);
491
492 err = set_caps(dev, set_ctx, set_sz, MLX5_SET_HCA_CAP_OP_MOD_ATOMIC);
493
494 kfree(set_ctx);
495 return err;
496}
497
c7a08ac7
EC
498static int handle_hca_cap(struct mlx5_core_dev *dev)
499{
b775516b 500 void *set_ctx = NULL;
c7a08ac7 501 struct mlx5_profile *prof = dev->profile;
c7a08ac7 502 int err = -ENOMEM;
b775516b 503 int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
938fe83c 504 void *set_hca_cap;
c7a08ac7 505
b775516b 506 set_ctx = kzalloc(set_sz, GFP_KERNEL);
c7a08ac7 507 if (!set_ctx)
e126ba97 508 goto query_ex;
e126ba97 509
b06e7de8 510 err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
e126ba97
EC
511 if (err)
512 goto query_ex;
513
938fe83c
SM
514 set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx,
515 capability);
516 memcpy(set_hca_cap, dev->hca_caps_cur[MLX5_CAP_GENERAL],
517 MLX5_ST_SZ_BYTES(cmd_hca_cap));
518
519 mlx5_core_dbg(dev, "Current Pkey table size %d Setting new size %d\n",
707c4602 520 mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(dev, pkey_table_size)),
938fe83c 521 128);
c7a08ac7 522 /* we limit the size of the pkey table to 128 entries for now */
938fe83c 523 MLX5_SET(cmd_hca_cap, set_hca_cap, pkey_table_size,
2974ab6e 524 to_fw_pkey_sz(dev, 128));
c7a08ac7
EC
525
526 if (prof->mask & MLX5_PROF_MASK_QP_SIZE)
938fe83c
SM
527 MLX5_SET(cmd_hca_cap, set_hca_cap, log_max_qp,
528 prof->log_max_qp);
c7a08ac7 529
938fe83c
SM
530 /* disable cmdif checksum */
531 MLX5_SET(cmd_hca_cap, set_hca_cap, cmdif_checksum, 0);
c7a08ac7 532
fe1e1876
CS
533 MLX5_SET(cmd_hca_cap, set_hca_cap, log_uar_page_sz, PAGE_SHIFT - 12);
534
f91e6d89
EBE
535 err = set_caps(dev, set_ctx, set_sz,
536 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE);
c7a08ac7 537
e126ba97 538query_ex:
e126ba97 539 kfree(set_ctx);
e126ba97
EC
540 return err;
541}
542
543static int set_hca_ctrl(struct mlx5_core_dev *dev)
544{
545 struct mlx5_reg_host_endianess he_in;
546 struct mlx5_reg_host_endianess he_out;
547 int err;
548
fc50db98
EC
549 if (!mlx5_core_is_pf(dev))
550 return 0;
551
e126ba97
EC
552 memset(&he_in, 0, sizeof(he_in));
553 he_in.he = MLX5_SET_HOST_ENDIANNESS;
554 err = mlx5_core_access_reg(dev, &he_in, sizeof(he_in),
555 &he_out, sizeof(he_out),
556 MLX5_REG_HOST_ENDIANNESS, 0, 1);
557 return err;
558}
559
0b107106 560int mlx5_core_enable_hca(struct mlx5_core_dev *dev, u16 func_id)
cd23b14b 561{
c4f287c4
SM
562 u32 out[MLX5_ST_SZ_DW(enable_hca_out)] = {0};
563 u32 in[MLX5_ST_SZ_DW(enable_hca_in)] = {0};
cd23b14b 564
0b107106
EC
565 MLX5_SET(enable_hca_in, in, opcode, MLX5_CMD_OP_ENABLE_HCA);
566 MLX5_SET(enable_hca_in, in, function_id, func_id);
c4f287c4 567 return mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
cd23b14b
EC
568}
569
0b107106 570int mlx5_core_disable_hca(struct mlx5_core_dev *dev, u16 func_id)
cd23b14b 571{
c4f287c4
SM
572 u32 out[MLX5_ST_SZ_DW(disable_hca_out)] = {0};
573 u32 in[MLX5_ST_SZ_DW(disable_hca_in)] = {0};
cd23b14b 574
0b107106
EC
575 MLX5_SET(disable_hca_in, in, opcode, MLX5_CMD_OP_DISABLE_HCA);
576 MLX5_SET(disable_hca_in, in, function_id, func_id);
c4f287c4 577 return mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
cd23b14b
EC
578}
579
a5a1d1c2 580u64 mlx5_read_internal_timer(struct mlx5_core_dev *dev)
b0844444
EBE
581{
582 u32 timer_h, timer_h1, timer_l;
583
584 timer_h = ioread32be(&dev->iseg->internal_timer_h);
585 timer_l = ioread32be(&dev->iseg->internal_timer_l);
586 timer_h1 = ioread32be(&dev->iseg->internal_timer_h);
587 if (timer_h != timer_h1) /* wrap around */
588 timer_l = ioread32be(&dev->iseg->internal_timer_l);
589
a5a1d1c2 590 return (u64)timer_l | (u64)timer_h1 << 32;
b0844444
EBE
591}
592
db058a18
SM
593static int mlx5_irq_set_affinity_hint(struct mlx5_core_dev *mdev, int i)
594{
595 struct mlx5_priv *priv = &mdev->priv;
596 struct msix_entry *msix = priv->msix_arr;
597 int irq = msix[i + MLX5_EQ_VEC_COMP_BASE].vector;
311c7c71 598 int numa_node = priv->numa_node;
db058a18
SM
599 int err;
600
601 if (!zalloc_cpumask_var(&priv->irq_info[i].mask, GFP_KERNEL)) {
602 mlx5_core_warn(mdev, "zalloc_cpumask_var failed");
603 return -ENOMEM;
604 }
605
dda922c8
DM
606 cpumask_set_cpu(cpumask_local_spread(i, numa_node),
607 priv->irq_info[i].mask);
db058a18
SM
608
609 err = irq_set_affinity_hint(irq, priv->irq_info[i].mask);
610 if (err) {
611 mlx5_core_warn(mdev, "irq_set_affinity_hint failed,irq 0x%.4x",
612 irq);
613 goto err_clear_mask;
614 }
615
616 return 0;
617
618err_clear_mask:
619 free_cpumask_var(priv->irq_info[i].mask);
620 return err;
621}
622
623static void mlx5_irq_clear_affinity_hint(struct mlx5_core_dev *mdev, int i)
624{
625 struct mlx5_priv *priv = &mdev->priv;
626 struct msix_entry *msix = priv->msix_arr;
627 int irq = msix[i + MLX5_EQ_VEC_COMP_BASE].vector;
628
629 irq_set_affinity_hint(irq, NULL);
630 free_cpumask_var(priv->irq_info[i].mask);
631}
632
633static int mlx5_irq_set_affinity_hints(struct mlx5_core_dev *mdev)
634{
635 int err;
636 int i;
637
638 for (i = 0; i < mdev->priv.eq_table.num_comp_vectors; i++) {
639 err = mlx5_irq_set_affinity_hint(mdev, i);
640 if (err)
641 goto err_out;
642 }
643
644 return 0;
645
646err_out:
647 for (i--; i >= 0; i--)
648 mlx5_irq_clear_affinity_hint(mdev, i);
649
650 return err;
651}
652
653static void mlx5_irq_clear_affinity_hints(struct mlx5_core_dev *mdev)
654{
655 int i;
656
657 for (i = 0; i < mdev->priv.eq_table.num_comp_vectors; i++)
658 mlx5_irq_clear_affinity_hint(mdev, i);
659}
660
0b6e26ce
DT
661int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
662 unsigned int *irqn)
233d05d2
SM
663{
664 struct mlx5_eq_table *table = &dev->priv.eq_table;
665 struct mlx5_eq *eq, *n;
666 int err = -ENOENT;
667
668 spin_lock(&table->lock);
669 list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
670 if (eq->index == vector) {
671 *eqn = eq->eqn;
672 *irqn = eq->irqn;
673 err = 0;
674 break;
675 }
676 }
677 spin_unlock(&table->lock);
678
679 return err;
680}
681EXPORT_SYMBOL(mlx5_vector2eqn);
682
94c6825e
MB
683struct mlx5_eq *mlx5_eqn2eq(struct mlx5_core_dev *dev, int eqn)
684{
685 struct mlx5_eq_table *table = &dev->priv.eq_table;
686 struct mlx5_eq *eq;
687
688 spin_lock(&table->lock);
689 list_for_each_entry(eq, &table->comp_eqs_list, list)
690 if (eq->eqn == eqn) {
691 spin_unlock(&table->lock);
692 return eq;
693 }
694
695 spin_unlock(&table->lock);
696
697 return ERR_PTR(-ENOENT);
698}
699
233d05d2
SM
700static void free_comp_eqs(struct mlx5_core_dev *dev)
701{
702 struct mlx5_eq_table *table = &dev->priv.eq_table;
703 struct mlx5_eq *eq, *n;
704
5a7b27eb
MG
705#ifdef CONFIG_RFS_ACCEL
706 if (dev->rmap) {
707 free_irq_cpu_rmap(dev->rmap);
708 dev->rmap = NULL;
709 }
710#endif
233d05d2
SM
711 spin_lock(&table->lock);
712 list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
713 list_del(&eq->list);
714 spin_unlock(&table->lock);
715 if (mlx5_destroy_unmap_eq(dev, eq))
716 mlx5_core_warn(dev, "failed to destroy EQ 0x%x\n",
717 eq->eqn);
718 kfree(eq);
719 spin_lock(&table->lock);
720 }
721 spin_unlock(&table->lock);
722}
723
724static int alloc_comp_eqs(struct mlx5_core_dev *dev)
725{
726 struct mlx5_eq_table *table = &dev->priv.eq_table;
db058a18 727 char name[MLX5_MAX_IRQ_NAME];
233d05d2
SM
728 struct mlx5_eq *eq;
729 int ncomp_vec;
730 int nent;
731 int err;
732 int i;
733
734 INIT_LIST_HEAD(&table->comp_eqs_list);
735 ncomp_vec = table->num_comp_vectors;
736 nent = MLX5_COMP_EQ_SIZE;
5a7b27eb
MG
737#ifdef CONFIG_RFS_ACCEL
738 dev->rmap = alloc_irq_cpu_rmap(ncomp_vec);
739 if (!dev->rmap)
740 return -ENOMEM;
741#endif
233d05d2
SM
742 for (i = 0; i < ncomp_vec; i++) {
743 eq = kzalloc(sizeof(*eq), GFP_KERNEL);
744 if (!eq) {
745 err = -ENOMEM;
746 goto clean;
747 }
748
5a7b27eb
MG
749#ifdef CONFIG_RFS_ACCEL
750 irq_cpu_rmap_add(dev->rmap,
751 dev->priv.msix_arr[i + MLX5_EQ_VEC_COMP_BASE].vector);
752#endif
db058a18 753 snprintf(name, MLX5_MAX_IRQ_NAME, "mlx5_comp%d", i);
233d05d2
SM
754 err = mlx5_create_map_eq(dev, eq,
755 i + MLX5_EQ_VEC_COMP_BASE, nent, 0,
2f5ff264 756 name, &dev->priv.bfregi.uars[0],
d9aaed83 757 MLX5_EQ_TYPE_COMP);
233d05d2
SM
758 if (err) {
759 kfree(eq);
760 goto clean;
761 }
762 mlx5_core_dbg(dev, "allocated completion EQN %d\n", eq->eqn);
763 eq->index = i;
764 spin_lock(&table->lock);
765 list_add_tail(&eq->list, &table->comp_eqs_list);
766 spin_unlock(&table->lock);
767 }
768
769 return 0;
770
771clean:
772 free_comp_eqs(dev);
773 return err;
774}
775
f62b8bb8
AV
776static int mlx5_core_set_issi(struct mlx5_core_dev *dev)
777{
c4f287c4
SM
778 u32 query_in[MLX5_ST_SZ_DW(query_issi_in)] = {0};
779 u32 query_out[MLX5_ST_SZ_DW(query_issi_out)] = {0};
f62b8bb8 780 u32 sup_issi;
c4f287c4 781 int err;
f62b8bb8
AV
782
783 MLX5_SET(query_issi_in, query_in, opcode, MLX5_CMD_OP_QUERY_ISSI);
c4f287c4
SM
784 err = mlx5_cmd_exec(dev, query_in, sizeof(query_in),
785 query_out, sizeof(query_out));
f62b8bb8 786 if (err) {
c4f287c4
SM
787 u32 syndrome;
788 u8 status;
789
790 mlx5_cmd_mbox_status(query_out, &status, &syndrome);
f9c14e46
KH
791 if (!status || syndrome == MLX5_DRIVER_SYND) {
792 mlx5_core_err(dev, "Failed to query ISSI err(%d) status(%d) synd(%d)\n",
793 err, status, syndrome);
794 return err;
f62b8bb8
AV
795 }
796
f9c14e46
KH
797 mlx5_core_warn(dev, "Query ISSI is not supported by FW, ISSI is 0\n");
798 dev->issi = 0;
799 return 0;
f62b8bb8
AV
800 }
801
802 sup_issi = MLX5_GET(query_issi_out, query_out, supported_issi_dw0);
803
804 if (sup_issi & (1 << 1)) {
c4f287c4
SM
805 u32 set_in[MLX5_ST_SZ_DW(set_issi_in)] = {0};
806 u32 set_out[MLX5_ST_SZ_DW(set_issi_out)] = {0};
f62b8bb8
AV
807
808 MLX5_SET(set_issi_in, set_in, opcode, MLX5_CMD_OP_SET_ISSI);
809 MLX5_SET(set_issi_in, set_in, current_issi, 1);
c4f287c4
SM
810 err = mlx5_cmd_exec(dev, set_in, sizeof(set_in),
811 set_out, sizeof(set_out));
f62b8bb8 812 if (err) {
f9c14e46
KH
813 mlx5_core_err(dev, "Failed to set ISSI to 1 err(%d)\n",
814 err);
f62b8bb8
AV
815 return err;
816 }
817
818 dev->issi = 1;
819
820 return 0;
e74a1db0 821 } else if (sup_issi & (1 << 0) || !sup_issi) {
f62b8bb8
AV
822 return 0;
823 }
824
825 return -ENOTSUPP;
826}
f62b8bb8 827
7907f23a 828
a31208b1
MD
829static int mlx5_pci_init(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
830{
831 struct pci_dev *pdev = dev->pdev;
832 int err = 0;
e126ba97 833
e126ba97
EC
834 pci_set_drvdata(dev->pdev, dev);
835 strncpy(priv->name, dev_name(&pdev->dev), MLX5_MAX_NAME_LEN);
836 priv->name[MLX5_MAX_NAME_LEN - 1] = 0;
837
838 mutex_init(&priv->pgdir_mutex);
839 INIT_LIST_HEAD(&priv->pgdir_list);
840 spin_lock_init(&priv->mkey_lock);
841
311c7c71
SM
842 mutex_init(&priv->alloc_mutex);
843
844 priv->numa_node = dev_to_node(&dev->pdev->dev);
845
e126ba97
EC
846 priv->dbg_root = debugfs_create_dir(dev_name(&pdev->dev), mlx5_debugfs_root);
847 if (!priv->dbg_root)
848 return -ENOMEM;
849
89d44f0a 850 err = mlx5_pci_enable_device(dev);
e126ba97 851 if (err) {
1a91de28 852 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
e126ba97
EC
853 goto err_dbg;
854 }
855
856 err = request_bar(pdev);
857 if (err) {
1a91de28 858 dev_err(&pdev->dev, "error requesting BARs, aborting\n");
e126ba97
EC
859 goto err_disable;
860 }
861
862 pci_set_master(pdev);
863
864 err = set_dma_caps(pdev);
865 if (err) {
866 dev_err(&pdev->dev, "Failed setting DMA capabilities mask, aborting\n");
867 goto err_clr_master;
868 }
869
870 dev->iseg_base = pci_resource_start(dev->pdev, 0);
871 dev->iseg = ioremap(dev->iseg_base, sizeof(*dev->iseg));
872 if (!dev->iseg) {
873 err = -ENOMEM;
874 dev_err(&pdev->dev, "Failed mapping initialization segment, aborting\n");
875 goto err_clr_master;
876 }
a31208b1
MD
877
878 return 0;
879
880err_clr_master:
881 pci_clear_master(dev->pdev);
882 release_bar(dev->pdev);
883err_disable:
89d44f0a 884 mlx5_pci_disable_device(dev);
a31208b1
MD
885
886err_dbg:
887 debugfs_remove(priv->dbg_root);
888 return err;
889}
890
891static void mlx5_pci_close(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
892{
893 iounmap(dev->iseg);
894 pci_clear_master(dev->pdev);
895 release_bar(dev->pdev);
89d44f0a 896 mlx5_pci_disable_device(dev);
a31208b1
MD
897 debugfs_remove(priv->dbg_root);
898}
899
59211bd3
MHY
900static int mlx5_init_once(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
901{
902 struct pci_dev *pdev = dev->pdev;
903 int err;
904
59211bd3
MHY
905 err = mlx5_query_board_id(dev);
906 if (err) {
907 dev_err(&pdev->dev, "query board id failed\n");
908 goto out;
909 }
910
911 err = mlx5_eq_init(dev);
912 if (err) {
913 dev_err(&pdev->dev, "failed to initialize eq\n");
914 goto out;
915 }
916
917 MLX5_INIT_DOORBELL_LOCK(&priv->cq_uar_lock);
918
919 err = mlx5_init_cq_table(dev);
920 if (err) {
921 dev_err(&pdev->dev, "failed to initialize cq table\n");
922 goto err_eq_cleanup;
923 }
924
925 mlx5_init_qp_table(dev);
926
927 mlx5_init_srq_table(dev);
928
929 mlx5_init_mkey_table(dev);
930
931 err = mlx5_init_rl_table(dev);
932 if (err) {
933 dev_err(&pdev->dev, "Failed to init rate limiting\n");
934 goto err_tables_cleanup;
935 }
936
c2d6e31a
MHY
937#ifdef CONFIG_MLX5_CORE_EN
938 err = mlx5_eswitch_init(dev);
939 if (err) {
940 dev_err(&pdev->dev, "Failed to init eswitch %d\n", err);
941 goto err_rl_cleanup;
942 }
943#endif
944
945 err = mlx5_sriov_init(dev);
946 if (err) {
947 dev_err(&pdev->dev, "Failed to init sriov %d\n", err);
948 goto err_eswitch_cleanup;
949 }
950
59211bd3
MHY
951 return 0;
952
c2d6e31a
MHY
953err_eswitch_cleanup:
954#ifdef CONFIG_MLX5_CORE_EN
955 mlx5_eswitch_cleanup(dev->priv.eswitch);
956
957err_rl_cleanup:
958#endif
959 mlx5_cleanup_rl_table(dev);
960
59211bd3
MHY
961err_tables_cleanup:
962 mlx5_cleanup_mkey_table(dev);
963 mlx5_cleanup_srq_table(dev);
964 mlx5_cleanup_qp_table(dev);
965 mlx5_cleanup_cq_table(dev);
966
967err_eq_cleanup:
968 mlx5_eq_cleanup(dev);
969
970out:
971 return err;
972}
973
974static void mlx5_cleanup_once(struct mlx5_core_dev *dev)
975{
c2d6e31a
MHY
976 mlx5_sriov_cleanup(dev);
977#ifdef CONFIG_MLX5_CORE_EN
978 mlx5_eswitch_cleanup(dev->priv.eswitch);
979#endif
59211bd3
MHY
980 mlx5_cleanup_rl_table(dev);
981 mlx5_cleanup_mkey_table(dev);
982 mlx5_cleanup_srq_table(dev);
983 mlx5_cleanup_qp_table(dev);
984 mlx5_cleanup_cq_table(dev);
985 mlx5_eq_cleanup(dev);
986}
987
988static int mlx5_load_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
989 bool boot)
a31208b1
MD
990{
991 struct pci_dev *pdev = dev->pdev;
992 int err;
993
89d44f0a 994 mutex_lock(&dev->intf_state_mutex);
5fc7197d 995 if (test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
89d44f0a
MD
996 dev_warn(&dev->pdev->dev, "%s: interface is up, NOP\n",
997 __func__);
998 goto out;
999 }
1000
e126ba97
EC
1001 dev_info(&pdev->dev, "firmware version: %d.%d.%d\n", fw_rev_maj(dev),
1002 fw_rev_min(dev), fw_rev_sub(dev));
1003
89d44f0a
MD
1004 /* on load removing any previous indication of internal error, device is
1005 * up
1006 */
1007 dev->state = MLX5_DEVICE_STATE_UP;
1008
e126ba97
EC
1009 err = mlx5_cmd_init(dev);
1010 if (err) {
1011 dev_err(&pdev->dev, "Failed initializing command interface, aborting\n");
89d44f0a 1012 goto out_err;
e126ba97
EC
1013 }
1014
e3297246
EC
1015 err = wait_fw_init(dev, FW_INIT_TIMEOUT_MILI);
1016 if (err) {
1017 dev_err(&dev->pdev->dev, "Firmware over %d MS in initializing state, aborting\n",
1018 FW_INIT_TIMEOUT_MILI);
1019 goto out_err;
1020 }
1021
0b107106 1022 err = mlx5_core_enable_hca(dev, 0);
cd23b14b
EC
1023 if (err) {
1024 dev_err(&pdev->dev, "enable hca failed\n");
59211bd3 1025 goto err_cmd_cleanup;
cd23b14b
EC
1026 }
1027
f62b8bb8
AV
1028 err = mlx5_core_set_issi(dev);
1029 if (err) {
1030 dev_err(&pdev->dev, "failed to set issi\n");
1031 goto err_disable_hca;
1032 }
f62b8bb8 1033
cd23b14b
EC
1034 err = mlx5_satisfy_startup_pages(dev, 1);
1035 if (err) {
1036 dev_err(&pdev->dev, "failed to allocate boot pages\n");
1037 goto err_disable_hca;
1038 }
1039
e126ba97
EC
1040 err = set_hca_ctrl(dev);
1041 if (err) {
1042 dev_err(&pdev->dev, "set_hca_ctrl failed\n");
cd23b14b 1043 goto reclaim_boot_pages;
e126ba97
EC
1044 }
1045
1046 err = handle_hca_cap(dev);
1047 if (err) {
1048 dev_err(&pdev->dev, "handle_hca_cap failed\n");
cd23b14b 1049 goto reclaim_boot_pages;
e126ba97
EC
1050 }
1051
f91e6d89
EBE
1052 err = handle_hca_cap_atomic(dev);
1053 if (err) {
1054 dev_err(&pdev->dev, "handle_hca_cap_atomic failed\n");
1055 goto reclaim_boot_pages;
e126ba97
EC
1056 }
1057
cd23b14b 1058 err = mlx5_satisfy_startup_pages(dev, 0);
e126ba97 1059 if (err) {
cd23b14b
EC
1060 dev_err(&pdev->dev, "failed to allocate init pages\n");
1061 goto reclaim_boot_pages;
e126ba97
EC
1062 }
1063
1064 err = mlx5_pagealloc_start(dev);
1065 if (err) {
1066 dev_err(&pdev->dev, "mlx5_pagealloc_start failed\n");
cd23b14b 1067 goto reclaim_boot_pages;
e126ba97
EC
1068 }
1069
1070 err = mlx5_cmd_init_hca(dev);
1071 if (err) {
1072 dev_err(&pdev->dev, "init hca failed\n");
1073 goto err_pagealloc_stop;
1074 }
1075
012e50e1
HN
1076 mlx5_set_driver_version(dev);
1077
e126ba97
EC
1078 mlx5_start_health_poll(dev);
1079
bba1574c
DJ
1080 err = mlx5_query_hca_caps(dev);
1081 if (err) {
1082 dev_err(&pdev->dev, "query hca failed\n");
1083 goto err_stop_poll;
1084 }
1085
59211bd3
MHY
1086 if (boot && mlx5_init_once(dev, priv)) {
1087 dev_err(&pdev->dev, "sw objs init failed\n");
e126ba97
EC
1088 goto err_stop_poll;
1089 }
1090
1091 err = mlx5_enable_msix(dev);
1092 if (err) {
1093 dev_err(&pdev->dev, "enable msix failed\n");
59211bd3 1094 goto err_cleanup_once;
e126ba97
EC
1095 }
1096
2f5ff264 1097 err = mlx5_alloc_bfregs(dev, &priv->bfregi);
e126ba97
EC
1098 if (err) {
1099 dev_err(&pdev->dev, "Failed allocating uar, aborting\n");
59211bd3 1100 goto err_disable_msix;
e126ba97
EC
1101 }
1102
1103 err = mlx5_start_eqs(dev);
1104 if (err) {
1105 dev_err(&pdev->dev, "Failed to start pages and async EQs\n");
1106 goto err_free_uar;
1107 }
1108
233d05d2
SM
1109 err = alloc_comp_eqs(dev);
1110 if (err) {
1111 dev_err(&pdev->dev, "Failed to alloc completion EQs\n");
1112 goto err_stop_eqs;
1113 }
1114
db058a18 1115 err = mlx5_irq_set_affinity_hints(dev);
59211bd3 1116 if (err) {
db058a18 1117 dev_err(&pdev->dev, "Failed to alloc affinity hint cpumask\n");
59211bd3
MHY
1118 goto err_affinity_hints;
1119 }
e126ba97 1120
86d722ad
MG
1121 err = mlx5_init_fs(dev);
1122 if (err) {
1123 dev_err(&pdev->dev, "Failed to init flow steering\n");
1124 goto err_fs;
1125 }
1466cc5b 1126
073bb189 1127#ifdef CONFIG_MLX5_CORE_EN
c2d6e31a 1128 mlx5_eswitch_attach(dev->priv.eswitch);
073bb189
SM
1129#endif
1130
c2d6e31a 1131 err = mlx5_sriov_attach(dev);
fc50db98
EC
1132 if (err) {
1133 dev_err(&pdev->dev, "sriov init failed %d\n", err);
1134 goto err_sriov;
1135 }
1136
737a234b
MHY
1137 if (mlx5_device_registered(dev)) {
1138 mlx5_attach_device(dev);
1139 } else {
1140 err = mlx5_register_device(dev);
1141 if (err) {
1142 dev_err(&pdev->dev, "mlx5_register_device failed %d\n", err);
1143 goto err_reg_dev;
1144 }
a31208b1
MD
1145 }
1146
5fc7197d
MD
1147 clear_bit(MLX5_INTERFACE_STATE_DOWN, &dev->intf_state);
1148 set_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
89d44f0a
MD
1149out:
1150 mutex_unlock(&dev->intf_state_mutex);
1151
e126ba97
EC
1152 return 0;
1153
59211bd3 1154err_reg_dev:
c2d6e31a 1155 mlx5_sriov_detach(dev);
fc50db98 1156
59211bd3 1157err_sriov:
073bb189 1158#ifdef CONFIG_MLX5_CORE_EN
c2d6e31a 1159 mlx5_eswitch_detach(dev->priv.eswitch);
073bb189 1160#endif
86d722ad 1161 mlx5_cleanup_fs(dev);
59211bd3 1162
86d722ad 1163err_fs:
a31208b1 1164 mlx5_irq_clear_affinity_hints(dev);
59211bd3
MHY
1165
1166err_affinity_hints:
db058a18
SM
1167 free_comp_eqs(dev);
1168
233d05d2
SM
1169err_stop_eqs:
1170 mlx5_stop_eqs(dev);
1171
e126ba97 1172err_free_uar:
2f5ff264 1173 mlx5_free_bfregs(dev, &priv->bfregi);
e126ba97 1174
59211bd3 1175err_disable_msix:
e126ba97
EC
1176 mlx5_disable_msix(dev);
1177
59211bd3
MHY
1178err_cleanup_once:
1179 if (boot)
1180 mlx5_cleanup_once(dev);
1181
e126ba97
EC
1182err_stop_poll:
1183 mlx5_stop_health_poll(dev);
1bde6e30
EC
1184 if (mlx5_cmd_teardown_hca(dev)) {
1185 dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
89d44f0a 1186 goto out_err;
1bde6e30 1187 }
e126ba97
EC
1188
1189err_pagealloc_stop:
1190 mlx5_pagealloc_stop(dev);
1191
cd23b14b 1192reclaim_boot_pages:
e126ba97
EC
1193 mlx5_reclaim_startup_pages(dev);
1194
cd23b14b 1195err_disable_hca:
0b107106 1196 mlx5_core_disable_hca(dev, 0);
cd23b14b 1197
59211bd3 1198err_cmd_cleanup:
e126ba97
EC
1199 mlx5_cmd_cleanup(dev);
1200
89d44f0a
MD
1201out_err:
1202 dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
1203 mutex_unlock(&dev->intf_state_mutex);
1204
e126ba97
EC
1205 return err;
1206}
e126ba97 1207
59211bd3
MHY
1208static int mlx5_unload_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
1209 bool cleanup)
e126ba97 1210{
89d44f0a 1211 int err = 0;
e126ba97 1212
89d44f0a 1213 mutex_lock(&dev->intf_state_mutex);
5fc7197d 1214 if (test_bit(MLX5_INTERFACE_STATE_DOWN, &dev->intf_state)) {
89d44f0a
MD
1215 dev_warn(&dev->pdev->dev, "%s: interface is down, NOP\n",
1216 __func__);
59211bd3
MHY
1217 if (cleanup)
1218 mlx5_cleanup_once(dev);
89d44f0a
MD
1219 goto out;
1220 }
6b6adee3 1221
737a234b
MHY
1222 if (mlx5_device_registered(dev))
1223 mlx5_detach_device(dev);
1224
c2d6e31a 1225 mlx5_sriov_detach(dev);
073bb189 1226#ifdef CONFIG_MLX5_CORE_EN
c2d6e31a 1227 mlx5_eswitch_detach(dev->priv.eswitch);
073bb189 1228#endif
86d722ad 1229 mlx5_cleanup_fs(dev);
db058a18 1230 mlx5_irq_clear_affinity_hints(dev);
233d05d2 1231 free_comp_eqs(dev);
e126ba97 1232 mlx5_stop_eqs(dev);
2f5ff264 1233 mlx5_free_bfregs(dev, &priv->bfregi);
e126ba97 1234 mlx5_disable_msix(dev);
59211bd3
MHY
1235 if (cleanup)
1236 mlx5_cleanup_once(dev);
e126ba97 1237 mlx5_stop_health_poll(dev);
ac6ea6e8
EC
1238 err = mlx5_cmd_teardown_hca(dev);
1239 if (err) {
1bde6e30 1240 dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
ac6ea6e8 1241 goto out;
1bde6e30 1242 }
e126ba97
EC
1243 mlx5_pagealloc_stop(dev);
1244 mlx5_reclaim_startup_pages(dev);
0b107106 1245 mlx5_core_disable_hca(dev, 0);
e126ba97 1246 mlx5_cmd_cleanup(dev);
9603b61d 1247
ac6ea6e8 1248out:
5fc7197d
MD
1249 clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
1250 set_bit(MLX5_INTERFACE_STATE_DOWN, &dev->intf_state);
89d44f0a 1251 mutex_unlock(&dev->intf_state_mutex);
ac6ea6e8 1252 return err;
9603b61d 1253}
64613d94 1254
9603b61d
JM
1255struct mlx5_core_event_handler {
1256 void (*event)(struct mlx5_core_dev *dev,
1257 enum mlx5_dev_event event,
1258 void *data);
1259};
1260
feae9087
OG
1261static const struct devlink_ops mlx5_devlink_ops = {
1262#ifdef CONFIG_MLX5_CORE_EN
1263 .eswitch_mode_set = mlx5_devlink_eswitch_mode_set,
1264 .eswitch_mode_get = mlx5_devlink_eswitch_mode_get,
bffaa916
RD
1265 .eswitch_inline_mode_set = mlx5_devlink_eswitch_inline_mode_set,
1266 .eswitch_inline_mode_get = mlx5_devlink_eswitch_inline_mode_get,
feae9087
OG
1267#endif
1268};
f66f049f 1269
59211bd3 1270#define MLX5_IB_MOD "mlx5_ib"
9603b61d
JM
1271static int init_one(struct pci_dev *pdev,
1272 const struct pci_device_id *id)
1273{
1274 struct mlx5_core_dev *dev;
feae9087 1275 struct devlink *devlink;
9603b61d
JM
1276 struct mlx5_priv *priv;
1277 int err;
1278
feae9087
OG
1279 devlink = devlink_alloc(&mlx5_devlink_ops, sizeof(*dev));
1280 if (!devlink) {
9603b61d
JM
1281 dev_err(&pdev->dev, "kzalloc failed\n");
1282 return -ENOMEM;
1283 }
feae9087
OG
1284
1285 dev = devlink_priv(devlink);
9603b61d 1286 priv = &dev->priv;
fc50db98 1287 priv->pci_dev_data = id->driver_data;
9603b61d
JM
1288
1289 pci_set_drvdata(pdev, dev);
1290
0e97a340
HN
1291 dev->pdev = pdev;
1292 dev->event = mlx5_core_event;
9603b61d 1293 dev->profile = &profile[prof_sel];
9603b61d 1294
364d1798
EC
1295 INIT_LIST_HEAD(&priv->ctx_list);
1296 spin_lock_init(&priv->ctx_lock);
89d44f0a
MD
1297 mutex_init(&dev->pci_status_mutex);
1298 mutex_init(&dev->intf_state_mutex);
d9aaed83
AK
1299
1300#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1301 err = init_srcu_struct(&priv->pfault_srcu);
1302 if (err) {
1303 dev_err(&pdev->dev, "init_srcu_struct failed with error code %d\n",
1304 err);
1305 goto clean_dev;
1306 }
1307#endif
a31208b1 1308 err = mlx5_pci_init(dev, priv);
9603b61d 1309 if (err) {
a31208b1 1310 dev_err(&pdev->dev, "mlx5_pci_init failed with error code %d\n", err);
d9aaed83 1311 goto clean_srcu;
9603b61d
JM
1312 }
1313
ac6ea6e8
EC
1314 err = mlx5_health_init(dev);
1315 if (err) {
1316 dev_err(&pdev->dev, "mlx5_health_init failed with error code %d\n", err);
1317 goto close_pci;
1318 }
1319
59211bd3
MHY
1320 mlx5_pagealloc_init(dev);
1321
1322 err = mlx5_load_one(dev, priv, true);
9603b61d 1323 if (err) {
a31208b1 1324 dev_err(&pdev->dev, "mlx5_load_one failed with error code %d\n", err);
ac6ea6e8 1325 goto clean_health;
9603b61d 1326 }
59211bd3 1327
737a234b
MHY
1328 err = request_module_nowait(MLX5_IB_MOD);
1329 if (err)
1330 pr_info("failed request module on %s\n", MLX5_IB_MOD);
9603b61d 1331
feae9087
OG
1332 err = devlink_register(devlink, &pdev->dev);
1333 if (err)
1334 goto clean_load;
1335
9603b61d
JM
1336 return 0;
1337
feae9087 1338clean_load:
59211bd3 1339 mlx5_unload_one(dev, priv, true);
ac6ea6e8 1340clean_health:
59211bd3 1341 mlx5_pagealloc_cleanup(dev);
ac6ea6e8 1342 mlx5_health_cleanup(dev);
a31208b1
MD
1343close_pci:
1344 mlx5_pci_close(dev, priv);
d9aaed83
AK
1345clean_srcu:
1346#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1347 cleanup_srcu_struct(&priv->pfault_srcu);
a31208b1 1348clean_dev:
d9aaed83 1349#endif
a31208b1 1350 pci_set_drvdata(pdev, NULL);
feae9087 1351 devlink_free(devlink);
a31208b1 1352
9603b61d
JM
1353 return err;
1354}
a31208b1 1355
9603b61d
JM
1356static void remove_one(struct pci_dev *pdev)
1357{
1358 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
feae9087 1359 struct devlink *devlink = priv_to_devlink(dev);
a31208b1 1360 struct mlx5_priv *priv = &dev->priv;
9603b61d 1361
feae9087 1362 devlink_unregister(devlink);
737a234b
MHY
1363 mlx5_unregister_device(dev);
1364
59211bd3 1365 if (mlx5_unload_one(dev, priv, true)) {
a31208b1 1366 dev_err(&dev->pdev->dev, "mlx5_unload_one failed\n");
ac6ea6e8 1367 mlx5_health_cleanup(dev);
a31208b1
MD
1368 return;
1369 }
737a234b 1370
59211bd3 1371 mlx5_pagealloc_cleanup(dev);
ac6ea6e8 1372 mlx5_health_cleanup(dev);
a31208b1 1373 mlx5_pci_close(dev, priv);
d9aaed83
AK
1374#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1375 cleanup_srcu_struct(&priv->pfault_srcu);
1376#endif
a31208b1 1377 pci_set_drvdata(pdev, NULL);
feae9087 1378 devlink_free(devlink);
9603b61d
JM
1379}
1380
89d44f0a
MD
1381static pci_ers_result_t mlx5_pci_err_detected(struct pci_dev *pdev,
1382 pci_channel_state_t state)
1383{
1384 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1385 struct mlx5_priv *priv = &dev->priv;
1386
1387 dev_info(&pdev->dev, "%s was called\n", __func__);
04c0c1ab 1388
89d44f0a 1389 mlx5_enter_error_state(dev);
59211bd3 1390 mlx5_unload_one(dev, priv, false);
05ac2c0b
MHY
1391 /* In case of kernel call save the pci state and drain health wq */
1392 if (state) {
1393 pci_save_state(pdev);
1394 mlx5_drain_health_wq(dev);
1395 mlx5_pci_disable_device(dev);
1396 }
1397
89d44f0a
MD
1398 return state == pci_channel_io_perm_failure ?
1399 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
1400}
1401
d57847dc
DJ
1402/* wait for the device to show vital signs by waiting
1403 * for the health counter to start counting.
89d44f0a 1404 */
d57847dc 1405static int wait_vital(struct pci_dev *pdev)
89d44f0a
MD
1406{
1407 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1408 struct mlx5_core_health *health = &dev->priv.health;
1409 const int niter = 100;
d57847dc 1410 u32 last_count = 0;
89d44f0a 1411 u32 count;
89d44f0a
MD
1412 int i;
1413
89d44f0a
MD
1414 for (i = 0; i < niter; i++) {
1415 count = ioread32be(health->health_counter);
1416 if (count && count != 0xffffffff) {
d57847dc
DJ
1417 if (last_count && last_count != count) {
1418 dev_info(&pdev->dev, "Counter value 0x%x after %d iterations\n", count, i);
1419 return 0;
1420 }
1421 last_count = count;
89d44f0a
MD
1422 }
1423 msleep(50);
1424 }
1425
d57847dc 1426 return -ETIMEDOUT;
89d44f0a
MD
1427}
1428
1061c90f 1429static pci_ers_result_t mlx5_pci_slot_reset(struct pci_dev *pdev)
89d44f0a
MD
1430{
1431 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
89d44f0a
MD
1432 int err;
1433
1434 dev_info(&pdev->dev, "%s was called\n", __func__);
1435
1061c90f 1436 err = mlx5_pci_enable_device(dev);
d57847dc 1437 if (err) {
1061c90f
MHY
1438 dev_err(&pdev->dev, "%s: mlx5_pci_enable_device failed with error code: %d\n"
1439 , __func__, err);
1440 return PCI_ERS_RESULT_DISCONNECT;
1441 }
1442
1443 pci_set_master(pdev);
1444 pci_restore_state(pdev);
1445
1446 if (wait_vital(pdev)) {
d57847dc 1447 dev_err(&pdev->dev, "%s: wait_vital timed out\n", __func__);
1061c90f 1448 return PCI_ERS_RESULT_DISCONNECT;
d57847dc 1449 }
89d44f0a 1450
1061c90f
MHY
1451 return PCI_ERS_RESULT_RECOVERED;
1452}
1453
1061c90f
MHY
1454static void mlx5_pci_resume(struct pci_dev *pdev)
1455{
1456 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1457 struct mlx5_priv *priv = &dev->priv;
1458 int err;
1459
1460 dev_info(&pdev->dev, "%s was called\n", __func__);
1461
59211bd3 1462 err = mlx5_load_one(dev, priv, false);
89d44f0a
MD
1463 if (err)
1464 dev_err(&pdev->dev, "%s: mlx5_load_one failed with error code: %d\n"
1465 , __func__, err);
1466 else
1467 dev_info(&pdev->dev, "%s: device recovered\n", __func__);
1468}
1469
1470static const struct pci_error_handlers mlx5_err_handler = {
1471 .error_detected = mlx5_pci_err_detected,
1472 .slot_reset = mlx5_pci_slot_reset,
1473 .resume = mlx5_pci_resume
1474};
1475
5fc7197d
MD
1476static void shutdown(struct pci_dev *pdev)
1477{
1478 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1479 struct mlx5_priv *priv = &dev->priv;
1480
1481 dev_info(&pdev->dev, "Shutdown was called\n");
1482 /* Notify mlx5 clients that the kernel is being shut down */
1483 set_bit(MLX5_INTERFACE_STATE_SHUTDOWN, &dev->intf_state);
59211bd3 1484 mlx5_unload_one(dev, priv, false);
5fc7197d
MD
1485 mlx5_pci_disable_device(dev);
1486}
1487
9603b61d 1488static const struct pci_device_id mlx5_core_pci_table[] = {
fc50db98
EC
1489 { PCI_VDEVICE(MELLANOX, 0x1011) }, /* Connect-IB */
1490 { PCI_VDEVICE(MELLANOX, 0x1012), MLX5_PCI_DEV_IS_VF}, /* Connect-IB VF */
1491 { PCI_VDEVICE(MELLANOX, 0x1013) }, /* ConnectX-4 */
1492 { PCI_VDEVICE(MELLANOX, 0x1014), MLX5_PCI_DEV_IS_VF}, /* ConnectX-4 VF */
1493 { PCI_VDEVICE(MELLANOX, 0x1015) }, /* ConnectX-4LX */
1494 { PCI_VDEVICE(MELLANOX, 0x1016), MLX5_PCI_DEV_IS_VF}, /* ConnectX-4LX VF */
7092fe86 1495 { PCI_VDEVICE(MELLANOX, 0x1017) }, /* ConnectX-5, PCIe 3.0 */
64dbbdfe 1496 { PCI_VDEVICE(MELLANOX, 0x1018), MLX5_PCI_DEV_IS_VF}, /* ConnectX-5 VF */
7092fe86 1497 { PCI_VDEVICE(MELLANOX, 0x1019) }, /* ConnectX-5, PCIe 4.0 */
86490d9a 1498 { PCI_VDEVICE(MELLANOX, 0x101a), MLX5_PCI_DEV_IS_VF}, /* ConnectX-5, PCIe 4.0 VF */
9603b61d
JM
1499 { 0, }
1500};
1501
1502MODULE_DEVICE_TABLE(pci, mlx5_core_pci_table);
1503
04c0c1ab
MHY
1504void mlx5_disable_device(struct mlx5_core_dev *dev)
1505{
1506 mlx5_pci_err_detected(dev->pdev, 0);
1507}
1508
1509void mlx5_recover_device(struct mlx5_core_dev *dev)
1510{
1511 mlx5_pci_disable_device(dev);
1512 if (mlx5_pci_slot_reset(dev->pdev) == PCI_ERS_RESULT_RECOVERED)
1513 mlx5_pci_resume(dev->pdev);
1514}
1515
9603b61d
JM
1516static struct pci_driver mlx5_core_driver = {
1517 .name = DRIVER_NAME,
1518 .id_table = mlx5_core_pci_table,
1519 .probe = init_one,
89d44f0a 1520 .remove = remove_one,
5fc7197d 1521 .shutdown = shutdown,
fc50db98
EC
1522 .err_handler = &mlx5_err_handler,
1523 .sriov_configure = mlx5_core_sriov_configure,
9603b61d 1524};
e126ba97 1525
f663ad98
KH
1526static void mlx5_core_verify_params(void)
1527{
1528 if (prof_sel >= ARRAY_SIZE(profile)) {
1529 pr_warn("mlx5_core: WARNING: Invalid module parameter prof_sel %d, valid range 0-%zu, changing back to default(%d)\n",
1530 prof_sel,
1531 ARRAY_SIZE(profile) - 1,
1532 MLX5_DEFAULT_PROF);
1533 prof_sel = MLX5_DEFAULT_PROF;
1534 }
1535}
1536
e126ba97
EC
1537static int __init init(void)
1538{
1539 int err;
1540
f663ad98 1541 mlx5_core_verify_params();
e126ba97 1542 mlx5_register_debugfs();
e126ba97 1543
9603b61d
JM
1544 err = pci_register_driver(&mlx5_core_driver);
1545 if (err)
ac6ea6e8 1546 goto err_debug;
9603b61d 1547
f62b8bb8
AV
1548#ifdef CONFIG_MLX5_CORE_EN
1549 mlx5e_init();
1550#endif
1551
e126ba97
EC
1552 return 0;
1553
e126ba97
EC
1554err_debug:
1555 mlx5_unregister_debugfs();
1556 return err;
1557}
1558
1559static void __exit cleanup(void)
1560{
f62b8bb8
AV
1561#ifdef CONFIG_MLX5_CORE_EN
1562 mlx5e_cleanup();
1563#endif
9603b61d 1564 pci_unregister_driver(&mlx5_core_driver);
e126ba97
EC
1565 mlx5_unregister_debugfs();
1566}
1567
1568module_init(init);
1569module_exit(cleanup);