]> git.ipfire.org Git - thirdparty/linux.git/blame - drivers/net/ethernet/pasemi/pasemi_mac.c
treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 234
[thirdparty/linux.git] / drivers / net / ethernet / pasemi / pasemi_mac.c
CommitLineData
caab277b 1// SPDX-License-Identifier: GPL-2.0-only
f5cd7872
OJ
2/*
3 * Copyright (C) 2006-2007 PA Semi, Inc
4 *
5 * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
f5cd7872
OJ
6 */
7
f5cd7872
OJ
8#include <linux/module.h>
9#include <linux/pci.h>
5a0e3ad6 10#include <linux/slab.h>
f5cd7872
OJ
11#include <linux/interrupt.h>
12#include <linux/dmaengine.h>
13#include <linux/delay.h>
14#include <linux/netdevice.h>
1dd2d06c 15#include <linux/of_mdio.h>
f5cd7872
OJ
16#include <linux/etherdevice.h>
17#include <asm/dma-mapping.h>
18#include <linux/in.h>
19#include <linux/skbuff.h>
20
21#include <linux/ip.h>
f5cd7872 22#include <net/checksum.h>
70c71606 23#include <linux/prefetch.h>
f5cd7872 24
771f7404 25#include <asm/irq.h>
af289e80 26#include <asm/firmware.h>
40afa531 27#include <asm/pasemi_dma.h>
771f7404 28
f5cd7872
OJ
29#include "pasemi_mac.h"
30
8dc121a4
OJ
31/* We have our own align, since ppc64 in general has it at 0 because
32 * of design flaws in some of the server bridge chips. However, for
33 * PWRficient doing the unaligned copies is more expensive than doing
34 * unaligned DMA, so make sure the data is aligned instead.
35 */
36#define LOCAL_SKB_ALIGN 2
f5cd7872
OJ
37
38/* TODO list
39 *
f5cd7872
OJ
40 * - Multicast support
41 * - Large MTU support
7ddeae2c 42 * - Multiqueue RX/TX
f5cd7872
OJ
43 */
44
44770e11 45#define PE_MIN_MTU (ETH_ZLEN + ETH_HLEN)
8d636d8b 46#define PE_MAX_MTU 9000
ef1ea0b4
OJ
47#define PE_DEF_MTU ETH_DATA_LEN
48
ceb51361
OJ
49#define DEFAULT_MSG_ENABLE \
50 (NETIF_MSG_DRV | \
51 NETIF_MSG_PROBE | \
52 NETIF_MSG_LINK | \
53 NETIF_MSG_TIMER | \
54 NETIF_MSG_IFDOWN | \
55 NETIF_MSG_IFUP | \
56 NETIF_MSG_RX_ERR | \
57 NETIF_MSG_TX_ERR)
58
ceb51361
OJ
59MODULE_LICENSE("GPL");
60MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
61MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
62
63static int debug = -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
64module_param(debug, int, 0);
65MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
f5cd7872 66
e37c772e
OJ
67extern const struct ethtool_ops pasemi_mac_ethtool_ops;
68
af289e80
OJ
69static int translation_enabled(void)
70{
71#if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
72 return 1;
73#else
74 return firmware_has_feature(FW_FEATURE_LPAR);
75#endif
76}
77
34c20624 78static void write_iob_reg(unsigned int reg, unsigned int val)
a85b9422 79{
34c20624 80 pasemi_write_iob_reg(reg, val);
a85b9422
OJ
81}
82
5c15332b 83static unsigned int read_mac_reg(const struct pasemi_mac *mac, unsigned int reg)
a85b9422 84{
34c20624 85 return pasemi_read_mac_reg(mac->dma_if, reg);
a85b9422
OJ
86}
87
5c15332b 88static void write_mac_reg(const struct pasemi_mac *mac, unsigned int reg,
a85b9422
OJ
89 unsigned int val)
90{
34c20624 91 pasemi_write_mac_reg(mac->dma_if, reg, val);
a85b9422
OJ
92}
93
34c20624 94static unsigned int read_dma_reg(unsigned int reg)
a85b9422 95{
34c20624 96 return pasemi_read_dma_reg(reg);
a85b9422
OJ
97}
98
34c20624 99static void write_dma_reg(unsigned int reg, unsigned int val)
a85b9422 100{
34c20624 101 pasemi_write_dma_reg(reg, val);
a85b9422
OJ
102}
103
5c15332b 104static struct pasemi_mac_rxring *rx_ring(const struct pasemi_mac *mac)
72b05b99
OJ
105{
106 return mac->rx;
107}
108
5c15332b 109static struct pasemi_mac_txring *tx_ring(const struct pasemi_mac *mac)
72b05b99
OJ
110{
111 return mac->tx;
112}
113
5c15332b
OJ
114static inline void prefetch_skb(const struct sk_buff *skb)
115{
116 const void *d = skb;
117
118 prefetch(d);
119 prefetch(d+64);
120 prefetch(d+128);
121 prefetch(d+192);
122}
123
34c20624
OJ
124static int mac_to_intf(struct pasemi_mac *mac)
125{
126 struct pci_dev *pdev = mac->pdev;
127 u32 tmp;
128 int nintf, off, i, j;
129 int devfn = pdev->devfn;
130
131 tmp = read_dma_reg(PAS_DMA_CAP_IFI);
132 nintf = (tmp & PAS_DMA_CAP_IFI_NIN_M) >> PAS_DMA_CAP_IFI_NIN_S;
133 off = (tmp & PAS_DMA_CAP_IFI_IOFF_M) >> PAS_DMA_CAP_IFI_IOFF_S;
134
135 /* IOFF contains the offset to the registers containing the
136 * DMA interface-to-MAC-pci-id mappings, and NIN contains number
137 * of total interfaces. Each register contains 4 devfns.
138 * Just do a linear search until we find the devfn of the MAC
139 * we're trying to look up.
140 */
141
142 for (i = 0; i < (nintf+3)/4; i++) {
143 tmp = read_dma_reg(off+4*i);
144 for (j = 0; j < 4; j++) {
145 if (((tmp >> (8*j)) & 0xff) == devfn)
146 return i*4 + j;
147 }
148 }
149 return -1;
150}
151
ef1ea0b4
OJ
152static void pasemi_mac_intf_disable(struct pasemi_mac *mac)
153{
154 unsigned int flags;
155
156 flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
157 flags &= ~PAS_MAC_CFG_PCFG_PE;
158 write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
159}
160
161static void pasemi_mac_intf_enable(struct pasemi_mac *mac)
162{
163 unsigned int flags;
164
165 flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
166 flags |= PAS_MAC_CFG_PCFG_PE;
167 write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
168}
169
f5cd7872
OJ
170static int pasemi_get_mac_addr(struct pasemi_mac *mac)
171{
172 struct pci_dev *pdev = mac->pdev;
173 struct device_node *dn = pci_device_to_OF_node(pdev);
1af7f056 174 int len;
f5cd7872 175 const u8 *maddr;
1409a932 176 u8 addr[ETH_ALEN];
f5cd7872
OJ
177
178 if (!dn) {
179 dev_dbg(&pdev->dev,
180 "No device node for mac, not configuring\n");
181 return -ENOENT;
182 }
183
1af7f056 184 maddr = of_get_property(dn, "local-mac-address", &len);
185
1409a932
JP
186 if (maddr && len == ETH_ALEN) {
187 memcpy(mac->mac_addr, maddr, ETH_ALEN);
1af7f056 188 return 0;
189 }
190
191 /* Some old versions of firmware mistakenly uses mac-address
192 * (and as a string) instead of a byte array in local-mac-address.
193 */
a5fd22eb 194
a5fd22eb 195 if (maddr == NULL)
9028780a 196 maddr = of_get_property(dn, "mac-address", NULL);
a5fd22eb 197
f5cd7872
OJ
198 if (maddr == NULL) {
199 dev_warn(&pdev->dev,
200 "no mac address in device tree, not configuring\n");
201 return -ENOENT;
202 }
203
143337c9 204 if (!mac_pton(maddr, addr)) {
f5cd7872
OJ
205 dev_warn(&pdev->dev,
206 "can't parse mac address, not configuring\n");
207 return -EINVAL;
208 }
209
1409a932 210 memcpy(mac->mac_addr, addr, ETH_ALEN);
1af7f056 211
f5cd7872
OJ
212 return 0;
213}
214
5cea73b0
OJ
215static int pasemi_mac_set_mac_addr(struct net_device *dev, void *p)
216{
217 struct pasemi_mac *mac = netdev_priv(dev);
218 struct sockaddr *addr = p;
219 unsigned int adr0, adr1;
220
221 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 222 return -EADDRNOTAVAIL;
5cea73b0
OJ
223
224 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
225
226 adr0 = dev->dev_addr[2] << 24 |
227 dev->dev_addr[3] << 16 |
228 dev->dev_addr[4] << 8 |
229 dev->dev_addr[5];
230 adr1 = read_mac_reg(mac, PAS_MAC_CFG_ADR1);
231 adr1 &= ~0xffff;
232 adr1 |= dev->dev_addr[0] << 8 | dev->dev_addr[1];
233
234 pasemi_mac_intf_disable(mac);
235 write_mac_reg(mac, PAS_MAC_CFG_ADR0, adr0);
236 write_mac_reg(mac, PAS_MAC_CFG_ADR1, adr1);
237 pasemi_mac_intf_enable(mac);
238
239 return 0;
240}
241
ad3c20d1 242static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
7e9916e9 243 const int nfrags,
ad3c20d1 244 struct sk_buff *skb,
5c15332b 245 const dma_addr_t *dmas)
ad3c20d1
OJ
246{
247 int f;
5c15332b 248 struct pci_dev *pdev = mac->dma_pdev;
ad3c20d1 249
5c15332b 250 pci_unmap_single(pdev, dmas[0], skb_headlen(skb), PCI_DMA_TODEVICE);
ad3c20d1
OJ
251
252 for (f = 0; f < nfrags; f++) {
9e903e08 253 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
ad3c20d1 254
9e903e08 255 pci_unmap_page(pdev, dmas[f+1], skb_frag_size(frag), PCI_DMA_TODEVICE);
ad3c20d1
OJ
256 }
257 dev_kfree_skb_irq(skb);
258
259 /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
260 * aligned up to a power of 2
261 */
262 return (nfrags + 3) & ~1;
263}
264
8d636d8b
OJ
265static struct pasemi_mac_csring *pasemi_mac_setup_csring(struct pasemi_mac *mac)
266{
267 struct pasemi_mac_csring *ring;
268 u32 val;
269 unsigned int cfg;
270 int chno;
271
272 ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_csring),
273 offsetof(struct pasemi_mac_csring, chan));
274
275 if (!ring) {
276 dev_err(&mac->pdev->dev, "Can't allocate checksum channel\n");
277 goto out_chan;
278 }
279
280 chno = ring->chan.chno;
281
282 ring->size = CS_RING_SIZE;
283 ring->next_to_fill = 0;
284
285 /* Allocate descriptors */
286 if (pasemi_dma_alloc_ring(&ring->chan, CS_RING_SIZE))
287 goto out_ring_desc;
288
289 write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
290 PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
291 val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
292 val |= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE >> 3);
293
294 write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
295
296 ring->events[0] = pasemi_dma_alloc_flag();
297 ring->events[1] = pasemi_dma_alloc_flag();
298 if (ring->events[0] < 0 || ring->events[1] < 0)
299 goto out_flags;
300
301 pasemi_dma_clear_flag(ring->events[0]);
302 pasemi_dma_clear_flag(ring->events[1]);
303
304 ring->fun = pasemi_dma_alloc_fun();
305 if (ring->fun < 0)
306 goto out_fun;
307
308 cfg = PAS_DMA_TXCHAN_CFG_TY_FUNC | PAS_DMA_TXCHAN_CFG_UP |
309 PAS_DMA_TXCHAN_CFG_TATTR(ring->fun) |
310 PAS_DMA_TXCHAN_CFG_LPSQ | PAS_DMA_TXCHAN_CFG_LPDQ;
311
312 if (translation_enabled())
313 cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
314
315 write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
316
317 /* enable channel */
318 pasemi_dma_start_chan(&ring->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
319 PAS_DMA_TXCHAN_TCMDSTA_DB |
320 PAS_DMA_TXCHAN_TCMDSTA_DE |
321 PAS_DMA_TXCHAN_TCMDSTA_DA);
322
323 return ring;
324
325out_fun:
326out_flags:
327 if (ring->events[0] >= 0)
328 pasemi_dma_free_flag(ring->events[0]);
329 if (ring->events[1] >= 0)
330 pasemi_dma_free_flag(ring->events[1]);
331 pasemi_dma_free_ring(&ring->chan);
332out_ring_desc:
333 pasemi_dma_free_chan(&ring->chan);
334out_chan:
335
336 return NULL;
337}
338
339static void pasemi_mac_setup_csrings(struct pasemi_mac *mac)
340{
341 int i;
342 mac->cs[0] = pasemi_mac_setup_csring(mac);
343 if (mac->type == MAC_TYPE_XAUI)
344 mac->cs[1] = pasemi_mac_setup_csring(mac);
345 else
346 mac->cs[1] = 0;
347
348 for (i = 0; i < MAX_CS; i++)
349 if (mac->cs[i])
350 mac->num_cs++;
351}
352
353static void pasemi_mac_free_csring(struct pasemi_mac_csring *csring)
354{
355 pasemi_dma_stop_chan(&csring->chan);
356 pasemi_dma_free_flag(csring->events[0]);
357 pasemi_dma_free_flag(csring->events[1]);
358 pasemi_dma_free_ring(&csring->chan);
359 pasemi_dma_free_chan(&csring->chan);
1724ac2e 360 pasemi_dma_free_fun(csring->fun);
8d636d8b
OJ
361}
362
5c15332b 363static int pasemi_mac_setup_rx_resources(const struct net_device *dev)
f5cd7872
OJ
364{
365 struct pasemi_mac_rxring *ring;
366 struct pasemi_mac *mac = netdev_priv(dev);
34c20624 367 int chno;
af289e80 368 unsigned int cfg;
f5cd7872 369
34c20624
OJ
370 ring = pasemi_dma_alloc_chan(RXCHAN, sizeof(struct pasemi_mac_rxring),
371 offsetof(struct pasemi_mac_rxring, chan));
f5cd7872 372
34c20624
OJ
373 if (!ring) {
374 dev_err(&mac->pdev->dev, "Can't allocate RX channel\n");
375 goto out_chan;
376 }
377 chno = ring->chan.chno;
f5cd7872
OJ
378
379 spin_lock_init(&ring->lock);
380
021fa22e 381 ring->size = RX_RING_SIZE;
6396bb22
KC
382 ring->ring_info = kcalloc(RX_RING_SIZE,
383 sizeof(struct pasemi_mac_buffer),
384 GFP_KERNEL);
f5cd7872 385
fc9e4d2a
OJ
386 if (!ring->ring_info)
387 goto out_ring_info;
f5cd7872
OJ
388
389 /* Allocate descriptors */
34c20624 390 if (pasemi_dma_alloc_ring(&ring->chan, RX_RING_SIZE))
fc9e4d2a 391 goto out_ring_desc;
f5cd7872 392
750afb08
LC
393 ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
394 RX_RING_SIZE * sizeof(u64),
395 &ring->buf_dma, GFP_KERNEL);
f5cd7872 396 if (!ring->buffers)
34c20624 397 goto out_ring_desc;
f5cd7872 398
34c20624
OJ
399 write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno),
400 PAS_DMA_RXCHAN_BASEL_BRBL(ring->chan.ring_dma));
f5cd7872 401
34c20624
OJ
402 write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno),
403 PAS_DMA_RXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32) |
404 PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
f5cd7872 405
5c15332b 406 cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
af289e80
OJ
407
408 if (translation_enabled())
409 cfg |= PAS_DMA_RXCHAN_CFG_CTR;
410
34c20624 411 write_dma_reg(PAS_DMA_RXCHAN_CFG(chno), cfg);
f5cd7872 412
34c20624
OJ
413 write_dma_reg(PAS_DMA_RXINT_BASEL(mac->dma_if),
414 PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
f5cd7872 415
34c20624
OJ
416 write_dma_reg(PAS_DMA_RXINT_BASEU(mac->dma_if),
417 PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
418 PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
f5cd7872 419
5c15332b 420 cfg = PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2 |
af289e80
OJ
421 PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
422 PAS_DMA_RXINT_CFG_HEN;
423
424 if (translation_enabled())
425 cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
426
34c20624 427 write_dma_reg(PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
c0efd52b 428
f5cd7872
OJ
429 ring->next_to_fill = 0;
430 ring->next_to_clean = 0;
72b05b99 431 ring->mac = mac;
f5cd7872
OJ
432 mac->rx = ring;
433
434 return 0;
435
fc9e4d2a
OJ
436out_ring_desc:
437 kfree(ring->ring_info);
438out_ring_info:
34c20624
OJ
439 pasemi_dma_free_chan(&ring->chan);
440out_chan:
f5cd7872
OJ
441 return -ENOMEM;
442}
443
72b05b99 444static struct pasemi_mac_txring *
5c15332b 445pasemi_mac_setup_tx_resources(const struct net_device *dev)
f5cd7872
OJ
446{
447 struct pasemi_mac *mac = netdev_priv(dev);
448 u32 val;
f5cd7872 449 struct pasemi_mac_txring *ring;
af289e80 450 unsigned int cfg;
34c20624 451 int chno;
f5cd7872 452
34c20624
OJ
453 ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_txring),
454 offsetof(struct pasemi_mac_txring, chan));
455
456 if (!ring) {
457 dev_err(&mac->pdev->dev, "Can't allocate TX channel\n");
458 goto out_chan;
459 }
460
461 chno = ring->chan.chno;
f5cd7872
OJ
462
463 spin_lock_init(&ring->lock);
464
021fa22e 465 ring->size = TX_RING_SIZE;
6396bb22
KC
466 ring->ring_info = kcalloc(TX_RING_SIZE,
467 sizeof(struct pasemi_mac_buffer),
468 GFP_KERNEL);
fc9e4d2a
OJ
469 if (!ring->ring_info)
470 goto out_ring_info;
f5cd7872
OJ
471
472 /* Allocate descriptors */
34c20624 473 if (pasemi_dma_alloc_ring(&ring->chan, TX_RING_SIZE))
fc9e4d2a 474 goto out_ring_desc;
f5cd7872 475
34c20624
OJ
476 write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
477 PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
478 val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
fc9e4d2a 479 val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
f5cd7872 480
34c20624 481 write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
f5cd7872 482
af289e80
OJ
483 cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
484 PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
485 PAS_DMA_TXCHAN_CFG_UP |
8d636d8b 486 PAS_DMA_TXCHAN_CFG_WT(4);
af289e80
OJ
487
488 if (translation_enabled())
489 cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
490
34c20624 491 write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
f5cd7872 492
021fa22e 493 ring->next_to_fill = 0;
f5cd7872 494 ring->next_to_clean = 0;
72b05b99 495 ring->mac = mac;
f5cd7872 496
72b05b99 497 return ring;
f5cd7872 498
fc9e4d2a
OJ
499out_ring_desc:
500 kfree(ring->ring_info);
501out_ring_info:
34c20624
OJ
502 pasemi_dma_free_chan(&ring->chan);
503out_chan:
72b05b99 504 return NULL;
f5cd7872
OJ
505}
506
72b05b99 507static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
f5cd7872 508{
72b05b99 509 struct pasemi_mac_txring *txring = tx_ring(mac);
ad3c20d1 510 unsigned int i, j;
f5cd7872 511 struct pasemi_mac_buffer *info;
ad3c20d1 512 dma_addr_t dmas[MAX_SKB_FRAGS+1];
7e9916e9 513 int freed, nfrags;
ad5da10a 514 int start, limit;
fc9e4d2a 515
72b05b99
OJ
516 start = txring->next_to_clean;
517 limit = txring->next_to_fill;
ad5da10a
OJ
518
519 /* Compensate for when fill has wrapped and clean has not */
520 if (start > limit)
521 limit += TX_RING_SIZE;
522
523 for (i = start; i < limit; i += freed) {
72b05b99 524 info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
fc9e4d2a 525 if (info->dma && info->skb) {
7e9916e9
OJ
526 nfrags = skb_shinfo(info->skb)->nr_frags;
527 for (j = 0; j <= nfrags; j++)
72b05b99
OJ
528 dmas[j] = txring->ring_info[(i+1+j) &
529 (TX_RING_SIZE-1)].dma;
7e9916e9
OJ
530 freed = pasemi_mac_unmap_tx_skb(mac, nfrags,
531 info->skb, dmas);
ea5cdccc 532 } else {
ad3c20d1 533 freed = 2;
ea5cdccc 534 }
f5cd7872
OJ
535 }
536
72b05b99 537 kfree(txring->ring_info);
34c20624
OJ
538 pasemi_dma_free_chan(&txring->chan);
539
f5cd7872
OJ
540}
541
ef1ea0b4 542static void pasemi_mac_free_rx_buffers(struct pasemi_mac *mac)
f5cd7872 543{
72b05b99 544 struct pasemi_mac_rxring *rx = rx_ring(mac);
f5cd7872
OJ
545 unsigned int i;
546 struct pasemi_mac_buffer *info;
f5cd7872
OJ
547
548 for (i = 0; i < RX_RING_SIZE; i++) {
72b05b99 549 info = &RX_DESC_INFO(rx, i);
fc9e4d2a
OJ
550 if (info->skb && info->dma) {
551 pci_unmap_single(mac->dma_pdev,
552 info->dma,
553 info->skb->len,
554 PCI_DMA_FROMDEVICE);
555 dev_kfree_skb_any(info->skb);
f5cd7872 556 }
fc9e4d2a
OJ
557 info->dma = 0;
558 info->skb = NULL;
f5cd7872
OJ
559 }
560
fc9e4d2a 561 for (i = 0; i < RX_RING_SIZE; i++)
ef1ea0b4
OJ
562 RX_BUFF(rx, i) = 0;
563}
564
565static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
566{
567 pasemi_mac_free_rx_buffers(mac);
fc9e4d2a 568
f5cd7872 569 dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
72b05b99 570 rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
f5cd7872 571
72b05b99 572 kfree(rx_ring(mac)->ring_info);
34c20624 573 pasemi_dma_free_chan(&rx_ring(mac)->chan);
f5cd7872
OJ
574 mac->rx = NULL;
575}
576
5c6239c8 577static void pasemi_mac_replenish_rx_ring(struct net_device *dev,
5c15332b 578 const int limit)
f5cd7872 579{
5c15332b 580 const struct pasemi_mac *mac = netdev_priv(dev);
72b05b99 581 struct pasemi_mac_rxring *rx = rx_ring(mac);
b5254eee 582 int fill, count;
f5cd7872 583
cd4ceb24 584 if (limit <= 0)
f5cd7872
OJ
585 return;
586
72b05b99 587 fill = rx_ring(mac)->next_to_fill;
928773c2 588 for (count = 0; count < limit; count++) {
72b05b99
OJ
589 struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
590 u64 *buff = &RX_BUFF(rx, fill);
f5cd7872
OJ
591 struct sk_buff *skb;
592 dma_addr_t dma;
593
fc9e4d2a
OJ
594 /* Entry in use? */
595 WARN_ON(*buff);
596
dae2e9f4 597 skb = netdev_alloc_skb(dev, mac->bufsz);
5d894944 598 skb_reserve(skb, LOCAL_SKB_ALIGN);
f5cd7872 599
9f05cfe2 600 if (unlikely(!skb))
f5cd7872 601 break;
f5cd7872 602
8dc121a4 603 dma = pci_map_single(mac->dma_pdev, skb->data,
ef1ea0b4 604 mac->bufsz - LOCAL_SKB_ALIGN,
f5cd7872
OJ
605 PCI_DMA_FROMDEVICE);
606
8d8bb39b 607 if (unlikely(pci_dma_mapping_error(mac->dma_pdev, dma))) {
f5cd7872 608 dev_kfree_skb_irq(info->skb);
f5cd7872
OJ
609 break;
610 }
611
612 info->skb = skb;
613 info->dma = dma;
ef1ea0b4 614 *buff = XCT_RXB_LEN(mac->bufsz) | XCT_RXB_ADDR(dma);
fc9e4d2a 615 fill++;
f5cd7872
OJ
616 }
617
618 wmb();
619
34c20624 620 write_dma_reg(PAS_DMA_RXINT_INCR(mac->dma_if), count);
f5cd7872 621
72b05b99 622 rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
b5254eee 623 (RX_RING_SIZE - 1);
f5cd7872
OJ
624}
625
5c15332b 626static void pasemi_mac_restart_rx_intr(const struct pasemi_mac *mac)
1b0335ea 627{
906674ab 628 struct pasemi_mac_rxring *rx = rx_ring(mac);
52a94351 629 unsigned int reg, pcnt;
1b0335ea
OJ
630 /* Re-enable packet count interrupts: finally
631 * ack the packet count interrupt we got in rx_intr.
632 */
633
906674ab 634 pcnt = *rx->chan.status & PAS_STATUS_PCNT_M;
1b0335ea 635
52a94351 636 reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
1b0335ea 637
906674ab
OJ
638 if (*rx->chan.status & PAS_STATUS_TIMER)
639 reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
640
34c20624 641 write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac->rx->chan.chno), reg);
1b0335ea
OJ
642}
643
5c15332b 644static void pasemi_mac_restart_tx_intr(const struct pasemi_mac *mac)
1b0335ea 645{
52a94351 646 unsigned int reg, pcnt;
1b0335ea
OJ
647
648 /* Re-enable packet count interrupts */
34c20624 649 pcnt = *tx_ring(mac)->chan.status & PAS_STATUS_PCNT_M;
1b0335ea 650
52a94351 651 reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
1b0335ea 652
34c20624 653 write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan.chno), reg);
1b0335ea
OJ
654}
655
656
5c15332b
OJ
657static inline void pasemi_mac_rx_error(const struct pasemi_mac *mac,
658 const u64 macrx)
69c29d89
OJ
659{
660 unsigned int rcmdsta, ccmdsta;
34c20624 661 struct pasemi_dmachan *chan = &rx_ring(mac)->chan;
69c29d89
OJ
662
663 if (!netif_msg_rx_err(mac))
664 return;
665
34c20624
OJ
666 rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
667 ccmdsta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan->chno));
69c29d89 668
fe333321 669 printk(KERN_ERR "pasemi_mac: rx error. macrx %016llx, rx status %llx\n",
34c20624 670 macrx, *chan->status);
69c29d89
OJ
671
672 printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
673 rcmdsta, ccmdsta);
674}
675
5c15332b
OJ
676static inline void pasemi_mac_tx_error(const struct pasemi_mac *mac,
677 const u64 mactx)
69c29d89
OJ
678{
679 unsigned int cmdsta;
34c20624 680 struct pasemi_dmachan *chan = &tx_ring(mac)->chan;
69c29d89
OJ
681
682 if (!netif_msg_tx_err(mac))
683 return;
684
34c20624 685 cmdsta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan->chno));
69c29d89 686
fe333321
IM
687 printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016llx, "\
688 "tx status 0x%016llx\n", mactx, *chan->status);
69c29d89
OJ
689
690 printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
691}
692
5c15332b
OJ
693static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx,
694 const int limit)
f5cd7872 695{
5c15332b 696 const struct pasemi_dmachan *chan = &rx->chan;
72b05b99 697 struct pasemi_mac *mac = rx->mac;
5c15332b 698 struct pci_dev *pdev = mac->dma_pdev;
cd4ceb24 699 unsigned int n;
5c15332b 700 int count, buf_index, tot_bytes, packets;
cd4ceb24
OJ
701 struct pasemi_mac_buffer *info;
702 struct sk_buff *skb;
b5254eee 703 unsigned int len;
5c15332b 704 u64 macrx, eval;
cd4ceb24 705 dma_addr_t dma;
5c15332b
OJ
706
707 tot_bytes = 0;
708 packets = 0;
f5cd7872 709
72b05b99 710 spin_lock(&rx->lock);
f5cd7872 711
72b05b99 712 n = rx->next_to_clean;
f5cd7872 713
72b05b99 714 prefetch(&RX_DESC(rx, n));
b5254eee
OJ
715
716 for (count = 0; count < limit; count++) {
72b05b99 717 macrx = RX_DESC(rx, n);
5c15332b 718 prefetch(&RX_DESC(rx, n+4));
f5cd7872 719
69c29d89 720 if ((macrx & XCT_MACRX_E) ||
34c20624 721 (*chan->status & PAS_STATUS_ERROR))
69c29d89
OJ
722 pasemi_mac_rx_error(mac, macrx);
723
cd4ceb24 724 if (!(macrx & XCT_MACRX_O))
f5cd7872
OJ
725 break;
726
f5cd7872
OJ
727 info = NULL;
728
b5254eee 729 BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
f5cd7872 730
72b05b99 731 eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
b5254eee
OJ
732 XCT_RXRES_8B_EVAL_S;
733 buf_index = eval-1;
734
72b05b99
OJ
735 dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
736 info = &RX_DESC_INFO(rx, buf_index);
fc9e4d2a 737
9f05cfe2 738 skb = info->skb;
f5cd7872 739
5c15332b 740 prefetch_skb(skb);
f5cd7872 741
cd4ceb24 742 len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
f5cd7872 743
ef1ea0b4 744 pci_unmap_single(pdev, dma, mac->bufsz - LOCAL_SKB_ALIGN,
5c15332b 745 PCI_DMA_FROMDEVICE);
32bee776
OJ
746
747 if (macrx & XCT_MACRX_CRC) {
748 /* CRC error flagged */
749 mac->netdev->stats.rx_errors++;
750 mac->netdev->stats.rx_crc_errors++;
4352d826 751 /* No need to free skb, it'll be reused */
32bee776
OJ
752 goto next;
753 }
754
5d894944 755 info->skb = NULL;
ad5da10a 756 info->dma = 0;
fc9e4d2a 757
26fcfa95 758 if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
38bf3184 759 skb->ip_summed = CHECKSUM_UNNECESSARY;
cd4ceb24 760 skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
f5cd7872 761 XCT_MACRX_CSUM_S;
ea5cdccc 762 } else {
bc8acf2c 763 skb_checksum_none_assert(skb);
ea5cdccc 764 }
f5cd7872 765
5c15332b
OJ
766 packets++;
767 tot_bytes += len;
768
769 /* Don't include CRC */
770 skb_put(skb, len-4);
f5cd7872 771
26fcfa95 772 skb->protocol = eth_type_trans(skb, mac->netdev);
a4f9cdb2 773 napi_gro_receive(&mac->napi, skb);
f5cd7872 774
32bee776 775next:
72b05b99
OJ
776 RX_DESC(rx, n) = 0;
777 RX_DESC(rx, n+1) = 0;
cd4ceb24 778
ad5da10a
OJ
779 /* Need to zero it out since hardware doesn't, since the
780 * replenish loop uses it to tell when it's done.
781 */
72b05b99 782 RX_BUFF(rx, buf_index) = 0;
ad5da10a 783
b5254eee 784 n += 4;
f5cd7872
OJ
785 }
786
9a50bebd
OJ
787 if (n > RX_RING_SIZE) {
788 /* Errata 5971 workaround: L2 target of headers */
34c20624 789 write_iob_reg(PAS_IOB_COM_PKTHDRCNT, 0);
9a50bebd
OJ
790 n &= (RX_RING_SIZE-1);
791 }
b5254eee 792
72b05b99 793 rx_ring(mac)->next_to_clean = n;
b5254eee
OJ
794
795 /* Increase is in number of 16-byte entries, and since each descriptor
796 * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
797 * count*2.
798 */
34c20624 799 write_dma_reg(PAS_DMA_RXCHAN_INCR(mac->rx->chan.chno), count << 1);
b5254eee
OJ
800
801 pasemi_mac_replenish_rx_ring(mac->netdev, count);
f5cd7872 802
5c15332b
OJ
803 mac->netdev->stats.rx_bytes += tot_bytes;
804 mac->netdev->stats.rx_packets += packets;
805
72b05b99 806 spin_unlock(&rx_ring(mac)->lock);
f5cd7872
OJ
807
808 return count;
809}
810
ad3c20d1
OJ
811/* Can't make this too large or we blow the kernel stack limits */
812#define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
813
72b05b99 814static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
f5cd7872 815{
34c20624 816 struct pasemi_dmachan *chan = &txring->chan;
72b05b99 817 struct pasemi_mac *mac = txring->mac;
ad3c20d1 818 int i, j;
ad5da10a
OJ
819 unsigned int start, descr_count, buf_count, batch_limit;
820 unsigned int ring_limit;
02df6cfa 821 unsigned int total_count;
ca7e235f 822 unsigned long flags;
ad3c20d1
OJ
823 struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
824 dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
7e9916e9
OJ
825 int nf[TX_CLEAN_BATCHSIZE];
826 int nr_frags;
f5cd7872 827
02df6cfa 828 total_count = 0;
ad5da10a 829 batch_limit = TX_CLEAN_BATCHSIZE;
02df6cfa 830restart:
72b05b99 831 spin_lock_irqsave(&txring->lock, flags);
f5cd7872 832
72b05b99
OJ
833 start = txring->next_to_clean;
834 ring_limit = txring->next_to_fill;
ad5da10a 835
7e9916e9
OJ
836 prefetch(&TX_DESC_INFO(txring, start+1).skb);
837
ad5da10a
OJ
838 /* Compensate for when fill has wrapped but clean has not */
839 if (start > ring_limit)
840 ring_limit += TX_RING_SIZE;
02df6cfa 841
ad3c20d1
OJ
842 buf_count = 0;
843 descr_count = 0;
f5cd7872 844
ad3c20d1 845 for (i = start;
ad5da10a 846 descr_count < batch_limit && i < ring_limit;
ad3c20d1 847 i += buf_count) {
72b05b99 848 u64 mactx = TX_DESC(txring, i);
ad5da10a 849 struct sk_buff *skb;
ad3c20d1 850
fc9e4d2a 851 if ((mactx & XCT_MACTX_E) ||
34c20624 852 (*chan->status & PAS_STATUS_ERROR))
fc9e4d2a 853 pasemi_mac_tx_error(mac, mactx);
69c29d89 854
8d636d8b
OJ
855 /* Skip over control descriptors */
856 if (!(mactx & XCT_MACTX_LLEN_M)) {
857 TX_DESC(txring, i) = 0;
858 TX_DESC(txring, i+1) = 0;
859 buf_count = 2;
860 continue;
861 }
862
863 skb = TX_DESC_INFO(txring, i+1).skb;
864 nr_frags = TX_DESC_INFO(txring, i).dma;
865
fc9e4d2a 866 if (unlikely(mactx & XCT_MACTX_O))
02df6cfa 867 /* Not yet transmitted */
f5cd7872
OJ
868 break;
869
7e9916e9
OJ
870 buf_count = 2 + nr_frags;
871 /* Since we always fill with an even number of entries, make
872 * sure we skip any unused one at the end as well.
873 */
874 if (buf_count & 1)
875 buf_count++;
ad3c20d1 876
7e9916e9 877 for (j = 0; j <= nr_frags; j++)
72b05b99 878 dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
ad3c20d1 879
7e9916e9
OJ
880 skbs[descr_count] = skb;
881 nf[descr_count] = nr_frags;
882
72b05b99
OJ
883 TX_DESC(txring, i) = 0;
884 TX_DESC(txring, i+1) = 0;
fc9e4d2a 885
ad3c20d1 886 descr_count++;
f5cd7872 887 }
72b05b99 888 txring->next_to_clean = i & (TX_RING_SIZE-1);
ad3c20d1 889
72b05b99 890 spin_unlock_irqrestore(&txring->lock, flags);
0ce68c74
OJ
891 netif_wake_queue(mac->netdev);
892
ad3c20d1 893 for (i = 0; i < descr_count; i++)
7e9916e9 894 pasemi_mac_unmap_tx_skb(mac, nf[i], skbs[i], dmas[i]);
02df6cfa 895
ad3c20d1 896 total_count += descr_count;
02df6cfa
OJ
897
898 /* If the batch was full, try to clean more */
ad5da10a 899 if (descr_count == batch_limit)
02df6cfa
OJ
900 goto restart;
901
902 return total_count;
f5cd7872
OJ
903}
904
905
906static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
907{
5c15332b 908 const struct pasemi_mac_rxring *rxring = data;
34c20624 909 struct pasemi_mac *mac = rxring->mac;
5c15332b 910 const struct pasemi_dmachan *chan = &rxring->chan;
f5cd7872
OJ
911 unsigned int reg;
912
34c20624 913 if (!(*chan->status & PAS_STATUS_CAUSE_M))
f5cd7872
OJ
914 return IRQ_NONE;
915
6dfa7522
OJ
916 /* Don't reset packet count so it won't fire again but clear
917 * all others.
918 */
919
6dfa7522 920 reg = 0;
34c20624 921 if (*chan->status & PAS_STATUS_SOFT)
6dfa7522 922 reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
34c20624 923 if (*chan->status & PAS_STATUS_ERROR)
6dfa7522 924 reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
f5cd7872 925
288379f0 926 napi_schedule(&mac->napi);
6dfa7522 927
34c20624 928 write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan->chno), reg);
f5cd7872
OJ
929
930 return IRQ_HANDLED;
931}
932
61cec3bd
OJ
933#define TX_CLEAN_INTERVAL HZ
934
e99e88a9 935static void pasemi_mac_tx_timer(struct timer_list *t)
61cec3bd 936{
e99e88a9 937 struct pasemi_mac_txring *txring = from_timer(txring, t, clean_timer);
61cec3bd
OJ
938 struct pasemi_mac *mac = txring->mac;
939
940 pasemi_mac_clean_tx(txring);
941
942 mod_timer(&txring->clean_timer, jiffies + TX_CLEAN_INTERVAL);
943
944 pasemi_mac_restart_tx_intr(mac);
945}
946
f5cd7872
OJ
947static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
948{
72b05b99 949 struct pasemi_mac_txring *txring = data;
5c15332b 950 const struct pasemi_dmachan *chan = &txring->chan;
61cec3bd
OJ
951 struct pasemi_mac *mac = txring->mac;
952 unsigned int reg;
f5cd7872 953
34c20624 954 if (!(*chan->status & PAS_STATUS_CAUSE_M))
f5cd7872
OJ
955 return IRQ_NONE;
956
61cec3bd 957 reg = 0;
6dfa7522 958
34c20624 959 if (*chan->status & PAS_STATUS_SOFT)
6dfa7522 960 reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
34c20624 961 if (*chan->status & PAS_STATUS_ERROR)
6dfa7522 962 reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
f5cd7872 963
61cec3bd
OJ
964 mod_timer(&txring->clean_timer, jiffies + (TX_CLEAN_INTERVAL)*2);
965
288379f0 966 napi_schedule(&mac->napi);
61cec3bd
OJ
967
968 if (reg)
969 write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan->chno), reg);
f5cd7872 970
f5cd7872
OJ
971 return IRQ_HANDLED;
972}
973
bb6e9590
OJ
974static void pasemi_adjust_link(struct net_device *dev)
975{
976 struct pasemi_mac *mac = netdev_priv(dev);
977 int msg;
978 unsigned int flags;
979 unsigned int new_flags;
980
80721e7f 981 if (!dev->phydev->link) {
bb6e9590
OJ
982 /* If no link, MAC speed settings don't matter. Just report
983 * link down and return.
984 */
985 if (mac->link && netif_msg_link(mac))
986 printk(KERN_INFO "%s: Link is down.\n", dev->name);
987
988 netif_carrier_off(dev);
b0cd2f90 989 pasemi_mac_intf_disable(mac);
bb6e9590
OJ
990 mac->link = 0;
991
992 return;
b0cd2f90
OJ
993 } else {
994 pasemi_mac_intf_enable(mac);
bb6e9590 995 netif_carrier_on(dev);
b0cd2f90 996 }
bb6e9590 997
a85b9422 998 flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
bb6e9590
OJ
999 new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
1000 PAS_MAC_CFG_PCFG_TSR_M);
1001
80721e7f 1002 if (!dev->phydev->duplex)
bb6e9590
OJ
1003 new_flags |= PAS_MAC_CFG_PCFG_HD;
1004
80721e7f 1005 switch (dev->phydev->speed) {
bb6e9590
OJ
1006 case 1000:
1007 new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
1008 PAS_MAC_CFG_PCFG_TSR_1G;
1009 break;
1010 case 100:
1011 new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
1012 PAS_MAC_CFG_PCFG_TSR_100M;
1013 break;
1014 case 10:
1015 new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
1016 PAS_MAC_CFG_PCFG_TSR_10M;
1017 break;
1018 default:
80721e7f 1019 printk("Unsupported speed %d\n", dev->phydev->speed);
bb6e9590
OJ
1020 }
1021
1022 /* Print on link or speed/duplex change */
80721e7f 1023 msg = mac->link != dev->phydev->link || flags != new_flags;
bb6e9590 1024
80721e7f
PR
1025 mac->duplex = dev->phydev->duplex;
1026 mac->speed = dev->phydev->speed;
1027 mac->link = dev->phydev->link;
bb6e9590
OJ
1028
1029 if (new_flags != flags)
a85b9422 1030 write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
bb6e9590
OJ
1031
1032 if (msg && netif_msg_link(mac))
1033 printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
1034 dev->name, mac->speed, mac->duplex ? "full" : "half");
1035}
1036
1037static int pasemi_mac_phy_init(struct net_device *dev)
1038{
1039 struct pasemi_mac *mac = netdev_priv(dev);
1040 struct device_node *dn, *phy_dn;
1041 struct phy_device *phydev;
bb6e9590
OJ
1042
1043 dn = pci_device_to_OF_node(mac->pdev);
1dd2d06c 1044 phy_dn = of_parse_phandle(dn, "phy-handle", 0);
bb6e9590
OJ
1045 of_node_put(phy_dn);
1046
1047 mac->link = 0;
1048 mac->speed = 0;
1049 mac->duplex = -1;
1050
1dd2d06c
GL
1051 phydev = of_phy_connect(dev, phy_dn, &pasemi_adjust_link, 0,
1052 PHY_INTERFACE_MODE_SGMII);
bb6e9590 1053
beb5ac20 1054 if (!phydev) {
bb6e9590 1055 printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
beb5ac20 1056 return -ENODEV;
bb6e9590
OJ
1057 }
1058
bb6e9590 1059 return 0;
bb6e9590
OJ
1060}
1061
1062
f5cd7872
OJ
1063static int pasemi_mac_open(struct net_device *dev)
1064{
1065 struct pasemi_mac *mac = netdev_priv(dev);
1066 unsigned int flags;
e37c772e 1067 int i, ret;
f5cd7872
OJ
1068
1069 flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
1070 PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
1071 PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
1072
a85b9422 1073 write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
f5cd7872 1074
f5cd7872
OJ
1075 ret = pasemi_mac_setup_rx_resources(dev);
1076 if (ret)
1077 goto out_rx_resources;
1078
34c20624 1079 mac->tx = pasemi_mac_setup_tx_resources(dev);
72b05b99
OJ
1080
1081 if (!mac->tx)
1082 goto out_tx_ring;
f5cd7872 1083
1724ac2e
OJ
1084 /* We might already have allocated rings in case mtu was changed
1085 * before interface was brought up.
1086 */
1087 if (dev->mtu > 1500 && !mac->num_cs) {
8d636d8b
OJ
1088 pasemi_mac_setup_csrings(mac);
1089 if (!mac->num_cs)
1090 goto out_tx_ring;
1091 }
1092
e37c772e
OJ
1093 /* Zero out rmon counters */
1094 for (i = 0; i < 32; i++)
1095 write_mac_reg(mac, PAS_MAC_RMON(i), 0);
1096
906674ab
OJ
1097 /* 0x3ff with 33MHz clock is about 31us */
1098 write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG,
1099 PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
1100
34c20624 1101 write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac->rx->chan.chno),
28ae79f5 1102 PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
34c20624
OJ
1103
1104 write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac->tx->chan.chno),
61cec3bd 1105 PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
34c20624 1106
a85b9422 1107 write_mac_reg(mac, PAS_MAC_IPC_CHNL,
34c20624
OJ
1108 PAS_MAC_IPC_CHNL_DCHNO(mac->rx->chan.chno) |
1109 PAS_MAC_IPC_CHNL_BCH(mac->rx->chan.chno));
f5cd7872
OJ
1110
1111 /* enable rx if */
34c20624
OJ
1112 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1113 PAS_DMA_RXINT_RCMDSTA_EN |
1114 PAS_DMA_RXINT_RCMDSTA_DROPS_M |
1115 PAS_DMA_RXINT_RCMDSTA_BP |
1116 PAS_DMA_RXINT_RCMDSTA_OO |
1117 PAS_DMA_RXINT_RCMDSTA_BT);
f5cd7872
OJ
1118
1119 /* enable rx channel */
34c20624
OJ
1120 pasemi_dma_start_chan(&rx_ring(mac)->chan, PAS_DMA_RXCHAN_CCMDSTA_DU |
1121 PAS_DMA_RXCHAN_CCMDSTA_OD |
1122 PAS_DMA_RXCHAN_CCMDSTA_FD |
1123 PAS_DMA_RXCHAN_CCMDSTA_DT);
f5cd7872
OJ
1124
1125 /* enable tx channel */
34c20624
OJ
1126 pasemi_dma_start_chan(&tx_ring(mac)->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
1127 PAS_DMA_TXCHAN_TCMDSTA_DB |
1128 PAS_DMA_TXCHAN_TCMDSTA_DE |
1129 PAS_DMA_TXCHAN_TCMDSTA_DA);
f5cd7872 1130
928773c2 1131 pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
f5cd7872 1132
34c20624
OJ
1133 write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac)->chan.chno),
1134 RX_RING_SIZE>>1);
b5254eee 1135
72b05b99
OJ
1136 /* Clear out any residual packet count state from firmware */
1137 pasemi_mac_restart_rx_intr(mac);
1138 pasemi_mac_restart_tx_intr(mac);
1139
b0cd2f90 1140 flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
36033766
OJ
1141
1142 if (mac->type == MAC_TYPE_GMAC)
1143 flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
1144 else
1145 flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
1146
1147 /* Enable interface in MAC */
1148 write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
1149
bb6e9590 1150 ret = pasemi_mac_phy_init(dev);
b0cd2f90
OJ
1151 if (ret) {
1152 /* Since we won't get link notification, just enable RX */
1153 pasemi_mac_intf_enable(mac);
1154 if (mac->type == MAC_TYPE_GMAC) {
1155 /* Warn for missing PHY on SGMII (1Gig) ports */
1156 dev_warn(&mac->pdev->dev,
1157 "PHY init failed: %d.\n", ret);
1158 dev_warn(&mac->pdev->dev,
1159 "Defaulting to 1Gbit full duplex\n");
1160 }
8304b633 1161 }
bb6e9590 1162
f5cd7872 1163 netif_start_queue(dev);
bea3348e 1164 napi_enable(&mac->napi);
f5cd7872 1165
72b05b99
OJ
1166 snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
1167 dev->name);
771f7404 1168
78874271 1169 ret = request_irq(mac->tx->chan.irq, pasemi_mac_tx_intr, 0,
72b05b99 1170 mac->tx_irq_name, mac->tx);
f5cd7872
OJ
1171 if (ret) {
1172 dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
34c20624 1173 mac->tx->chan.irq, ret);
f5cd7872
OJ
1174 goto out_tx_int;
1175 }
1176
72b05b99
OJ
1177 snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
1178 dev->name);
1179
78874271 1180 ret = request_irq(mac->rx->chan.irq, pasemi_mac_rx_intr, 0,
34c20624 1181 mac->rx_irq_name, mac->rx);
f5cd7872
OJ
1182 if (ret) {
1183 dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
34c20624 1184 mac->rx->chan.irq, ret);
f5cd7872
OJ
1185 goto out_rx_int;
1186 }
1187
80721e7f
PR
1188 if (dev->phydev)
1189 phy_start(dev->phydev);
bb6e9590 1190
e99e88a9 1191 timer_setup(&mac->tx->clean_timer, pasemi_mac_tx_timer, 0);
187d6785 1192 mod_timer(&mac->tx->clean_timer, jiffies + HZ);
61cec3bd 1193
f5cd7872
OJ
1194 return 0;
1195
1196out_rx_int:
34c20624 1197 free_irq(mac->tx->chan.irq, mac->tx);
f5cd7872 1198out_tx_int:
bea3348e 1199 napi_disable(&mac->napi);
f5cd7872 1200 netif_stop_queue(dev);
72b05b99
OJ
1201out_tx_ring:
1202 if (mac->tx)
1203 pasemi_mac_free_tx_resources(mac);
1204 pasemi_mac_free_rx_resources(mac);
f5cd7872
OJ
1205out_rx_resources:
1206
1207 return ret;
1208}
1209
1210#define MAX_RETRIES 5000
1211
ef1ea0b4
OJ
1212static void pasemi_mac_pause_txchan(struct pasemi_mac *mac)
1213{
1214 unsigned int sta, retries;
1215 int txch = tx_ring(mac)->chan.chno;
1216
1217 write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch),
1218 PAS_DMA_TXCHAN_TCMDSTA_ST);
1219
1220 for (retries = 0; retries < MAX_RETRIES; retries++) {
1221 sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
1222 if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
1223 break;
1224 cond_resched();
1225 }
1226
1227 if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
1228 dev_err(&mac->dma_pdev->dev,
1229 "Failed to stop tx channel, tcmdsta %08x\n", sta);
1230
1231 write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch), 0);
1232}
1233
1234static void pasemi_mac_pause_rxchan(struct pasemi_mac *mac)
1235{
1236 unsigned int sta, retries;
1237 int rxch = rx_ring(mac)->chan.chno;
1238
1239 write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch),
1240 PAS_DMA_RXCHAN_CCMDSTA_ST);
1241 for (retries = 0; retries < MAX_RETRIES; retries++) {
1242 sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
1243 if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
1244 break;
1245 cond_resched();
1246 }
1247
1248 if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
1249 dev_err(&mac->dma_pdev->dev,
1250 "Failed to stop rx channel, ccmdsta 08%x\n", sta);
1251 write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch), 0);
1252}
1253
1254static void pasemi_mac_pause_rxint(struct pasemi_mac *mac)
1255{
1256 unsigned int sta, retries;
1257
1258 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1259 PAS_DMA_RXINT_RCMDSTA_ST);
1260 for (retries = 0; retries < MAX_RETRIES; retries++) {
1261 sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1262 if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
1263 break;
1264 cond_resched();
1265 }
1266
1267 if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
1268 dev_err(&mac->dma_pdev->dev,
1269 "Failed to stop rx interface, rcmdsta %08x\n", sta);
1270 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
1271}
1272
f5cd7872
OJ
1273static int pasemi_mac_close(struct net_device *dev)
1274{
1275 struct pasemi_mac *mac = netdev_priv(dev);
9e81d331 1276 unsigned int sta;
8d636d8b 1277 int rxch, txch, i;
34c20624
OJ
1278
1279 rxch = rx_ring(mac)->chan.chno;
1280 txch = tx_ring(mac)->chan.chno;
f5cd7872 1281
80721e7f
PR
1282 if (dev->phydev) {
1283 phy_stop(dev->phydev);
1284 phy_disconnect(dev->phydev);
bb6e9590
OJ
1285 }
1286
61cec3bd
OJ
1287 del_timer_sync(&mac->tx->clean_timer);
1288
f5cd7872 1289 netif_stop_queue(dev);
bea3348e 1290 napi_disable(&mac->napi);
f5cd7872 1291
34c20624 1292 sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
9e81d331
OJ
1293 if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
1294 PAS_DMA_RXINT_RCMDSTA_OO |
1295 PAS_DMA_RXINT_RCMDSTA_BT))
1296 printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
1297
34c20624 1298 sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
9e81d331
OJ
1299 if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
1300 PAS_DMA_RXCHAN_CCMDSTA_OD |
1301 PAS_DMA_RXCHAN_CCMDSTA_FD |
1302 PAS_DMA_RXCHAN_CCMDSTA_DT))
1303 printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
1304
34c20624 1305 sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
72b05b99
OJ
1306 if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
1307 PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
9e81d331
OJ
1308 printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
1309
f5cd7872 1310 /* Clean out any pending buffers */
72b05b99
OJ
1311 pasemi_mac_clean_tx(tx_ring(mac));
1312 pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
f5cd7872 1313
ef1ea0b4
OJ
1314 pasemi_mac_pause_txchan(mac);
1315 pasemi_mac_pause_rxint(mac);
1316 pasemi_mac_pause_rxchan(mac);
1145d954 1317 pasemi_mac_intf_disable(mac);
f5cd7872 1318
34c20624
OJ
1319 free_irq(mac->tx->chan.irq, mac->tx);
1320 free_irq(mac->rx->chan.irq, mac->rx);
f5cd7872 1321
1724ac2e 1322 for (i = 0; i < mac->num_cs; i++) {
8d636d8b 1323 pasemi_mac_free_csring(mac->cs[i]);
1724ac2e
OJ
1324 mac->cs[i] = NULL;
1325 }
1326
1327 mac->num_cs = 0;
8d636d8b 1328
f5cd7872 1329 /* Free resources */
72b05b99
OJ
1330 pasemi_mac_free_rx_resources(mac);
1331 pasemi_mac_free_tx_resources(mac);
f5cd7872
OJ
1332
1333 return 0;
1334}
1335
8d636d8b
OJ
1336static void pasemi_mac_queue_csdesc(const struct sk_buff *skb,
1337 const dma_addr_t *map,
1338 const unsigned int *map_size,
1339 struct pasemi_mac_txring *txring,
1340 struct pasemi_mac_csring *csring)
1341{
1342 u64 fund;
1343 dma_addr_t cs_dest;
1344 const int nh_off = skb_network_offset(skb);
1345 const int nh_len = skb_network_header_len(skb);
1346 const int nfrags = skb_shinfo(skb)->nr_frags;
1789b8aa 1347 int cs_size, i, fill, hdr, evt;
8d636d8b
OJ
1348 dma_addr_t csdma;
1349
1350 fund = XCT_FUN_ST | XCT_FUN_RR_8BRES |
1351 XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
1352 XCT_FUN_CRM_SIG | XCT_FUN_LLEN(skb->len - nh_off) |
1353 XCT_FUN_SHL(nh_len >> 2) | XCT_FUN_SE;
1354
1355 switch (ip_hdr(skb)->protocol) {
1356 case IPPROTO_TCP:
1357 fund |= XCT_FUN_SIG_TCP4;
1358 /* TCP checksum is 16 bytes into the header */
1359 cs_dest = map[0] + skb_transport_offset(skb) + 16;
1360 break;
1361 case IPPROTO_UDP:
1362 fund |= XCT_FUN_SIG_UDP4;
1363 /* UDP checksum is 6 bytes into the header */
1364 cs_dest = map[0] + skb_transport_offset(skb) + 6;
1365 break;
1366 default:
1367 BUG();
1368 }
1369
1370 /* Do the checksum offloaded */
1371 fill = csring->next_to_fill;
1372 hdr = fill;
1373
1374 CS_DESC(csring, fill++) = fund;
1375 /* Room for 8BRES. Checksum result is really 2 bytes into it */
1376 csdma = csring->chan.ring_dma + (fill & (CS_RING_SIZE-1)) * 8 + 2;
1377 CS_DESC(csring, fill++) = 0;
1378
1379 CS_DESC(csring, fill) = XCT_PTR_LEN(map_size[0]-nh_off) | XCT_PTR_ADDR(map[0]+nh_off);
1380 for (i = 1; i <= nfrags; i++)
1381 CS_DESC(csring, fill+i) = XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
1382
1383 fill += i;
1384 if (fill & 1)
1385 fill++;
1386
1387 /* Copy the result into the TCP packet */
8d636d8b
OJ
1388 CS_DESC(csring, fill++) = XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
1389 XCT_FUN_LLEN(2) | XCT_FUN_SE;
1390 CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest) | XCT_PTR_T;
1391 CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma);
1392 fill++;
1393
1394 evt = !csring->last_event;
1395 csring->last_event = evt;
1396
1397 /* Event handshaking with MAC TX */
1398 CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1399 CTRL_CMD_ETYPE_SET | CTRL_CMD_REG(csring->events[evt]);
1400 CS_DESC(csring, fill++) = 0;
1401 CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1402 CTRL_CMD_ETYPE_WCLR | CTRL_CMD_REG(csring->events[!evt]);
1403 CS_DESC(csring, fill++) = 0;
1404 csring->next_to_fill = fill & (CS_RING_SIZE-1);
1405
1406 cs_size = fill - hdr;
1407 write_dma_reg(PAS_DMA_TXCHAN_INCR(csring->chan.chno), (cs_size) >> 1);
1408
1409 /* TX-side event handshaking */
1410 fill = txring->next_to_fill;
1411 TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1412 CTRL_CMD_ETYPE_WSET | CTRL_CMD_REG(csring->events[evt]);
1413 TX_DESC(txring, fill++) = 0;
1414 TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1415 CTRL_CMD_ETYPE_CLR | CTRL_CMD_REG(csring->events[!evt]);
1416 TX_DESC(txring, fill++) = 0;
1417 txring->next_to_fill = fill;
1418
1419 write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), 2);
8d636d8b
OJ
1420}
1421
f5cd7872
OJ
1422static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
1423{
8d636d8b
OJ
1424 struct pasemi_mac * const mac = netdev_priv(dev);
1425 struct pasemi_mac_txring * const txring = tx_ring(mac);
1426 struct pasemi_mac_csring *csring;
1427 u64 dflags = 0;
1428 u64 mactx;
ad3c20d1
OJ
1429 dma_addr_t map[MAX_SKB_FRAGS+1];
1430 unsigned int map_size[MAX_SKB_FRAGS+1];
ca7e235f 1431 unsigned long flags;
ad3c20d1 1432 int i, nfrags;
5c15332b 1433 int fill;
8d636d8b
OJ
1434 const int nh_off = skb_network_offset(skb);
1435 const int nh_len = skb_network_header_len(skb);
f5cd7872 1436
8d636d8b 1437 prefetch(&txring->ring_info);
d56f90a7 1438
8d636d8b 1439 dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
f5cd7872 1440
ad3c20d1
OJ
1441 nfrags = skb_shinfo(skb)->nr_frags;
1442
1443 map[0] = pci_map_single(mac->dma_pdev, skb->data, skb_headlen(skb),
1444 PCI_DMA_TODEVICE);
1445 map_size[0] = skb_headlen(skb);
8d8bb39b 1446 if (pci_dma_mapping_error(mac->dma_pdev, map[0]))
ad3c20d1
OJ
1447 goto out_err_nolock;
1448
1449 for (i = 0; i < nfrags; i++) {
1450 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
f5cd7872 1451
4bb97cae 1452 map[i + 1] = skb_frag_dma_map(&mac->dma_pdev->dev, frag, 0,
9e903e08
ED
1453 skb_frag_size(frag), DMA_TO_DEVICE);
1454 map_size[i+1] = skb_frag_size(frag);
5d6bcdfe 1455 if (dma_mapping_error(&mac->dma_pdev->dev, map[i + 1])) {
ad3c20d1
OJ
1456 nfrags = i;
1457 goto out_err_nolock;
1458 }
1459 }
f5cd7872 1460
8d636d8b
OJ
1461 if (skb->ip_summed == CHECKSUM_PARTIAL && skb->len <= 1540) {
1462 switch (ip_hdr(skb)->protocol) {
1463 case IPPROTO_TCP:
1464 dflags |= XCT_MACTX_CSUM_TCP;
1465 dflags |= XCT_MACTX_IPH(nh_len >> 2);
1466 dflags |= XCT_MACTX_IPO(nh_off);
1467 break;
1468 case IPPROTO_UDP:
1469 dflags |= XCT_MACTX_CSUM_UDP;
1470 dflags |= XCT_MACTX_IPH(nh_len >> 2);
1471 dflags |= XCT_MACTX_IPO(nh_off);
1472 break;
1473 default:
1474 WARN_ON(1);
1475 }
1476 }
26fcfa95 1477
8d636d8b 1478 mactx = dflags | XCT_MACTX_LLEN(skb->len);
f5cd7872
OJ
1479
1480 spin_lock_irqsave(&txring->lock, flags);
1481
ad5da10a
OJ
1482 /* Avoid stepping on the same cache line that the DMA controller
1483 * is currently about to send, so leave at least 8 words available.
1484 * Total free space needed is mactx + fragments + 8
1485 */
8d636d8b 1486 if (RING_AVAIL(txring) < nfrags + 14) {
ad5da10a
OJ
1487 /* no room -- stop the queue and wait for tx intr */
1488 netif_stop_queue(dev);
1489 goto out_err;
f5cd7872
OJ
1490 }
1491
8d636d8b
OJ
1492 /* Queue up checksum + event descriptors, if needed */
1493 if (mac->num_cs && skb->ip_summed == CHECKSUM_PARTIAL && skb->len > 1540) {
1494 csring = mac->cs[mac->last_cs];
1495 mac->last_cs = (mac->last_cs + 1) % mac->num_cs;
1496
1497 pasemi_mac_queue_csdesc(skb, map, map_size, txring, csring);
1498 }
1499
1500 fill = txring->next_to_fill;
5c15332b 1501 TX_DESC(txring, fill) = mactx;
7e9916e9 1502 TX_DESC_INFO(txring, fill).dma = nfrags;
5c15332b
OJ
1503 fill++;
1504 TX_DESC_INFO(txring, fill).skb = skb;
ad3c20d1 1505 for (i = 0; i <= nfrags; i++) {
5c15332b 1506 TX_DESC(txring, fill+i) =
72b05b99 1507 XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
5c15332b 1508 TX_DESC_INFO(txring, fill+i).dma = map[i];
ad3c20d1
OJ
1509 }
1510
1511 /* We have to add an even number of 8-byte entries to the ring
1512 * even if the last one is unused. That means always an odd number
1513 * of pointers + one mactx descriptor.
1514 */
1515 if (nfrags & 1)
1516 nfrags++;
fc9e4d2a 1517
5c15332b 1518 txring->next_to_fill = (fill + nfrags + 1) & (TX_RING_SIZE-1);
f5cd7872 1519
09f75cd7
JG
1520 dev->stats.tx_packets++;
1521 dev->stats.tx_bytes += skb->len;
f5cd7872
OJ
1522
1523 spin_unlock_irqrestore(&txring->lock, flags);
1524
34c20624 1525 write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), (nfrags+2) >> 1);
f5cd7872
OJ
1526
1527 return NETDEV_TX_OK;
1528
1529out_err:
1530 spin_unlock_irqrestore(&txring->lock, flags);
ad3c20d1
OJ
1531out_err_nolock:
1532 while (nfrags--)
1533 pci_unmap_single(mac->dma_pdev, map[nfrags], map_size[nfrags],
1534 PCI_DMA_TODEVICE);
1535
f5cd7872
OJ
1536 return NETDEV_TX_BUSY;
1537}
1538
f5cd7872
OJ
1539static void pasemi_mac_set_rx_mode(struct net_device *dev)
1540{
5c15332b 1541 const struct pasemi_mac *mac = netdev_priv(dev);
f5cd7872
OJ
1542 unsigned int flags;
1543
a85b9422 1544 flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
f5cd7872
OJ
1545
1546 /* Set promiscuous */
1547 if (dev->flags & IFF_PROMISC)
1548 flags |= PAS_MAC_CFG_PCFG_PR;
1549 else
1550 flags &= ~PAS_MAC_CFG_PCFG_PR;
1551
a85b9422 1552 write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
f5cd7872
OJ
1553}
1554
1555
bea3348e 1556static int pasemi_mac_poll(struct napi_struct *napi, int budget)
f5cd7872 1557{
bea3348e 1558 struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
bea3348e 1559 int pkts;
f5cd7872 1560
72b05b99
OJ
1561 pasemi_mac_clean_tx(tx_ring(mac));
1562 pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
bea3348e 1563 if (pkts < budget) {
f5cd7872 1564 /* all done, no more packets present */
6ad20165 1565 napi_complete_done(napi, pkts);
f5cd7872 1566
1b0335ea 1567 pasemi_mac_restart_rx_intr(mac);
61cec3bd 1568 pasemi_mac_restart_tx_intr(mac);
f5cd7872 1569 }
bea3348e 1570 return pkts;
f5cd7872
OJ
1571}
1572
6e62040c
NC
1573#ifdef CONFIG_NET_POLL_CONTROLLER
1574/*
1575 * Polling 'interrupt' - used by things like netconsole to send skbs
1576 * without having to re-enable interrupts. It's not called while
1577 * the interrupt routine is executing.
1578 */
1579static void pasemi_mac_netpoll(struct net_device *dev)
1580{
1581 const struct pasemi_mac *mac = netdev_priv(dev);
1582
1583 disable_irq(mac->tx->chan.irq);
1584 pasemi_mac_tx_intr(mac->tx->chan.irq, mac->tx);
1585 enable_irq(mac->tx->chan.irq);
1586
1587 disable_irq(mac->rx->chan.irq);
1588 pasemi_mac_rx_intr(mac->rx->chan.irq, mac->rx);
1589 enable_irq(mac->rx->chan.irq);
1590}
1591#endif
1592
ef1ea0b4
OJ
1593static int pasemi_mac_change_mtu(struct net_device *dev, int new_mtu)
1594{
1595 struct pasemi_mac *mac = netdev_priv(dev);
1596 unsigned int reg;
8d636d8b 1597 unsigned int rcmdsta = 0;
ef1ea0b4 1598 int running;
8d636d8b 1599 int ret = 0;
ef1ea0b4 1600
ef1ea0b4
OJ
1601 running = netif_running(dev);
1602
1603 if (running) {
1604 /* Need to stop the interface, clean out all already
1605 * received buffers, free all unused buffers on the RX
1606 * interface ring, then finally re-fill the rx ring with
1607 * the new-size buffers and restart.
1608 */
1609
1610 napi_disable(&mac->napi);
1611 netif_tx_disable(dev);
1612 pasemi_mac_intf_disable(mac);
1613
1614 rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1615 pasemi_mac_pause_rxint(mac);
1616 pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
1617 pasemi_mac_free_rx_buffers(mac);
8d636d8b
OJ
1618
1619 }
1620
1621 /* Setup checksum channels if large MTU and none already allocated */
44770e11 1622 if (new_mtu > PE_DEF_MTU && !mac->num_cs) {
8d636d8b
OJ
1623 pasemi_mac_setup_csrings(mac);
1624 if (!mac->num_cs) {
1625 ret = -ENOMEM;
1626 goto out;
1627 }
ef1ea0b4
OJ
1628 }
1629
1630 /* Change maxf, i.e. what size frames are accepted.
1631 * Need room for ethernet header and CRC word
1632 */
1633 reg = read_mac_reg(mac, PAS_MAC_CFG_MACCFG);
1634 reg &= ~PAS_MAC_CFG_MACCFG_MAXF_M;
1635 reg |= PAS_MAC_CFG_MACCFG_MAXF(new_mtu + ETH_HLEN + 4);
1636 write_mac_reg(mac, PAS_MAC_CFG_MACCFG, reg);
1637
1638 dev->mtu = new_mtu;
1639 /* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1640 mac->bufsz = new_mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
1641
8d636d8b 1642out:
ef1ea0b4
OJ
1643 if (running) {
1644 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1645 rcmdsta | PAS_DMA_RXINT_RCMDSTA_EN);
1646
1647 rx_ring(mac)->next_to_fill = 0;
1648 pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE-1);
1649
1650 napi_enable(&mac->napi);
1651 netif_start_queue(dev);
1652 pasemi_mac_intf_enable(mac);
1653 }
1654
8d636d8b 1655 return ret;
ef1ea0b4
OJ
1656}
1657
9e0ac841
AB
1658static const struct net_device_ops pasemi_netdev_ops = {
1659 .ndo_open = pasemi_mac_open,
1660 .ndo_stop = pasemi_mac_close,
1661 .ndo_start_xmit = pasemi_mac_start_tx,
afc4b13d 1662 .ndo_set_rx_mode = pasemi_mac_set_rx_mode,
9e0ac841
AB
1663 .ndo_set_mac_address = pasemi_mac_set_mac_addr,
1664 .ndo_change_mtu = pasemi_mac_change_mtu,
1665 .ndo_validate_addr = eth_validate_addr,
1666#ifdef CONFIG_NET_POLL_CONTROLLER
1667 .ndo_poll_controller = pasemi_mac_netpoll,
1668#endif
1669};
1670
03c4d832 1671static int
f5cd7872
OJ
1672pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1673{
f5cd7872
OJ
1674 struct net_device *dev;
1675 struct pasemi_mac *mac;
15b8e191 1676 int err, ret;
f5cd7872
OJ
1677
1678 err = pci_enable_device(pdev);
1679 if (err)
1680 return err;
1681
1682 dev = alloc_etherdev(sizeof(struct pasemi_mac));
1683 if (dev == NULL) {
f5cd7872
OJ
1684 err = -ENOMEM;
1685 goto out_disable_device;
1686 }
1687
f5cd7872
OJ
1688 pci_set_drvdata(pdev, dev);
1689 SET_NETDEV_DEV(dev, &pdev->dev);
1690
1691 mac = netdev_priv(dev);
1692
1693 mac->pdev = pdev;
1694 mac->netdev = dev;
f5cd7872 1695
bea3348e
SH
1696 netif_napi_add(dev, &mac->napi, pasemi_mac_poll, 64);
1697
5c15332b 1698 dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG |
25156784 1699 NETIF_F_HIGHDMA | NETIF_F_GSO;
bea3348e 1700
34c20624
OJ
1701 mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
1702 if (!mac->dma_pdev) {
1703 dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
1704 err = -ENODEV;
1705 goto out;
1706 }
74ebe3e7 1707 dma_set_mask(&mac->dma_pdev->dev, DMA_BIT_MASK(64));
f5cd7872 1708
34c20624
OJ
1709 mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
1710 if (!mac->iob_pdev) {
1711 dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
1712 err = -ENODEV;
1713 goto out;
1714 }
1715
1716 /* get mac addr from device tree */
1717 if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
1718 err = -ENODEV;
1719 goto out;
1720 }
1721 memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
1722
15b8e191 1723 ret = mac_to_intf(mac);
1724 if (ret < 0) {
34c20624
OJ
1725 dev_err(&mac->pdev->dev, "Can't map DMA interface\n");
1726 err = -ENODEV;
1727 goto out;
1728 }
15b8e191 1729 mac->dma_if = ret;
f5cd7872
OJ
1730
1731 switch (pdev->device) {
1732 case 0xa005:
1733 mac->type = MAC_TYPE_GMAC;
1734 break;
1735 case 0xa006:
1736 mac->type = MAC_TYPE_XAUI;
1737 break;
1738 default:
1739 err = -ENODEV;
1740 goto out;
1741 }
1742
9e0ac841 1743 dev->netdev_ops = &pasemi_netdev_ops;
ef1ea0b4 1744 dev->mtu = PE_DEF_MTU;
44770e11
JW
1745
1746 /* MTU range: 64 - 9000 */
1747 dev->min_mtu = PE_MIN_MTU;
1748 dev->max_mtu = PE_MAX_MTU;
1749
ef1ea0b4
OJ
1750 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1751 mac->bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
1752
e37c772e 1753 dev->ethtool_ops = &pasemi_mac_ethtool_ops;
f5cd7872 1754
b6e05a1b
OJ
1755 if (err)
1756 goto out;
f5cd7872 1757
ceb51361
OJ
1758 mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
1759
bb6e9590
OJ
1760 /* Enable most messages by default */
1761 mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1762
f5cd7872
OJ
1763 err = register_netdev(dev);
1764
1765 if (err) {
1766 dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
1767 err);
1768 goto out;
ea5cdccc 1769 } else if (netif_msg_probe(mac)) {
e174961c 1770 printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %pM\n",
f5cd7872 1771 dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
e174961c 1772 mac->dma_if, dev->dev_addr);
ea5cdccc 1773 }
f5cd7872
OJ
1774
1775 return err;
1776
1777out:
6db16718
ME
1778 pci_dev_put(mac->iob_pdev);
1779 pci_dev_put(mac->dma_pdev);
b6e05a1b 1780
f5cd7872
OJ
1781 free_netdev(dev);
1782out_disable_device:
1783 pci_disable_device(pdev);
1784 return err;
1785
1786}
1787
03c4d832 1788static void pasemi_mac_remove(struct pci_dev *pdev)
f5cd7872
OJ
1789{
1790 struct net_device *netdev = pci_get_drvdata(pdev);
1791 struct pasemi_mac *mac;
1792
1793 if (!netdev)
1794 return;
1795
1796 mac = netdev_priv(netdev);
1797
1798 unregister_netdev(netdev);
1799
1800 pci_disable_device(pdev);
1801 pci_dev_put(mac->dma_pdev);
1802 pci_dev_put(mac->iob_pdev);
1803
34c20624
OJ
1804 pasemi_dma_free_chan(&mac->tx->chan);
1805 pasemi_dma_free_chan(&mac->rx->chan);
b6e05a1b 1806
f5cd7872
OJ
1807 free_netdev(netdev);
1808}
1809
9baa3c34 1810static const struct pci_device_id pasemi_mac_pci_tbl[] = {
f5cd7872
OJ
1811 { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
1812 { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
fd178254 1813 { },
f5cd7872
OJ
1814};
1815
1816MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
1817
1818static struct pci_driver pasemi_mac_driver = {
1819 .name = "pasemi_mac",
1820 .id_table = pasemi_mac_pci_tbl,
1821 .probe = pasemi_mac_probe,
03c4d832 1822 .remove = pasemi_mac_remove,
f5cd7872
OJ
1823};
1824
1825static void __exit pasemi_mac_cleanup_module(void)
1826{
1827 pci_unregister_driver(&pasemi_mac_driver);
f5cd7872
OJ
1828}
1829
64c40525 1830static int pasemi_mac_init_module(void)
f5cd7872 1831{
34c20624
OJ
1832 int err;
1833
1834 err = pasemi_dma_init();
1835 if (err)
1836 return err;
1837
f5cd7872
OJ
1838 return pci_register_driver(&pasemi_mac_driver);
1839}
1840
f5cd7872
OJ
1841module_init(pasemi_mac_init_module);
1842module_exit(pasemi_mac_cleanup_module);