]> git.ipfire.org Git - thirdparty/u-boot.git/blame - drivers/net/zynq_gem.c
SPDX: Convert all of our single license tags to Linux Kernel style
[thirdparty/u-boot.git] / drivers / net / zynq_gem.c
CommitLineData
83d290c5 1// SPDX-License-Identifier: GPL-2.0+
185f7d9a
MS
2/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
185f7d9a
MS
9 */
10
a765bdd1 11#include <clk.h>
185f7d9a 12#include <common.h>
6889ca71 13#include <dm.h>
185f7d9a 14#include <net.h>
2fd2489b 15#include <netdev.h>
185f7d9a 16#include <config.h>
b8de29fe 17#include <console.h>
185f7d9a
MS
18#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
e7138b34 22#include <wait_bit.h>
185f7d9a 23#include <watchdog.h>
96f4f149 24#include <asm/system.h>
01fbf310 25#include <asm/arch/hardware.h>
80243528 26#include <asm/arch/sys_proto.h>
5d97dff0 27#include <linux/errno.h>
185f7d9a 28
6889ca71
MS
29DECLARE_GLOBAL_DATA_PTR;
30
185f7d9a
MS
31/* Bit/mask specification */
32#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
33#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
34#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
35#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
36#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
37
38#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
39#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
40#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
41
42#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
43#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
44#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
45
46/* Wrap bit, last descriptor */
47#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
48#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
23a598f7 49#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
185f7d9a 50
185f7d9a
MS
51#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
52#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
53#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
54#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
55
27183d7c
SDPP
56#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
57#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
58#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
59#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
4eaf8f54 60#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
27183d7c 61#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
f17ea71d 62#ifdef CONFIG_ARM64
27183d7c 63#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
f17ea71d 64#else
27183d7c 65#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
f17ea71d 66#endif
185f7d9a 67
8a584c8a
SDPP
68#ifdef CONFIG_ARM64
69# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
70#else
71# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
72#endif
73
74#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
75 ZYNQ_GEM_NWCFG_FDEN | \
185f7d9a
MS
76 ZYNQ_GEM_NWCFG_FSREM | \
77 ZYNQ_GEM_NWCFG_MDCCLKDIV)
78
79#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
80
81#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
82/* Use full configured addressable space (8 Kb) */
83#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
84/* Use full configured addressable space (4 Kb) */
85#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
86/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
87#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
88
89#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
90 ZYNQ_GEM_DMACR_RXSIZE | \
91 ZYNQ_GEM_DMACR_TXSIZE | \
92 ZYNQ_GEM_DMACR_RXBUF)
93
e4d2318a
MS
94#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
95
845ee5f6
SDPP
96#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
97
f97d7e8b
MS
98/* Use MII register 1 (MII status register) to detect PHY */
99#define PHY_DETECT_REG 1
100
101/* Mask used to verify certain PHY features (or register contents)
102 * in the register above:
103 * 0x1000: 10Mbps full duplex support
104 * 0x0800: 10Mbps half duplex support
105 * 0x0008: Auto-negotiation support
106 */
107#define PHY_DETECT_MASK 0x1808
108
a5144237
ST
109/* TX BD status masks */
110#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
111#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
112#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
113
97598fcf
SB
114/* Clock frequencies for different speeds */
115#define ZYNQ_GEM_FREQUENCY_10 2500000UL
116#define ZYNQ_GEM_FREQUENCY_100 25000000UL
117#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
118
185f7d9a
MS
119/* Device registers */
120struct zynq_gem_regs {
97a51a03
MS
121 u32 nwctrl; /* 0x0 - Network Control reg */
122 u32 nwcfg; /* 0x4 - Network Config reg */
123 u32 nwsr; /* 0x8 - Network Status reg */
185f7d9a 124 u32 reserved1;
97a51a03
MS
125 u32 dmacr; /* 0x10 - DMA Control reg */
126 u32 txsr; /* 0x14 - TX Status reg */
127 u32 rxqbase; /* 0x18 - RX Q Base address reg */
128 u32 txqbase; /* 0x1c - TX Q Base address reg */
129 u32 rxsr; /* 0x20 - RX Status reg */
185f7d9a 130 u32 reserved2[2];
97a51a03 131 u32 idr; /* 0x2c - Interrupt Disable reg */
185f7d9a 132 u32 reserved3;
97a51a03 133 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
185f7d9a 134 u32 reserved4[18];
97a51a03
MS
135 u32 hashl; /* 0x80 - Hash Low address reg */
136 u32 hashh; /* 0x84 - Hash High address reg */
185f7d9a
MS
137#define LADDR_LOW 0
138#define LADDR_HIGH 1
97a51a03
MS
139 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
140 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
185f7d9a 141 u32 reserved6[18];
0ebf4041
MS
142#define STAT_SIZE 44
143 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
845ee5f6
SDPP
144 u32 reserved9[20];
145 u32 pcscntrl;
146 u32 reserved7[143];
603ff008
EI
147 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
148 u32 reserved8[15];
149 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
185f7d9a
MS
150};
151
152/* BD descriptors */
153struct emac_bd {
154 u32 addr; /* Next descriptor pointer */
155 u32 status;
156};
157
eda9d307 158#define RX_BUF 32
a5144237
ST
159/* Page table entries are set to 1MB, or multiples of 1MB
160 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
161 */
162#define BD_SPACE 0x100000
163/* BD separation space */
ff475878 164#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
185f7d9a 165
603ff008
EI
166/* Setup the first free TX descriptor */
167#define TX_FREE_DESC 2
168
185f7d9a
MS
169/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
170struct zynq_gem_priv {
a5144237
ST
171 struct emac_bd *tx_bd;
172 struct emac_bd *rx_bd;
173 char *rxbuffers;
185f7d9a
MS
174 u32 rxbd_current;
175 u32 rx_first_buf;
176 int phyaddr;
05868759 177 int init;
f2fc2768 178 struct zynq_gem_regs *iobase;
16ce6de8 179 phy_interface_t interface;
185f7d9a 180 struct phy_device *phydev;
20671a98 181 int phy_of_handle;
185f7d9a 182 struct mii_dev *bus;
a765bdd1 183 struct clk clk;
69065e8f 184 u32 max_speed;
dd12a27c 185 bool int_pcs;
185f7d9a
MS
186};
187
f2fc2768
MS
188static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
189 u32 op, u16 *data)
185f7d9a
MS
190{
191 u32 mgtcr;
f2fc2768 192 struct zynq_gem_regs *regs = priv->iobase;
b908fcad 193 int err;
185f7d9a 194
48263504
ÁFR
195 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
196 true, 20000, false);
b908fcad
MS
197 if (err)
198 return err;
185f7d9a
MS
199
200 /* Construct mgtcr mask for the operation */
201 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
202 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
203 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
204
205 /* Write mgtcr and wait for completion */
206 writel(mgtcr, &regs->phymntnc);
207
48263504
ÁFR
208 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
209 true, 20000, false);
b908fcad
MS
210 if (err)
211 return err;
185f7d9a
MS
212
213 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
214 *data = readl(&regs->phymntnc);
215
216 return 0;
217}
218
f2fc2768
MS
219static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
220 u32 regnum, u16 *val)
185f7d9a 221{
198e9a4f
MS
222 u32 ret;
223
f2fc2768
MS
224 ret = phy_setup_op(priv, phy_addr, regnum,
225 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
198e9a4f
MS
226
227 if (!ret)
228 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
229 phy_addr, regnum, *val);
230
231 return ret;
185f7d9a
MS
232}
233
f2fc2768
MS
234static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
235 u32 regnum, u16 data)
185f7d9a 236{
198e9a4f
MS
237 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
238 regnum, data);
239
f2fc2768
MS
240 return phy_setup_op(priv, phy_addr, regnum,
241 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
185f7d9a
MS
242}
243
6889ca71 244static int phy_detection(struct udevice *dev)
f97d7e8b
MS
245{
246 int i;
247 u16 phyreg;
248 struct zynq_gem_priv *priv = dev->priv;
249
250 if (priv->phyaddr != -1) {
f2fc2768 251 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
f97d7e8b
MS
252 if ((phyreg != 0xFFFF) &&
253 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
254 /* Found a valid PHY address */
255 debug("Default phy address %d is valid\n",
256 priv->phyaddr);
b904725a 257 return 0;
f97d7e8b
MS
258 } else {
259 debug("PHY address is not setup correctly %d\n",
260 priv->phyaddr);
261 priv->phyaddr = -1;
262 }
263 }
264
265 debug("detecting phy address\n");
266 if (priv->phyaddr == -1) {
267 /* detect the PHY address */
268 for (i = 31; i >= 0; i--) {
f2fc2768 269 phyread(priv, i, PHY_DETECT_REG, &phyreg);
f97d7e8b
MS
270 if ((phyreg != 0xFFFF) &&
271 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
272 /* Found a valid PHY address */
273 priv->phyaddr = i;
274 debug("Found valid phy address, %d\n", i);
b904725a 275 return 0;
f97d7e8b
MS
276 }
277 }
278 }
279 printf("PHY is not detected\n");
b904725a 280 return -1;
f97d7e8b
MS
281}
282
6889ca71 283static int zynq_gem_setup_mac(struct udevice *dev)
185f7d9a
MS
284{
285 u32 i, macaddrlow, macaddrhigh;
6889ca71
MS
286 struct eth_pdata *pdata = dev_get_platdata(dev);
287 struct zynq_gem_priv *priv = dev_get_priv(dev);
288 struct zynq_gem_regs *regs = priv->iobase;
185f7d9a
MS
289
290 /* Set the MAC bits [31:0] in BOT */
6889ca71
MS
291 macaddrlow = pdata->enetaddr[0];
292 macaddrlow |= pdata->enetaddr[1] << 8;
293 macaddrlow |= pdata->enetaddr[2] << 16;
294 macaddrlow |= pdata->enetaddr[3] << 24;
185f7d9a
MS
295
296 /* Set MAC bits [47:32] in TOP */
6889ca71
MS
297 macaddrhigh = pdata->enetaddr[4];
298 macaddrhigh |= pdata->enetaddr[5] << 8;
185f7d9a
MS
299
300 for (i = 0; i < 4; i++) {
301 writel(0, &regs->laddr[i][LADDR_LOW]);
302 writel(0, &regs->laddr[i][LADDR_HIGH]);
303 /* Do not use MATCHx register */
304 writel(0, &regs->match[i]);
305 }
306
307 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
308 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
309
310 return 0;
311}
312
6889ca71 313static int zynq_phy_init(struct udevice *dev)
185f7d9a 314{
b904725a 315 int ret;
6889ca71
MS
316 struct zynq_gem_priv *priv = dev_get_priv(dev);
317 struct zynq_gem_regs *regs = priv->iobase;
185f7d9a
MS
318 const u32 supported = SUPPORTED_10baseT_Half |
319 SUPPORTED_10baseT_Full |
320 SUPPORTED_100baseT_Half |
321 SUPPORTED_100baseT_Full |
322 SUPPORTED_1000baseT_Half |
323 SUPPORTED_1000baseT_Full;
324
c8e29271
MS
325 /* Enable only MDIO bus */
326 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
327
d77081cf
SDPP
328 if ((priv->interface != PHY_INTERFACE_MODE_SGMII) &&
329 (priv->interface != PHY_INTERFACE_MODE_GMII)) {
a06c341f
SDPP
330 ret = phy_detection(dev);
331 if (ret) {
332 printf("GEM PHY init failed\n");
333 return ret;
334 }
68cc3bd8
MS
335 }
336
337 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
338 priv->interface);
90c6f2e2
MS
339 if (!priv->phydev)
340 return -ENODEV;
68cc3bd8 341
2c2ab8d6 342 priv->phydev->supported &= supported | ADVERTISED_Pause |
68cc3bd8 343 ADVERTISED_Asym_Pause;
69065e8f
SDPP
344 if (priv->max_speed) {
345 ret = phy_set_supported(priv->phydev, priv->max_speed);
346 if (ret)
347 return ret;
348 }
349
68cc3bd8 350 priv->phydev->advertising = priv->phydev->supported;
68cc3bd8 351
20671a98 352 if (priv->phy_of_handle > 0)
e160f7d4 353 dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
20671a98 354
7a673f0b 355 return phy_config(priv->phydev);
68cc3bd8
MS
356}
357
6889ca71 358static int zynq_gem_init(struct udevice *dev)
68cc3bd8 359{
a06c341f 360 u32 i, nwconfig;
55259e7c 361 int ret;
68cc3bd8 362 unsigned long clk_rate = 0;
6889ca71
MS
363 struct zynq_gem_priv *priv = dev_get_priv(dev);
364 struct zynq_gem_regs *regs = priv->iobase;
68cc3bd8
MS
365 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
366 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
367
05868759
MS
368 if (!priv->init) {
369 /* Disable all interrupts */
370 writel(0xFFFFFFFF, &regs->idr);
371
372 /* Disable the receiver & transmitter */
373 writel(0, &regs->nwctrl);
374 writel(0, &regs->txsr);
375 writel(0, &regs->rxsr);
376 writel(0, &regs->phymntnc);
377
378 /* Clear the Hash registers for the mac address
379 * pointed by AddressPtr
380 */
381 writel(0x0, &regs->hashl);
382 /* Write bits [63:32] in TOP */
383 writel(0x0, &regs->hashh);
384
385 /* Clear all counters */
0ebf4041 386 for (i = 0; i < STAT_SIZE; i++)
05868759
MS
387 readl(&regs->stat[i]);
388
389 /* Setup RxBD space */
a5144237 390 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
05868759
MS
391
392 for (i = 0; i < RX_BUF; i++) {
393 priv->rx_bd[i].status = 0xF0000000;
394 priv->rx_bd[i].addr =
5b47d407 395 ((ulong)(priv->rxbuffers) +
185f7d9a 396 (i * PKTSIZE_ALIGN));
05868759
MS
397 }
398 /* WRAP bit to last BD */
399 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
400 /* Write RxBDs to IP */
5b47d407 401 writel((ulong)priv->rx_bd, &regs->rxqbase);
185f7d9a 402
05868759
MS
403 /* Setup for DMA Configuration register */
404 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
185f7d9a 405
05868759 406 /* Setup for Network Control register, MDIO, Rx and Tx enable */
80243528 407 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
185f7d9a 408
603ff008
EI
409 /* Disable the second priority queue */
410 dummy_tx_bd->addr = 0;
411 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
412 ZYNQ_GEM_TXBUF_LAST_MASK|
413 ZYNQ_GEM_TXBUF_USED_MASK;
414
415 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
416 ZYNQ_GEM_RXBUF_NEW_MASK;
417 dummy_rx_bd->status = 0;
603ff008
EI
418
419 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
420 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
421
05868759
MS
422 priv->init++;
423 }
424
55259e7c
MS
425 ret = phy_startup(priv->phydev);
426 if (ret)
427 return ret;
185f7d9a 428
64a7ead6
MS
429 if (!priv->phydev->link) {
430 printf("%s: No link.\n", priv->phydev->dev->name);
4ed4aa20
MS
431 return -1;
432 }
433
a06c341f
SDPP
434 nwconfig = ZYNQ_GEM_NWCFG_INIT;
435
dd12a27c
SDPP
436 /*
437 * Set SGMII enable PCS selection only if internal PCS/PMA
438 * core is used and interface is SGMII.
439 */
440 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
441 priv->int_pcs) {
a06c341f
SDPP
442 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
443 ZYNQ_GEM_NWCFG_PCS_SEL;
845ee5f6
SDPP
444#ifdef CONFIG_ARM64
445 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
446 &regs->pcscntrl);
447#endif
448 }
a06c341f 449
64a7ead6 450 switch (priv->phydev->speed) {
80243528 451 case SPEED_1000:
a06c341f 452 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
80243528 453 &regs->nwcfg);
97598fcf 454 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
80243528
MS
455 break;
456 case SPEED_100:
a06c341f 457 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
242b1547 458 &regs->nwcfg);
97598fcf 459 clk_rate = ZYNQ_GEM_FREQUENCY_100;
80243528
MS
460 break;
461 case SPEED_10:
97598fcf 462 clk_rate = ZYNQ_GEM_FREQUENCY_10;
80243528
MS
463 break;
464 }
01fbf310 465
eff55c55
SH
466 ret = clk_set_rate(&priv->clk, clk_rate);
467 if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
468 dev_err(dev, "failed to set tx clock rate\n");
469 return ret;
470 }
471
472 ret = clk_enable(&priv->clk);
473 if (ret && ret != -ENOSYS) {
474 dev_err(dev, "failed to enable tx clock\n");
475 return ret;
476 }
80243528
MS
477
478 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
479 ZYNQ_GEM_NWCTRL_TXEN_MASK);
480
185f7d9a
MS
481 return 0;
482}
483
6889ca71 484static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
185f7d9a 485{
a5144237 486 u32 addr, size;
6889ca71
MS
487 struct zynq_gem_priv *priv = dev_get_priv(dev);
488 struct zynq_gem_regs *regs = priv->iobase;
23a598f7 489 struct emac_bd *current_bd = &priv->tx_bd[1];
185f7d9a 490
185f7d9a 491 /* Setup Tx BD */
a5144237
ST
492 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
493
5b47d407 494 priv->tx_bd->addr = (ulong)ptr;
a5144237 495 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
23a598f7
MS
496 ZYNQ_GEM_TXBUF_LAST_MASK;
497 /* Dummy descriptor to mark it as the last in descriptor chain */
498 current_bd->addr = 0x0;
499 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
500 ZYNQ_GEM_TXBUF_LAST_MASK|
501 ZYNQ_GEM_TXBUF_USED_MASK;
185f7d9a 502
45c07741
MS
503 /* setup BD */
504 writel((ulong)priv->tx_bd, &regs->txqbase);
505
5b47d407 506 addr = (ulong) ptr;
a5144237
ST
507 addr &= ~(ARCH_DMA_MINALIGN - 1);
508 size = roundup(len, ARCH_DMA_MINALIGN);
509 flush_dcache_range(addr, addr + size);
96f4f149 510
5b47d407 511 addr = (ulong)priv->rxbuffers;
96f4f149
SDPP
512 addr &= ~(ARCH_DMA_MINALIGN - 1);
513 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
514 flush_dcache_range(addr, addr + size);
a5144237 515 barrier();
185f7d9a
MS
516
517 /* Start transmit */
518 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
519
a5144237 520 /* Read TX BD status */
a5144237
ST
521 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
522 printf("TX buffers exhausted in mid frame\n");
185f7d9a 523
48263504
ÁFR
524 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
525 true, 20000, true);
185f7d9a
MS
526}
527
528/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
6889ca71 529static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
185f7d9a
MS
530{
531 int frame_len;
9d9211ac 532 u32 addr;
6889ca71 533 struct zynq_gem_priv *priv = dev_get_priv(dev);
185f7d9a 534 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
185f7d9a
MS
535
536 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
9d9211ac 537 return -1;
185f7d9a
MS
538
539 if (!(current_bd->status &
540 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
541 printf("GEM: SOF or EOF not set for last buffer received!\n");
9d9211ac 542 return -1;
185f7d9a
MS
543 }
544
545 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
9d9211ac
MS
546 if (!frame_len) {
547 printf("%s: Zero size packet?\n", __func__);
548 return -1;
549 }
a5144237 550
9d9211ac
MS
551 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
552 addr &= ~(ARCH_DMA_MINALIGN - 1);
553 *packetp = (uchar *)(uintptr_t)addr;
185f7d9a 554
9d9211ac
MS
555 return frame_len;
556}
185f7d9a 557
9d9211ac
MS
558static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
559{
560 struct zynq_gem_priv *priv = dev_get_priv(dev);
561 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
562 struct emac_bd *first_bd;
563
564 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
565 priv->rx_first_buf = priv->rxbd_current;
566 } else {
567 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
568 current_bd->status = 0xF0000000; /* FIXME */
569 }
185f7d9a 570
9d9211ac
MS
571 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
572 first_bd = &priv->rx_bd[priv->rx_first_buf];
573 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
574 first_bd->status = 0xF0000000;
185f7d9a
MS
575 }
576
9d9211ac
MS
577 if ((++priv->rxbd_current) >= RX_BUF)
578 priv->rxbd_current = 0;
579
da872d7c 580 return 0;
185f7d9a
MS
581}
582
6889ca71 583static void zynq_gem_halt(struct udevice *dev)
185f7d9a 584{
6889ca71
MS
585 struct zynq_gem_priv *priv = dev_get_priv(dev);
586 struct zynq_gem_regs *regs = priv->iobase;
185f7d9a 587
80243528
MS
588 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
589 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
185f7d9a
MS
590}
591
a509a1d4
JH
592__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
593{
594 return -ENOSYS;
595}
596
597static int zynq_gem_read_rom_mac(struct udevice *dev)
598{
a509a1d4
JH
599 struct eth_pdata *pdata = dev_get_platdata(dev);
600
b2330897
OS
601 if (!pdata)
602 return -ENOSYS;
a509a1d4 603
b2330897 604 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
a509a1d4
JH
605}
606
6889ca71
MS
607static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
608 int devad, int reg)
185f7d9a 609{
6889ca71 610 struct zynq_gem_priv *priv = bus->priv;
185f7d9a 611 int ret;
6889ca71 612 u16 val;
185f7d9a 613
6889ca71
MS
614 ret = phyread(priv, addr, reg, &val);
615 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
616 return val;
185f7d9a
MS
617}
618
6889ca71
MS
619static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
620 int reg, u16 value)
185f7d9a 621{
6889ca71 622 struct zynq_gem_priv *priv = bus->priv;
185f7d9a 623
6889ca71
MS
624 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
625 return phywrite(priv, addr, reg, value);
185f7d9a
MS
626}
627
6889ca71 628static int zynq_gem_probe(struct udevice *dev)
185f7d9a 629{
a5144237 630 void *bd_space;
6889ca71
MS
631 struct zynq_gem_priv *priv = dev_get_priv(dev);
632 int ret;
185f7d9a 633
a5144237
ST
634 /* Align rxbuffers to ARCH_DMA_MINALIGN */
635 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
636 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
637
96f4f149 638 /* Align bd_space to MMU_SECTION_SHIFT */
a5144237 639 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
9ce1edc8
MS
640 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
641 BD_SPACE, DCACHE_OFF);
a5144237
ST
642
643 /* Initialize the bd spaces for tx and rx bd's */
644 priv->tx_bd = (struct emac_bd *)bd_space;
5b47d407 645 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
a5144237 646
a765bdd1
SDPP
647 ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
648 if (ret < 0) {
649 dev_err(dev, "failed to get clock\n");
650 return -EINVAL;
651 }
a765bdd1 652
6889ca71
MS
653 priv->bus = mdio_alloc();
654 priv->bus->read = zynq_gem_miiphy_read;
655 priv->bus->write = zynq_gem_miiphy_write;
656 priv->bus->priv = priv;
185f7d9a 657
6516e3f2 658 ret = mdio_register_seq(priv->bus, dev->seq);
6889ca71
MS
659 if (ret)
660 return ret;
185f7d9a 661
e76d2dca 662 return zynq_phy_init(dev);
6889ca71 663}
185f7d9a 664
6889ca71
MS
665static int zynq_gem_remove(struct udevice *dev)
666{
667 struct zynq_gem_priv *priv = dev_get_priv(dev);
185f7d9a 668
6889ca71
MS
669 free(priv->phydev);
670 mdio_unregister(priv->bus);
671 mdio_free(priv->bus);
185f7d9a 672
6889ca71
MS
673 return 0;
674}
675
676static const struct eth_ops zynq_gem_ops = {
677 .start = zynq_gem_init,
678 .send = zynq_gem_send,
679 .recv = zynq_gem_recv,
9d9211ac 680 .free_pkt = zynq_gem_free_pkt,
6889ca71
MS
681 .stop = zynq_gem_halt,
682 .write_hwaddr = zynq_gem_setup_mac,
a509a1d4 683 .read_rom_hwaddr = zynq_gem_read_rom_mac,
6889ca71 684};
c8e29271 685
6889ca71
MS
686static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
687{
688 struct eth_pdata *pdata = dev_get_platdata(dev);
689 struct zynq_gem_priv *priv = dev_get_priv(dev);
e160f7d4 690 int node = dev_of_offset(dev);
3cdb1450 691 const char *phy_mode;
6889ca71 692
a821c4af 693 pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
6889ca71
MS
694 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
695 /* Hardcode for now */
bcdfef7a 696 priv->phyaddr = -1;
6889ca71 697
e160f7d4
SG
698 priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
699 "phy-handle");
20671a98
DM
700 if (priv->phy_of_handle > 0)
701 priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
702 priv->phy_of_handle, "reg", -1);
6889ca71 703
e160f7d4 704 phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
3cdb1450
MS
705 if (phy_mode)
706 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
707 if (pdata->phy_interface == -1) {
708 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
709 return -EINVAL;
710 }
711 priv->interface = pdata->phy_interface;
712
69065e8f
SDPP
713 priv->max_speed = fdtdec_get_uint(gd->fdt_blob, priv->phy_of_handle,
714 "max-speed", SPEED_1000);
dd12a27c
SDPP
715 priv->int_pcs = fdtdec_get_bool(gd->fdt_blob, node,
716 "is-internal-pcspma");
717
15a2acdf 718 printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
3cdb1450 719 priv->phyaddr, phy_string_for_interface(priv->interface));
6889ca71
MS
720
721 return 0;
185f7d9a 722}
6889ca71
MS
723
724static const struct udevice_id zynq_gem_ids[] = {
725 { .compatible = "cdns,zynqmp-gem" },
726 { .compatible = "cdns,zynq-gem" },
727 { .compatible = "cdns,gem" },
728 { }
729};
730
731U_BOOT_DRIVER(zynq_gem) = {
732 .name = "zynq_gem",
733 .id = UCLASS_ETH,
734 .of_match = zynq_gem_ids,
735 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
736 .probe = zynq_gem_probe,
737 .remove = zynq_gem_remove,
738 .ops = &zynq_gem_ops,
739 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
740 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
741};