]> git.ipfire.org Git - people/ms/linux.git/blame - drivers/pci/rom.c
PCI: altera: Fix Requester ID for config accesses
[people/ms/linux.git] / drivers / pci / rom.c
CommitLineData
1da177e4
LT
1/*
2 * drivers/pci/rom.c
3 *
4 * (C) Copyright 2004 Jon Smirl <jonsmirl@yahoo.com>
5 * (C) Copyright 2004 Silicon Graphics, Inc. Jesse Barnes <jbarnes@sgi.com>
6 *
7 * PCI ROM access routines
8 */
1da177e4 9#include <linux/kernel.h>
363c75db 10#include <linux/export.h>
1da177e4 11#include <linux/pci.h>
4e57b681 12#include <linux/slab.h>
1da177e4
LT
13
14#include "pci.h"
15
16/**
17 * pci_enable_rom - enable ROM decoding for a PCI device
67be2dd1 18 * @pdev: PCI device to enable
1da177e4
LT
19 *
20 * Enable ROM decoding on @dev. This involves simply turning on the last
21 * bit of the PCI ROM BAR. Note that some cards may share address decoders
22 * between the ROM and other resources, so enabling it may disable access
23 * to MMIO registers or other card memory.
24 */
e416de5e 25int pci_enable_rom(struct pci_dev *pdev)
1da177e4 26{
8085ce08
BH
27 struct resource *res = pdev->resource + PCI_ROM_RESOURCE;
28 struct pci_bus_region region;
1da177e4
LT
29 u32 rom_addr;
30
8085ce08
BH
31 if (!res->flags)
32 return -1;
33
fc279850 34 pcibios_resource_to_bus(pdev->bus, &region, res);
1da177e4 35 pci_read_config_dword(pdev, pdev->rom_base_reg, &rom_addr);
8085ce08
BH
36 rom_addr &= ~PCI_ROM_ADDRESS_MASK;
37 rom_addr |= region.start | PCI_ROM_ADDRESS_ENABLE;
1da177e4 38 pci_write_config_dword(pdev, pdev->rom_base_reg, rom_addr);
8085ce08 39 return 0;
1da177e4 40}
b7fe9434 41EXPORT_SYMBOL_GPL(pci_enable_rom);
1da177e4
LT
42
43/**
44 * pci_disable_rom - disable ROM decoding for a PCI device
67be2dd1 45 * @pdev: PCI device to disable
1da177e4
LT
46 *
47 * Disable ROM decoding on a PCI device by turning off the last bit in the
48 * ROM BAR.
49 */
e416de5e 50void pci_disable_rom(struct pci_dev *pdev)
1da177e4
LT
51{
52 u32 rom_addr;
53 pci_read_config_dword(pdev, pdev->rom_base_reg, &rom_addr);
54 rom_addr &= ~PCI_ROM_ADDRESS_ENABLE;
55 pci_write_config_dword(pdev, pdev->rom_base_reg, rom_addr);
56}
b7fe9434 57EXPORT_SYMBOL_GPL(pci_disable_rom);
1da177e4 58
d7ad2254
JK
59/**
60 * pci_get_rom_size - obtain the actual size of the ROM image
4cc59c72 61 * @pdev: target PCI device
d7ad2254
JK
62 * @rom: kernel virtual pointer to image of ROM
63 * @size: size of PCI window
64 * return: size of actual ROM image
65 *
66 * Determine the actual length of the ROM image.
67 * The PCI window size could be much larger than the
68 * actual image size.
69 */
97c44836 70size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size)
d7ad2254
JK
71{
72 void __iomem *image;
73 int last_image;
16b036af 74 unsigned length;
d7ad2254
JK
75
76 image = rom;
77 do {
78 void __iomem *pds;
79 /* Standard PCI ROMs start out with these bytes 55 AA */
97c44836
TN
80 if (readb(image) != 0x55) {
81 dev_err(&pdev->dev, "Invalid ROM contents\n");
d7ad2254 82 break;
97c44836 83 }
d7ad2254
JK
84 if (readb(image + 1) != 0xAA)
85 break;
86 /* get the PCI data structure and check its signature */
87 pds = image + readw(image + 24);
88 if (readb(pds) != 'P')
89 break;
90 if (readb(pds + 1) != 'C')
91 break;
92 if (readb(pds + 2) != 'I')
93 break;
94 if (readb(pds + 3) != 'R')
95 break;
96 last_image = readb(pds + 21) & 0x80;
16b036af
MD
97 length = readw(pds + 16);
98 image += length * 512;
99 } while (length && !last_image);
d7ad2254
JK
100
101 /* never return a size larger than the PCI resource window */
102 /* there are known ROMs that get the size wrong */
103 return min((size_t)(image - rom), size);
104}
105
1da177e4
LT
106/**
107 * pci_map_rom - map a PCI ROM to kernel space
67be2dd1 108 * @pdev: pointer to pci device struct
1da177e4 109 * @size: pointer to receive size of pci window over ROM
f5dafca5
RD
110 *
111 * Return: kernel virtual pointer to image of ROM
1da177e4
LT
112 *
113 * Map a PCI ROM into kernel space. If ROM is boot video ROM,
114 * the shadow BIOS copy will be returned instead of the
115 * actual ROM.
116 */
117void __iomem *pci_map_rom(struct pci_dev *pdev, size_t *size)
118{
119 struct resource *res = &pdev->resource[PCI_ROM_RESOURCE];
fffe01f7 120 loff_t start;
1da177e4 121 void __iomem *rom;
1da177e4 122
b5e4efe7 123 /*
6b5c76b8
EO
124 * IORESOURCE_ROM_SHADOW set on x86, x86_64 and IA64 supports legacy
125 * memory map if the VGA enable bit of the Bridge Control register is
126 * set for embedded VGA.
b5e4efe7 127 */
547b5246 128 if (res->flags & IORESOURCE_ROM_SHADOW) {
1da177e4
LT
129 /* primary video rom always starts here */
130 start = (loff_t)0xC0000;
131 *size = 0x20000; /* cover C000:0 through E000:0 */
132 } else {
a2302c68
JK
133 if (res->flags &
134 (IORESOURCE_ROM_COPY | IORESOURCE_ROM_BIOS_COPY)) {
1da177e4 135 *size = pci_resource_len(pdev, PCI_ROM_RESOURCE);
e31dd6e4
GKH
136 return (void __iomem *)(unsigned long)
137 pci_resource_start(pdev, PCI_ROM_RESOURCE);
1da177e4 138 } else {
fffe01f7
MG
139 /* assign the ROM an address if it doesn't have one */
140 if (res->parent == NULL &&
3c78bc61 141 pci_assign_resource(pdev, PCI_ROM_RESOURCE))
fffe01f7
MG
142 return NULL;
143 start = pci_resource_start(pdev, PCI_ROM_RESOURCE);
144 *size = pci_resource_len(pdev, PCI_ROM_RESOURCE);
145 if (*size == 0)
146 return NULL;
1da177e4 147
fffe01f7
MG
148 /* Enable ROM space decodes */
149 if (pci_enable_rom(pdev))
150 return NULL;
151 }
547b5246
MG
152 }
153
1da177e4
LT
154 rom = ioremap(start, *size);
155 if (!rom) {
156 /* restore enable if ioremap fails */
157 if (!(res->flags & (IORESOURCE_ROM_ENABLE |
158 IORESOURCE_ROM_SHADOW |
159 IORESOURCE_ROM_COPY)))
160 pci_disable_rom(pdev);
161 return NULL;
162 }
163
164 /*
165 * Try to find the true size of the ROM since sometimes the PCI window
166 * size is much larger than the actual size of the ROM.
167 * True size is important if the ROM is going to be copied.
168 */
97c44836 169 *size = pci_get_rom_size(pdev, rom, *size);
1da177e4
LT
170 return rom;
171}
b7fe9434 172EXPORT_SYMBOL(pci_map_rom);
1da177e4 173
1da177e4
LT
174/**
175 * pci_unmap_rom - unmap the ROM from kernel space
67be2dd1 176 * @pdev: pointer to pci device struct
1da177e4
LT
177 * @rom: virtual address of the previous mapping
178 *
179 * Remove a mapping of a previously mapped ROM
180 */
181void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom)
182{
183 struct resource *res = &pdev->resource[PCI_ROM_RESOURCE];
184
a2302c68 185 if (res->flags & (IORESOURCE_ROM_COPY | IORESOURCE_ROM_BIOS_COPY))
1da177e4
LT
186 return;
187
fffe01f7 188 iounmap(rom);
1da177e4
LT
189
190 /* Disable again before continuing, leave enabled if pci=rom */
191 if (!(res->flags & (IORESOURCE_ROM_ENABLE | IORESOURCE_ROM_SHADOW)))
192 pci_disable_rom(pdev);
193}
b7fe9434 194EXPORT_SYMBOL(pci_unmap_rom);
1da177e4 195
1da177e4 196/**
0643245f 197 * pci_cleanup_rom - free the ROM copy created by pci_map_rom_copy
67be2dd1 198 * @pdev: pointer to pci device struct
1da177e4
LT
199 *
200 * Free the copied ROM if we allocated one.
201 */
202void pci_cleanup_rom(struct pci_dev *pdev)
203{
204 struct resource *res = &pdev->resource[PCI_ROM_RESOURCE];
bd064f0a 205
1da177e4 206 if (res->flags & IORESOURCE_ROM_COPY) {
3c78bc61 207 kfree((void *)(unsigned long)res->start);
bd064f0a 208 res->flags |= IORESOURCE_UNSET;
1da177e4
LT
209 res->flags &= ~IORESOURCE_ROM_COPY;
210 res->start = 0;
211 res->end = 0;
212 }
213}
214
fffe01f7
MG
215/**
216 * pci_platform_rom - provides a pointer to any ROM image provided by the
217 * platform
218 * @pdev: pointer to pci device struct
219 * @size: pointer to receive size of pci window over ROM
220 */
221void __iomem *pci_platform_rom(struct pci_dev *pdev, size_t *size)
222{
223 if (pdev->rom && pdev->romlen) {
224 *size = pdev->romlen;
225 return phys_to_virt((phys_addr_t)pdev->rom);
226 }
227
228 return NULL;
229}
fffe01f7 230EXPORT_SYMBOL(pci_platform_rom);