]> git.ipfire.org Git - thirdparty/linux.git/blame - drivers/usb/dwc3/gadget.c
Merge tag 'io_uring-5.7-2020-05-22' of git://git.kernel.dk/linux-block
[thirdparty/linux.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
5fd54ace 1// SPDX-License-Identifier: GPL-2.0
bfad65ee 2/*
72246da4
FB
3 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
6 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
72246da4
FB
9 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
80977dc9 25#include "debug.h"
72246da4
FB
26#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
d5370106 30#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
f62afb49
FB
31 & ~((d)->interval - 1))
32
04a9bfcd 33/**
bfad65ee 34 * dwc3_gadget_set_test_mode - enables usb2 test modes
04a9bfcd
FB
35 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
bfad65ee
FB
38 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
04a9bfcd
FB
40 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
49 case TEST_J:
50 case TEST_K:
51 case TEST_SE0_NAK:
52 case TEST_PACKET:
53 case TEST_FORCE_EN:
54 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
5b738211 60 dwc3_gadget_dctl_write_safe(dwc, reg);
04a9bfcd
FB
61
62 return 0;
63}
64
911f1f88 65/**
bfad65ee 66 * dwc3_gadget_get_link_state - gets current state of usb link
911f1f88
PZ
67 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
8598bde7 81/**
bfad65ee 82 * dwc3_gadget_set_link_state - sets usb link to a particular state
8598bde7
FB
83 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
aee63e3c 87 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
88 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
aee63e3c 91 int retries = 10000;
8598bde7
FB
92 u32 reg;
93
802fde98
PZ
94 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
98 if (dwc->revision >= DWC3_REVISION_194A) {
99 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
8598bde7
FB
111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
2e708fa3
TN
114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
8598bde7
FB
117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
802fde98
PZ
121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
125 if (dwc->revision >= DWC3_REVISION_194A)
126 return 0;
127
8598bde7 128 /* wait for a change in DSTS */
aed430e5 129 retries = 10000;
8598bde7
FB
130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
8598bde7
FB
133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
aee63e3c 136 udelay(5);
8598bde7
FB
137 }
138
8598bde7
FB
139 return -ETIMEDOUT;
140}
141
dca0119c 142/**
bfad65ee
FB
143 * dwc3_ep_inc_trb - increment a trb index.
144 * @index: Pointer to the TRB index to increment.
dca0119c
JY
145 *
146 * The index should never point to the link TRB. After incrementing,
147 * if it is point to the link TRB, wrap around to the beginning. The
148 * link TRB is always at the last TRB entry.
149 */
150static void dwc3_ep_inc_trb(u8 *index)
457e84b6 151{
dca0119c
JY
152 (*index)++;
153 if (*index == (DWC3_TRB_NUM - 1))
154 *index = 0;
ef966b9d 155}
457e84b6 156
bfad65ee
FB
157/**
158 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159 * @dep: The endpoint whose enqueue pointer we're incrementing
160 */
dca0119c 161static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
ef966b9d 162{
dca0119c 163 dwc3_ep_inc_trb(&dep->trb_enqueue);
ef966b9d 164}
457e84b6 165
bfad65ee
FB
166/**
167 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168 * @dep: The endpoint whose enqueue pointer we're incrementing
169 */
dca0119c 170static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
ef966b9d 171{
dca0119c 172 dwc3_ep_inc_trb(&dep->trb_dequeue);
457e84b6
FB
173}
174
69102510 175static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
c91815b5 176 struct dwc3_request *req, int status)
72246da4
FB
177{
178 struct dwc3 *dwc = dep->dwc;
179
72246da4 180 list_del(&req->list);
e62c5bc5 181 req->remaining = 0;
bd674224 182 req->needs_extra_trb = false;
72246da4
FB
183
184 if (req->request.status == -EINPROGRESS)
185 req->request.status = status;
186
4a71fcb8
JP
187 if (req->trb)
188 usb_gadget_unmap_request_by_dev(dwc->sysdev,
c91815b5 189 &req->request, req->direction);
4a71fcb8
JP
190
191 req->trb = NULL;
2c4cbe6e 192 trace_dwc3_gadget_giveback(req);
72246da4 193
c91815b5
FB
194 if (dep->number > 1)
195 pm_runtime_put(dwc->dev);
196}
197
198/**
199 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200 * @dep: The endpoint to whom the request belongs to
201 * @req: The request we're giving back
202 * @status: completion code for the request
203 *
204 * Must be called with controller's lock held and interrupts disabled. This
205 * function will unmap @req and call its ->complete() callback to notify upper
206 * layers that it has completed.
207 */
208void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 int status)
210{
211 struct dwc3 *dwc = dep->dwc;
212
213 dwc3_gadget_del_and_unmap_request(dep, req, status);
a3af5e3a 214 req->status = DWC3_REQUEST_STATUS_COMPLETED;
c91815b5 215
72246da4 216 spin_unlock(&dwc->lock);
304f7e5e 217 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4
FB
218 spin_lock(&dwc->lock);
219}
220
bfad65ee
FB
221/**
222 * dwc3_send_gadget_generic_command - issue a generic command for the controller
223 * @dwc: pointer to the controller context
224 * @cmd: the command to be issued
225 * @param: command parameter
226 *
227 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228 * and wait for its completion.
229 */
3ece0ec4 230int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
231{
232 u32 timeout = 500;
71f7e702 233 int status = 0;
0fe886cd 234 int ret = 0;
b09bb642
FB
235 u32 reg;
236
237 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
238 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
239
240 do {
241 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
242 if (!(reg & DWC3_DGCMD_CMDACT)) {
71f7e702
FB
243 status = DWC3_DGCMD_STATUS(reg);
244 if (status)
0fe886cd
FB
245 ret = -EINVAL;
246 break;
b09bb642 247 }
e3aee486 248 } while (--timeout);
0fe886cd
FB
249
250 if (!timeout) {
0fe886cd 251 ret = -ETIMEDOUT;
71f7e702 252 status = -ETIMEDOUT;
0fe886cd
FB
253 }
254
71f7e702
FB
255 trace_dwc3_gadget_generic_cmd(cmd, param, status);
256
0fe886cd 257 return ret;
b09bb642
FB
258}
259
c36d8e94
FB
260static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
261
bfad65ee
FB
262/**
263 * dwc3_send_gadget_ep_cmd - issue an endpoint command
264 * @dep: the endpoint to which the command is going to be issued
265 * @cmd: the command to be issued
266 * @params: parameters to the command
267 *
268 * Caller should handle locking. This function will issue @cmd with given
269 * @params to @dep and wait for its completion.
270 */
2cd4718d
FB
271int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
272 struct dwc3_gadget_ep_cmd_params *params)
72246da4 273{
8897a761 274 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
2cd4718d 275 struct dwc3 *dwc = dep->dwc;
8722e095 276 u32 timeout = 1000;
87dd9611 277 u32 saved_config = 0;
72246da4
FB
278 u32 reg;
279
0933df15 280 int cmd_status = 0;
c0ca324d 281 int ret = -EINVAL;
72246da4 282
2b0f11df 283 /*
87dd9611
TN
284 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
285 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
286 * endpoint command.
2b0f11df 287 *
87dd9611
TN
288 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
289 * settings. Restore them after the command is completed.
290 *
291 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
2b0f11df 292 */
ab2a92e7
FB
293 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
294 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
295 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
87dd9611 296 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
ab2a92e7 297 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
ab2a92e7 298 }
87dd9611
TN
299
300 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
301 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
302 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
303 }
304
305 if (saved_config)
306 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
2b0f11df
FB
307 }
308
5999914f 309 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
c36d8e94
FB
310 int needs_wakeup;
311
312 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
313 dwc->link_state == DWC3_LINK_STATE_U2 ||
314 dwc->link_state == DWC3_LINK_STATE_U3);
315
316 if (unlikely(needs_wakeup)) {
317 ret = __dwc3_gadget_wakeup(dwc);
318 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
319 ret);
320 }
321 }
322
2eb88016
FB
323 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
324 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
325 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
72246da4 326
8897a761
FB
327 /*
328 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
329 * not relying on XferNotReady, we can make use of a special "No
330 * Response Update Transfer" command where we should clear both CmdAct
331 * and CmdIOC bits.
332 *
333 * With this, we don't need to wait for command completion and can
334 * straight away issue further commands to the endpoint.
335 *
336 * NOTICE: We're making an assumption that control endpoints will never
337 * make use of Update Transfer command. This is a safe assumption
338 * because we can never have more than one request at a time with
339 * Control Endpoints. If anybody changes that assumption, this chunk
340 * needs to be updated accordingly.
341 */
342 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
343 !usb_endpoint_xfer_isoc(desc))
344 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
345 else
346 cmd |= DWC3_DEPCMD_CMDACT;
347
348 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
72246da4 349 do {
2eb88016 350 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
72246da4 351 if (!(reg & DWC3_DEPCMD_CMDACT)) {
0933df15 352 cmd_status = DWC3_DEPCMD_STATUS(reg);
7b9cc7a2 353
7b9cc7a2
KL
354 switch (cmd_status) {
355 case 0:
356 ret = 0;
357 break;
358 case DEPEVT_TRANSFER_NO_RESOURCE:
7b9cc7a2 359 ret = -EINVAL;
c0ca324d 360 break;
7b9cc7a2
KL
361 case DEPEVT_TRANSFER_BUS_EXPIRY:
362 /*
363 * SW issues START TRANSFER command to
364 * isochronous ep with future frame interval. If
365 * future interval time has already passed when
366 * core receives the command, it will respond
367 * with an error status of 'Bus Expiry'.
368 *
369 * Instead of always returning -EINVAL, let's
370 * give a hint to the gadget driver that this is
371 * the case by returning -EAGAIN.
372 */
7b9cc7a2
KL
373 ret = -EAGAIN;
374 break;
375 default:
376 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
377 }
378
c0ca324d 379 break;
72246da4 380 }
f6bb225b 381 } while (--timeout);
72246da4 382
f6bb225b 383 if (timeout == 0) {
f6bb225b 384 ret = -ETIMEDOUT;
0933df15 385 cmd_status = -ETIMEDOUT;
f6bb225b 386 }
c0ca324d 387
0933df15
FB
388 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
389
acbfa6c2
FB
390 if (ret == 0 && DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
391 dep->flags |= DWC3_EP_TRANSFER_STARTED;
392 dwc3_gadget_ep_get_transfer_index(dep);
6cb2e4e3
FB
393 }
394
87dd9611 395 if (saved_config) {
2b0f11df 396 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
87dd9611 397 reg |= saved_config;
2b0f11df
FB
398 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
399 }
400
c0ca324d 401 return ret;
72246da4
FB
402}
403
50c763f8
JY
404static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
405{
406 struct dwc3 *dwc = dep->dwc;
407 struct dwc3_gadget_ep_cmd_params params;
408 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
409
410 /*
411 * As of core revision 2.60a the recommended programming model
412 * is to set the ClearPendIN bit when issuing a Clear Stall EP
413 * command for IN endpoints. This is to prevent an issue where
414 * some (non-compliant) hosts may not send ACK TPs for pending
415 * IN transfers due to a mishandled error condition. Synopsys
416 * STAR 9000614252.
417 */
5e6c88d2
LB
418 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
419 (dwc->gadget.speed >= USB_SPEED_SUPER))
50c763f8
JY
420 cmd |= DWC3_DEPCMD_CLEARPENDIN;
421
422 memset(&params, 0, sizeof(params));
423
2cd4718d 424 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
50c763f8
JY
425}
426
72246da4 427static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 428 struct dwc3_trb *trb)
72246da4 429{
c439ef87 430 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
431
432 return dep->trb_pool_dma + offset;
433}
434
435static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
436{
437 struct dwc3 *dwc = dep->dwc;
438
439 if (dep->trb_pool)
440 return 0;
441
d64ff406 442 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
72246da4
FB
443 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
444 &dep->trb_pool_dma, GFP_KERNEL);
445 if (!dep->trb_pool) {
446 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
447 dep->name);
448 return -ENOMEM;
449 }
450
451 return 0;
452}
453
454static void dwc3_free_trb_pool(struct dwc3_ep *dep)
455{
456 struct dwc3 *dwc = dep->dwc;
457
d64ff406 458 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
72246da4
FB
459 dep->trb_pool, dep->trb_pool_dma);
460
461 dep->trb_pool = NULL;
462 dep->trb_pool_dma = 0;
463}
464
20d1d43f
FB
465static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
466{
467 struct dwc3_gadget_ep_cmd_params params;
468
469 memset(&params, 0x00, sizeof(params));
470
471 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
472
473 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
474 &params);
475}
c4509601
JY
476
477/**
bfad65ee 478 * dwc3_gadget_start_config - configure ep resources
c4509601
JY
479 * @dep: endpoint that is being enabled
480 *
bfad65ee
FB
481 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
482 * completion, it will set Transfer Resource for all available endpoints.
c4509601 483 *
bfad65ee
FB
484 * The assignment of transfer resources cannot perfectly follow the data book
485 * due to the fact that the controller driver does not have all knowledge of the
486 * configuration in advance. It is given this information piecemeal by the
487 * composite gadget framework after every SET_CONFIGURATION and
488 * SET_INTERFACE. Trying to follow the databook programming model in this
489 * scenario can cause errors. For two reasons:
c4509601 490 *
bfad65ee
FB
491 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
492 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
493 * incorrect in the scenario of multiple interfaces.
494 *
495 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
c4509601
JY
496 * endpoint on alt setting (8.1.6).
497 *
498 * The following simplified method is used instead:
499 *
bfad65ee
FB
500 * All hardware endpoints can be assigned a transfer resource and this setting
501 * will stay persistent until either a core reset or hibernation. So whenever we
502 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
503 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
c4509601
JY
504 * guaranteed that there are as many transfer resources as endpoints.
505 *
bfad65ee
FB
506 * This function is called for each endpoint when it is being enabled but is
507 * triggered only when called for EP0-out, which always happens first, and which
508 * should only happen in one of the above conditions.
c4509601 509 */
b07c2db8 510static int dwc3_gadget_start_config(struct dwc3_ep *dep)
72246da4
FB
511{
512 struct dwc3_gadget_ep_cmd_params params;
b07c2db8 513 struct dwc3 *dwc;
72246da4 514 u32 cmd;
c4509601
JY
515 int i;
516 int ret;
517
518 if (dep->number)
519 return 0;
72246da4
FB
520
521 memset(&params, 0x00, sizeof(params));
c4509601 522 cmd = DWC3_DEPCMD_DEPSTARTCFG;
b07c2db8 523 dwc = dep->dwc;
72246da4 524
2cd4718d 525 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
c4509601
JY
526 if (ret)
527 return ret;
528
529 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
530 struct dwc3_ep *dep = dwc->eps[i];
72246da4 531
c4509601
JY
532 if (!dep)
533 continue;
534
b07c2db8 535 ret = dwc3_gadget_set_xfer_resource(dep);
c4509601
JY
536 if (ret)
537 return ret;
72246da4
FB
538 }
539
540 return 0;
541}
542
b07c2db8 543static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
72246da4 544{
39ebb05c
JY
545 const struct usb_ss_ep_comp_descriptor *comp_desc;
546 const struct usb_endpoint_descriptor *desc;
72246da4 547 struct dwc3_gadget_ep_cmd_params params;
b07c2db8 548 struct dwc3 *dwc = dep->dwc;
72246da4 549
39ebb05c
JY
550 comp_desc = dep->endpoint.comp_desc;
551 desc = dep->endpoint.desc;
552
72246da4
FB
553 memset(&params, 0x00, sizeof(params));
554
dc1c70a7 555 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
556 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
557
558 /* Burst size is only needed in SuperSpeed mode */
ee5cd41c 559 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
676e3497 560 u32 burst = dep->endpoint.maxburst;
676e3497 561 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
d2e9a13a 562 }
72246da4 563
a2d23f08
FB
564 params.param0 |= action;
565 if (action == DWC3_DEPCFG_ACTION_RESTORE)
265b70a7 566 params.param2 |= dep->saved_state;
265b70a7 567
4bc48c97
FB
568 if (usb_endpoint_xfer_control(desc))
569 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
13fa2e69
FB
570
571 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
572 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 573
18b7ede5 574 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
575 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
576 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
577 dep->stream_capable = true;
578 }
579
0b93a4c8 580 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 581 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
582
583 /*
584 * We are doing 1:1 mapping for endpoints, meaning
585 * Physical Endpoints 2 maps to Logical Endpoint 2 and
586 * so on. We consider the direction bit as part of the physical
587 * endpoint number. So USB endpoint 0x81 is 0x03.
588 */
dc1c70a7 589 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
590
591 /*
592 * We must use the lower 16 TX FIFOs even though
593 * HW might have more
594 */
595 if (dep->direction)
dc1c70a7 596 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
597
598 if (desc->bInterval) {
dc1c70a7 599 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
600 dep->interval = 1 << (desc->bInterval - 1);
601 }
602
2cd4718d 603 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
72246da4
FB
604}
605
72246da4 606/**
bfad65ee 607 * __dwc3_gadget_ep_enable - initializes a hw endpoint
72246da4 608 * @dep: endpoint to be initialized
a2d23f08 609 * @action: one of INIT, MODIFY or RESTORE
72246da4 610 *
bfad65ee
FB
611 * Caller should take care of locking. Execute all necessary commands to
612 * initialize a HW endpoint so it can be used by a gadget driver.
72246da4 613 */
a2d23f08 614static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
72246da4 615{
39ebb05c 616 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
72246da4 617 struct dwc3 *dwc = dep->dwc;
39ebb05c 618
72246da4 619 u32 reg;
b09e99ee 620 int ret;
72246da4
FB
621
622 if (!(dep->flags & DWC3_EP_ENABLED)) {
b07c2db8 623 ret = dwc3_gadget_start_config(dep);
72246da4
FB
624 if (ret)
625 return ret;
626 }
627
b07c2db8 628 ret = dwc3_gadget_set_ep_config(dep, action);
72246da4
FB
629 if (ret)
630 return ret;
631
632 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
633 struct dwc3_trb *trb_st_hw;
634 struct dwc3_trb *trb_link;
72246da4 635
72246da4
FB
636 dep->type = usb_endpoint_type(desc);
637 dep->flags |= DWC3_EP_ENABLED;
638
639 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
640 reg |= DWC3_DALEPENA_EP(dep->number);
641 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
642
36b68aae 643 if (usb_endpoint_xfer_control(desc))
2870e501 644 goto out;
72246da4 645
0d25744a
JY
646 /* Initialize the TRB ring */
647 dep->trb_dequeue = 0;
648 dep->trb_enqueue = 0;
649 memset(dep->trb_pool, 0,
650 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
651
36b68aae 652 /* Link TRB. The HWO bit is never reset */
72246da4
FB
653 trb_st_hw = &dep->trb_pool[0];
654
f6bafc6a 655 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
f6bafc6a
FB
656 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
657 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
658 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
659 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
660 }
661
a97ea994
FB
662 /*
663 * Issue StartTransfer here with no-op TRB so we can always rely on No
664 * Response Update Transfer command.
665 */
26d62b4d 666 if ((usb_endpoint_xfer_bulk(desc) && !dep->stream_capable) ||
52fcc0be 667 usb_endpoint_xfer_int(desc)) {
a97ea994
FB
668 struct dwc3_gadget_ep_cmd_params params;
669 struct dwc3_trb *trb;
670 dma_addr_t trb_dma;
671 u32 cmd;
672
673 memset(&params, 0, sizeof(params));
674 trb = &dep->trb_pool[0];
675 trb_dma = dwc3_trb_dma_offset(dep, trb);
676
677 params.param0 = upper_32_bits(trb_dma);
678 params.param1 = lower_32_bits(trb_dma);
679
680 cmd = DWC3_DEPCMD_STARTTRANSFER;
681
682 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
683 if (ret < 0)
684 return ret;
a97ea994
FB
685 }
686
2870e501
FB
687out:
688 trace_dwc3_gadget_ep_enable(dep);
689
72246da4
FB
690 return 0;
691}
692
c5353b22
FB
693static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
694 bool interrupt);
624407f9 695static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
696{
697 struct dwc3_request *req;
698
c5353b22 699 dwc3_stop_active_transfer(dep, true, false);
624407f9 700
0e146028
FB
701 /* - giveback all requests to gadget driver */
702 while (!list_empty(&dep->started_list)) {
703 req = next_request(&dep->started_list);
1591633e 704
0e146028 705 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
ea53b882
FB
706 }
707
aa3342c8
FB
708 while (!list_empty(&dep->pending_list)) {
709 req = next_request(&dep->pending_list);
72246da4 710
d8eca64e
FB
711 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
712 }
713
714 while (!list_empty(&dep->cancelled_list)) {
715 req = next_request(&dep->cancelled_list);
716
624407f9 717 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 718 }
72246da4
FB
719}
720
721/**
bfad65ee 722 * __dwc3_gadget_ep_disable - disables a hw endpoint
72246da4
FB
723 * @dep: the endpoint to disable
724 *
bfad65ee
FB
725 * This function undoes what __dwc3_gadget_ep_enable did and also removes
726 * requests which are currently being processed by the hardware and those which
727 * are not yet scheduled.
728 *
624407f9 729 * Caller should take care of locking.
72246da4 730 */
72246da4
FB
731static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
732{
733 struct dwc3 *dwc = dep->dwc;
734 u32 reg;
735
2870e501 736 trace_dwc3_gadget_ep_disable(dep);
7eaeac5c 737
624407f9 738 dwc3_remove_requests(dwc, dep);
72246da4 739
687ef981
FB
740 /* make sure HW endpoint isn't stalled */
741 if (dep->flags & DWC3_EP_STALL)
7a608559 742 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 743
72246da4
FB
744 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
745 reg &= ~DWC3_DALEPENA_EP(dep->number);
746 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
747
879631aa 748 dep->stream_capable = false;
72246da4 749 dep->type = 0;
3aec9915 750 dep->flags = 0;
72246da4 751
39ebb05c
JY
752 /* Clear out the ep descriptors for non-ep0 */
753 if (dep->number > 1) {
754 dep->endpoint.comp_desc = NULL;
755 dep->endpoint.desc = NULL;
756 }
757
72246da4
FB
758 return 0;
759}
760
761/* -------------------------------------------------------------------------- */
762
763static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
764 const struct usb_endpoint_descriptor *desc)
765{
766 return -EINVAL;
767}
768
769static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
770{
771 return -EINVAL;
772}
773
774/* -------------------------------------------------------------------------- */
775
776static int dwc3_gadget_ep_enable(struct usb_ep *ep,
777 const struct usb_endpoint_descriptor *desc)
778{
779 struct dwc3_ep *dep;
780 struct dwc3 *dwc;
781 unsigned long flags;
782 int ret;
783
784 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
785 pr_debug("dwc3: invalid parameters\n");
786 return -EINVAL;
787 }
788
789 if (!desc->wMaxPacketSize) {
790 pr_debug("dwc3: missing wMaxPacketSize\n");
791 return -EINVAL;
792 }
793
794 dep = to_dwc3_ep(ep);
795 dwc = dep->dwc;
796
95ca961c
FB
797 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
798 "%s is already enabled\n",
799 dep->name))
c6f83f38 800 return 0;
c6f83f38 801
72246da4 802 spin_lock_irqsave(&dwc->lock, flags);
a2d23f08 803 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
72246da4
FB
804 spin_unlock_irqrestore(&dwc->lock, flags);
805
806 return ret;
807}
808
809static int dwc3_gadget_ep_disable(struct usb_ep *ep)
810{
811 struct dwc3_ep *dep;
812 struct dwc3 *dwc;
813 unsigned long flags;
814 int ret;
815
816 if (!ep) {
817 pr_debug("dwc3: invalid parameters\n");
818 return -EINVAL;
819 }
820
821 dep = to_dwc3_ep(ep);
822 dwc = dep->dwc;
823
95ca961c
FB
824 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
825 "%s is already disabled\n",
826 dep->name))
72246da4 827 return 0;
72246da4 828
72246da4
FB
829 spin_lock_irqsave(&dwc->lock, flags);
830 ret = __dwc3_gadget_ep_disable(dep);
831 spin_unlock_irqrestore(&dwc->lock, flags);
832
833 return ret;
834}
835
836static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
0bd0f6d2 837 gfp_t gfp_flags)
72246da4
FB
838{
839 struct dwc3_request *req;
840 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
841
842 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 843 if (!req)
72246da4 844 return NULL;
72246da4 845
31a2f5a7 846 req->direction = dep->direction;
72246da4
FB
847 req->epnum = dep->number;
848 req->dep = dep;
a3af5e3a 849 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
72246da4 850
2c4cbe6e
FB
851 trace_dwc3_alloc_request(req);
852
72246da4
FB
853 return &req->request;
854}
855
856static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
857 struct usb_request *request)
858{
859 struct dwc3_request *req = to_dwc3_request(request);
860
2c4cbe6e 861 trace_dwc3_free_request(req);
72246da4
FB
862 kfree(req);
863}
864
42626919
FB
865/**
866 * dwc3_ep_prev_trb - returns the previous TRB in the ring
867 * @dep: The endpoint with the TRB ring
868 * @index: The index of the current TRB in the ring
869 *
870 * Returns the TRB prior to the one pointed to by the index. If the
871 * index is 0, we will wrap backwards, skip the link TRB, and return
872 * the one just before that.
873 */
874static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
875{
876 u8 tmp = index;
877
878 if (!tmp)
879 tmp = DWC3_TRB_NUM - 1;
880
881 return &dep->trb_pool[tmp - 1];
882}
883
884static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
885{
886 struct dwc3_trb *tmp;
887 u8 trbs_left;
888
889 /*
890 * If enqueue & dequeue are equal than it is either full or empty.
891 *
892 * One way to know for sure is if the TRB right before us has HWO bit
893 * set or not. If it has, then we're definitely full and can't fit any
894 * more transfers in our ring.
895 */
896 if (dep->trb_enqueue == dep->trb_dequeue) {
897 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
898 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
899 return 0;
900
901 return DWC3_TRB_NUM - 1;
902 }
903
904 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
905 trbs_left &= (DWC3_TRB_NUM - 1);
906
907 if (dep->trb_dequeue < dep->trb_enqueue)
908 trbs_left--;
909
910 return trbs_left;
911}
2c78c029 912
e49d3cf4
FB
913static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
914 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
915 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
c71fc37c 916{
6b9018d4
FB
917 struct dwc3 *dwc = dep->dwc;
918 struct usb_gadget *gadget = &dwc->gadget;
919 enum usb_device_speed speed = gadget->speed;
c71fc37c 920
f6bafc6a
FB
921 trb->size = DWC3_TRB_SIZE_LENGTH(length);
922 trb->bpl = lower_32_bits(dma);
923 trb->bph = upper_32_bits(dma);
c71fc37c 924
16e78db7 925 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 926 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 927 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
928 break;
929
930 case USB_ENDPOINT_XFER_ISOC:
6b9018d4 931 if (!node) {
e5ba5ec8 932 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
6b9018d4 933
40d829fb
MG
934 /*
935 * USB Specification 2.0 Section 5.9.2 states that: "If
936 * there is only a single transaction in the microframe,
937 * only a DATA0 data packet PID is used. If there are
938 * two transactions per microframe, DATA1 is used for
939 * the first transaction data packet and DATA0 is used
940 * for the second transaction data packet. If there are
941 * three transactions per microframe, DATA2 is used for
942 * the first transaction data packet, DATA1 is used for
943 * the second, and DATA0 is used for the third."
944 *
945 * IOW, we should satisfy the following cases:
946 *
947 * 1) length <= maxpacket
948 * - DATA0
949 *
950 * 2) maxpacket < length <= (2 * maxpacket)
951 * - DATA1, DATA0
952 *
953 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
954 * - DATA2, DATA1, DATA0
955 */
6b9018d4
FB
956 if (speed == USB_SPEED_HIGH) {
957 struct usb_ep *ep = &dep->endpoint;
ec5bb87e 958 unsigned int mult = 2;
40d829fb
MG
959 unsigned int maxp = usb_endpoint_maxp(ep->desc);
960
961 if (length <= (2 * maxp))
962 mult--;
963
964 if (length <= maxp)
965 mult--;
966
967 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
6b9018d4
FB
968 }
969 } else {
e5ba5ec8 970 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
6b9018d4 971 }
ca4d44ea
FB
972
973 /* always enable Interrupt on Missed ISOC */
974 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
c71fc37c
FB
975 break;
976
977 case USB_ENDPOINT_XFER_BULK:
978 case USB_ENDPOINT_XFER_INT:
f6bafc6a 979 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
980 break;
981 default:
982 /*
983 * This is only possible with faulty memory because we
984 * checked it already :)
985 */
0a695d4c
FB
986 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
987 usb_endpoint_type(dep->endpoint.desc));
c71fc37c
FB
988 }
989
244add8e
TJ
990 /*
991 * Enable Continue on Short Packet
992 * when endpoint is not a stream capable
993 */
c9508c8c 994 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
244add8e
TJ
995 if (!dep->stream_capable)
996 trb->ctrl |= DWC3_TRB_CTRL_CSP;
f3af3651 997
e49d3cf4 998 if (short_not_ok)
c9508c8c
FB
999 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1000 }
1001
e49d3cf4 1002 if ((!no_interrupt && !chain) ||
b7a4fbe2 1003 (dwc3_calc_trbs_left(dep) == 1))
c9508c8c 1004 trb->ctrl |= DWC3_TRB_CTRL_IOC;
f3af3651 1005
e5ba5ec8
PA
1006 if (chain)
1007 trb->ctrl |= DWC3_TRB_CTRL_CHN;
1008
16e78db7 1009 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
e49d3cf4 1010 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
c71fc37c 1011
f6bafc6a 1012 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e 1013
b7a4fbe2
AKV
1014 dwc3_ep_inc_enq(dep);
1015
2c4cbe6e 1016 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
1017}
1018
e49d3cf4
FB
1019/**
1020 * dwc3_prepare_one_trb - setup one TRB from one request
1021 * @dep: endpoint for which this request is prepared
1022 * @req: dwc3_request pointer
1023 * @chain: should this TRB be chained to the next?
1024 * @node: only for isochronous endpoints. First TRB needs different type.
1025 */
1026static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1027 struct dwc3_request *req, unsigned chain, unsigned node)
1028{
1029 struct dwc3_trb *trb;
a31e63b6
AKV
1030 unsigned int length;
1031 dma_addr_t dma;
e49d3cf4
FB
1032 unsigned stream_id = req->request.stream_id;
1033 unsigned short_not_ok = req->request.short_not_ok;
1034 unsigned no_interrupt = req->request.no_interrupt;
a31e63b6
AKV
1035
1036 if (req->request.num_sgs > 0) {
1037 length = sg_dma_len(req->start_sg);
1038 dma = sg_dma_address(req->start_sg);
1039 } else {
1040 length = req->request.length;
1041 dma = req->request.dma;
1042 }
e49d3cf4
FB
1043
1044 trb = &dep->trb_pool[dep->trb_enqueue];
1045
1046 if (!req->trb) {
1047 dwc3_gadget_move_started_request(req);
1048 req->trb = trb;
1049 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
e49d3cf4
FB
1050 }
1051
09fe1f8d
FB
1052 req->num_trbs++;
1053
e49d3cf4
FB
1054 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
1055 stream_id, short_not_ok, no_interrupt);
1056}
1057
5ee85d89 1058static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
7ae7df49 1059 struct dwc3_request *req)
5ee85d89 1060{
a31e63b6 1061 struct scatterlist *sg = req->start_sg;
5ee85d89 1062 struct scatterlist *s;
5ee85d89
FB
1063 int i;
1064
c96e6725
AKV
1065 unsigned int remaining = req->request.num_mapped_sgs
1066 - req->num_queued_sgs;
1067
1068 for_each_sg(sg, s, remaining, i) {
c6267a51
FB
1069 unsigned int length = req->request.length;
1070 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1071 unsigned int rem = length % maxp;
5ee85d89
FB
1072 unsigned chain = true;
1073
dad2aff3
PP
1074 /*
1075 * IOMMU driver is coalescing the list of sgs which shares a
1076 * page boundary into one and giving it to USB driver. With
1077 * this the number of sgs mapped is not equal to the number of
1078 * sgs passed. So mark the chain bit to false if it isthe last
1079 * mapped sg.
1080 */
1081 if (i == remaining - 1)
5ee85d89
FB
1082 chain = false;
1083
c6267a51
FB
1084 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1085 struct dwc3 *dwc = dep->dwc;
1086 struct dwc3_trb *trb;
1087
1a22ec64 1088 req->needs_extra_trb = true;
c6267a51
FB
1089
1090 /* prepare normal TRB */
1091 dwc3_prepare_one_trb(dep, req, true, i);
1092
1093 /* Now prepare one extra TRB to align transfer size */
1094 trb = &dep->trb_pool[dep->trb_enqueue];
09fe1f8d 1095 req->num_trbs++;
c6267a51 1096 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
2fc6d4be 1097 maxp - rem, false, 1,
c6267a51
FB
1098 req->request.stream_id,
1099 req->request.short_not_ok,
1100 req->request.no_interrupt);
1101 } else {
1102 dwc3_prepare_one_trb(dep, req, chain, i);
1103 }
5ee85d89 1104
a31e63b6
AKV
1105 /*
1106 * There can be a situation where all sgs in sglist are not
1107 * queued because of insufficient trb number. To handle this
1108 * case, update start_sg to next sg to be queued, so that
1109 * we have free trbs we can continue queuing from where we
1110 * previously stopped
1111 */
1112 if (chain)
1113 req->start_sg = sg_next(s);
1114
c96e6725
AKV
1115 req->num_queued_sgs++;
1116
7ae7df49 1117 if (!dwc3_calc_trbs_left(dep))
5ee85d89
FB
1118 break;
1119 }
1120}
1121
1122static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
7ae7df49 1123 struct dwc3_request *req)
5ee85d89 1124{
c6267a51
FB
1125 unsigned int length = req->request.length;
1126 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1127 unsigned int rem = length % maxp;
1128
1e19cdc8 1129 if ((!length || rem) && usb_endpoint_dir_out(dep->endpoint.desc)) {
c6267a51
FB
1130 struct dwc3 *dwc = dep->dwc;
1131 struct dwc3_trb *trb;
1132
1a22ec64 1133 req->needs_extra_trb = true;
c6267a51
FB
1134
1135 /* prepare normal TRB */
1136 dwc3_prepare_one_trb(dep, req, true, 0);
1137
1138 /* Now prepare one extra TRB to align transfer size */
1139 trb = &dep->trb_pool[dep->trb_enqueue];
09fe1f8d 1140 req->num_trbs++;
c6267a51 1141 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
2fc6d4be 1142 false, 1, req->request.stream_id,
c6267a51
FB
1143 req->request.short_not_ok,
1144 req->request.no_interrupt);
d6e5a549 1145 } else if (req->request.zero && req->request.length &&
4ea438da 1146 (IS_ALIGNED(req->request.length, maxp))) {
d6e5a549
FB
1147 struct dwc3 *dwc = dep->dwc;
1148 struct dwc3_trb *trb;
1149
1a22ec64 1150 req->needs_extra_trb = true;
d6e5a549
FB
1151
1152 /* prepare normal TRB */
1153 dwc3_prepare_one_trb(dep, req, true, 0);
1154
1155 /* Now prepare one extra TRB to handle ZLP */
1156 trb = &dep->trb_pool[dep->trb_enqueue];
09fe1f8d 1157 req->num_trbs++;
d6e5a549 1158 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
2fc6d4be 1159 false, 1, req->request.stream_id,
d6e5a549
FB
1160 req->request.short_not_ok,
1161 req->request.no_interrupt);
c6267a51
FB
1162 } else {
1163 dwc3_prepare_one_trb(dep, req, false, 0);
1164 }
5ee85d89
FB
1165}
1166
72246da4
FB
1167/*
1168 * dwc3_prepare_trbs - setup TRBs from requests
1169 * @dep: endpoint for which requests are being prepared
72246da4 1170 *
1d046793
PZ
1171 * The function goes through the requests list and sets up TRBs for the
1172 * transfers. The function returns once there are no more TRBs available or
1173 * it runs out of requests.
72246da4 1174 */
c4233573 1175static void dwc3_prepare_trbs(struct dwc3_ep *dep)
72246da4 1176{
68e823e2 1177 struct dwc3_request *req, *n;
72246da4
FB
1178
1179 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1180
d86c5a67
FB
1181 /*
1182 * We can get in a situation where there's a request in the started list
1183 * but there weren't enough TRBs to fully kick it in the first time
1184 * around, so it has been waiting for more TRBs to be freed up.
1185 *
1186 * In that case, we should check if we have a request with pending_sgs
1187 * in the started list and prepare TRBs for that request first,
1188 * otherwise we will prepare TRBs completely out of order and that will
1189 * break things.
1190 */
1191 list_for_each_entry(req, &dep->started_list, list) {
1192 if (req->num_pending_sgs > 0)
1193 dwc3_prepare_one_trb_sg(dep, req);
1194
1195 if (!dwc3_calc_trbs_left(dep))
1196 return;
1197 }
1198
aa3342c8 1199 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
cdb55b39
FB
1200 struct dwc3 *dwc = dep->dwc;
1201 int ret;
1202
1203 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1204 dep->direction);
1205 if (ret)
1206 return;
1207
1208 req->sg = req->request.sg;
a31e63b6 1209 req->start_sg = req->sg;
c96e6725 1210 req->num_queued_sgs = 0;
cdb55b39
FB
1211 req->num_pending_sgs = req->request.num_mapped_sgs;
1212
1f512119 1213 if (req->num_pending_sgs > 0)
7ae7df49 1214 dwc3_prepare_one_trb_sg(dep, req);
5ee85d89 1215 else
7ae7df49 1216 dwc3_prepare_one_trb_linear(dep, req);
72246da4 1217
7ae7df49 1218 if (!dwc3_calc_trbs_left(dep))
5ee85d89 1219 return;
72246da4 1220 }
72246da4
FB
1221}
1222
7fdca766 1223static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
72246da4
FB
1224{
1225 struct dwc3_gadget_ep_cmd_params params;
1226 struct dwc3_request *req;
4fae2e3e 1227 int starting;
72246da4
FB
1228 int ret;
1229 u32 cmd;
1230
ccb94ebf
FB
1231 if (!dwc3_calc_trbs_left(dep))
1232 return 0;
1233
1912cbc6 1234 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
72246da4 1235
4fae2e3e
FB
1236 dwc3_prepare_trbs(dep);
1237 req = next_request(&dep->started_list);
72246da4
FB
1238 if (!req) {
1239 dep->flags |= DWC3_EP_PENDING_REQUEST;
1240 return 0;
1241 }
1242
1243 memset(&params, 0, sizeof(params));
72246da4 1244
4fae2e3e 1245 if (starting) {
1877d6c9
PA
1246 params.param0 = upper_32_bits(req->trb_dma);
1247 params.param1 = lower_32_bits(req->trb_dma);
7fdca766
FB
1248 cmd = DWC3_DEPCMD_STARTTRANSFER;
1249
a7351807
AKV
1250 if (dep->stream_capable)
1251 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1252
7fdca766
FB
1253 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1254 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
1877d6c9 1255 } else {
b6b1c6db
FB
1256 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1257 DWC3_DEPCMD_PARAM(dep->resource_index);
1877d6c9 1258 }
72246da4 1259
2cd4718d 1260 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
72246da4 1261 if (ret < 0) {
72246da4
FB
1262 /*
1263 * FIXME we need to iterate over the list of requests
1264 * here and stop, unmap, free and del each of the linked
1d046793 1265 * requests instead of what we do now.
72246da4 1266 */
ce3fc8b3
JD
1267 if (req->trb)
1268 memset(req->trb, 0, sizeof(struct dwc3_trb));
c91815b5 1269 dwc3_gadget_del_and_unmap_request(dep, req, ret);
72246da4
FB
1270 return ret;
1271 }
1272
72246da4
FB
1273 return 0;
1274}
1275
6cb2e4e3
FB
1276static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1277{
1278 u32 reg;
1279
1280 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1281 return DWC3_DSTS_SOFFN(reg);
1282}
1283
d92021f6
TN
1284/**
1285 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1286 * @dep: isoc endpoint
1287 *
1288 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1289 * microframe number reported by the XferNotReady event for the future frame
1290 * number to start the isoc transfer.
1291 *
1292 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1293 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1294 * XferNotReady event are invalid. The driver uses this number to schedule the
1295 * isochronous transfer and passes it to the START TRANSFER command. Because
1296 * this number is invalid, the command may fail. If BIT[15:14] matches the
1297 * internal 16-bit microframe, the START TRANSFER command will pass and the
1298 * transfer will start at the scheduled time, if it is off by 1, the command
1299 * will still pass, but the transfer will start 2 seconds in the future. For all
1300 * other conditions, the START TRANSFER command will fail with bus-expiry.
1301 *
1302 * In order to workaround this issue, we can test for the correct combination of
1303 * BIT[15:14] by sending START TRANSFER commands with different values of
1304 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1305 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1306 * As the result, within the 4 possible combinations for BIT[15:14], there will
1307 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1308 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1309 * value is the correct combination.
1310 *
1311 * Since there are only 4 outcomes and the results are ordered, we can simply
1312 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1313 * deduce the smaller successful combination.
1314 *
1315 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1316 * of BIT[15:14]. The correct combination is as follow:
1317 *
1318 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1319 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1320 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1321 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1322 *
1323 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1324 * endpoints.
1325 */
25abad6a 1326static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
d92021f6
TN
1327{
1328 int cmd_status = 0;
1329 bool test0;
1330 bool test1;
1331
1332 while (dep->combo_num < 2) {
1333 struct dwc3_gadget_ep_cmd_params params;
1334 u32 test_frame_number;
1335 u32 cmd;
1336
1337 /*
1338 * Check if we can start isoc transfer on the next interval or
1339 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1340 */
1341 test_frame_number = dep->frame_number & 0x3fff;
1342 test_frame_number |= dep->combo_num << 14;
1343 test_frame_number += max_t(u32, 4, dep->interval);
1344
1345 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1346 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1347
1348 cmd = DWC3_DEPCMD_STARTTRANSFER;
1349 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1350 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1351
1352 /* Redo if some other failure beside bus-expiry is received */
1353 if (cmd_status && cmd_status != -EAGAIN) {
1354 dep->start_cmd_status = 0;
1355 dep->combo_num = 0;
25abad6a 1356 return 0;
d92021f6
TN
1357 }
1358
1359 /* Store the first test status */
1360 if (dep->combo_num == 0)
1361 dep->start_cmd_status = cmd_status;
1362
1363 dep->combo_num++;
1364
1365 /*
1366 * End the transfer if the START_TRANSFER command is successful
1367 * to wait for the next XferNotReady to test the command again
1368 */
1369 if (cmd_status == 0) {
c5353b22 1370 dwc3_stop_active_transfer(dep, true, true);
25abad6a 1371 return 0;
d92021f6
TN
1372 }
1373 }
1374
1375 /* test0 and test1 are both completed at this point */
1376 test0 = (dep->start_cmd_status == 0);
1377 test1 = (cmd_status == 0);
1378
1379 if (!test0 && test1)
1380 dep->combo_num = 1;
1381 else if (!test0 && !test1)
1382 dep->combo_num = 2;
1383 else if (test0 && !test1)
1384 dep->combo_num = 3;
1385 else if (test0 && test1)
1386 dep->combo_num = 0;
1387
1388 dep->frame_number &= 0x3fff;
1389 dep->frame_number |= dep->combo_num << 14;
1390 dep->frame_number += max_t(u32, 4, dep->interval);
1391
1392 /* Reinitialize test variables */
1393 dep->start_cmd_status = 0;
1394 dep->combo_num = 0;
1395
25abad6a 1396 return __dwc3_gadget_kick_transfer(dep);
d92021f6
TN
1397}
1398
25abad6a 1399static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
d6d6ec7b 1400{
d92021f6 1401 struct dwc3 *dwc = dep->dwc;
d5370106
FB
1402 int ret;
1403 int i;
d92021f6 1404
aa3342c8 1405 if (list_empty(&dep->pending_list)) {
f4a53c55 1406 dep->flags |= DWC3_EP_PENDING_REQUEST;
25abad6a 1407 return -EAGAIN;
d6d6ec7b
PA
1408 }
1409
d92021f6
TN
1410 if (!dwc->dis_start_transfer_quirk && dwc3_is_usb31(dwc) &&
1411 (dwc->revision <= DWC3_USB31_REVISION_160A ||
1412 (dwc->revision == DWC3_USB31_REVISION_170A &&
1413 dwc->version_type >= DWC31_VERSIONTYPE_EA01 &&
1414 dwc->version_type <= DWC31_VERSIONTYPE_EA06))) {
1415
25abad6a
FB
1416 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction)
1417 return dwc3_gadget_start_isoc_quirk(dep);
d6d6ec7b
PA
1418 }
1419
d5370106
FB
1420 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1421 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1422
1423 ret = __dwc3_gadget_kick_transfer(dep);
1424 if (ret != -EAGAIN)
1425 break;
1426 }
1427
1428 return ret;
d6d6ec7b
PA
1429}
1430
72246da4
FB
1431static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1432{
0fc9a1be 1433 struct dwc3 *dwc = dep->dwc;
0fc9a1be 1434
bb423984 1435 if (!dep->endpoint.desc) {
5eb30ced
FB
1436 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1437 dep->name);
bb423984
FB
1438 return -ESHUTDOWN;
1439 }
1440
04fb365c
FB
1441 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1442 &req->request, req->dep->name))
bb423984 1443 return -EINVAL;
bb423984 1444
b2b6d601
FB
1445 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1446 "%s: request %pK already in flight\n",
1447 dep->name, &req->request))
1448 return -EINVAL;
1449
fc8bb91b
FB
1450 pm_runtime_get(dwc->dev);
1451
72246da4
FB
1452 req->request.actual = 0;
1453 req->request.status = -EINPROGRESS;
72246da4 1454
fe84f522
FB
1455 trace_dwc3_ep_queue(req);
1456
aa3342c8 1457 list_add_tail(&req->list, &dep->pending_list);
a3af5e3a 1458 req->status = DWC3_REQUEST_STATUS_QUEUED;
72246da4 1459
da10bcdd
TN
1460 /* Start the transfer only after the END_TRANSFER is completed */
1461 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
1462 dep->flags |= DWC3_EP_DELAY_START;
1463 return 0;
1464 }
1465
d889c23c
FB
1466 /*
1467 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1468 * wait for a XferNotReady event so we will know what's the current
1469 * (micro-)frame number.
1470 *
1471 * Without this trick, we are very, very likely gonna get Bus Expiry
1472 * errors which will force us issue EndTransfer command.
1473 */
1474 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
fe990cea
FB
1475 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1476 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
1477 return 0;
1478
6cb2e4e3 1479 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
fe990cea 1480 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
25abad6a 1481 return __dwc3_gadget_start_isoc(dep);
6cb2e4e3 1482 }
08a36b54 1483 }
64e01080 1484 }
b997ada5 1485
7fdca766 1486 return __dwc3_gadget_kick_transfer(dep);
72246da4
FB
1487}
1488
1489static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1490 gfp_t gfp_flags)
1491{
1492 struct dwc3_request *req = to_dwc3_request(request);
1493 struct dwc3_ep *dep = to_dwc3_ep(ep);
1494 struct dwc3 *dwc = dep->dwc;
1495
1496 unsigned long flags;
1497
1498 int ret;
1499
fdee4eba 1500 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1501 ret = __dwc3_gadget_ep_queue(dep, req);
1502 spin_unlock_irqrestore(&dwc->lock, flags);
1503
1504 return ret;
1505}
1506
7746a8df
FB
1507static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1508{
1509 int i;
1510
1511 /*
1512 * If request was already started, this means we had to
1513 * stop the transfer. With that we also need to ignore
1514 * all TRBs used by the request, however TRBs can only
1515 * be modified after completion of END_TRANSFER
1516 * command. So what we do here is that we wait for
1517 * END_TRANSFER completion and only after that, we jump
1518 * over TRBs by clearing HWO and incrementing dequeue
1519 * pointer.
1520 */
1521 for (i = 0; i < req->num_trbs; i++) {
1522 struct dwc3_trb *trb;
1523
2dedea03 1524 trb = &dep->trb_pool[dep->trb_dequeue];
7746a8df
FB
1525 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1526 dwc3_ep_inc_deq(dep);
1527 }
c7152763
TN
1528
1529 req->num_trbs = 0;
7746a8df
FB
1530}
1531
d4f1afe5
FB
1532static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1533{
1534 struct dwc3_request *req;
1535 struct dwc3_request *tmp;
1536
1537 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1538 dwc3_gadget_ep_skip_trbs(dep, req);
1539 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1540 }
1541}
1542
72246da4
FB
1543static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1544 struct usb_request *request)
1545{
1546 struct dwc3_request *req = to_dwc3_request(request);
1547 struct dwc3_request *r = NULL;
1548
1549 struct dwc3_ep *dep = to_dwc3_ep(ep);
1550 struct dwc3 *dwc = dep->dwc;
1551
1552 unsigned long flags;
1553 int ret = 0;
1554
2c4cbe6e
FB
1555 trace_dwc3_ep_dequeue(req);
1556
72246da4
FB
1557 spin_lock_irqsave(&dwc->lock, flags);
1558
aa3342c8 1559 list_for_each_entry(r, &dep->pending_list, list) {
72246da4
FB
1560 if (r == req)
1561 break;
1562 }
1563
1564 if (r != req) {
aa3342c8 1565 list_for_each_entry(r, &dep->started_list, list) {
72246da4
FB
1566 if (r == req)
1567 break;
1568 }
1569 if (r == req) {
1570 /* wait until it is processed */
c5353b22 1571 dwc3_stop_active_transfer(dep, true, true);
cf3113d8 1572
cf3113d8 1573 if (!r->trb)
05645366 1574 goto out0;
cf3113d8 1575
d4f1afe5 1576 dwc3_gadget_move_cancelled_request(req);
9f45581f
FB
1577 if (dep->flags & DWC3_EP_TRANSFER_STARTED)
1578 goto out0;
1579 else
1580 goto out1;
72246da4 1581 }
04fb365c 1582 dev_err(dwc->dev, "request %pK was not queued to %s\n",
72246da4
FB
1583 request, ep->name);
1584 ret = -EINVAL;
1585 goto out0;
1586 }
1587
9f45581f 1588out1:
72246da4
FB
1589 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1590
1591out0:
1592 spin_unlock_irqrestore(&dwc->lock, flags);
1593
1594 return ret;
1595}
1596
7a608559 1597int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1598{
1599 struct dwc3_gadget_ep_cmd_params params;
1600 struct dwc3 *dwc = dep->dwc;
1601 int ret;
1602
5ad02fb8
FB
1603 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1604 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1605 return -EINVAL;
1606 }
1607
72246da4
FB
1608 memset(&params, 0x00, sizeof(params));
1609
1610 if (value) {
69450c4d
FB
1611 struct dwc3_trb *trb;
1612
1613 unsigned transfer_in_flight;
1614 unsigned started;
1615
1616 if (dep->number > 1)
1617 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1618 else
1619 trb = &dwc->ep0_trb[dep->trb_enqueue];
1620
1621 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1622 started = !list_empty(&dep->started_list);
1623
1624 if (!protocol && ((dep->direction && transfer_in_flight) ||
1625 (!dep->direction && started))) {
7a608559
FB
1626 return -EAGAIN;
1627 }
1628
2cd4718d
FB
1629 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1630 &params);
72246da4 1631 if (ret)
3f89204b 1632 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1633 dep->name);
1634 else
1635 dep->flags |= DWC3_EP_STALL;
1636 } else {
2cd4718d 1637
50c763f8 1638 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4 1639 if (ret)
3f89204b 1640 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1641 dep->name);
1642 else
a535d81c 1643 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1644 }
5275455a 1645
72246da4
FB
1646 return ret;
1647}
1648
1649static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1650{
1651 struct dwc3_ep *dep = to_dwc3_ep(ep);
1652 struct dwc3 *dwc = dep->dwc;
1653
1654 unsigned long flags;
1655
1656 int ret;
1657
1658 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1659 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1660 spin_unlock_irqrestore(&dwc->lock, flags);
1661
1662 return ret;
1663}
1664
1665static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1666{
1667 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1668 struct dwc3 *dwc = dep->dwc;
1669 unsigned long flags;
95aa4e8d 1670 int ret;
72246da4 1671
249a4569 1672 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1673 dep->flags |= DWC3_EP_WEDGE;
1674
08f0d966 1675 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1676 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1677 else
7a608559 1678 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1679 spin_unlock_irqrestore(&dwc->lock, flags);
1680
1681 return ret;
72246da4
FB
1682}
1683
1684/* -------------------------------------------------------------------------- */
1685
1686static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1687 .bLength = USB_DT_ENDPOINT_SIZE,
1688 .bDescriptorType = USB_DT_ENDPOINT,
1689 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1690};
1691
1692static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1693 .enable = dwc3_gadget_ep0_enable,
1694 .disable = dwc3_gadget_ep0_disable,
1695 .alloc_request = dwc3_gadget_ep_alloc_request,
1696 .free_request = dwc3_gadget_ep_free_request,
1697 .queue = dwc3_gadget_ep0_queue,
1698 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1699 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1700 .set_wedge = dwc3_gadget_ep_set_wedge,
1701};
1702
1703static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1704 .enable = dwc3_gadget_ep_enable,
1705 .disable = dwc3_gadget_ep_disable,
1706 .alloc_request = dwc3_gadget_ep_alloc_request,
1707 .free_request = dwc3_gadget_ep_free_request,
1708 .queue = dwc3_gadget_ep_queue,
1709 .dequeue = dwc3_gadget_ep_dequeue,
1710 .set_halt = dwc3_gadget_ep_set_halt,
1711 .set_wedge = dwc3_gadget_ep_set_wedge,
1712};
1713
1714/* -------------------------------------------------------------------------- */
1715
1716static int dwc3_gadget_get_frame(struct usb_gadget *g)
1717{
1718 struct dwc3 *dwc = gadget_to_dwc(g);
72246da4 1719
6cb2e4e3 1720 return __dwc3_gadget_get_frame(dwc);
72246da4
FB
1721}
1722
218ef7b6 1723static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
72246da4 1724{
d6011f6f 1725 int retries;
72246da4 1726
218ef7b6 1727 int ret;
72246da4
FB
1728 u32 reg;
1729
72246da4 1730 u8 link_state;
72246da4 1731
72246da4
FB
1732 /*
1733 * According to the Databook Remote wakeup request should
1734 * be issued only when the device is in early suspend state.
1735 *
1736 * We can check that via USB Link State bits in DSTS register.
1737 */
1738 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1739
72246da4
FB
1740 link_state = DWC3_DSTS_USBLNKST(reg);
1741
1742 switch (link_state) {
d0550cd2 1743 case DWC3_LINK_STATE_RESET:
72246da4
FB
1744 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1745 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
d0550cd2 1746 case DWC3_LINK_STATE_RESUME:
72246da4
FB
1747 break;
1748 default:
218ef7b6 1749 return -EINVAL;
72246da4
FB
1750 }
1751
8598bde7
FB
1752 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1753 if (ret < 0) {
1754 dev_err(dwc->dev, "failed to put link in Recovery\n");
218ef7b6 1755 return ret;
8598bde7 1756 }
72246da4 1757
802fde98
PZ
1758 /* Recent versions do this automatically */
1759 if (dwc->revision < DWC3_REVISION_194A) {
1760 /* write zeroes to Link Change Request */
fcc023c7 1761 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1762 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1763 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1764 }
72246da4 1765
1d046793 1766 /* poll until Link State changes to ON */
d6011f6f 1767 retries = 20000;
72246da4 1768
d6011f6f 1769 while (retries--) {
72246da4
FB
1770 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1771
1772 /* in HS, means ON */
1773 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1774 break;
1775 }
1776
1777 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1778 dev_err(dwc->dev, "failed to send remote wakeup\n");
218ef7b6 1779 return -EINVAL;
72246da4
FB
1780 }
1781
218ef7b6
FB
1782 return 0;
1783}
1784
1785static int dwc3_gadget_wakeup(struct usb_gadget *g)
1786{
1787 struct dwc3 *dwc = gadget_to_dwc(g);
1788 unsigned long flags;
1789 int ret;
1790
1791 spin_lock_irqsave(&dwc->lock, flags);
1792 ret = __dwc3_gadget_wakeup(dwc);
72246da4
FB
1793 spin_unlock_irqrestore(&dwc->lock, flags);
1794
1795 return ret;
1796}
1797
1798static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1799 int is_selfpowered)
1800{
1801 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1802 unsigned long flags;
72246da4 1803
249a4569 1804 spin_lock_irqsave(&dwc->lock, flags);
bcdea503 1805 g->is_selfpowered = !!is_selfpowered;
249a4569 1806 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1807
1808 return 0;
1809}
1810
7b2a0368 1811static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1812{
1813 u32 reg;
61d58242 1814 u32 timeout = 500;
72246da4 1815
fc8bb91b
FB
1816 if (pm_runtime_suspended(dwc->dev))
1817 return 0;
1818
72246da4 1819 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1820 if (is_on) {
802fde98
PZ
1821 if (dwc->revision <= DWC3_REVISION_187A) {
1822 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1823 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1824 }
1825
1826 if (dwc->revision >= DWC3_REVISION_194A)
1827 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1828 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1829
1830 if (dwc->has_hibernation)
1831 reg |= DWC3_DCTL_KEEP_CONNECT;
1832
9fcb3bd8 1833 dwc->pullups_connected = true;
8db7ed15 1834 } else {
72246da4 1835 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1836
1837 if (dwc->has_hibernation && !suspend)
1838 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1839
9fcb3bd8 1840 dwc->pullups_connected = false;
8db7ed15 1841 }
72246da4 1842
5b738211 1843 dwc3_gadget_dctl_write_safe(dwc, reg);
72246da4
FB
1844
1845 do {
1846 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
b6d4e16e
FB
1847 reg &= DWC3_DSTS_DEVCTRLHLT;
1848 } while (--timeout && !(!is_on ^ !reg));
f2df679b
FB
1849
1850 if (!timeout)
1851 return -ETIMEDOUT;
72246da4 1852
6f17f74b 1853 return 0;
72246da4
FB
1854}
1855
1856static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1857{
1858 struct dwc3 *dwc = gadget_to_dwc(g);
1859 unsigned long flags;
6f17f74b 1860 int ret;
72246da4
FB
1861
1862 is_on = !!is_on;
1863
bb014736
BW
1864 /*
1865 * Per databook, when we want to stop the gadget, if a control transfer
1866 * is still in process, complete it and get the core into setup phase.
1867 */
1868 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1869 reinit_completion(&dwc->ep0_in_setup);
1870
1871 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1872 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1873 if (ret == 0) {
1874 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1875 return -ETIMEDOUT;
1876 }
1877 }
1878
72246da4 1879 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1880 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1881 spin_unlock_irqrestore(&dwc->lock, flags);
1882
6f17f74b 1883 return ret;
72246da4
FB
1884}
1885
8698e2ac
FB
1886static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1887{
1888 u32 reg;
1889
1890 /* Enable all but Start and End of Frame IRQs */
1891 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1892 DWC3_DEVTEN_EVNTOVERFLOWEN |
1893 DWC3_DEVTEN_CMDCMPLTEN |
1894 DWC3_DEVTEN_ERRTICERREN |
1895 DWC3_DEVTEN_WKUPEVTEN |
8698e2ac
FB
1896 DWC3_DEVTEN_CONNECTDONEEN |
1897 DWC3_DEVTEN_USBRSTEN |
1898 DWC3_DEVTEN_DISCONNEVTEN);
1899
799e9dc8
FB
1900 if (dwc->revision < DWC3_REVISION_250A)
1901 reg |= DWC3_DEVTEN_ULSTCNGEN;
1902
8698e2ac
FB
1903 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1904}
1905
1906static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1907{
1908 /* mask all interrupts */
1909 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1910}
1911
1912static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1913static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1914
4e99472b 1915/**
bfad65ee
FB
1916 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
1917 * @dwc: pointer to our context structure
4e99472b
FB
1918 *
1919 * The following looks like complex but it's actually very simple. In order to
1920 * calculate the number of packets we can burst at once on OUT transfers, we're
1921 * gonna use RxFIFO size.
1922 *
1923 * To calculate RxFIFO size we need two numbers:
1924 * MDWIDTH = size, in bits, of the internal memory bus
1925 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1926 *
1927 * Given these two numbers, the formula is simple:
1928 *
1929 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1930 *
1931 * 24 bytes is for 3x SETUP packets
1932 * 16 bytes is a clock domain crossing tolerance
1933 *
1934 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1935 */
1936static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1937{
1938 u32 ram2_depth;
1939 u32 mdwidth;
1940 u32 nump;
1941 u32 reg;
1942
1943 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1944 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1945
1946 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1947 nump = min_t(u32, nump, 16);
1948
1949 /* update NumP */
1950 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1951 reg &= ~DWC3_DCFG_NUMP_MASK;
1952 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1953 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1954}
1955
d7be2952 1956static int __dwc3_gadget_start(struct dwc3 *dwc)
72246da4 1957{
72246da4 1958 struct dwc3_ep *dep;
72246da4
FB
1959 int ret = 0;
1960 u32 reg;
1961
cf40b86b
JY
1962 /*
1963 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1964 * the core supports IMOD, disable it.
1965 */
1966 if (dwc->imod_interval) {
1967 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1968 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1969 } else if (dwc3_has_imod(dwc)) {
1970 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1971 }
1972
2a58f9c1
FB
1973 /*
1974 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1975 * field instead of letting dwc3 itself calculate that automatically.
1976 *
1977 * This way, we maximize the chances that we'll be able to get several
1978 * bursts of data without going through any sort of endpoint throttling.
1979 */
1980 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
01b0e2cc
TN
1981 if (dwc3_is_usb31(dwc))
1982 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
1983 else
1984 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1985
2a58f9c1
FB
1986 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1987
4e99472b
FB
1988 dwc3_gadget_setup_nump(dwc);
1989
72246da4
FB
1990 /* Start with SuperSpeed Default */
1991 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1992
1993 dep = dwc->eps[0];
a2d23f08 1994 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
72246da4
FB
1995 if (ret) {
1996 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1997 goto err0;
72246da4
FB
1998 }
1999
2000 dep = dwc->eps[1];
a2d23f08 2001 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
72246da4
FB
2002 if (ret) {
2003 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 2004 goto err1;
72246da4
FB
2005 }
2006
2007 /* begin to receive SETUP packets */
c7fcdeb2 2008 dwc->ep0state = EP0_SETUP_PHASE;
88b1bb1f 2009 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
72246da4
FB
2010 dwc3_ep0_out_start(dwc);
2011
8698e2ac
FB
2012 dwc3_gadget_enable_irq(dwc);
2013
72246da4
FB
2014 return 0;
2015
b0d7ffd4 2016err1:
d7be2952 2017 __dwc3_gadget_ep_disable(dwc->eps[0]);
b0d7ffd4
FB
2018
2019err0:
72246da4
FB
2020 return ret;
2021}
2022
d7be2952
FB
2023static int dwc3_gadget_start(struct usb_gadget *g,
2024 struct usb_gadget_driver *driver)
72246da4
FB
2025{
2026 struct dwc3 *dwc = gadget_to_dwc(g);
2027 unsigned long flags;
d7be2952 2028 int ret = 0;
8698e2ac 2029 int irq;
72246da4 2030
9522def4 2031 irq = dwc->irq_gadget;
d7be2952
FB
2032 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2033 IRQF_SHARED, "dwc3", dwc->ev_buf);
2034 if (ret) {
2035 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2036 irq, ret);
2037 goto err0;
2038 }
2039
72246da4 2040 spin_lock_irqsave(&dwc->lock, flags);
d7be2952
FB
2041 if (dwc->gadget_driver) {
2042 dev_err(dwc->dev, "%s is already bound to %s\n",
2043 dwc->gadget.name,
2044 dwc->gadget_driver->driver.name);
2045 ret = -EBUSY;
2046 goto err1;
2047 }
2048
2049 dwc->gadget_driver = driver;
2050
fc8bb91b
FB
2051 if (pm_runtime_active(dwc->dev))
2052 __dwc3_gadget_start(dwc);
2053
d7be2952
FB
2054 spin_unlock_irqrestore(&dwc->lock, flags);
2055
2056 return 0;
2057
2058err1:
2059 spin_unlock_irqrestore(&dwc->lock, flags);
2060 free_irq(irq, dwc);
2061
2062err0:
2063 return ret;
2064}
72246da4 2065
d7be2952
FB
2066static void __dwc3_gadget_stop(struct dwc3 *dwc)
2067{
8698e2ac 2068 dwc3_gadget_disable_irq(dwc);
72246da4
FB
2069 __dwc3_gadget_ep_disable(dwc->eps[0]);
2070 __dwc3_gadget_ep_disable(dwc->eps[1]);
d7be2952 2071}
72246da4 2072
d7be2952
FB
2073static int dwc3_gadget_stop(struct usb_gadget *g)
2074{
2075 struct dwc3 *dwc = gadget_to_dwc(g);
2076 unsigned long flags;
72246da4 2077
d7be2952 2078 spin_lock_irqsave(&dwc->lock, flags);
76a638f8
BW
2079
2080 if (pm_runtime_suspended(dwc->dev))
2081 goto out;
2082
d7be2952 2083 __dwc3_gadget_stop(dwc);
76a638f8 2084
76a638f8 2085out:
d7be2952 2086 dwc->gadget_driver = NULL;
72246da4
FB
2087 spin_unlock_irqrestore(&dwc->lock, flags);
2088
3f308d17 2089 free_irq(dwc->irq_gadget, dwc->ev_buf);
b0d7ffd4 2090
72246da4
FB
2091 return 0;
2092}
802fde98 2093
729dcffd
AKV
2094static void dwc3_gadget_config_params(struct usb_gadget *g,
2095 struct usb_dcd_config_params *params)
2096{
2097 struct dwc3 *dwc = gadget_to_dwc(g);
2098
54fb5ba6
TN
2099 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2100 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2101
2102 /* Recommended BESL */
2103 if (!dwc->dis_enblslpm_quirk) {
17b63704
TN
2104 /*
2105 * If the recommended BESL baseline is 0 or if the BESL deep is
2106 * less than 2, Microsoft's Windows 10 host usb stack will issue
2107 * a usb reset immediately after it receives the extended BOS
2108 * descriptor and the enumeration will fail. To maintain
2109 * compatibility with the Windows' usb stack, let's set the
2110 * recommended BESL baseline to 1 and clamp the BESL deep to be
2111 * within 2 to 15.
2112 */
2113 params->besl_baseline = 1;
54fb5ba6 2114 if (dwc->is_utmi_l1_suspend)
17b63704
TN
2115 params->besl_deep =
2116 clamp_t(u8, dwc->hird_threshold, 2, 15);
54fb5ba6
TN
2117 }
2118
729dcffd
AKV
2119 /* U1 Device exit Latency */
2120 if (dwc->dis_u1_entry_quirk)
2121 params->bU1devExitLat = 0;
2122 else
2123 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2124
2125 /* U2 Device exit Latency */
2126 if (dwc->dis_u2_entry_quirk)
2127 params->bU2DevExitLat = 0;
2128 else
2129 params->bU2DevExitLat =
2130 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2131}
2132
7d8d0639
FB
2133static void dwc3_gadget_set_speed(struct usb_gadget *g,
2134 enum usb_device_speed speed)
2135{
2136 struct dwc3 *dwc = gadget_to_dwc(g);
2137 unsigned long flags;
2138 u32 reg;
2139
2140 spin_lock_irqsave(&dwc->lock, flags);
2141 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2142 reg &= ~(DWC3_DCFG_SPEED_MASK);
2143
2144 /*
2145 * WORKAROUND: DWC3 revision < 2.20a have an issue
2146 * which would cause metastability state on Run/Stop
2147 * bit if we try to force the IP to USB2-only mode.
2148 *
2149 * Because of that, we cannot configure the IP to any
2150 * speed other than the SuperSpeed
2151 *
2152 * Refers to:
2153 *
2154 * STAR#9000525659: Clock Domain Crossing on DCTL in
2155 * USB 2.0 Mode
2156 */
42bf02ec
RQ
2157 if (dwc->revision < DWC3_REVISION_220A &&
2158 !dwc->dis_metastability_quirk) {
7d8d0639
FB
2159 reg |= DWC3_DCFG_SUPERSPEED;
2160 } else {
2161 switch (speed) {
2162 case USB_SPEED_LOW:
2163 reg |= DWC3_DCFG_LOWSPEED;
2164 break;
2165 case USB_SPEED_FULL:
2166 reg |= DWC3_DCFG_FULLSPEED;
2167 break;
2168 case USB_SPEED_HIGH:
2169 reg |= DWC3_DCFG_HIGHSPEED;
2170 break;
2171 case USB_SPEED_SUPER:
2172 reg |= DWC3_DCFG_SUPERSPEED;
2173 break;
2174 case USB_SPEED_SUPER_PLUS:
2f3090c6
TN
2175 if (dwc3_is_usb31(dwc))
2176 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2177 else
2178 reg |= DWC3_DCFG_SUPERSPEED;
7d8d0639
FB
2179 break;
2180 default:
2181 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2182
2183 if (dwc->revision & DWC3_REVISION_IS_DWC31)
2184 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2185 else
2186 reg |= DWC3_DCFG_SUPERSPEED;
2187 }
2188 }
2189 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2190
2191 spin_unlock_irqrestore(&dwc->lock, flags);
2192}
2193
72246da4
FB
2194static const struct usb_gadget_ops dwc3_gadget_ops = {
2195 .get_frame = dwc3_gadget_get_frame,
2196 .wakeup = dwc3_gadget_wakeup,
2197 .set_selfpowered = dwc3_gadget_set_selfpowered,
2198 .pullup = dwc3_gadget_pullup,
2199 .udc_start = dwc3_gadget_start,
2200 .udc_stop = dwc3_gadget_stop,
7d8d0639 2201 .udc_set_speed = dwc3_gadget_set_speed,
729dcffd 2202 .get_config_params = dwc3_gadget_config_params,
72246da4
FB
2203};
2204
2205/* -------------------------------------------------------------------------- */
2206
8f1c99cd 2207static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
72246da4 2208{
8f1c99cd 2209 struct dwc3 *dwc = dep->dwc;
72246da4 2210
8f1c99cd
FB
2211 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2212 dep->endpoint.maxburst = 1;
2213 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2214 if (!dep->direction)
2215 dwc->gadget.ep0 = &dep->endpoint;
f3bcfc7e 2216
8f1c99cd 2217 dep->endpoint.caps.type_control = true;
72246da4 2218
8f1c99cd
FB
2219 return 0;
2220}
72246da4 2221
8f1c99cd
FB
2222static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2223{
2224 struct dwc3 *dwc = dep->dwc;
2225 int mdwidth;
8f1c99cd 2226 int size;
72246da4 2227
8f1c99cd
FB
2228 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2229 /* MDWIDTH is represented in bits, we need it in bytes */
2230 mdwidth /= 8;
6a1e3ef4 2231
8f1c99cd
FB
2232 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
2233 if (dwc3_is_usb31(dwc))
586f4335 2234 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
8f1c99cd 2235 else
586f4335 2236 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
39ebb05c 2237
8f1c99cd
FB
2238 /* FIFO Depth is in MDWDITH bytes. Multiply */
2239 size *= mdwidth;
39ebb05c 2240
8f1c99cd 2241 /*
d94ea531
TN
2242 * To meet performance requirement, a minimum TxFIFO size of 3x
2243 * MaxPacketSize is recommended for endpoints that support burst and a
2244 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
2245 * support burst. Use those numbers and we can calculate the max packet
2246 * limit as below.
8f1c99cd 2247 */
d94ea531
TN
2248 if (dwc->maximum_speed >= USB_SPEED_SUPER)
2249 size /= 3;
2250 else
2251 size /= 2;
28781789 2252
8f1c99cd 2253 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
28781789 2254
8f1c99cd
FB
2255 dep->endpoint.max_streams = 15;
2256 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2257 list_add_tail(&dep->endpoint.ep_list,
2258 &dwc->gadget.ep_list);
2259 dep->endpoint.caps.type_iso = true;
2260 dep->endpoint.caps.type_bulk = true;
2261 dep->endpoint.caps.type_int = true;
28781789 2262
8f1c99cd
FB
2263 return dwc3_alloc_trb_pool(dep);
2264}
28781789 2265
8f1c99cd
FB
2266static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2267{
2268 struct dwc3 *dwc = dep->dwc;
d94ea531
TN
2269 int mdwidth;
2270 int size;
2271
2272 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2273
2274 /* MDWIDTH is represented in bits, convert to bytes */
2275 mdwidth /= 8;
28781789 2276
d94ea531
TN
2277 /* All OUT endpoints share a single RxFIFO space */
2278 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
2279 if (dwc3_is_usb31(dwc))
2280 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
2281 else
2282 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
2283
2284 /* FIFO depth is in MDWDITH bytes */
2285 size *= mdwidth;
2286
2287 /*
2288 * To meet performance requirement, a minimum recommended RxFIFO size
2289 * is defined as follow:
2290 * RxFIFO size >= (3 x MaxPacketSize) +
2291 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
2292 *
2293 * Then calculate the max packet limit as below.
2294 */
2295 size -= (3 * 8) + 16;
2296 if (size < 0)
2297 size = 0;
2298 else
2299 size /= 3;
2300
2301 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
8f1c99cd
FB
2302 dep->endpoint.max_streams = 15;
2303 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2304 list_add_tail(&dep->endpoint.ep_list,
2305 &dwc->gadget.ep_list);
2306 dep->endpoint.caps.type_iso = true;
2307 dep->endpoint.caps.type_bulk = true;
2308 dep->endpoint.caps.type_int = true;
72246da4 2309
8f1c99cd
FB
2310 return dwc3_alloc_trb_pool(dep);
2311}
72246da4 2312
8f1c99cd
FB
2313static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
2314{
2315 struct dwc3_ep *dep;
2316 bool direction = epnum & 1;
2317 int ret;
2318 u8 num = epnum >> 1;
25b8ff68 2319
8f1c99cd
FB
2320 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2321 if (!dep)
2322 return -ENOMEM;
2323
2324 dep->dwc = dwc;
2325 dep->number = epnum;
2326 dep->direction = direction;
2327 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2328 dwc->eps[epnum] = dep;
d92021f6
TN
2329 dep->combo_num = 0;
2330 dep->start_cmd_status = 0;
8f1c99cd
FB
2331
2332 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2333 direction ? "in" : "out");
2334
2335 dep->endpoint.name = dep->name;
2336
2337 if (!(dep->number > 1)) {
2338 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2339 dep->endpoint.comp_desc = NULL;
2340 }
2341
8f1c99cd
FB
2342 if (num == 0)
2343 ret = dwc3_gadget_init_control_endpoint(dep);
2344 else if (direction)
2345 ret = dwc3_gadget_init_in_endpoint(dep);
2346 else
2347 ret = dwc3_gadget_init_out_endpoint(dep);
2348
2349 if (ret)
2350 return ret;
a474d3b7 2351
8f1c99cd
FB
2352 dep->endpoint.caps.dir_in = direction;
2353 dep->endpoint.caps.dir_out = !direction;
a474d3b7 2354
8f1c99cd
FB
2355 INIT_LIST_HEAD(&dep->pending_list);
2356 INIT_LIST_HEAD(&dep->started_list);
d5443bbf 2357 INIT_LIST_HEAD(&dep->cancelled_list);
8f1c99cd
FB
2358
2359 return 0;
2360}
2361
2362static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2363{
2364 u8 epnum;
2365
2366 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2367
2368 for (epnum = 0; epnum < total; epnum++) {
2369 int ret;
2370
2371 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2372 if (ret)
2373 return ret;
72246da4
FB
2374 }
2375
2376 return 0;
2377}
2378
2379static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2380{
2381 struct dwc3_ep *dep;
2382 u8 epnum;
2383
2384 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2385 dep = dwc->eps[epnum];
6a1e3ef4
FB
2386 if (!dep)
2387 continue;
5bf8fae3
GC
2388 /*
2389 * Physical endpoints 0 and 1 are special; they form the
2390 * bi-directional USB endpoint 0.
2391 *
2392 * For those two physical endpoints, we don't allocate a TRB
2393 * pool nor do we add them the endpoints list. Due to that, we
2394 * shouldn't do these two operations otherwise we would end up
2395 * with all sorts of bugs when removing dwc3.ko.
2396 */
2397 if (epnum != 0 && epnum != 1) {
2398 dwc3_free_trb_pool(dep);
72246da4 2399 list_del(&dep->endpoint.ep_list);
5bf8fae3 2400 }
72246da4
FB
2401
2402 kfree(dep);
2403 }
2404}
2405
72246da4 2406/* -------------------------------------------------------------------------- */
e5caff68 2407
8f608e8a
FB
2408static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2409 struct dwc3_request *req, struct dwc3_trb *trb,
2410 const struct dwc3_event_depevt *event, int status, int chain)
72246da4 2411{
72246da4 2412 unsigned int count;
72246da4 2413
dc55c67e 2414 dwc3_ep_inc_deq(dep);
a9c3ca5f 2415
2c4cbe6e 2416 trace_dwc3_complete_trb(dep, trb);
09fe1f8d 2417 req->num_trbs--;
2c4cbe6e 2418
e5b36ae2
FB
2419 /*
2420 * If we're in the middle of series of chained TRBs and we
2421 * receive a short transfer along the way, DWC3 will skip
2422 * through all TRBs including the last TRB in the chain (the
2423 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2424 * bit and SW has to do it manually.
2425 *
2426 * We're going to do that here to avoid problems of HW trying
2427 * to use bogus TRBs for transfers.
2428 */
2429 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2430 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2431
6abfa0f5
TN
2432 /*
2433 * For isochronous transfers, the first TRB in a service interval must
2434 * have the Isoc-First type. Track and report its interval frame number.
2435 */
2436 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2437 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2438 unsigned int frame_number;
2439
2440 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2441 frame_number &= ~(dep->interval - 1);
2442 req->request.frame_number = frame_number;
2443 }
2444
c6267a51
FB
2445 /*
2446 * If we're dealing with unaligned size OUT transfer, we will be left
2447 * with one TRB pending in the ring. We need to manually clear HWO bit
2448 * from that TRB.
2449 */
1a22ec64
FB
2450
2451 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
c6267a51
FB
2452 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2453 return 1;
2454 }
2455
e5ba5ec8 2456 count = trb->size & DWC3_TRB_SIZE_MASK;
e62c5bc5 2457 req->remaining += count;
e5ba5ec8 2458
35b2719e
FB
2459 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2460 return 1;
2461
d80fe1b6 2462 if (event->status & DEPEVT_STATUS_SHORT && !chain)
e5ba5ec8 2463 return 1;
f99f53f2 2464
5ee85897
AKV
2465 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
2466 (trb->ctrl & DWC3_TRB_CTRL_LST))
e5ba5ec8 2467 return 1;
f99f53f2 2468
e5ba5ec8
PA
2469 return 0;
2470}
2471
d3692953
FB
2472static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2473 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2474 int status)
2475{
2476 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2477 struct scatterlist *sg = req->sg;
2478 struct scatterlist *s;
2479 unsigned int pending = req->num_pending_sgs;
2480 unsigned int i;
2481 int ret = 0;
2482
2483 for_each_sg(sg, s, pending, i) {
2484 trb = &dep->trb_pool[dep->trb_dequeue];
2485
d3692953
FB
2486 req->sg = sg_next(s);
2487 req->num_pending_sgs--;
2488
2489 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2490 trb, event, status, true);
2491 if (ret)
2492 break;
2493 }
2494
2495 return ret;
2496}
2497
2498static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2499 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2500 int status)
2501{
2502 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2503
2504 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2505 event, status, false);
2506}
2507
e0c42ce5
FB
2508static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2509{
49e0590e 2510 return req->num_pending_sgs == 0;
e0c42ce5
FB
2511}
2512
f38e35dd
FB
2513static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2514 const struct dwc3_event_depevt *event,
2515 struct dwc3_request *req, int status)
2516{
2517 int ret;
2518
2519 if (req->num_pending_sgs)
2520 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2521 status);
2522 else
2523 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2524 status);
2525
1a22ec64 2526 if (req->needs_extra_trb) {
f38e35dd
FB
2527 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2528 status);
1a22ec64 2529 req->needs_extra_trb = false;
f38e35dd
FB
2530 }
2531
2532 req->request.actual = req->request.length - req->remaining;
2533
49e0590e 2534 if (!dwc3_gadget_ep_request_completed(req)) {
f38e35dd
FB
2535 __dwc3_gadget_kick_transfer(dep);
2536 goto out;
2537 }
2538
2539 dwc3_gadget_giveback(dep, req, status);
2540
2541out:
2542 return ret;
2543}
2544
12a3a4ad 2545static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
8f608e8a 2546 const struct dwc3_event_depevt *event, int status)
e5ba5ec8 2547{
6afbdb57
FB
2548 struct dwc3_request *req;
2549 struct dwc3_request *tmp;
e5ba5ec8 2550
6afbdb57 2551 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
fee73e61 2552 int ret;
e5b36ae2 2553
f38e35dd
FB
2554 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2555 req, status);
58f0218a 2556 if (ret)
72246da4 2557 break;
31162af4 2558 }
72246da4
FB
2559}
2560
ee3638b8
FB
2561static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2562 const struct dwc3_event_depevt *event)
2563{
f62afb49 2564 dep->frame_number = event->parameters;
ee3638b8
FB
2565}
2566
8f608e8a
FB
2567static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2568 const struct dwc3_event_depevt *event)
72246da4 2569{
8f608e8a 2570 struct dwc3 *dwc = dep->dwc;
72246da4 2571 unsigned status = 0;
6d8a0196 2572 bool stop = false;
72246da4 2573
ee3638b8
FB
2574 dwc3_gadget_endpoint_frame_from_event(dep, event);
2575
72246da4
FB
2576 if (event->status & DEPEVT_STATUS_BUSERR)
2577 status = -ECONNRESET;
2578
6d8a0196
FB
2579 if (event->status & DEPEVT_STATUS_MISSED_ISOC) {
2580 status = -EXDEV;
d513320f
FB
2581
2582 if (list_empty(&dep->started_list))
2583 stop = true;
6d8a0196
FB
2584 }
2585
5f2e7975 2586 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
fae2b904 2587
a114c4ca 2588 if (stop)
c5353b22 2589 dwc3_stop_active_transfer(dep, true, true);
6d8a0196 2590
fae2b904
FB
2591 /*
2592 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2593 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2594 */
2595 if (dwc->revision < DWC3_REVISION_183A) {
2596 u32 reg;
2597 int i;
2598
2599 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 2600 dep = dwc->eps[i];
fae2b904
FB
2601
2602 if (!(dep->flags & DWC3_EP_ENABLED))
2603 continue;
2604
aa3342c8 2605 if (!list_empty(&dep->started_list))
fae2b904
FB
2606 return;
2607 }
2608
2609 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2610 reg |= dwc->u1u2;
2611 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2612
2613 dwc->u1u2 = 0;
2614 }
72246da4
FB
2615}
2616
8f608e8a
FB
2617static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2618 const struct dwc3_event_depevt *event)
32033865 2619{
ee3638b8 2620 dwc3_gadget_endpoint_frame_from_event(dep, event);
25abad6a 2621 (void) __dwc3_gadget_start_isoc(dep);
32033865
FB
2622}
2623
72246da4
FB
2624static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2625 const struct dwc3_event_depevt *event)
2626{
2627 struct dwc3_ep *dep;
2628 u8 epnum = event->endpoint_number;
76a638f8 2629 u8 cmd;
72246da4
FB
2630
2631 dep = dwc->eps[epnum];
2632
d7fd41c6 2633 if (!(dep->flags & DWC3_EP_ENABLED)) {
3aec9915 2634 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
d7fd41c6
JD
2635 return;
2636
2637 /* Handle only EPCMDCMPLT when EP disabled */
2638 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2639 return;
2640 }
3336abb5 2641
72246da4
FB
2642 if (epnum == 0 || epnum == 1) {
2643 dwc3_ep0_interrupt(dwc, event);
2644 return;
2645 }
2646
2647 switch (event->endpoint_event) {
72246da4 2648 case DWC3_DEPEVT_XFERINPROGRESS:
8f608e8a 2649 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
72246da4
FB
2650 break;
2651 case DWC3_DEPEVT_XFERNOTREADY:
8f608e8a 2652 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
879631aa 2653 break;
72246da4 2654 case DWC3_DEPEVT_EPCMDCMPLT:
76a638f8
BW
2655 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2656
2657 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
c58d8bfc 2658 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
3aec9915 2659 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
fec9095b 2660 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
da10bcdd
TN
2661 if ((dep->flags & DWC3_EP_DELAY_START) &&
2662 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2663 __dwc3_gadget_kick_transfer(dep);
2664
2665 dep->flags &= ~DWC3_EP_DELAY_START;
76a638f8
BW
2666 }
2667 break;
a24a6ab1 2668 case DWC3_DEPEVT_STREAMEVT:
742a4fff 2669 case DWC3_DEPEVT_XFERCOMPLETE:
76a638f8 2670 case DWC3_DEPEVT_RXTXFIFOEVT:
72246da4
FB
2671 break;
2672 }
2673}
2674
2675static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2676{
2677 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2678 spin_unlock(&dwc->lock);
2679 dwc->gadget_driver->disconnect(&dwc->gadget);
2680 spin_lock(&dwc->lock);
2681 }
2682}
2683
bc5ba2e0
FB
2684static void dwc3_suspend_gadget(struct dwc3 *dwc)
2685{
73a30bfc 2686 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2687 spin_unlock(&dwc->lock);
2688 dwc->gadget_driver->suspend(&dwc->gadget);
2689 spin_lock(&dwc->lock);
2690 }
2691}
2692
2693static void dwc3_resume_gadget(struct dwc3 *dwc)
2694{
73a30bfc 2695 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2696 spin_unlock(&dwc->lock);
2697 dwc->gadget_driver->resume(&dwc->gadget);
5c7b3b02 2698 spin_lock(&dwc->lock);
8e74475b
FB
2699 }
2700}
2701
2702static void dwc3_reset_gadget(struct dwc3 *dwc)
2703{
2704 if (!dwc->gadget_driver)
2705 return;
2706
2707 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2708 spin_unlock(&dwc->lock);
2709 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2710 spin_lock(&dwc->lock);
2711 }
2712}
2713
c5353b22
FB
2714static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
2715 bool interrupt)
72246da4 2716{
72246da4
FB
2717 struct dwc3_gadget_ep_cmd_params params;
2718 u32 cmd;
2719 int ret;
2720
c58d8bfc
TN
2721 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
2722 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
3daf74d7
PA
2723 return;
2724
57911504
PA
2725 /*
2726 * NOTICE: We are violating what the Databook says about the
2727 * EndTransfer command. Ideally we would _always_ wait for the
2728 * EndTransfer Command Completion IRQ, but that's causing too
2729 * much trouble synchronizing between us and gadget driver.
2730 *
2731 * We have discussed this with the IP Provider and it was
cf2f8b63 2732 * suggested to giveback all requests here.
57911504
PA
2733 *
2734 * Note also that a similar handling was tested by Synopsys
2735 * (thanks a lot Paul) and nothing bad has come out of it.
cf2f8b63
TN
2736 * In short, what we're doing is issuing EndTransfer with
2737 * CMDIOC bit set and delay kicking transfer until the
2738 * EndTransfer command had completed.
06281d46
JY
2739 *
2740 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2741 * supports a mode to work around the above limitation. The
2742 * software can poll the CMDACT bit in the DEPCMD register
2743 * after issuing a EndTransfer command. This mode is enabled
2744 * by writing GUCTL2[14]. This polling is already done in the
2745 * dwc3_send_gadget_ep_cmd() function so if the mode is
2746 * enabled, the EndTransfer command will have completed upon
cf2f8b63 2747 * returning from this function.
06281d46
JY
2748 *
2749 * This mode is NOT available on the DWC_usb31 IP.
57911504
PA
2750 */
2751
3daf74d7 2752 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681 2753 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
c5353b22 2754 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
b4996a86 2755 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7 2756 memset(&params, 0, sizeof(params));
2cd4718d 2757 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
3daf74d7 2758 WARN_ON_ONCE(ret);
b4996a86 2759 dep->resource_index = 0;
06281d46 2760
d3abda5a
TN
2761 if (!interrupt)
2762 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
c58d8bfc
TN
2763 else
2764 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
72246da4
FB
2765}
2766
72246da4
FB
2767static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2768{
2769 u32 epnum;
2770
2771 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2772 struct dwc3_ep *dep;
72246da4
FB
2773 int ret;
2774
2775 dep = dwc->eps[epnum];
6a1e3ef4
FB
2776 if (!dep)
2777 continue;
72246da4
FB
2778
2779 if (!(dep->flags & DWC3_EP_STALL))
2780 continue;
2781
2782 dep->flags &= ~DWC3_EP_STALL;
2783
50c763f8 2784 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4
FB
2785 WARN_ON_ONCE(ret);
2786 }
2787}
2788
2789static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2790{
c4430a26
FB
2791 int reg;
2792
1b6009ea
TN
2793 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
2794
72246da4
FB
2795 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2796 reg &= ~DWC3_DCTL_INITU1ENA;
72246da4 2797 reg &= ~DWC3_DCTL_INITU2ENA;
5b738211 2798 dwc3_gadget_dctl_write_safe(dwc, reg);
72246da4 2799
72246da4
FB
2800 dwc3_disconnect_gadget(dwc);
2801
2802 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2803 dwc->setup_packet_pending = false;
06a374ed 2804 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
fc8bb91b
FB
2805
2806 dwc->connected = false;
72246da4
FB
2807}
2808
72246da4
FB
2809static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2810{
2811 u32 reg;
2812
fc8bb91b
FB
2813 dwc->connected = true;
2814
df62df56
FB
2815 /*
2816 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2817 * would cause a missing Disconnect Event if there's a
2818 * pending Setup Packet in the FIFO.
2819 *
2820 * There's no suggested workaround on the official Bug
2821 * report, which states that "unless the driver/application
2822 * is doing any special handling of a disconnect event,
2823 * there is no functional issue".
2824 *
2825 * Unfortunately, it turns out that we _do_ some special
2826 * handling of a disconnect event, namely complete all
2827 * pending transfers, notify gadget driver of the
2828 * disconnection, and so on.
2829 *
2830 * Our suggested workaround is to follow the Disconnect
2831 * Event steps here, instead, based on a setup_packet_pending
b5d335e5
FB
2832 * flag. Such flag gets set whenever we have a SETUP_PENDING
2833 * status for EP0 TRBs and gets cleared on XferComplete for the
df62df56
FB
2834 * same endpoint.
2835 *
2836 * Refers to:
2837 *
2838 * STAR#9000466709: RTL: Device : Disconnect event not
2839 * generated if setup packet pending in FIFO
2840 */
2841 if (dwc->revision < DWC3_REVISION_188A) {
2842 if (dwc->setup_packet_pending)
2843 dwc3_gadget_disconnect_interrupt(dwc);
2844 }
2845
8e74475b 2846 dwc3_reset_gadget(dwc);
72246da4
FB
2847
2848 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2849 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
5b738211 2850 dwc3_gadget_dctl_write_safe(dwc, reg);
3b637367 2851 dwc->test_mode = false;
72246da4
FB
2852 dwc3_clear_stall_all_ep(dwc);
2853
2854 /* Reset device address to zero */
2855 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2856 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2857 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2858}
2859
72246da4
FB
2860static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2861{
72246da4
FB
2862 struct dwc3_ep *dep;
2863 int ret;
2864 u32 reg;
2865 u8 speed;
2866
72246da4
FB
2867 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2868 speed = reg & DWC3_DSTS_CONNECTSPD;
2869 dwc->speed = speed;
2870
5fb6fdaf
JY
2871 /*
2872 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2873 * each time on Connect Done.
2874 *
2875 * Currently we always use the reset value. If any platform
2876 * wants to set this to a different value, we need to add a
2877 * setting and update GCTL.RAMCLKSEL here.
2878 */
72246da4
FB
2879
2880 switch (speed) {
2da9ad76 2881 case DWC3_DSTS_SUPERSPEED_PLUS:
7580862b
JY
2882 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2883 dwc->gadget.ep0->maxpacket = 512;
2884 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2885 break;
2da9ad76 2886 case DWC3_DSTS_SUPERSPEED:
05870c5b
FB
2887 /*
2888 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2889 * would cause a missing USB3 Reset event.
2890 *
2891 * In such situations, we should force a USB3 Reset
2892 * event by calling our dwc3_gadget_reset_interrupt()
2893 * routine.
2894 *
2895 * Refers to:
2896 *
2897 * STAR#9000483510: RTL: SS : USB3 reset event may
2898 * not be generated always when the link enters poll
2899 */
2900 if (dwc->revision < DWC3_REVISION_190A)
2901 dwc3_gadget_reset_interrupt(dwc);
2902
72246da4
FB
2903 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2904 dwc->gadget.ep0->maxpacket = 512;
2905 dwc->gadget.speed = USB_SPEED_SUPER;
2906 break;
2da9ad76 2907 case DWC3_DSTS_HIGHSPEED:
72246da4
FB
2908 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2909 dwc->gadget.ep0->maxpacket = 64;
2910 dwc->gadget.speed = USB_SPEED_HIGH;
2911 break;
9418ee15 2912 case DWC3_DSTS_FULLSPEED:
72246da4
FB
2913 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2914 dwc->gadget.ep0->maxpacket = 64;
2915 dwc->gadget.speed = USB_SPEED_FULL;
2916 break;
2da9ad76 2917 case DWC3_DSTS_LOWSPEED:
72246da4
FB
2918 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2919 dwc->gadget.ep0->maxpacket = 8;
2920 dwc->gadget.speed = USB_SPEED_LOW;
2921 break;
2922 }
2923
61800263
TN
2924 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
2925
2b758350
PA
2926 /* Enable USB2 LPM Capability */
2927
ee5cd41c 2928 if ((dwc->revision > DWC3_REVISION_194A) &&
2da9ad76
JY
2929 (speed != DWC3_DSTS_SUPERSPEED) &&
2930 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
2b758350
PA
2931 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2932 reg |= DWC3_DCFG_LPM_CAP;
2933 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2934
2935 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2936 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2937
16fe4f30
TN
2938 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
2939 (dwc->is_utmi_l1_suspend << 4));
2b758350 2940
80caf7d2
HR
2941 /*
2942 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2943 * DCFG.LPMCap is set, core responses with an ACK and the
2944 * BESL value in the LPM token is less than or equal to LPM
2945 * NYET threshold.
2946 */
2947 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2948 && dwc->has_lpm_erratum,
9165dabb 2949 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
80caf7d2
HR
2950
2951 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2e487d28 2952 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
80caf7d2 2953
5b738211 2954 dwc3_gadget_dctl_write_safe(dwc, reg);
356363bf
FB
2955 } else {
2956 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2957 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
5b738211 2958 dwc3_gadget_dctl_write_safe(dwc, reg);
2b758350
PA
2959 }
2960
72246da4 2961 dep = dwc->eps[0];
a2d23f08 2962 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
72246da4
FB
2963 if (ret) {
2964 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2965 return;
2966 }
2967
2968 dep = dwc->eps[1];
a2d23f08 2969 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
72246da4
FB
2970 if (ret) {
2971 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2972 return;
2973 }
2974
2975 /*
2976 * Configure PHY via GUSB3PIPECTLn if required.
2977 *
2978 * Update GTXFIFOSIZn
2979 *
2980 * In both cases reset values should be sufficient.
2981 */
2982}
2983
2984static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2985{
72246da4
FB
2986 /*
2987 * TODO take core out of low power mode when that's
2988 * implemented.
2989 */
2990
ad14d4e0
JL
2991 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2992 spin_unlock(&dwc->lock);
2993 dwc->gadget_driver->resume(&dwc->gadget);
2994 spin_lock(&dwc->lock);
2995 }
72246da4
FB
2996}
2997
2998static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2999 unsigned int evtinfo)
3000{
fae2b904 3001 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
3002 unsigned int pwropt;
3003
3004 /*
3005 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3006 * Hibernation mode enabled which would show up when device detects
3007 * host-initiated U3 exit.
3008 *
3009 * In that case, device will generate a Link State Change Interrupt
3010 * from U3 to RESUME which is only necessary if Hibernation is
3011 * configured in.
3012 *
3013 * There are no functional changes due to such spurious event and we
3014 * just need to ignore it.
3015 *
3016 * Refers to:
3017 *
3018 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3019 * operational mode
3020 */
3021 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
3022 if ((dwc->revision < DWC3_REVISION_250A) &&
3023 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3024 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3025 (next == DWC3_LINK_STATE_RESUME)) {
0b0cc1cd
FB
3026 return;
3027 }
3028 }
fae2b904
FB
3029
3030 /*
3031 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3032 * on the link partner, the USB session might do multiple entry/exit
3033 * of low power states before a transfer takes place.
3034 *
3035 * Due to this problem, we might experience lower throughput. The
3036 * suggested workaround is to disable DCTL[12:9] bits if we're
3037 * transitioning from U1/U2 to U0 and enable those bits again
3038 * after a transfer completes and there are no pending transfers
3039 * on any of the enabled endpoints.
3040 *
3041 * This is the first half of that workaround.
3042 *
3043 * Refers to:
3044 *
3045 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3046 * core send LGO_Ux entering U0
3047 */
3048 if (dwc->revision < DWC3_REVISION_183A) {
3049 if (next == DWC3_LINK_STATE_U0) {
3050 u32 u1u2;
3051 u32 reg;
3052
3053 switch (dwc->link_state) {
3054 case DWC3_LINK_STATE_U1:
3055 case DWC3_LINK_STATE_U2:
3056 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3057 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3058 | DWC3_DCTL_ACCEPTU2ENA
3059 | DWC3_DCTL_INITU1ENA
3060 | DWC3_DCTL_ACCEPTU1ENA);
3061
3062 if (!dwc->u1u2)
3063 dwc->u1u2 = reg & u1u2;
3064
3065 reg &= ~u1u2;
3066
5b738211 3067 dwc3_gadget_dctl_write_safe(dwc, reg);
fae2b904
FB
3068 break;
3069 default:
3070 /* do nothing */
3071 break;
3072 }
3073 }
3074 }
3075
bc5ba2e0
FB
3076 switch (next) {
3077 case DWC3_LINK_STATE_U1:
3078 if (dwc->speed == USB_SPEED_SUPER)
3079 dwc3_suspend_gadget(dwc);
3080 break;
3081 case DWC3_LINK_STATE_U2:
3082 case DWC3_LINK_STATE_U3:
3083 dwc3_suspend_gadget(dwc);
3084 break;
3085 case DWC3_LINK_STATE_RESUME:
3086 dwc3_resume_gadget(dwc);
3087 break;
3088 default:
3089 /* do nothing */
3090 break;
3091 }
3092
e57ebc1d 3093 dwc->link_state = next;
72246da4
FB
3094}
3095
72704f87
BW
3096static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3097 unsigned int evtinfo)
3098{
3099 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3100
3101 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3102 dwc3_suspend_gadget(dwc);
3103
3104 dwc->link_state = next;
3105}
3106
e1dadd3b
FB
3107static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3108 unsigned int evtinfo)
3109{
3110 unsigned int is_ss = evtinfo & BIT(4);
3111
bfad65ee 3112 /*
e1dadd3b
FB
3113 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3114 * have a known issue which can cause USB CV TD.9.23 to fail
3115 * randomly.
3116 *
3117 * Because of this issue, core could generate bogus hibernation
3118 * events which SW needs to ignore.
3119 *
3120 * Refers to:
3121 *
3122 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3123 * Device Fallback from SuperSpeed
3124 */
3125 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3126 return;
3127
3128 /* enter hibernation here */
3129}
3130
72246da4
FB
3131static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3132 const struct dwc3_event_devt *event)
3133{
3134 switch (event->type) {
3135 case DWC3_DEVICE_EVENT_DISCONNECT:
3136 dwc3_gadget_disconnect_interrupt(dwc);
3137 break;
3138 case DWC3_DEVICE_EVENT_RESET:
3139 dwc3_gadget_reset_interrupt(dwc);
3140 break;
3141 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3142 dwc3_gadget_conndone_interrupt(dwc);
3143 break;
3144 case DWC3_DEVICE_EVENT_WAKEUP:
3145 dwc3_gadget_wakeup_interrupt(dwc);
3146 break;
e1dadd3b
FB
3147 case DWC3_DEVICE_EVENT_HIBER_REQ:
3148 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3149 "unexpected hibernation event\n"))
3150 break;
3151
3152 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3153 break;
72246da4
FB
3154 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3155 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3156 break;
3157 case DWC3_DEVICE_EVENT_EOPF:
72704f87 3158 /* It changed to be suspend event for version 2.30a and above */
5eb30ced 3159 if (dwc->revision >= DWC3_REVISION_230A) {
72704f87
BW
3160 /*
3161 * Ignore suspend event until the gadget enters into
3162 * USB_STATE_CONFIGURED state.
3163 */
3164 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3165 dwc3_gadget_suspend_interrupt(dwc,
3166 event->event_info);
3167 }
72246da4
FB
3168 break;
3169 case DWC3_DEVICE_EVENT_SOF:
72246da4 3170 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
72246da4 3171 case DWC3_DEVICE_EVENT_CMD_CMPL:
72246da4 3172 case DWC3_DEVICE_EVENT_OVERFLOW:
72246da4
FB
3173 break;
3174 default:
e9f2aa87 3175 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
3176 }
3177}
3178
3179static void dwc3_process_event_entry(struct dwc3 *dwc,
3180 const union dwc3_event *event)
3181{
43c96be1 3182 trace_dwc3_event(event->raw, dwc);
2c4cbe6e 3183
dfc5e805
FB
3184 if (!event->type.is_devspec)
3185 dwc3_endpoint_interrupt(dwc, &event->depevt);
3186 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
72246da4 3187 dwc3_gadget_interrupt(dwc, &event->devt);
dfc5e805 3188 else
72246da4 3189 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
72246da4
FB
3190}
3191
dea520a4 3192static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
b15a762f 3193{
dea520a4 3194 struct dwc3 *dwc = evt->dwc;
b15a762f 3195 irqreturn_t ret = IRQ_NONE;
f42f2447 3196 int left;
e8adfc30 3197 u32 reg;
b15a762f 3198
f42f2447 3199 left = evt->count;
b15a762f 3200
f42f2447
FB
3201 if (!(evt->flags & DWC3_EVENT_PENDING))
3202 return IRQ_NONE;
b15a762f 3203
f42f2447
FB
3204 while (left > 0) {
3205 union dwc3_event event;
b15a762f 3206
ebbb2d59 3207 event.raw = *(u32 *) (evt->cache + evt->lpos);
b15a762f 3208
f42f2447 3209 dwc3_process_event_entry(dwc, &event);
b15a762f 3210
f42f2447
FB
3211 /*
3212 * FIXME we wrap around correctly to the next entry as
3213 * almost all entries are 4 bytes in size. There is one
3214 * entry which has 12 bytes which is a regular entry
3215 * followed by 8 bytes data. ATM I don't know how
3216 * things are organized if we get next to the a
3217 * boundary so I worry about that once we try to handle
3218 * that.
3219 */
caefe6c7 3220 evt->lpos = (evt->lpos + 4) % evt->length;
f42f2447 3221 left -= 4;
f42f2447 3222 }
b15a762f 3223
f42f2447
FB
3224 evt->count = 0;
3225 evt->flags &= ~DWC3_EVENT_PENDING;
3226 ret = IRQ_HANDLED;
b15a762f 3227
f42f2447 3228 /* Unmask interrupt */
660e9bde 3229 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
f42f2447 3230 reg &= ~DWC3_GEVNTSIZ_INTMASK;
660e9bde 3231 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
b15a762f 3232
cf40b86b
JY
3233 if (dwc->imod_interval) {
3234 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3235 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3236 }
3237
f42f2447
FB
3238 return ret;
3239}
e8adfc30 3240
dea520a4 3241static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
f42f2447 3242{
dea520a4
FB
3243 struct dwc3_event_buffer *evt = _evt;
3244 struct dwc3 *dwc = evt->dwc;
e5f68b4a 3245 unsigned long flags;
f42f2447 3246 irqreturn_t ret = IRQ_NONE;
f42f2447 3247
e5f68b4a 3248 spin_lock_irqsave(&dwc->lock, flags);
dea520a4 3249 ret = dwc3_process_event_buf(evt);
e5f68b4a 3250 spin_unlock_irqrestore(&dwc->lock, flags);
b15a762f
FB
3251
3252 return ret;
3253}
3254
dea520a4 3255static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
72246da4 3256{
dea520a4 3257 struct dwc3 *dwc = evt->dwc;
ebbb2d59 3258 u32 amount;
72246da4 3259 u32 count;
e8adfc30 3260 u32 reg;
72246da4 3261
fc8bb91b
FB
3262 if (pm_runtime_suspended(dwc->dev)) {
3263 pm_runtime_get(dwc->dev);
3264 disable_irq_nosync(dwc->irq_gadget);
3265 dwc->pending_events = true;
3266 return IRQ_HANDLED;
3267 }
3268
d325a1de
TN
3269 /*
3270 * With PCIe legacy interrupt, test shows that top-half irq handler can
3271 * be called again after HW interrupt deassertion. Check if bottom-half
3272 * irq event handler completes before caching new event to prevent
3273 * losing events.
3274 */
3275 if (evt->flags & DWC3_EVENT_PENDING)
3276 return IRQ_HANDLED;
3277
660e9bde 3278 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
72246da4
FB
3279 count &= DWC3_GEVNTCOUNT_MASK;
3280 if (!count)
3281 return IRQ_NONE;
3282
b15a762f
FB
3283 evt->count = count;
3284 evt->flags |= DWC3_EVENT_PENDING;
72246da4 3285
e8adfc30 3286 /* Mask interrupt */
660e9bde 3287 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
e8adfc30 3288 reg |= DWC3_GEVNTSIZ_INTMASK;
660e9bde 3289 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
e8adfc30 3290
ebbb2d59
JY
3291 amount = min(count, evt->length - evt->lpos);
3292 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3293
3294 if (amount < count)
3295 memcpy(evt->cache, evt->buf, count - amount);
3296
65aca320
JY
3297 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3298
b15a762f 3299 return IRQ_WAKE_THREAD;
72246da4
FB
3300}
3301
dea520a4 3302static irqreturn_t dwc3_interrupt(int irq, void *_evt)
72246da4 3303{
dea520a4 3304 struct dwc3_event_buffer *evt = _evt;
72246da4 3305
dea520a4 3306 return dwc3_check_event_buf(evt);
72246da4
FB
3307}
3308
6db3812e
FB
3309static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3310{
3311 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3312 int irq;
3313
f146b40b 3314 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
6db3812e
FB
3315 if (irq > 0)
3316 goto out;
3317
3318 if (irq == -EPROBE_DEFER)
3319 goto out;
3320
f146b40b 3321 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
6db3812e
FB
3322 if (irq > 0)
3323 goto out;
3324
3325 if (irq == -EPROBE_DEFER)
3326 goto out;
3327
3328 irq = platform_get_irq(dwc3_pdev, 0);
3329 if (irq > 0)
3330 goto out;
3331
6db3812e
FB
3332 if (!irq)
3333 irq = -EINVAL;
3334
3335out:
3336 return irq;
3337}
3338
72246da4 3339/**
bfad65ee 3340 * dwc3_gadget_init - initializes gadget related registers
1d046793 3341 * @dwc: pointer to our controller context structure
72246da4
FB
3342 *
3343 * Returns 0 on success otherwise negative errno.
3344 */
41ac7b3a 3345int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 3346{
6db3812e
FB
3347 int ret;
3348 int irq;
9522def4 3349
6db3812e
FB
3350 irq = dwc3_gadget_get_irq(dwc);
3351 if (irq < 0) {
3352 ret = irq;
3353 goto err0;
9522def4
RQ
3354 }
3355
3356 dwc->irq_gadget = irq;
72246da4 3357
d64ff406
AB
3358 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3359 sizeof(*dwc->ep0_trb) * 2,
3360 &dwc->ep0_trb_addr, GFP_KERNEL);
72246da4
FB
3361 if (!dwc->ep0_trb) {
3362 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3363 ret = -ENOMEM;
7d5e650a 3364 goto err0;
72246da4
FB
3365 }
3366
4199c5f8 3367 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
72246da4 3368 if (!dwc->setup_buf) {
72246da4 3369 ret = -ENOMEM;
7d5e650a 3370 goto err1;
72246da4
FB
3371 }
3372
905dc04e
FB
3373 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3374 &dwc->bounce_addr, GFP_KERNEL);
3375 if (!dwc->bounce) {
3376 ret = -ENOMEM;
d6e5a549 3377 goto err2;
905dc04e
FB
3378 }
3379
bb014736
BW
3380 init_completion(&dwc->ep0_in_setup);
3381
72246da4 3382 dwc->gadget.ops = &dwc3_gadget_ops;
72246da4 3383 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 3384 dwc->gadget.sg_supported = true;
72246da4 3385 dwc->gadget.name = "dwc3-gadget";
c729969b 3386 dwc->gadget.lpm_capable = true;
72246da4 3387
b9e51b2b
BM
3388 /*
3389 * FIXME We might be setting max_speed to <SUPER, however versions
3390 * <2.20a of dwc3 have an issue with metastability (documented
3391 * elsewhere in this driver) which tells us we can't set max speed to
3392 * anything lower than SUPER.
3393 *
3394 * Because gadget.max_speed is only used by composite.c and function
3395 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3396 * to happen so we avoid sending SuperSpeed Capability descriptor
3397 * together with our BOS descriptor as that could confuse host into
3398 * thinking we can handle super speed.
3399 *
3400 * Note that, in fact, we won't even support GetBOS requests when speed
3401 * is less than super speed because we don't have means, yet, to tell
3402 * composite.c that we are USB 2.0 + LPM ECN.
3403 */
42bf02ec
RQ
3404 if (dwc->revision < DWC3_REVISION_220A &&
3405 !dwc->dis_metastability_quirk)
5eb30ced 3406 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
b9e51b2b
BM
3407 dwc->revision);
3408
3409 dwc->gadget.max_speed = dwc->maximum_speed;
3410
72246da4
FB
3411 /*
3412 * REVISIT: Here we should clear all pending IRQs to be
3413 * sure we're starting from a well known location.
3414 */
3415
f3bcfc7e 3416 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
72246da4 3417 if (ret)
d6e5a549 3418 goto err3;
72246da4 3419
72246da4
FB
3420 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3421 if (ret) {
3422 dev_err(dwc->dev, "failed to register udc\n");
d6e5a549 3423 goto err4;
72246da4
FB
3424 }
3425
169e3b68
RQ
3426 dwc3_gadget_set_speed(&dwc->gadget, dwc->maximum_speed);
3427
72246da4
FB
3428 return 0;
3429
7d5e650a 3430err4:
d6e5a549 3431 dwc3_gadget_free_endpoints(dwc);
04c03d10 3432
7d5e650a 3433err3:
d6e5a549
FB
3434 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3435 dwc->bounce_addr);
5812b1c2 3436
7d5e650a 3437err2:
0fc9a1be 3438 kfree(dwc->setup_buf);
72246da4 3439
7d5e650a 3440err1:
d64ff406 3441 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
3442 dwc->ep0_trb, dwc->ep0_trb_addr);
3443
72246da4
FB
3444err0:
3445 return ret;
3446}
3447
7415f17c
FB
3448/* -------------------------------------------------------------------------- */
3449
72246da4
FB
3450void dwc3_gadget_exit(struct dwc3 *dwc)
3451{
72246da4 3452 usb_del_gadget_udc(&dwc->gadget);
72246da4 3453 dwc3_gadget_free_endpoints(dwc);
905dc04e 3454 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
d6e5a549 3455 dwc->bounce_addr);
0fc9a1be 3456 kfree(dwc->setup_buf);
d64ff406 3457 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
d6e5a549 3458 dwc->ep0_trb, dwc->ep0_trb_addr);
72246da4 3459}
7415f17c 3460
0b0231aa 3461int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 3462{
9772b47a
RQ
3463 if (!dwc->gadget_driver)
3464 return 0;
3465
1551e35e 3466 dwc3_gadget_run_stop(dwc, false, false);
9f8a67b6
FB
3467 dwc3_disconnect_gadget(dwc);
3468 __dwc3_gadget_stop(dwc);
7415f17c
FB
3469
3470 return 0;
3471}
3472
3473int dwc3_gadget_resume(struct dwc3 *dwc)
3474{
7415f17c
FB
3475 int ret;
3476
9772b47a
RQ
3477 if (!dwc->gadget_driver)
3478 return 0;
3479
9f8a67b6
FB
3480 ret = __dwc3_gadget_start(dwc);
3481 if (ret < 0)
7415f17c
FB
3482 goto err0;
3483
9f8a67b6
FB
3484 ret = dwc3_gadget_run_stop(dwc, true, false);
3485 if (ret < 0)
7415f17c
FB
3486 goto err1;
3487
7415f17c
FB
3488 return 0;
3489
3490err1:
9f8a67b6 3491 __dwc3_gadget_stop(dwc);
7415f17c
FB
3492
3493err0:
3494 return ret;
3495}
fc8bb91b
FB
3496
3497void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3498{
3499 if (dwc->pending_events) {
3500 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3501 dwc->pending_events = false;
3502 enable_irq(dwc->irq_gadget);
3503 }
3504}