]> git.ipfire.org Git - thirdparty/qemu.git/blame - hw/arm/integratorcp.c
sysemu: Split sysemu/runstate.h off sysemu/sysemu.h
[thirdparty/qemu.git] / hw / arm / integratorcp.c
CommitLineData
5fafdf24 1/*
b5ff1b31
FB
2 * ARM Integrator CP System emulation.
3 *
a1bb27b1 4 * Copyright (c) 2005-2007 CodeSourcery.
b5ff1b31
FB
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GPL
b5ff1b31
FB
8 */
9
12b16722 10#include "qemu/osdep.h"
da34e65c 11#include "qapi/error.h"
4771d756 12#include "cpu.h"
83c9f4ca 13#include "hw/sysbus.h"
d6454270 14#include "migration/vmstate.h"
83c9f4ca 15#include "hw/boards.h"
12ec8bd5 16#include "hw/arm/boot.h"
b8616055 17#include "hw/misc/arm_integrator_debug.h"
437cc27d 18#include "hw/net/smc91c111.h"
1422e32d 19#include "net/net.h"
022c62cb 20#include "exec/address-spaces.h"
54d31236 21#include "sysemu/runstate.h"
9c17d615 22#include "sysemu/sysemu.h"
223a72f1 23#include "qemu/error-report.h"
f0d1d2c1 24#include "hw/char/pl011.h"
650d103d 25#include "hw/hw.h"
64552b6b 26#include "hw/irq.h"
b5ff1b31 27
257ec289
AF
28#define TYPE_INTEGRATOR_CM "integrator_core"
29#define INTEGRATOR_CM(obj) \
30 OBJECT_CHECK(IntegratorCMState, (obj), TYPE_INTEGRATOR_CM)
31
32typedef struct IntegratorCMState {
33 /*< private >*/
34 SysBusDevice parent_obj;
35 /*< public >*/
36
71d9bc50 37 MemoryRegion iomem;
ee6847d1 38 uint32_t memsz;
211adf4d 39 MemoryRegion flash;
b5ff1b31
FB
40 uint32_t cm_osc;
41 uint32_t cm_ctrl;
42 uint32_t cm_lock;
43 uint32_t cm_auxosc;
44 uint32_t cm_sdram;
45 uint32_t cm_init;
46 uint32_t cm_flags;
47 uint32_t cm_nvflags;
f53977f7 48 uint32_t cm_refcnt_offset;
b5ff1b31
FB
49 uint32_t int_level;
50 uint32_t irq_enabled;
51 uint32_t fiq_enabled;
257ec289 52} IntegratorCMState;
b5ff1b31
FB
53
54static uint8_t integrator_spd[128] = {
55 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
56 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
57};
58
26d32022
PD
59static const VMStateDescription vmstate_integratorcm = {
60 .name = "integratorcm",
61 .version_id = 1,
62 .minimum_version_id = 1,
63 .fields = (VMStateField[]) {
64 VMSTATE_UINT32(cm_osc, IntegratorCMState),
65 VMSTATE_UINT32(cm_ctrl, IntegratorCMState),
66 VMSTATE_UINT32(cm_lock, IntegratorCMState),
67 VMSTATE_UINT32(cm_auxosc, IntegratorCMState),
68 VMSTATE_UINT32(cm_sdram, IntegratorCMState),
69 VMSTATE_UINT32(cm_init, IntegratorCMState),
70 VMSTATE_UINT32(cm_flags, IntegratorCMState),
71 VMSTATE_UINT32(cm_nvflags, IntegratorCMState),
72 VMSTATE_UINT32(int_level, IntegratorCMState),
73 VMSTATE_UINT32(irq_enabled, IntegratorCMState),
74 VMSTATE_UINT32(fiq_enabled, IntegratorCMState),
75 VMSTATE_END_OF_LIST()
76 }
77};
78
a8170e5e 79static uint64_t integratorcm_read(void *opaque, hwaddr offset,
71d9bc50 80 unsigned size)
b5ff1b31 81{
257ec289 82 IntegratorCMState *s = opaque;
b5ff1b31
FB
83 if (offset >= 0x100 && offset < 0x200) {
84 /* CM_SPD */
85 if (offset >= 0x180)
86 return 0;
87 return integrator_spd[offset >> 2];
88 }
89 switch (offset >> 2) {
90 case 0: /* CM_ID */
91 return 0x411a3001;
92 case 1: /* CM_PROC */
93 return 0;
94 case 2: /* CM_OSC */
95 return s->cm_osc;
96 case 3: /* CM_CTRL */
97 return s->cm_ctrl;
98 case 4: /* CM_STAT */
99 return 0x00100000;
100 case 5: /* CM_LOCK */
101 if (s->cm_lock == 0xa05f) {
102 return 0x1a05f;
103 } else {
104 return s->cm_lock;
105 }
106 case 6: /* CM_LMBUSCNT */
107 /* ??? High frequency timer. */
2ac71179 108 hw_error("integratorcm_read: CM_LMBUSCNT");
b5ff1b31
FB
109 case 7: /* CM_AUXOSC */
110 return s->cm_auxosc;
111 case 8: /* CM_SDRAM */
112 return s->cm_sdram;
113 case 9: /* CM_INIT */
114 return s->cm_init;
f53977f7
JP
115 case 10: /* CM_REFCNT */
116 /* This register, CM_REFCNT, provides a 32-bit count value.
117 * The count increments at the fixed reference clock frequency of 24MHz
118 * and can be used as a real-time counter.
119 */
120 return (uint32_t)muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
121 1000) - s->cm_refcnt_offset;
b5ff1b31
FB
122 case 12: /* CM_FLAGS */
123 return s->cm_flags;
124 case 14: /* CM_NVFLAGS */
125 return s->cm_nvflags;
126 case 16: /* CM_IRQ_STAT */
127 return s->int_level & s->irq_enabled;
128 case 17: /* CM_IRQ_RSTAT */
129 return s->int_level;
130 case 18: /* CM_IRQ_ENSET */
131 return s->irq_enabled;
132 case 20: /* CM_SOFT_INTSET */
133 return s->int_level & 1;
134 case 24: /* CM_FIQ_STAT */
135 return s->int_level & s->fiq_enabled;
136 case 25: /* CM_FIQ_RSTAT */
137 return s->int_level;
138 case 26: /* CM_FIQ_ENSET */
139 return s->fiq_enabled;
140 case 32: /* CM_VOLTAGE_CTL0 */
141 case 33: /* CM_VOLTAGE_CTL1 */
142 case 34: /* CM_VOLTAGE_CTL2 */
143 case 35: /* CM_VOLTAGE_CTL3 */
144 /* ??? Voltage control unimplemented. */
145 return 0;
146 default:
2ac71179
PB
147 hw_error("integratorcm_read: Unimplemented offset 0x%x\n",
148 (int)offset);
b5ff1b31
FB
149 return 0;
150 }
151}
152
257ec289 153static void integratorcm_do_remap(IntegratorCMState *s)
b5ff1b31 154{
563c2bf3
PM
155 /* Sync memory region state with CM_CTRL REMAP bit:
156 * bit 0 => flash at address 0; bit 1 => RAM
157 */
158 memory_region_set_enabled(&s->flash, !(s->cm_ctrl & 4));
b5ff1b31
FB
159}
160
257ec289 161static void integratorcm_set_ctrl(IntegratorCMState *s, uint32_t value)
b5ff1b31
FB
162{
163 if (value & 8) {
cf83f140 164 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
b5ff1b31 165 }
df3f457b
PM
166 if ((s->cm_ctrl ^ value) & 1) {
167 /* (value & 1) != 0 means the green "MISC LED" is lit.
168 * We don't have any nice place to display LEDs. printf is a bad
169 * idea because Linux uses the LED as a heartbeat and the output
170 * will swamp anything else on the terminal.
171 */
b5ff1b31 172 }
df3f457b
PM
173 /* Note that the RESET bit [3] always reads as zero */
174 s->cm_ctrl = (s->cm_ctrl & ~5) | (value & 5);
563c2bf3 175 integratorcm_do_remap(s);
b5ff1b31
FB
176}
177
257ec289 178static void integratorcm_update(IntegratorCMState *s)
b5ff1b31
FB
179{
180 /* ??? The CPU irq/fiq is raised when either the core module or base PIC
181 are active. */
182 if (s->int_level & (s->irq_enabled | s->fiq_enabled))
2ac71179 183 hw_error("Core module interrupt\n");
b5ff1b31
FB
184}
185
a8170e5e 186static void integratorcm_write(void *opaque, hwaddr offset,
71d9bc50 187 uint64_t value, unsigned size)
b5ff1b31 188{
257ec289 189 IntegratorCMState *s = opaque;
b5ff1b31
FB
190 switch (offset >> 2) {
191 case 2: /* CM_OSC */
192 if (s->cm_lock == 0xa05f)
193 s->cm_osc = value;
194 break;
195 case 3: /* CM_CTRL */
196 integratorcm_set_ctrl(s, value);
197 break;
198 case 5: /* CM_LOCK */
199 s->cm_lock = value & 0xffff;
200 break;
201 case 7: /* CM_AUXOSC */
202 if (s->cm_lock == 0xa05f)
203 s->cm_auxosc = value;
204 break;
205 case 8: /* CM_SDRAM */
206 s->cm_sdram = value;
207 break;
208 case 9: /* CM_INIT */
209 /* ??? This can change the memory bus frequency. */
210 s->cm_init = value;
211 break;
212 case 12: /* CM_FLAGSS */
213 s->cm_flags |= value;
214 break;
215 case 13: /* CM_FLAGSC */
216 s->cm_flags &= ~value;
217 break;
218 case 14: /* CM_NVFLAGSS */
219 s->cm_nvflags |= value;
220 break;
221 case 15: /* CM_NVFLAGSS */
222 s->cm_nvflags &= ~value;
223 break;
224 case 18: /* CM_IRQ_ENSET */
225 s->irq_enabled |= value;
226 integratorcm_update(s);
227 break;
228 case 19: /* CM_IRQ_ENCLR */
229 s->irq_enabled &= ~value;
230 integratorcm_update(s);
231 break;
232 case 20: /* CM_SOFT_INTSET */
233 s->int_level |= (value & 1);
234 integratorcm_update(s);
235 break;
236 case 21: /* CM_SOFT_INTCLR */
237 s->int_level &= ~(value & 1);
238 integratorcm_update(s);
239 break;
240 case 26: /* CM_FIQ_ENSET */
241 s->fiq_enabled |= value;
242 integratorcm_update(s);
243 break;
244 case 27: /* CM_FIQ_ENCLR */
245 s->fiq_enabled &= ~value;
246 integratorcm_update(s);
247 break;
248 case 32: /* CM_VOLTAGE_CTL0 */
249 case 33: /* CM_VOLTAGE_CTL1 */
250 case 34: /* CM_VOLTAGE_CTL2 */
251 case 35: /* CM_VOLTAGE_CTL3 */
252 /* ??? Voltage control unimplemented. */
253 break;
254 default:
2ac71179
PB
255 hw_error("integratorcm_write: Unimplemented offset 0x%x\n",
256 (int)offset);
b5ff1b31
FB
257 break;
258 }
259}
260
261/* Integrator/CM control registers. */
262
71d9bc50
BC
263static const MemoryRegionOps integratorcm_ops = {
264 .read = integratorcm_read,
265 .write = integratorcm_write,
266 .endianness = DEVICE_NATIVE_ENDIAN,
b5ff1b31
FB
267};
268
a1f42e0c 269static void integratorcm_init(Object *obj)
b5ff1b31 270{
a1f42e0c 271 IntegratorCMState *s = INTEGRATOR_CM(obj);
b5ff1b31 272
b5ff1b31
FB
273 s->cm_osc = 0x01000048;
274 /* ??? What should the high bits of this value be? */
275 s->cm_auxosc = 0x0007feff;
276 s->cm_sdram = 0x00011122;
e9d9ee23
JJ
277 memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
278 s->cm_init = 0x00000112;
279 s->cm_refcnt_offset = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
280 1000);
e9d9ee23 281
e9d9ee23
JJ
282 /* ??? Save/restore. */
283}
284
285static void integratorcm_realize(DeviceState *d, Error **errp)
286{
287 IntegratorCMState *s = INTEGRATOR_CM(d);
8720daad
TH
288 SysBusDevice *dev = SYS_BUS_DEVICE(d);
289 Error *local_err = NULL;
290
291 memory_region_init_ram(&s->flash, OBJECT(d), "integrator.flash", 0x100000,
292 &local_err);
293 if (local_err) {
294 error_propagate(errp, local_err);
295 return;
296 }
297
298 memory_region_init_io(&s->iomem, OBJECT(d), &integratorcm_ops, s,
299 "integratorcm", 0x00800000);
300 sysbus_init_mmio(dev, &s->iomem);
301
302 integratorcm_do_remap(s);
e9d9ee23 303
ee6847d1 304 if (s->memsz >= 256) {
b5ff1b31
FB
305 integrator_spd[31] = 64;
306 s->cm_sdram |= 0x10;
ee6847d1 307 } else if (s->memsz >= 128) {
b5ff1b31
FB
308 integrator_spd[31] = 32;
309 s->cm_sdram |= 0x0c;
ee6847d1 310 } else if (s->memsz >= 64) {
b5ff1b31
FB
311 integrator_spd[31] = 16;
312 s->cm_sdram |= 0x08;
ee6847d1 313 } else if (s->memsz >= 32) {
b5ff1b31
FB
314 integrator_spd[31] = 4;
315 s->cm_sdram |= 0x04;
316 } else {
317 integrator_spd[31] = 2;
318 }
b5ff1b31
FB
319}
320
321/* Integrator/CP hardware emulation. */
322/* Primary interrupt controller. */
323
91b64626
AF
324#define TYPE_INTEGRATOR_PIC "integrator_pic"
325#define INTEGRATOR_PIC(obj) \
326 OBJECT_CHECK(icp_pic_state, (obj), TYPE_INTEGRATOR_PIC)
327
328typedef struct icp_pic_state {
329 /*< private >*/
330 SysBusDevice parent_obj;
331 /*< public >*/
332
333 MemoryRegion iomem;
334 uint32_t level;
335 uint32_t irq_enabled;
336 uint32_t fiq_enabled;
337 qemu_irq parent_irq;
338 qemu_irq parent_fiq;
b5ff1b31
FB
339} icp_pic_state;
340
26d32022
PD
341static const VMStateDescription vmstate_icp_pic = {
342 .name = "icp_pic",
343 .version_id = 1,
344 .minimum_version_id = 1,
345 .fields = (VMStateField[]) {
346 VMSTATE_UINT32(level, icp_pic_state),
347 VMSTATE_UINT32(irq_enabled, icp_pic_state),
348 VMSTATE_UINT32(fiq_enabled, icp_pic_state),
349 VMSTATE_END_OF_LIST()
350 }
351};
352
b5ff1b31
FB
353static void icp_pic_update(icp_pic_state *s)
354{
cdbdb648 355 uint32_t flags;
b5ff1b31 356
d537cf6c
PB
357 flags = (s->level & s->irq_enabled);
358 qemu_set_irq(s->parent_irq, flags != 0);
359 flags = (s->level & s->fiq_enabled);
360 qemu_set_irq(s->parent_fiq, flags != 0);
b5ff1b31
FB
361}
362
cdbdb648 363static void icp_pic_set_irq(void *opaque, int irq, int level)
b5ff1b31 364{
80337b66 365 icp_pic_state *s = (icp_pic_state *)opaque;
b5ff1b31 366 if (level)
80337b66 367 s->level |= 1 << irq;
b5ff1b31 368 else
80337b66 369 s->level &= ~(1 << irq);
b5ff1b31
FB
370 icp_pic_update(s);
371}
372
a8170e5e 373static uint64_t icp_pic_read(void *opaque, hwaddr offset,
61074e46 374 unsigned size)
b5ff1b31
FB
375{
376 icp_pic_state *s = (icp_pic_state *)opaque;
377
b5ff1b31
FB
378 switch (offset >> 2) {
379 case 0: /* IRQ_STATUS */
380 return s->level & s->irq_enabled;
381 case 1: /* IRQ_RAWSTAT */
382 return s->level;
383 case 2: /* IRQ_ENABLESET */
384 return s->irq_enabled;
385 case 4: /* INT_SOFTSET */
386 return s->level & 1;
387 case 8: /* FRQ_STATUS */
388 return s->level & s->fiq_enabled;
389 case 9: /* FRQ_RAWSTAT */
390 return s->level;
391 case 10: /* FRQ_ENABLESET */
392 return s->fiq_enabled;
393 case 3: /* IRQ_ENABLECLR */
394 case 5: /* INT_SOFTCLR */
395 case 11: /* FRQ_ENABLECLR */
396 default:
29bfb117 397 printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
b5ff1b31
FB
398 return 0;
399 }
400}
401
a8170e5e 402static void icp_pic_write(void *opaque, hwaddr offset,
61074e46 403 uint64_t value, unsigned size)
b5ff1b31
FB
404{
405 icp_pic_state *s = (icp_pic_state *)opaque;
b5ff1b31
FB
406
407 switch (offset >> 2) {
408 case 2: /* IRQ_ENABLESET */
409 s->irq_enabled |= value;
410 break;
411 case 3: /* IRQ_ENABLECLR */
412 s->irq_enabled &= ~value;
413 break;
414 case 4: /* INT_SOFTSET */
415 if (value & 1)
d537cf6c 416 icp_pic_set_irq(s, 0, 1);
b5ff1b31
FB
417 break;
418 case 5: /* INT_SOFTCLR */
419 if (value & 1)
d537cf6c 420 icp_pic_set_irq(s, 0, 0);
b5ff1b31
FB
421 break;
422 case 10: /* FRQ_ENABLESET */
423 s->fiq_enabled |= value;
424 break;
425 case 11: /* FRQ_ENABLECLR */
426 s->fiq_enabled &= ~value;
427 break;
428 case 0: /* IRQ_STATUS */
429 case 1: /* IRQ_RAWSTAT */
430 case 8: /* FRQ_STATUS */
431 case 9: /* FRQ_RAWSTAT */
432 default:
29bfb117 433 printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
b5ff1b31
FB
434 return;
435 }
436 icp_pic_update(s);
437}
438
61074e46
BC
439static const MemoryRegionOps icp_pic_ops = {
440 .read = icp_pic_read,
441 .write = icp_pic_write,
442 .endianness = DEVICE_NATIVE_ENDIAN,
b5ff1b31
FB
443};
444
a1f42e0c 445static void icp_pic_init(Object *obj)
b5ff1b31 446{
a1f42e0c
XZ
447 DeviceState *dev = DEVICE(obj);
448 icp_pic_state *s = INTEGRATOR_PIC(obj);
449 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
b5ff1b31 450
91b64626
AF
451 qdev_init_gpio_in(dev, icp_pic_set_irq, 32);
452 sysbus_init_irq(sbd, &s->parent_irq);
453 sysbus_init_irq(sbd, &s->parent_fiq);
a1f42e0c 454 memory_region_init_io(&s->iomem, obj, &icp_pic_ops, s,
64bde0f3 455 "icp-pic", 0x00800000);
91b64626 456 sysbus_init_mmio(sbd, &s->iomem);
b5ff1b31
FB
457}
458
b5ff1b31 459/* CP control registers. */
0c36493e 460
ffc8542a
JK
461#define TYPE_ICP_CONTROL_REGS "icp-ctrl-regs"
462#define ICP_CONTROL_REGS(obj) \
463 OBJECT_CHECK(ICPCtrlRegsState, (obj), TYPE_ICP_CONTROL_REGS)
464
465typedef struct ICPCtrlRegsState {
466 /*< private >*/
467 SysBusDevice parent_obj;
468 /*< public >*/
469
470 MemoryRegion iomem;
83d0cf89
JK
471
472 qemu_irq mmc_irq;
473 uint32_t intreg_state;
ffc8542a
JK
474} ICPCtrlRegsState;
475
83d0cf89
JK
476#define ICP_GPIO_MMC_WPROT "mmc-wprot"
477#define ICP_GPIO_MMC_CARDIN "mmc-cardin"
478
479#define ICP_INTREG_WPROT (1 << 0)
480#define ICP_INTREG_CARDIN (1 << 3)
481
26d32022
PD
482static const VMStateDescription vmstate_icp_control = {
483 .name = "icp_control",
484 .version_id = 1,
485 .minimum_version_id = 1,
486 .fields = (VMStateField[]) {
487 VMSTATE_UINT32(intreg_state, ICPCtrlRegsState),
488 VMSTATE_END_OF_LIST()
489 }
490};
491
a8170e5e 492static uint64_t icp_control_read(void *opaque, hwaddr offset,
0c36493e 493 unsigned size)
b5ff1b31 494{
83d0cf89
JK
495 ICPCtrlRegsState *s = opaque;
496
b5ff1b31
FB
497 switch (offset >> 2) {
498 case 0: /* CP_IDFIELD */
499 return 0x41034003;
500 case 1: /* CP_FLASHPROG */
501 return 0;
502 case 2: /* CP_INTREG */
83d0cf89 503 return s->intreg_state;
b5ff1b31
FB
504 case 3: /* CP_DECODE */
505 return 0x11;
506 default:
2ac71179 507 hw_error("icp_control_read: Bad offset %x\n", (int)offset);
b5ff1b31
FB
508 return 0;
509 }
510}
511
a8170e5e 512static void icp_control_write(void *opaque, hwaddr offset,
0c36493e 513 uint64_t value, unsigned size)
b5ff1b31 514{
83d0cf89
JK
515 ICPCtrlRegsState *s = opaque;
516
b5ff1b31 517 switch (offset >> 2) {
b5ff1b31 518 case 2: /* CP_INTREG */
83d0cf89
JK
519 s->intreg_state &= ~(value & ICP_INTREG_CARDIN);
520 qemu_set_irq(s->mmc_irq, !!(s->intreg_state & ICP_INTREG_CARDIN));
521 break;
522 case 1: /* CP_FLASHPROG */
b5ff1b31
FB
523 case 3: /* CP_DECODE */
524 /* Nothing interesting implemented yet. */
525 break;
526 default:
2ac71179 527 hw_error("icp_control_write: Bad offset %x\n", (int)offset);
b5ff1b31
FB
528 }
529}
b5ff1b31 530
0c36493e
BC
531static const MemoryRegionOps icp_control_ops = {
532 .read = icp_control_read,
533 .write = icp_control_write,
534 .endianness = DEVICE_NATIVE_ENDIAN,
b5ff1b31
FB
535};
536
83d0cf89
JK
537static void icp_control_mmc_wprot(void *opaque, int line, int level)
538{
539 ICPCtrlRegsState *s = opaque;
540
541 s->intreg_state &= ~ICP_INTREG_WPROT;
542 if (level) {
543 s->intreg_state |= ICP_INTREG_WPROT;
544 }
545}
546
547static void icp_control_mmc_cardin(void *opaque, int line, int level)
548{
549 ICPCtrlRegsState *s = opaque;
550
551 /* line is released by writing to CP_INTREG */
552 if (level) {
553 s->intreg_state |= ICP_INTREG_CARDIN;
554 qemu_set_irq(s->mmc_irq, 1);
555 }
556}
557
ffc8542a 558static void icp_control_init(Object *obj)
b5ff1b31 559{
ffc8542a
JK
560 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
561 ICPCtrlRegsState *s = ICP_CONTROL_REGS(obj);
83d0cf89 562 DeviceState *dev = DEVICE(obj);
b5ff1b31 563
ffc8542a
JK
564 memory_region_init_io(&s->iomem, OBJECT(s), &icp_control_ops, s,
565 "icp_ctrl_regs", 0x00800000);
566 sysbus_init_mmio(sbd, &s->iomem);
83d0cf89
JK
567
568 qdev_init_gpio_in_named(dev, icp_control_mmc_wprot, ICP_GPIO_MMC_WPROT, 1);
569 qdev_init_gpio_in_named(dev, icp_control_mmc_cardin,
570 ICP_GPIO_MMC_CARDIN, 1);
571 sysbus_init_irq(sbd, &s->mmc_irq);
b5ff1b31
FB
572}
573
574
b5ff1b31
FB
575/* Board init. */
576
f93eb9ff
AZ
577static struct arm_boot_info integrator_binfo = {
578 .loader_start = 0x0,
579 .board_id = 0x113,
580};
581
3ef96221 582static void integratorcp_init(MachineState *machine)
b5ff1b31 583{
3ef96221 584 ram_addr_t ram_size = machine->ram_size;
3ef96221
MA
585 const char *kernel_filename = machine->kernel_filename;
586 const char *kernel_cmdline = machine->kernel_cmdline;
587 const char *initrd_filename = machine->initrd_filename;
223a72f1 588 Object *cpuobj;
393a9eab 589 ARMCPU *cpu;
211adf4d
AK
590 MemoryRegion *address_space_mem = get_system_memory();
591 MemoryRegion *ram = g_new(MemoryRegion, 1);
592 MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
a7086888 593 qemu_irq pic[32];
83d0cf89 594 DeviceState *dev, *sic, *icp;
a7086888 595 int i;
b5ff1b31 596
ba1ba5cc 597 cpuobj = object_new(machine->cpu_type);
223a72f1 598
61e2f352
GB
599 /* By default ARM1176 CPUs have EL3 enabled. This board does not
600 * currently support EL3 so the CPU EL3 property is disabled before
601 * realization.
602 */
603 if (object_property_find(cpuobj, "has_el3", NULL)) {
007b0657 604 object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
61e2f352
GB
605 }
606
007b0657 607 object_property_set_bool(cpuobj, true, "realized", &error_fatal);
223a72f1
GB
608
609 cpu = ARM_CPU(cpuobj);
610
c8623c02
DM
611 memory_region_allocate_system_memory(ram, NULL, "integrator.ram",
612 ram_size);
b5ff1b31 613 /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash. */
1235fc06 614 /* ??? RAM should repeat to fill physical memory space. */
b5ff1b31 615 /* SDRAM at address zero*/
211adf4d 616 memory_region_add_subregion(address_space_mem, 0, ram);
b5ff1b31 617 /* And again at address 0x80000000 */
2c9b15ca 618 memory_region_init_alias(ram_alias, NULL, "ram.alias", ram, 0, ram_size);
211adf4d 619 memory_region_add_subregion(address_space_mem, 0x80000000, ram_alias);
b5ff1b31 620
257ec289 621 dev = qdev_create(NULL, TYPE_INTEGRATOR_CM);
ee6847d1 622 qdev_prop_set_uint32(dev, "memsz", ram_size >> 20);
e23a1b33 623 qdev_init_nofail(dev);
a7086888
PB
624 sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
625
91b64626 626 dev = sysbus_create_varargs(TYPE_INTEGRATOR_PIC, 0x14000000,
99d228d6
PM
627 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ),
628 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ),
629 NULL);
a7086888 630 for (i = 0; i < 32; i++) {
067a3ddc 631 pic[i] = qdev_get_gpio_in(dev, i);
a7086888 632 }
83d0cf89 633 sic = sysbus_create_simple(TYPE_INTEGRATOR_PIC, 0xca000000, pic[26]);
6a824ec3
PB
634 sysbus_create_varargs("integrator_pit", 0x13000000,
635 pic[5], pic[6], pic[7], NULL);
a63bdb31 636 sysbus_create_simple("pl031", 0x15000000, pic[8]);
9bca0edb
PM
637 pl011_create(0x16000000, pic[1], serial_hd(0));
638 pl011_create(0x17000000, pic[2], serial_hd(1));
83d0cf89
JK
639 icp = sysbus_create_simple(TYPE_ICP_CONTROL_REGS, 0xcb000000,
640 qdev_get_gpio_in(sic, 3));
86394e96
PB
641 sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
642 sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
b8616055 643 sysbus_create_simple(TYPE_INTEGRATOR_DEBUG, 0x1a000000, 0);
83d0cf89
JK
644
645 dev = sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
646 qdev_connect_gpio_out(dev, 0,
647 qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_WPROT, 0));
648 qdev_connect_gpio_out(dev, 1,
649 qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_CARDIN, 0));
650
a005d073 651 if (nd_table[0].used)
0ae18cee 652 smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
2e9bdce5
PB
653
654 sysbus_create_simple("pl110", 0xc0000000, pic[22]);
b5ff1b31 655
f93eb9ff
AZ
656 integrator_binfo.ram_size = ram_size;
657 integrator_binfo.kernel_filename = kernel_filename;
658 integrator_binfo.kernel_cmdline = kernel_cmdline;
659 integrator_binfo.initrd_filename = initrd_filename;
3aaa8dfa 660 arm_load_kernel(cpu, &integrator_binfo);
b5ff1b31
FB
661}
662
e264d29d 663static void integratorcp_machine_init(MachineClass *mc)
f80f9ec9 664{
e264d29d
EH
665 mc->desc = "ARM Integrator/CP (ARM926EJ-S)";
666 mc->init = integratorcp_init;
4672cbd7 667 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 668 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
f80f9ec9
AL
669}
670
e264d29d 671DEFINE_MACHINE("integratorcp", integratorcp_machine_init)
f80f9ec9 672
999e12bb 673static Property core_properties[] = {
257ec289 674 DEFINE_PROP_UINT32("memsz", IntegratorCMState, memsz, 0),
999e12bb
AL
675 DEFINE_PROP_END_OF_LIST(),
676};
677
678static void core_class_init(ObjectClass *klass, void *data)
679{
39bffca2 680 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 681
39bffca2 682 dc->props = core_properties;
e9d9ee23 683 dc->realize = integratorcm_realize;
26d32022
PD
684 dc->vmsd = &vmstate_integratorcm;
685}
686
687static void icp_pic_class_init(ObjectClass *klass, void *data)
688{
689 DeviceClass *dc = DEVICE_CLASS(klass);
690
691 dc->vmsd = &vmstate_icp_pic;
692}
693
694static void icp_control_class_init(ObjectClass *klass, void *data)
695{
696 DeviceClass *dc = DEVICE_CLASS(klass);
697
698 dc->vmsd = &vmstate_icp_control;
999e12bb
AL
699}
700
8c43a6f0 701static const TypeInfo core_info = {
257ec289 702 .name = TYPE_INTEGRATOR_CM,
39bffca2 703 .parent = TYPE_SYS_BUS_DEVICE,
257ec289 704 .instance_size = sizeof(IntegratorCMState),
a1f42e0c 705 .instance_init = integratorcm_init,
39bffca2 706 .class_init = core_class_init,
999e12bb
AL
707};
708
8c43a6f0 709static const TypeInfo icp_pic_info = {
91b64626 710 .name = TYPE_INTEGRATOR_PIC,
39bffca2
AL
711 .parent = TYPE_SYS_BUS_DEVICE,
712 .instance_size = sizeof(icp_pic_state),
a1f42e0c 713 .instance_init = icp_pic_init,
26d32022 714 .class_init = icp_pic_class_init,
ee6847d1
GH
715};
716
ffc8542a
JK
717static const TypeInfo icp_ctrl_regs_info = {
718 .name = TYPE_ICP_CONTROL_REGS,
719 .parent = TYPE_SYS_BUS_DEVICE,
720 .instance_size = sizeof(ICPCtrlRegsState),
721 .instance_init = icp_control_init,
26d32022 722 .class_init = icp_control_class_init,
ffc8542a
JK
723};
724
83f7d43a 725static void integratorcp_register_types(void)
a7086888 726{
39bffca2
AL
727 type_register_static(&icp_pic_info);
728 type_register_static(&core_info);
ffc8542a 729 type_register_static(&icp_ctrl_regs_info);
a7086888
PB
730}
731
83f7d43a 732type_init(integratorcp_register_types)