]> git.ipfire.org Git - thirdparty/qemu.git/blame - hw/char/xilinx_uartlite.c
hw/mips/mips_malta: Create IDE hard drive array dynamically
[thirdparty/qemu.git] / hw / char / xilinx_uartlite.c
CommitLineData
ee118d95
EI
1/*
2 * QEMU model of Xilinx uartlite.
3 *
4 * Copyright (c) 2009 Edgar E. Iglesias.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
17b7f2db 25#include "qemu/osdep.h"
650d103d 26#include "hw/hw.h"
64552b6b 27#include "hw/irq.h"
a27bd6c7 28#include "hw/qdev-properties.h"
83c9f4ca 29#include "hw/sysbus.h"
0b8fa32f 30#include "qemu/module.h"
4d43a603 31#include "chardev/char-fe.h"
ee118d95
EI
32
33#define DUART(x)
34
35#define R_RX 0
36#define R_TX 1
37#define R_STATUS 2
38#define R_CTRL 3
39#define R_MAX 4
40
41#define STATUS_RXVALID 0x01
42#define STATUS_RXFULL 0x02
43#define STATUS_TXEMPTY 0x04
44#define STATUS_TXFULL 0x08
45#define STATUS_IE 0x10
46#define STATUS_OVERRUN 0x20
47#define STATUS_FRAME 0x40
48#define STATUS_PARITY 0x80
49
50#define CONTROL_RST_TX 0x01
51#define CONTROL_RST_RX 0x02
52#define CONTROL_IE 0x10
53
24bf6c1f
AF
54#define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite"
55#define XILINX_UARTLITE(obj) \
56 OBJECT_CHECK(XilinxUARTLite, (obj), TYPE_XILINX_UARTLITE)
57
144712ca 58typedef struct XilinxUARTLite {
24bf6c1f
AF
59 SysBusDevice parent_obj;
60
010f3f5f 61 MemoryRegion mmio;
becdfa00 62 CharBackend chr;
ee118d95
EI
63 qemu_irq irq;
64
65 uint8_t rx_fifo[8];
66 unsigned int rx_fifo_pos;
67 unsigned int rx_fifo_len;
68
69 uint32_t regs[R_MAX];
144712ca 70} XilinxUARTLite;
ee118d95 71
144712ca 72static void uart_update_irq(XilinxUARTLite *s)
ee118d95
EI
73{
74 unsigned int irq;
75
76 if (s->rx_fifo_len)
77 s->regs[R_STATUS] |= STATUS_IE;
78
79 irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE);
80 qemu_set_irq(s->irq, irq);
81}
82
144712ca 83static void uart_update_status(XilinxUARTLite *s)
ee118d95
EI
84{
85 uint32_t r;
86
87 r = s->regs[R_STATUS];
88 r &= ~7;
89 r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */
90 r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1;
91 r |= (!!s->rx_fifo_len);
92 s->regs[R_STATUS] = r;
93}
94
95faaa73
PC
95static void xilinx_uartlite_reset(DeviceState *dev)
96{
97 uart_update_status(XILINX_UARTLITE(dev));
98}
99
010f3f5f 100static uint64_t
a8170e5e 101uart_read(void *opaque, hwaddr addr, unsigned int size)
ee118d95 102{
144712ca 103 XilinxUARTLite *s = opaque;
ee118d95
EI
104 uint32_t r = 0;
105 addr >>= 2;
106 switch (addr)
107 {
108 case R_RX:
109 r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7];
110 if (s->rx_fifo_len)
111 s->rx_fifo_len--;
112 uart_update_status(s);
113 uart_update_irq(s);
5345fdb4 114 qemu_chr_fe_accept_input(&s->chr);
ee118d95
EI
115 break;
116
117 default:
118 if (addr < ARRAY_SIZE(s->regs))
119 r = s->regs[addr];
120 DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r));
121 break;
122 }
123 return r;
124}
125
126static void
a8170e5e 127uart_write(void *opaque, hwaddr addr,
010f3f5f 128 uint64_t val64, unsigned int size)
ee118d95 129{
144712ca 130 XilinxUARTLite *s = opaque;
010f3f5f 131 uint32_t value = val64;
ee118d95
EI
132 unsigned char ch = value;
133
134 addr >>= 2;
135 switch (addr)
136 {
137 case R_STATUS:
138 hw_error("write to UART STATUS?\n");
139 break;
140
141 case R_CTRL:
142 if (value & CONTROL_RST_RX) {
143 s->rx_fifo_pos = 0;
144 s->rx_fifo_len = 0;
145 }
146 s->regs[addr] = value;
147 break;
148
149 case R_TX:
fa394ed6
MAL
150 /* XXX this blocks entire thread. Rewrite to use
151 * qemu_chr_fe_write and background I/O callbacks */
152 qemu_chr_fe_write_all(&s->chr, &ch, 1);
ee118d95
EI
153 s->regs[addr] = value;
154
155 /* hax. */
156 s->regs[R_STATUS] |= STATUS_IE;
157 break;
158
159 default:
160 DUART(printf("%s addr=%x v=%x\n", __func__, addr, value));
161 if (addr < ARRAY_SIZE(s->regs))
162 s->regs[addr] = value;
163 break;
164 }
165 uart_update_status(s);
166 uart_update_irq(s);
167}
168
010f3f5f
EI
169static const MemoryRegionOps uart_ops = {
170 .read = uart_read,
171 .write = uart_write,
172 .endianness = DEVICE_NATIVE_ENDIAN,
173 .valid = {
174 .min_access_size = 1,
175 .max_access_size = 4
176 }
ee118d95
EI
177};
178
1b6d0781
XZ
179static Property xilinx_uartlite_properties[] = {
180 DEFINE_PROP_CHR("chardev", XilinxUARTLite, chr),
181 DEFINE_PROP_END_OF_LIST(),
182};
183
ee118d95
EI
184static void uart_rx(void *opaque, const uint8_t *buf, int size)
185{
144712ca 186 XilinxUARTLite *s = opaque;
ee118d95
EI
187
188 /* Got a byte. */
189 if (s->rx_fifo_len >= 8) {
190 printf("WARNING: UART dropped char.\n");
191 return;
192 }
193 s->rx_fifo[s->rx_fifo_pos] = *buf;
194 s->rx_fifo_pos++;
195 s->rx_fifo_pos &= 0x7;
196 s->rx_fifo_len++;
197
198 uart_update_status(s);
199 uart_update_irq(s);
200}
201
202static int uart_can_rx(void *opaque)
203{
144712ca 204 XilinxUARTLite *s = opaque;
ee118d95 205
859cc10d 206 return s->rx_fifo_len < sizeof(s->rx_fifo);
ee118d95
EI
207}
208
209static void uart_event(void *opaque, int event)
210{
211
212}
213
aa0f607f 214static void xilinx_uartlite_realize(DeviceState *dev, Error **errp)
ee118d95 215{
24bf6c1f 216 XilinxUARTLite *s = XILINX_UARTLITE(dev);
ee118d95 217
fa394ed6 218 qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx,
81517ba3 219 uart_event, NULL, s, NULL, true);
aa0f607f
PC
220}
221
222static void xilinx_uartlite_init(Object *obj)
223{
224 XilinxUARTLite *s = XILINX_UARTLITE(obj);
225
226 sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
227
228 memory_region_init_io(&s->mmio, obj, &uart_ops, s,
229 "xlnx.xps-uartlite", R_MAX * 4);
230 sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
ee118d95
EI
231}
232
999e12bb
AL
233static void xilinx_uartlite_class_init(ObjectClass *klass, void *data)
234{
95faaa73 235 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 236
95faaa73 237 dc->reset = xilinx_uartlite_reset;
aa0f607f 238 dc->realize = xilinx_uartlite_realize;
1b6d0781 239 dc->props = xilinx_uartlite_properties;
999e12bb
AL
240}
241
8c43a6f0 242static const TypeInfo xilinx_uartlite_info = {
24bf6c1f 243 .name = TYPE_XILINX_UARTLITE,
39bffca2 244 .parent = TYPE_SYS_BUS_DEVICE,
144712ca 245 .instance_size = sizeof(XilinxUARTLite),
aa0f607f 246 .instance_init = xilinx_uartlite_init,
39bffca2 247 .class_init = xilinx_uartlite_class_init,
999e12bb
AL
248};
249
83f7d43a 250static void xilinx_uart_register_types(void)
ee118d95 251{
39bffca2 252 type_register_static(&xilinx_uartlite_info);
ee118d95
EI
253}
254
83f7d43a 255type_init(xilinx_uart_register_types)