]> git.ipfire.org Git - thirdparty/qemu.git/blame - hw/ppc/e500.c
Include qemu-common.h exactly where needed
[thirdparty/qemu.git] / hw / ppc / e500.c
CommitLineData
1db09b84 1/*
b3305981 2 * QEMU PowerPC e500-based platforms
1db09b84
AJ
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
0d75590d 17#include "qemu/osdep.h"
a8d25326 18#include "qemu-common.h"
ab3dd749 19#include "qemu/units.h"
da34e65c 20#include "qapi/error.h"
e6eaabeb 21#include "e500.h"
3eddc1be 22#include "e500-ccsr.h"
1422e32d 23#include "net/net.h"
1de7afc9 24#include "qemu/config-file.h"
4a18e7c9 25#include "hw/hw.h"
0d09e41a 26#include "hw/char/serial.h"
a2cb15b0 27#include "hw/pci/pci.h"
4a18e7c9 28#include "hw/boards.h"
9c17d615
PB
29#include "sysemu/sysemu.h"
30#include "sysemu/kvm.h"
1db09b84 31#include "kvm_ppc.h"
9c17d615 32#include "sysemu/device_tree.h"
0d09e41a 33#include "hw/ppc/openpic.h"
8d085cf0 34#include "hw/ppc/openpic_kvm.h"
0d09e41a 35#include "hw/ppc/ppc.h"
4a18e7c9 36#include "hw/loader.h"
ca20cf32 37#include "elf.h"
4a18e7c9 38#include "hw/sysbus.h"
022c62cb 39#include "exec/address-spaces.h"
1de7afc9 40#include "qemu/host-utils.h"
922a01a0 41#include "qemu/option.h"
0d09e41a 42#include "hw/pci-host/ppce500.h"
f7087343
AG
43#include "qemu/error-report.h"
44#include "hw/platform-bus.h"
fdfb7f2c 45#include "hw/net/fsl_etsec/etsec.h"
7abb479c 46#include "hw/i2c/i2c.h"
1db09b84 47
cefd3cdb 48#define EPAPR_MAGIC (0x45504150)
1db09b84 49#define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
9dd5eba1 50#define DTC_LOAD_PAD 0x1800000
75bb6589 51#define DTC_PAD_MASK 0xFFFFF
ab3dd749 52#define DTB_MAX_SIZE (8 * MiB)
75bb6589
LY
53#define INITRD_LOAD_PAD 0x2000000
54#define INITRD_PAD_MASK 0xFFFFFF
1db09b84 55
ab3dd749 56#define RAM_SIZES_ALIGN (64 * MiB)
1db09b84 57
b3305981 58/* TODO: parameterize */
ed2bc496 59#define MPC8544_CCSRBAR_SIZE 0x00100000ULL
dffb1dc2 60#define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
a911b7a9 61#define MPC8544_MSI_REGS_OFFSET 0x41600ULL
dffb1dc2
BB
62#define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
63#define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
64#define MPC8544_PCI_REGS_OFFSET 0x8000ULL
ed2bc496 65#define MPC8544_PCI_REGS_SIZE 0x1000ULL
dffb1dc2 66#define MPC8544_UTIL_OFFSET 0xe0000ULL
b88e77f4 67#define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
7abb479c 68#define MPC8544_I2C_REGS_OFFSET 0x3000ULL
82e345f5 69#define MPC8XXX_GPIO_IRQ 47
7abb479c
AR
70#define MPC8544_I2C_IRQ 43
71#define RTC_REGS_OFFSET 0x68
1db09b84 72
3b989d49
AG
73struct boot_info
74{
75 uint32_t dt_base;
cba2026a 76 uint32_t dt_size;
3b989d49
AG
77 uint32_t entry;
78};
79
347dd79d
AG
80static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot,
81 int nr_slots, int *len)
0dbc0798 82{
347dd79d
AG
83 int i = 0;
84 int slot;
85 int pci_irq;
9e2c1298 86 int host_irq;
347dd79d
AG
87 int last_slot = first_slot + nr_slots;
88 uint32_t *pci_map;
89
90 *len = nr_slots * 4 * 7 * sizeof(uint32_t);
91 pci_map = g_malloc(*len);
92
93 for (slot = first_slot; slot < last_slot; slot++) {
94 for (pci_irq = 0; pci_irq < 4; pci_irq++) {
95 pci_map[i++] = cpu_to_be32(slot << 11);
96 pci_map[i++] = cpu_to_be32(0x0);
97 pci_map[i++] = cpu_to_be32(0x0);
98 pci_map[i++] = cpu_to_be32(pci_irq + 1);
99 pci_map[i++] = cpu_to_be32(mpic);
9e2c1298
AG
100 host_irq = ppce500_pci_map_irq_slot(slot, pci_irq);
101 pci_map[i++] = cpu_to_be32(host_irq + 1);
347dd79d
AG
102 pci_map[i++] = cpu_to_be32(0x1);
103 }
0dbc0798 104 }
347dd79d
AG
105
106 assert((i * sizeof(uint32_t)) == *len);
107
108 return pci_map;
0dbc0798
AG
109}
110
a053a7ce
AG
111static void dt_serial_create(void *fdt, unsigned long long offset,
112 const char *soc, const char *mpic,
113 const char *alias, int idx, bool defcon)
114{
2fb513d3 115 char *ser;
a053a7ce 116
2fb513d3 117 ser = g_strdup_printf("%s/serial@%llx", soc, offset);
5a4348d1
PC
118 qemu_fdt_add_subnode(fdt, ser);
119 qemu_fdt_setprop_string(fdt, ser, "device_type", "serial");
120 qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550");
121 qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100);
122 qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx);
123 qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", 0);
124 qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2);
125 qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic);
126 qemu_fdt_setprop_string(fdt, "/aliases", alias, ser);
a053a7ce
AG
127
128 if (defcon) {
90ee4e01
ND
129 /*
130 * "linux,stdout-path" and "stdout" properties are deprecated by linux
131 * kernel. New platforms should only use the "stdout-path" property. Set
132 * the new property and continue using older property to remain
133 * compatible with the existing firmware.
134 */
5a4348d1 135 qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser);
90ee4e01 136 qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", ser);
a053a7ce 137 }
2fb513d3 138 g_free(ser);
a053a7ce
AG
139}
140
b88e77f4
AG
141static void create_dt_mpc8xxx_gpio(void *fdt, const char *soc, const char *mpic)
142{
143 hwaddr mmio0 = MPC8XXX_GPIO_OFFSET;
144 int irq0 = MPC8XXX_GPIO_IRQ;
145 gchar *node = g_strdup_printf("%s/gpio@%"PRIx64, soc, mmio0);
016f7758
AG
146 gchar *poweroff = g_strdup_printf("%s/power-off", soc);
147 int gpio_ph;
b88e77f4
AG
148
149 qemu_fdt_add_subnode(fdt, node);
150 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,qoriq-gpio");
151 qemu_fdt_setprop_cells(fdt, node, "reg", mmio0, 0x1000);
152 qemu_fdt_setprop_cells(fdt, node, "interrupts", irq0, 0x2);
153 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
154 qemu_fdt_setprop_cells(fdt, node, "#gpio-cells", 2);
155 qemu_fdt_setprop(fdt, node, "gpio-controller", NULL, 0);
016f7758
AG
156 gpio_ph = qemu_fdt_alloc_phandle(fdt);
157 qemu_fdt_setprop_cell(fdt, node, "phandle", gpio_ph);
158 qemu_fdt_setprop_cell(fdt, node, "linux,phandle", gpio_ph);
159
160 /* Power Off Pin */
161 qemu_fdt_add_subnode(fdt, poweroff);
162 qemu_fdt_setprop_string(fdt, poweroff, "compatible", "gpio-poweroff");
163 qemu_fdt_setprop_cells(fdt, poweroff, "gpios", gpio_ph, 0, 0);
b88e77f4
AG
164
165 g_free(node);
016f7758 166 g_free(poweroff);
b88e77f4
AG
167}
168
7abb479c
AR
169static void dt_rtc_create(void *fdt, const char *i2c, const char *alias)
170{
171 int offset = RTC_REGS_OFFSET;
172
173 gchar *rtc = g_strdup_printf("%s/rtc@%"PRIx32, i2c, offset);
174 qemu_fdt_add_subnode(fdt, rtc);
175 qemu_fdt_setprop_string(fdt, rtc, "compatible", "pericom,pt7c4338");
176 qemu_fdt_setprop_cells(fdt, rtc, "reg", offset);
177 qemu_fdt_setprop_string(fdt, "/aliases", alias, rtc);
178
179 g_free(rtc);
180}
181
182static void dt_i2c_create(void *fdt, const char *soc, const char *mpic,
183 const char *alias)
184{
185 hwaddr mmio0 = MPC8544_I2C_REGS_OFFSET;
186 int irq0 = MPC8544_I2C_IRQ;
187
188 gchar *i2c = g_strdup_printf("%s/i2c@%"PRIx64, soc, mmio0);
189 qemu_fdt_add_subnode(fdt, i2c);
190 qemu_fdt_setprop_string(fdt, i2c, "device_type", "i2c");
191 qemu_fdt_setprop_string(fdt, i2c, "compatible", "fsl-i2c");
192 qemu_fdt_setprop_cells(fdt, i2c, "reg", mmio0, 0x14);
193 qemu_fdt_setprop_cells(fdt, i2c, "cell-index", 0);
194 qemu_fdt_setprop_cells(fdt, i2c, "interrupts", irq0, 0x2);
195 qemu_fdt_setprop_phandle(fdt, i2c, "interrupt-parent", mpic);
196 qemu_fdt_setprop_string(fdt, "/aliases", alias, i2c);
197
198 g_free(i2c);
199}
200
201
f7087343
AG
202typedef struct PlatformDevtreeData {
203 void *fdt;
204 const char *mpic;
205 int irq_start;
206 const char *node;
207 PlatformBusDevice *pbus;
208} PlatformDevtreeData;
209
fdfb7f2c
AG
210static int create_devtree_etsec(SysBusDevice *sbdev, PlatformDevtreeData *data)
211{
212 eTSEC *etsec = ETSEC_COMMON(sbdev);
213 PlatformBusDevice *pbus = data->pbus;
214 hwaddr mmio0 = platform_bus_get_mmio_addr(pbus, sbdev, 0);
215 int irq0 = platform_bus_get_irqn(pbus, sbdev, 0);
216 int irq1 = platform_bus_get_irqn(pbus, sbdev, 1);
217 int irq2 = platform_bus_get_irqn(pbus, sbdev, 2);
218 gchar *node = g_strdup_printf("/platform/ethernet@%"PRIx64, mmio0);
219 gchar *group = g_strdup_printf("%s/queue-group", node);
220 void *fdt = data->fdt;
221
222 assert((int64_t)mmio0 >= 0);
223 assert(irq0 >= 0);
224 assert(irq1 >= 0);
225 assert(irq2 >= 0);
226
227 qemu_fdt_add_subnode(fdt, node);
228 qemu_fdt_setprop_string(fdt, node, "device_type", "network");
229 qemu_fdt_setprop_string(fdt, node, "compatible", "fsl,etsec2");
230 qemu_fdt_setprop_string(fdt, node, "model", "eTSEC");
231 qemu_fdt_setprop(fdt, node, "local-mac-address", etsec->conf.macaddr.a, 6);
232 qemu_fdt_setprop_cells(fdt, node, "fixed-link", 0, 1, 1000, 0, 0);
233
234 qemu_fdt_add_subnode(fdt, group);
235 qemu_fdt_setprop_cells(fdt, group, "reg", mmio0, 0x1000);
236 qemu_fdt_setprop_cells(fdt, group, "interrupts",
237 data->irq_start + irq0, 0x2,
238 data->irq_start + irq1, 0x2,
239 data->irq_start + irq2, 0x2);
240
241 g_free(node);
242 g_free(group);
243
244 return 0;
245}
246
4f01a637 247static void sysbus_device_create_devtree(SysBusDevice *sbdev, void *opaque)
f7087343
AG
248{
249 PlatformDevtreeData *data = opaque;
250 bool matched = false;
251
fdfb7f2c
AG
252 if (object_dynamic_cast(OBJECT(sbdev), TYPE_ETSEC_COMMON)) {
253 create_devtree_etsec(sbdev, data);
254 matched = true;
255 }
256
f7087343
AG
257 if (!matched) {
258 error_report("Device %s is not supported by this machine yet.",
259 qdev_fw_name(DEVICE(sbdev)));
260 exit(1);
261 }
f7087343
AG
262}
263
a3fc8396 264static void platform_bus_create_devtree(PPCE500MachineState *pms,
03f04809 265 void *fdt, const char *mpic)
f7087343 266{
a3fc8396 267 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
03f04809 268 gchar *node = g_strdup_printf("/platform@%"PRIx64, pmc->platform_bus_base);
f7087343 269 const char platcomp[] = "qemu,platform\0simple-bus";
03f04809
IM
270 uint64_t addr = pmc->platform_bus_base;
271 uint64_t size = pmc->platform_bus_size;
272 int irq_start = pmc->platform_bus_first_irq;
f7087343
AG
273
274 /* Create a /platform node that we can put all devices into */
275
276 qemu_fdt_add_subnode(fdt, node);
277 qemu_fdt_setprop(fdt, node, "compatible", platcomp, sizeof(platcomp));
278
279 /* Our platform bus region is less than 32bit big, so 1 cell is enough for
280 address and size */
281 qemu_fdt_setprop_cells(fdt, node, "#size-cells", 1);
282 qemu_fdt_setprop_cells(fdt, node, "#address-cells", 1);
283 qemu_fdt_setprop_cells(fdt, node, "ranges", 0, addr >> 32, addr, size);
284
285 qemu_fdt_setprop_phandle(fdt, node, "interrupt-parent", mpic);
286
a3fc8396
IM
287 /* Create dt nodes for dynamic devices */
288 PlatformDevtreeData data = {
289 .fdt = fdt,
290 .mpic = mpic,
291 .irq_start = irq_start,
292 .node = node,
293 .pbus = pms->pbus_dev,
294 };
f7087343 295
a3fc8396
IM
296 /* Loop through all dynamic sysbus devices and create nodes for them */
297 foreach_dynamic_sysbus_device(sysbus_device_create_devtree, &data);
f7087343
AG
298
299 g_free(node);
300}
301
03f04809 302static int ppce500_load_device_tree(PPCE500MachineState *pms,
a8170e5e
AK
303 hwaddr addr,
304 hwaddr initrd_base,
28290f37 305 hwaddr initrd_size,
903585de
AG
306 hwaddr kernel_base,
307 hwaddr kernel_size,
28290f37 308 bool dry_run)
1db09b84 309{
03f04809
IM
310 MachineState *machine = MACHINE(pms);
311 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
28290f37 312 CPUPPCState *env = first_cpu->env_ptr;
dbf916d8 313 int ret = -1;
3ef96221 314 uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) };
7ec632b4 315 int fdt_size;
dbf916d8 316 void *fdt;
5de6b46d 317 uint8_t hypercall[16];
911d6e7a
AG
318 uint32_t clock_freq = 400000000;
319 uint32_t tb_freq = 400000000;
621d05e3 320 int i;
ebb9518a 321 char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus";
2fb513d3
GK
322 char *soc;
323 char *mpic;
19ac9dea 324 uint32_t mpic_ph;
a911b7a9 325 uint32_t msi_ph;
2fb513d3
GK
326 char *gutil;
327 char *pci;
328 char *msi;
347dd79d
AG
329 uint32_t *pci_map = NULL;
330 int len;
3627757e
AG
331 uint32_t pci_ranges[14] =
332 {
03f04809
IM
333 0x2000000, 0x0, pmc->pci_mmio_bus_base,
334 pmc->pci_mmio_base >> 32, pmc->pci_mmio_base,
3627757e
AG
335 0x0, 0x20000000,
336
337 0x1000000, 0x0, 0x0,
03f04809 338 pmc->pci_pio_base >> 32, pmc->pci_pio_base,
3627757e
AG
339 0x0, 0x10000,
340 };
2ff3de68
MA
341 QemuOpts *machine_opts = qemu_get_machine_opts();
342 const char *dtb_file = qemu_opt_get(machine_opts, "dtb");
343 const char *toplevel_compat = qemu_opt_get(machine_opts, "dt_compatible");
d1b93565
AG
344
345 if (dtb_file) {
346 char *filename;
347 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file);
348 if (!filename) {
349 goto out;
350 }
351
352 fdt = load_device_tree(filename, &fdt_size);
2343dd11 353 g_free(filename);
d1b93565
AG
354 if (!fdt) {
355 goto out;
356 }
357 goto done;
358 }
1db09b84 359
2636fcb6 360 fdt = create_device_tree(&fdt_size);
5cea8590
PB
361 if (fdt == NULL) {
362 goto out;
363 }
1db09b84
AJ
364
365 /* Manipulate device tree in memory. */
5a4348d1
PC
366 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2);
367 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2);
51b852b7 368
5a4348d1
PC
369 qemu_fdt_add_subnode(fdt, "/memory");
370 qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
371 qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property,
372 sizeof(mem_reg_property));
1db09b84 373
5a4348d1 374 qemu_fdt_add_subnode(fdt, "/chosen");
3b989d49 375 if (initrd_size) {
5a4348d1
PC
376 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
377 initrd_base);
3b989d49
AG
378 if (ret < 0) {
379 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
380 }
1db09b84 381
5a4348d1
PC
382 ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
383 (initrd_base + initrd_size));
3b989d49
AG
384 if (ret < 0) {
385 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
386 }
903585de
AG
387
388 }
389
390 if (kernel_base != -1ULL) {
391 qemu_fdt_setprop_cells(fdt, "/chosen", "qemu,boot-kernel",
392 kernel_base >> 32, kernel_base,
393 kernel_size >> 32, kernel_size);
3b989d49 394 }
1db09b84 395
5a4348d1 396 ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
3ef96221 397 machine->kernel_cmdline);
1db09b84
AJ
398 if (ret < 0)
399 fprintf(stderr, "couldn't set /chosen/bootargs\n");
400
401 if (kvm_enabled()) {
911d6e7a
AG
402 /* Read out host's frequencies */
403 clock_freq = kvmppc_get_clockfreq();
404 tb_freq = kvmppc_get_tbfreq();
5de6b46d
AG
405
406 /* indicate KVM hypercall interface */
5a4348d1
PC
407 qemu_fdt_add_subnode(fdt, "/hypervisor");
408 qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible",
409 "linux,kvm");
5de6b46d 410 kvmppc_get_hypercall(env, hypercall, sizeof(hypercall));
5a4348d1
PC
411 qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions",
412 hypercall, sizeof(hypercall));
1a61a9ae
SY
413 /* if KVM supports the idle hcall, set property indicating this */
414 if (kvmppc_get_hasidle(env)) {
5a4348d1 415 qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0);
1a61a9ae 416 }
1db09b84 417 }
3b989d49 418
625e665b 419 /* Create CPU nodes */
5a4348d1
PC
420 qemu_fdt_add_subnode(fdt, "/cpus");
421 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1);
422 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0);
625e665b 423
1e3debf0
AG
424 /* We need to generate the cpu nodes in reverse order, so Linux can pick
425 the first node as boot node and be happy */
426 for (i = smp_cpus - 1; i >= 0; i--) {
440c8152 427 CPUState *cpu;
2fb513d3 428 char *cpu_name;
03f04809 429 uint64_t cpu_release_addr = pmc->spin_base + (i * 0x20);
10f25a46 430
440c8152 431 cpu = qemu_get_cpu(i);
55e5c285 432 if (cpu == NULL) {
1e3debf0
AG
433 continue;
434 }
440c8152 435 env = cpu->env_ptr;
1e3debf0 436
2fb513d3 437 cpu_name = g_strdup_printf("/cpus/PowerPC,8544@%x", i);
5a4348d1
PC
438 qemu_fdt_add_subnode(fdt, cpu_name);
439 qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq);
440 qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq);
441 qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
6d536570 442 qemu_fdt_setprop_cell(fdt, cpu_name, "reg", i);
5a4348d1
PC
443 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size",
444 env->dcache_line_size);
445 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size",
446 env->icache_line_size);
447 qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000);
448 qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000);
449 qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0);
55e5c285 450 if (cpu->cpu_index) {
5a4348d1
PC
451 qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled");
452 qemu_fdt_setprop_string(fdt, cpu_name, "enable-method",
453 "spin-table");
454 qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr",
455 cpu_release_addr);
1e3debf0 456 } else {
5a4348d1 457 qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
1e3debf0 458 }
2fb513d3 459 g_free(cpu_name);
1db09b84
AJ
460 }
461
5a4348d1 462 qemu_fdt_add_subnode(fdt, "/aliases");
5da96624 463 /* XXX These should go into their respective devices' code */
2fb513d3 464 soc = g_strdup_printf("/soc@%"PRIx64, pmc->ccsrbar_base);
5a4348d1
PC
465 qemu_fdt_add_subnode(fdt, soc);
466 qemu_fdt_setprop_string(fdt, soc, "device_type", "soc");
467 qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb,
468 sizeof(compatible_sb));
469 qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1);
470 qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1);
471 qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0,
03f04809 472 pmc->ccsrbar_base >> 32, pmc->ccsrbar_base,
5a4348d1 473 MPC8544_CCSRBAR_SIZE);
5da96624 474 /* XXX should contain a reasonable value */
5a4348d1 475 qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0);
5da96624 476
2fb513d3 477 mpic = g_strdup_printf("%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET);
5a4348d1
PC
478 qemu_fdt_add_subnode(fdt, mpic);
479 qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic");
480 qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic");
481 qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET,
482 0x40000);
483 qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0);
484 qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2);
485 mpic_ph = qemu_fdt_alloc_phandle(fdt);
486 qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph);
487 qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph);
488 qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0);
19ac9dea 489
0cfc6e8d
AG
490 /*
491 * We have to generate ser1 first, because Linux takes the first
492 * device it finds in the dt as serial output device. And we generate
493 * devices in reverse order to the dt.
494 */
9bca0edb 495 if (serial_hd(1)) {
79c0ff2c
AG
496 dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET,
497 soc, mpic, "serial1", 1, false);
498 }
499
9bca0edb 500 if (serial_hd(0)) {
79c0ff2c
AG
501 dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET,
502 soc, mpic, "serial0", 0, true);
503 }
0cfc6e8d 504
7abb479c
AR
505 /* i2c */
506 dt_i2c_create(fdt, soc, mpic, "i2c");
507
508 dt_rtc_create(fdt, "i2c", "rtc");
509
510
2fb513d3
GK
511 gutil = g_strdup_printf("%s/global-utilities@%llx", soc,
512 MPC8544_UTIL_OFFSET);
5a4348d1
PC
513 qemu_fdt_add_subnode(fdt, gutil);
514 qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts");
515 qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000);
516 qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0);
2fb513d3 517 g_free(gutil);
f5038483 518
2fb513d3 519 msi = g_strdup_printf("/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET);
5a4348d1
PC
520 qemu_fdt_add_subnode(fdt, msi);
521 qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi");
522 qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200);
523 msi_ph = qemu_fdt_alloc_phandle(fdt);
524 qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100);
525 qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic);
526 qemu_fdt_setprop_cells(fdt, msi, "interrupts",
a911b7a9
AG
527 0xe0, 0x0,
528 0xe1, 0x0,
529 0xe2, 0x0,
530 0xe3, 0x0,
531 0xe4, 0x0,
532 0xe5, 0x0,
533 0xe6, 0x0,
534 0xe7, 0x0);
5a4348d1
PC
535 qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph);
536 qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph);
2fb513d3 537 g_free(msi);
a911b7a9 538
2fb513d3
GK
539 pci = g_strdup_printf("/pci@%llx",
540 pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET);
5a4348d1
PC
541 qemu_fdt_add_subnode(fdt, pci);
542 qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0);
543 qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci");
544 qemu_fdt_setprop_string(fdt, pci, "device_type", "pci");
545 qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0,
546 0x0, 0x7);
547 pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic),
03f04809 548 pmc->pci_first_slot, pmc->pci_nr_slots,
492ec48d 549 &len);
5a4348d1
PC
550 qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len);
551 qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic);
552 qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2);
553 qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255);
3627757e 554 for (i = 0; i < 14; i++) {
0dbc0798
AG
555 pci_ranges[i] = cpu_to_be32(pci_ranges[i]);
556 }
5a4348d1
PC
557 qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph);
558 qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges));
2eaaac1f 559 qemu_fdt_setprop_cells(fdt, pci, "reg",
03f04809
IM
560 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET) >> 32,
561 (pmc->ccsrbar_base + MPC8544_PCI_REGS_OFFSET),
2eaaac1f 562 0, 0x1000);
5a4348d1
PC
563 qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666);
564 qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1);
565 qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2);
566 qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3);
567 qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci);
2fb513d3 568 g_free(pci);
0dbc0798 569
03f04809 570 if (pmc->has_mpc8xxx_gpio) {
b88e77f4
AG
571 create_dt_mpc8xxx_gpio(fdt, soc, mpic);
572 }
2fb513d3 573 g_free(soc);
b88e77f4 574
a3fc8396
IM
575 if (pms->pbus_dev) {
576 platform_bus_create_devtree(pms, fdt, mpic);
f7087343 577 }
2fb513d3 578 g_free(mpic);
f7087343 579
03f04809 580 pmc->fixup_devtree(fdt);
e6eaabeb
SW
581
582 if (toplevel_compat) {
5a4348d1
PC
583 qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat,
584 strlen(toplevel_compat) + 1);
e6eaabeb
SW
585 }
586
d1b93565 587done:
28290f37 588 if (!dry_run) {
5a4348d1 589 qemu_fdt_dumpdtb(fdt, fdt_size);
28290f37 590 cpu_physical_memory_write(addr, fdt, fdt_size);
cba2026a 591 }
cba2026a 592 ret = fdt_size;
7ec632b4 593
1db09b84 594out:
347dd79d 595 g_free(pci_map);
1db09b84 596
04088adb 597 return ret;
1db09b84
AJ
598}
599
28290f37 600typedef struct DeviceTreeParams {
03f04809 601 PPCE500MachineState *machine;
28290f37
AG
602 hwaddr addr;
603 hwaddr initrd_base;
604 hwaddr initrd_size;
903585de
AG
605 hwaddr kernel_base;
606 hwaddr kernel_size;
f7087343 607 Notifier notifier;
28290f37
AG
608} DeviceTreeParams;
609
610static void ppce500_reset_device_tree(void *opaque)
611{
612 DeviceTreeParams *p = opaque;
03f04809 613 ppce500_load_device_tree(p->machine, p->addr, p->initrd_base,
903585de
AG
614 p->initrd_size, p->kernel_base, p->kernel_size,
615 false);
28290f37
AG
616}
617
f7087343
AG
618static void ppce500_init_notify(Notifier *notifier, void *data)
619{
620 DeviceTreeParams *p = container_of(notifier, DeviceTreeParams, notifier);
621 ppce500_reset_device_tree(p);
622}
623
03f04809 624static int ppce500_prep_device_tree(PPCE500MachineState *machine,
28290f37
AG
625 hwaddr addr,
626 hwaddr initrd_base,
903585de
AG
627 hwaddr initrd_size,
628 hwaddr kernel_base,
629 hwaddr kernel_size)
28290f37
AG
630{
631 DeviceTreeParams *p = g_new(DeviceTreeParams, 1);
3ef96221 632 p->machine = machine;
28290f37
AG
633 p->addr = addr;
634 p->initrd_base = initrd_base;
635 p->initrd_size = initrd_size;
903585de
AG
636 p->kernel_base = kernel_base;
637 p->kernel_size = kernel_size;
28290f37
AG
638
639 qemu_register_reset(ppce500_reset_device_tree, p);
f7087343
AG
640 p->notifier.notify = ppce500_init_notify;
641 qemu_add_machine_init_done_notifier(&p->notifier);
28290f37
AG
642
643 /* Issue the device tree loader once, so that we get the size of the blob */
03f04809
IM
644 return ppce500_load_device_tree(machine, addr, initrd_base, initrd_size,
645 kernel_base, kernel_size, true);
28290f37
AG
646}
647
cba2026a 648/* Create -kernel TLB entries for BookE. */
a36848ff 649hwaddr booke206_page_size_to_tlb(uint64_t size)
d1e256fe 650{
ab3dd749 651 return 63 - clz64(size / KiB);
d1e256fe
AG
652}
653
cefd3cdb 654static int booke206_initial_map_tsize(CPUPPCState *env)
3b989d49 655{
cba2026a 656 struct boot_info *bi = env->load_info;
cefd3cdb 657 hwaddr dt_end;
cba2026a
AG
658 int ps;
659
660 /* Our initial TLB entry needs to cover everything from 0 to
661 the device tree top */
662 dt_end = bi->dt_base + bi->dt_size;
663 ps = booke206_page_size_to_tlb(dt_end) + 1;
fb37c302
AG
664 if (ps & 1) {
665 /* e500v2 can only do even TLB size bits */
666 ps++;
667 }
cefd3cdb
BB
668 return ps;
669}
670
671static uint64_t mmubooke_initial_mapsize(CPUPPCState *env)
672{
673 int tsize;
674
675 tsize = booke206_initial_map_tsize(env);
676 return (1ULL << 10 << tsize);
677}
678
679static void mmubooke_create_initial_mapping(CPUPPCState *env)
680{
681 ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0);
682 hwaddr size;
683 int ps;
684
685 ps = booke206_initial_map_tsize(env);
cba2026a 686 size = (ps << MAS1_TSIZE_SHIFT);
d1e256fe 687 tlb->mas1 = MAS1_VALID | size;
cba2026a
AG
688 tlb->mas2 = 0;
689 tlb->mas7_3 = 0;
d1e256fe 690 tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX;
93dd5e85
SW
691
692 env->tlb_dirty = true;
3b989d49
AG
693}
694
b3305981 695static void ppce500_cpu_reset_sec(void *opaque)
5c145dac 696{
38f92da6 697 PowerPCCPU *cpu = opaque;
259186a7 698 CPUState *cs = CPU(cpu);
5c145dac 699
259186a7 700 cpu_reset(cs);
5c145dac
AG
701
702 /* Secondary CPU starts in halted state for now. Needs to change when
703 implementing non-kernel boot. */
259186a7 704 cs->halted = 1;
27103424 705 cs->exception_index = EXCP_HLT;
3b989d49
AG
706}
707
b3305981 708static void ppce500_cpu_reset(void *opaque)
3b989d49 709{
38f92da6 710 PowerPCCPU *cpu = opaque;
259186a7 711 CPUState *cs = CPU(cpu);
38f92da6 712 CPUPPCState *env = &cpu->env;
3b989d49
AG
713 struct boot_info *bi = env->load_info;
714
259186a7 715 cpu_reset(cs);
3b989d49
AG
716
717 /* Set initial guest state. */
259186a7 718 cs->halted = 0;
ab3dd749 719 env->gpr[1] = (16 * MiB) - 8;
3b989d49 720 env->gpr[3] = bi->dt_base;
cefd3cdb
BB
721 env->gpr[4] = 0;
722 env->gpr[5] = 0;
723 env->gpr[6] = EPAPR_MAGIC;
724 env->gpr[7] = mmubooke_initial_mapsize(env);
725 env->gpr[8] = 0;
726 env->gpr[9] = 0;
3b989d49 727 env->nip = bi->entry;
cba2026a 728 mmubooke_create_initial_mapping(env);
3b989d49
AG
729}
730
03f04809 731static DeviceState *ppce500_init_mpic_qemu(PPCE500MachineState *pms,
2104d4f5 732 IrqLines *irqs)
82fc73b6 733{
82fc73b6
SW
734 DeviceState *dev;
735 SysBusDevice *s;
736 int i, j, k;
03f04809
IM
737 MachineState *machine = MACHINE(pms);
738 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
82fc73b6 739
e1766344 740 dev = qdev_create(NULL, TYPE_OPENPIC);
03f04809 741 object_property_add_child(OBJECT(machine), "pic", OBJECT(dev),
e75ce32a 742 &error_fatal);
03f04809 743 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6
SW
744 qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus);
745
82fc73b6
SW
746 qdev_init_nofail(dev);
747 s = SYS_BUS_DEVICE(dev);
748
749 k = 0;
750 for (i = 0; i < smp_cpus; i++) {
751 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
2104d4f5 752 sysbus_connect_irq(s, k++, irqs[i].irq[j]);
82fc73b6
SW
753 }
754 }
755
d85937e6
SW
756 return dev;
757}
758
03f04809 759static DeviceState *ppce500_init_mpic_kvm(const PPCE500MachineClass *pmc,
2104d4f5 760 IrqLines *irqs, Error **errp)
d85937e6 761{
fe656ebd 762 Error *err = NULL;
d85937e6 763 DeviceState *dev;
d85937e6 764 CPUState *cs;
d85937e6 765
dd49c038 766 dev = qdev_create(NULL, TYPE_KVM_OPENPIC);
03f04809 767 qdev_prop_set_uint32(dev, "model", pmc->mpic_version);
d85937e6 768
fe656ebd
MA
769 object_property_set_bool(OBJECT(dev), true, "realized", &err);
770 if (err) {
771 error_propagate(errp, err);
772 object_unparent(OBJECT(dev));
d85937e6
SW
773 return NULL;
774 }
775
bdc44640 776 CPU_FOREACH(cs) {
d85937e6
SW
777 if (kvm_openpic_connect_vcpu(dev, cs)) {
778 fprintf(stderr, "%s: failed to connect vcpu to irqchip\n",
779 __func__);
780 abort();
781 }
782 }
783
784 return dev;
785}
786
03f04809 787static DeviceState *ppce500_init_mpic(PPCE500MachineState *pms,
c91c187f 788 MemoryRegion *ccsr,
2104d4f5 789 IrqLines *irqs)
d85937e6 790{
03f04809
IM
791 MachineState *machine = MACHINE(pms);
792 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(pms);
d85937e6
SW
793 DeviceState *dev = NULL;
794 SysBusDevice *s;
d85937e6
SW
795
796 if (kvm_enabled()) {
fe656ebd 797 Error *err = NULL;
d85937e6 798
446f16a6 799 if (machine_kernel_irqchip_allowed(machine)) {
03f04809 800 dev = ppce500_init_mpic_kvm(pmc, irqs, &err);
d85937e6 801 }
446f16a6 802 if (machine_kernel_irqchip_required(machine) && !dev) {
c29b77f9
MA
803 error_reportf_err(err,
804 "kernel_irqchip requested but unavailable: ");
fe656ebd 805 exit(1);
d85937e6
SW
806 }
807 }
808
809 if (!dev) {
03f04809 810 dev = ppce500_init_mpic_qemu(pms, irqs);
d85937e6
SW
811 }
812
d85937e6 813 s = SYS_BUS_DEVICE(dev);
82fc73b6
SW
814 memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET,
815 s->mmio[0].memory);
816
c91c187f 817 return dev;
82fc73b6
SW
818}
819
016f7758
AG
820static void ppce500_power_off(void *opaque, int line, int on)
821{
822 if (on) {
cf83f140 823 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
016f7758
AG
824 }
825}
826
03f04809 827void ppce500_init(MachineState *machine)
1db09b84 828{
39186d8a 829 MemoryRegion *address_space_mem = get_system_memory();
2646c133 830 MemoryRegion *ram = g_new(MemoryRegion, 1);
03f04809
IM
831 PPCE500MachineState *pms = PPCE500_MACHINE(machine);
832 const PPCE500MachineClass *pmc = PPCE500_MACHINE_GET_CLASS(machine);
1db09b84 833 PCIBus *pci_bus;
e2684c0b 834 CPUPPCState *env = NULL;
3812c71f
AG
835 uint64_t loadaddr;
836 hwaddr kernel_base = -1LL;
837 int kernel_size = 0;
838 hwaddr dt_base = 0;
839 hwaddr initrd_base = 0;
840 int initrd_size = 0;
841 hwaddr cur_base = 0;
842 char *filename;
8d622594
DE
843 const char *payload_name;
844 bool kernel_as_payload;
3812c71f 845 hwaddr bios_entry = 0;
8d622594 846 target_long payload_size;
3812c71f
AG
847 struct boot_info *boot_info;
848 int dt_size;
82fc73b6 849 int i;
d575a6ce
BB
850 /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
851 * 4 respectively */
852 unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4};
2104d4f5 853 IrqLines *irqs;
c91c187f 854 DeviceState *dev, *mpicdev;
e2684c0b 855 CPUPPCState *firstenv = NULL;
3eddc1be 856 MemoryRegion *ccsr_addr_space;
dffb1dc2 857 SysBusDevice *s;
3eddc1be 858 PPCE500CCSRState *ccsr;
7abb479c 859 I2CBus *i2c;
1db09b84 860
2104d4f5 861 irqs = g_new0(IrqLines, smp_cpus);
e61c36d5 862 for (i = 0; i < smp_cpus; i++) {
397b457d 863 PowerPCCPU *cpu;
55e5c285 864 CPUState *cs;
e61c36d5 865 qemu_irq *input;
397b457d 866
59e816fd 867 cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
397b457d 868 env = &cpu->env;
55e5c285 869 cs = CPU(cpu);
1db09b84 870
00469dc3 871 if (env->mmu_model != POWERPC_MMU_BOOKE206) {
6f76b817
AF
872 error_report("MMU model %i not supported by this machine",
873 env->mmu_model);
00469dc3
VP
874 exit(1);
875 }
876
e61c36d5
AG
877 if (!firstenv) {
878 firstenv = env;
879 }
1db09b84 880
a915249f 881 input = (qemu_irq *)env->irq_inputs;
2104d4f5
GK
882 irqs[i].irq[OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT];
883 irqs[i].irq[OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT];
6a450df9 884 env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i;
03f04809 885 env->mpic_iack = pmc->ccsrbar_base + MPC8544_MPIC_REGS_OFFSET + 0xa0;
3b989d49 886
a34a92b9 887 ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500);
e61c36d5
AG
888
889 /* Register reset handler */
5c145dac
AG
890 if (!i) {
891 /* Primary CPU */
892 struct boot_info *boot_info;
893 boot_info = g_malloc0(sizeof(struct boot_info));
b3305981 894 qemu_register_reset(ppce500_cpu_reset, cpu);
5c145dac
AG
895 env->load_info = boot_info;
896 } else {
897 /* Secondary CPUs */
b3305981 898 qemu_register_reset(ppce500_cpu_reset_sec, cpu);
5c145dac 899 }
e61c36d5 900 }
3b989d49 901
e61c36d5 902 env = firstenv;
3b989d49 903
1db09b84
AJ
904 /* Fixup Memory size on a alignment boundary */
905 ram_size &= ~(RAM_SIZES_ALIGN - 1);
3ef96221 906 machine->ram_size = ram_size;
1db09b84
AJ
907
908 /* Register Memory */
e938ba0c 909 memory_region_allocate_system_memory(ram, NULL, "mpc8544ds.ram", ram_size);
2646c133 910 memory_region_add_subregion(address_space_mem, 0, ram);
1db09b84 911
3eddc1be
BB
912 dev = qdev_create(NULL, "e500-ccsr");
913 object_property_add_child(qdev_get_machine(), "e500-ccsr",
914 OBJECT(dev), NULL);
915 qdev_init_nofail(dev);
916 ccsr = CCSR(dev);
917 ccsr_addr_space = &ccsr->ccsr_space;
03f04809 918 memory_region_add_subregion(address_space_mem, pmc->ccsrbar_base,
3eddc1be 919 ccsr_addr_space);
dffb1dc2 920
03f04809 921 mpicdev = ppce500_init_mpic(pms, ccsr_addr_space, irqs);
d0b72631 922
1db09b84 923 /* Serial */
9bca0edb 924 if (serial_hd(0)) {
3eddc1be 925 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET,
c91c187f 926 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 927 serial_hd(0), DEVICE_BIG_ENDIAN);
2d48377a 928 }
1db09b84 929
9bca0edb 930 if (serial_hd(1)) {
3eddc1be 931 serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET,
c91c187f 932 0, qdev_get_gpio_in(mpicdev, 42), 399193,
9bca0edb 933 serial_hd(1), DEVICE_BIG_ENDIAN);
2d48377a 934 }
7abb479c
AR
935 /* I2C */
936 dev = qdev_create(NULL, "mpc-i2c");
937 s = SYS_BUS_DEVICE(dev);
938 qdev_init_nofail(dev);
939 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8544_I2C_IRQ));
940 memory_region_add_subregion(ccsr_addr_space, MPC8544_I2C_REGS_OFFSET,
941 sysbus_mmio_get_region(s, 0));
942 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
943 i2c_create_slave(i2c, "ds1338", RTC_REGS_OFFSET);
944
1db09b84 945
b0fb8423 946 /* General Utility device */
dffb1dc2
BB
947 dev = qdev_create(NULL, "mpc8544-guts");
948 qdev_init_nofail(dev);
949 s = SYS_BUS_DEVICE(dev);
3eddc1be 950 memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET,
dffb1dc2 951 sysbus_mmio_get_region(s, 0));
b0fb8423 952
1db09b84 953 /* PCI */
dffb1dc2 954 dev = qdev_create(NULL, "e500-pcihost");
e75ce32a
MD
955 object_property_add_child(qdev_get_machine(), "pci-host", OBJECT(dev),
956 &error_abort);
03f04809 957 qdev_prop_set_uint32(dev, "first_slot", pmc->pci_first_slot);
3016dca0 958 qdev_prop_set_uint32(dev, "first_pin_irq", pci_irq_nrs[0]);
dffb1dc2
BB
959 qdev_init_nofail(dev);
960 s = SYS_BUS_DEVICE(dev);
d575a6ce 961 for (i = 0; i < PCI_NUM_PINS; i++) {
c91c187f 962 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, pci_irq_nrs[i]));
d575a6ce
BB
963 }
964
3eddc1be 965 memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET,
dffb1dc2
BB
966 sysbus_mmio_get_region(s, 0));
967
d461e3b9 968 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0");
1db09b84
AJ
969 if (!pci_bus)
970 printf("couldn't create PCI controller!\n");
971
1db09b84 972 if (pci_bus) {
1db09b84
AJ
973 /* Register network interfaces. */
974 for (i = 0; i < nb_nics; i++) {
52310c3f 975 pci_nic_init_nofail(&nd_table[i], pci_bus, "virtio-net-pci", NULL);
1db09b84
AJ
976 }
977 }
978
5c145dac 979 /* Register spinning region */
03f04809 980 sysbus_create_simple("e500-spin", pmc->spin_base, NULL);
5c145dac 981
03f04809 982 if (pmc->has_mpc8xxx_gpio) {
016f7758
AG
983 qemu_irq poweroff_irq;
984
b88e77f4
AG
985 dev = qdev_create(NULL, "mpc8xxx_gpio");
986 s = SYS_BUS_DEVICE(dev);
987 qdev_init_nofail(dev);
c91c187f 988 sysbus_connect_irq(s, 0, qdev_get_gpio_in(mpicdev, MPC8XXX_GPIO_IRQ));
b88e77f4
AG
989 memory_region_add_subregion(ccsr_addr_space, MPC8XXX_GPIO_OFFSET,
990 sysbus_mmio_get_region(s, 0));
016f7758
AG
991
992 /* Power Off GPIO at Pin 0 */
993 poweroff_irq = qemu_allocate_irq(ppce500_power_off, NULL, 0);
994 qdev_connect_gpio_out(dev, 0, poweroff_irq);
b88e77f4
AG
995 }
996
f7087343 997 /* Platform Bus Device */
03f04809 998 if (pmc->has_platform_bus) {
f7087343
AG
999 dev = qdev_create(NULL, TYPE_PLATFORM_BUS_DEVICE);
1000 dev->id = TYPE_PLATFORM_BUS_DEVICE;
03f04809
IM
1001 qdev_prop_set_uint32(dev, "num_irqs", pmc->platform_bus_num_irqs);
1002 qdev_prop_set_uint32(dev, "mmio_size", pmc->platform_bus_size);
f7087343 1003 qdev_init_nofail(dev);
a3fc8396 1004 pms->pbus_dev = PLATFORM_BUS_DEVICE(dev);
f7087343 1005
a3fc8396 1006 s = SYS_BUS_DEVICE(pms->pbus_dev);
03f04809
IM
1007 for (i = 0; i < pmc->platform_bus_num_irqs; i++) {
1008 int irqn = pmc->platform_bus_first_irq + i;
c91c187f 1009 sysbus_connect_irq(s, i, qdev_get_gpio_in(mpicdev, irqn));
f7087343
AG
1010 }
1011
1012 memory_region_add_subregion(address_space_mem,
03f04809 1013 pmc->platform_bus_base,
f7087343
AG
1014 sysbus_mmio_get_region(s, 0));
1015 }
1016
8d622594
DE
1017 /*
1018 * Smart firmware defaults ahead!
1019 *
1020 * We follow the following table to select which payload we execute.
1021 *
1022 * -kernel | -bios | payload
1023 * ---------+-------+---------
1024 * N | Y | u-boot
1025 * N | N | u-boot
1026 * Y | Y | u-boot
1027 * Y | N | kernel
1028 *
1029 * This ensures backwards compatibility with how we used to expose
1030 * -kernel to users but allows them to run through u-boot as well.
1031 */
1032 kernel_as_payload = false;
1033 if (bios_name == NULL) {
1034 if (machine->kernel_filename) {
1035 payload_name = machine->kernel_filename;
1036 kernel_as_payload = true;
1037 } else {
1038 payload_name = "u-boot.e500";
1039 }
1040 } else {
1041 payload_name = bios_name;
1042 }
1043
1044 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, payload_name);
1045
4366e1db
LM
1046 payload_size = load_elf(filename, NULL, NULL, NULL,
1047 &bios_entry, &loadaddr, NULL,
8d622594
DE
1048 1, PPC_ELF_MACHINE, 0, 0);
1049 if (payload_size < 0) {
1050 /*
1051 * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
1052 * ePAPR compliant kernel
1053 */
f831f955 1054 loadaddr = LOAD_UIMAGE_LOADADDR_INVALID;
8d622594
DE
1055 payload_size = load_uimage(filename, &bios_entry, &loadaddr, NULL,
1056 NULL, NULL);
1057 if (payload_size < 0) {
371b74e2 1058 error_report("could not load firmware '%s'", filename);
8d622594
DE
1059 exit(1);
1060 }
1061 }
1062
1063 g_free(filename);
1064
1065 if (kernel_as_payload) {
1066 kernel_base = loadaddr;
1067 kernel_size = payload_size;
1068 }
1069
1070 cur_base = loadaddr + payload_size;
ab3dd749 1071 if (cur_base < 32 * MiB) {
b4a5f24a 1072 /* u-boot occupies memory up to 32MB, so load blobs above */
ab3dd749 1073 cur_base = 32 * MiB;
b4a5f24a 1074 }
8d622594
DE
1075
1076 /* Load bare kernel only if no bios/u-boot has been provided */
1077 if (machine->kernel_filename && !kernel_as_payload) {
3812c71f
AG
1078 kernel_base = cur_base;
1079 kernel_size = load_image_targphys(machine->kernel_filename,
1080 cur_base,
1081 ram_size - cur_base);
1db09b84 1082 if (kernel_size < 0) {
6f76b817
AF
1083 error_report("could not load kernel '%s'",
1084 machine->kernel_filename);
1db09b84
AJ
1085 exit(1);
1086 }
528e536e 1087
3812c71f 1088 cur_base += kernel_size;
1db09b84
AJ
1089 }
1090
1091 /* Load initrd. */
3ef96221 1092 if (machine->initrd_filename) {
528e536e 1093 initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK;
3ef96221 1094 initrd_size = load_image_targphys(machine->initrd_filename, initrd_base,
d7585251 1095 ram_size - initrd_base);
1db09b84
AJ
1096
1097 if (initrd_size < 0) {
6f76b817
AF
1098 error_report("could not load initial ram disk '%s'",
1099 machine->initrd_filename);
1db09b84
AJ
1100 exit(1);
1101 }
528e536e
AG
1102
1103 cur_base = initrd_base + initrd_size;
1db09b84
AJ
1104 }
1105
3812c71f 1106 /*
8d622594
DE
1107 * Reserve space for dtb behind the kernel image because Linux has a bug
1108 * where it can only handle the dtb if it's within the first 64MB of where
1109 * <kernel> starts. dtb cannot not reach initrd_base because INITRD_LOAD_PAD
1110 * ensures enough space between kernel and initrd.
3812c71f 1111 */
8d622594
DE
1112 dt_base = (loadaddr + payload_size + DTC_LOAD_PAD) & ~DTC_PAD_MASK;
1113 if (dt_base + DTB_MAX_SIZE > ram_size) {
371b74e2 1114 error_report("not enough memory for device tree");
1db09b84 1115 exit(1);
3812c71f 1116 }
1db09b84 1117
03f04809 1118 dt_size = ppce500_prep_device_tree(pms, dt_base,
3812c71f
AG
1119 initrd_base, initrd_size,
1120 kernel_base, kernel_size);
1121 if (dt_size < 0) {
6f76b817 1122 error_report("couldn't load device tree");
3812c71f 1123 exit(1);
1db09b84 1124 }
3812c71f
AG
1125 assert(dt_size < DTB_MAX_SIZE);
1126
1127 boot_info = env->load_info;
1128 boot_info->entry = bios_entry;
1129 boot_info->dt_base = dt_base;
1130 boot_info->dt_size = dt_size;
1db09b84 1131}
3eddc1be 1132
d0c2b0d0 1133static void e500_ccsr_initfn(Object *obj)
3eddc1be 1134{
d0c2b0d0
XZ
1135 PPCE500CCSRState *ccsr = CCSR(obj);
1136 memory_region_init(&ccsr->ccsr_space, obj, "e500-ccsr",
3eddc1be 1137 MPC8544_CCSRBAR_SIZE);
3eddc1be
BB
1138}
1139
1140static const TypeInfo e500_ccsr_info = {
1141 .name = TYPE_CCSR,
1142 .parent = TYPE_SYS_BUS_DEVICE,
1143 .instance_size = sizeof(PPCE500CCSRState),
d0c2b0d0 1144 .instance_init = e500_ccsr_initfn,
3eddc1be
BB
1145};
1146
03f04809
IM
1147static const TypeInfo ppce500_info = {
1148 .name = TYPE_PPCE500_MACHINE,
1149 .parent = TYPE_MACHINE,
1150 .abstract = true,
a3fc8396 1151 .instance_size = sizeof(PPCE500MachineState),
03f04809
IM
1152 .class_size = sizeof(PPCE500MachineClass),
1153};
1154
3eddc1be
BB
1155static void e500_register_types(void)
1156{
1157 type_register_static(&e500_ccsr_info);
03f04809 1158 type_register_static(&ppce500_info);
3eddc1be
BB
1159}
1160
1161type_init(e500_register_types)