]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CPCI405.h
i2c, multibus: get rid of CONFIG_I2C_MUX
[people/ms/u-boot.git] / include / configs / CPCI405.h
CommitLineData
c609719b
WD
1/*
2 * (C) Copyright 2001
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
c837dcb1 37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
c609719b
WD
38#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
39
2ae18241
WD
40#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
41
c837dcb1 42#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
3a8f28d0 43#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
c609719b 44
c837dcb1 45#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
c609719b
WD
46
47#define CONFIG_BAUDRATE 9600
48#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
49
c609719b 50#undef CONFIG_BOOTARGS
a20b27a3
SR
51#undef CONFIG_BOOTCOMMAND
52
53#define CONFIG_PREBOOT /* enable preboot variable */
c609719b
WD
54
55#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 56#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
c609719b 57
96e21f86 58#define CONFIG_PPC4xx_EMAC
c609719b 59#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 60#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 61#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
6f35c531
MF
62#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
63
6f35c531 64#undef CONFIG_HAS_ETH1
c609719b 65
5d2ebe1b
JL
66/*
67 * BOOTP options
68 */
69#define CONFIG_BOOTP_SUBNETMASK
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_DNS
74#define CONFIG_BOOTP_DNS2
75#define CONFIG_BOOTP_SEND_HOSTNAME
76
9919f13c 77
49cf7e8e
JL
78/*
79 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#define CONFIG_CMD_DHCP
84#define CONFIG_CMD_PCI
85#define CONFIG_CMD_IRQ
86#define CONFIG_CMD_IDE
87#define CONFIG_CMD_FAT
88#define CONFIG_CMD_ELF
89#define CONFIG_CMD_MII
90#define CONFIG_CMD_EEPROM
91
c609719b
WD
92
93#define CONFIG_MAC_PARTITION
94#define CONFIG_DOS_PARTITION
95
a20b27a3
SR
96#define CONFIG_SUPPORT_VFAT
97
c837dcb1 98#undef CONFIG_WATCHDOG /* watchdog disabled */
c609719b 99
c837dcb1 100#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
c609719b
WD
101
102/*
103 * Miscellaneous configurable options
104 */
6d0f6bcf
JCPV
105#define CONFIG_SYS_LONGHELP /* undef to save memory */
106#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
c609719b 107
6d0f6bcf 108#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
c609719b 109
49cf7e8e 110#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 111#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
c609719b 112#else
6d0f6bcf 113#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
c609719b 114#endif
6d0f6bcf
JCPV
115#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
116#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
117#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
c609719b 118
6d0f6bcf 119#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
c609719b 120
6d0f6bcf 121#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
c609719b 122
6d0f6bcf
JCPV
123#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
124#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
c609719b 125
550650dd
SR
126#define CONFIG_CONS_INDEX 1 /* Use UART0 */
127#define CONFIG_SYS_NS16550
128#define CONFIG_SYS_NS16550_SERIAL
129#define CONFIG_SYS_NS16550_REG_SIZE 1
130#define CONFIG_SYS_NS16550_CLK get_serial_clock()
131
6d0f6bcf 132#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 133#define CONFIG_SYS_BASE_BAUD 691200
c609719b
WD
134
135/* The following table includes the supported baudrates */
6d0f6bcf 136#define CONFIG_SYS_BAUDRATE_TABLE \
8bde7f77
WD
137 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
138 57600, 115200, 230400, 460800, 921600 }
c609719b 139
6d0f6bcf
JCPV
140#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
141#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
c609719b 142
6d0f6bcf 143#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
c609719b 144
a20b27a3
SR
145#define CONFIG_LOOPW 1 /* enable loopw command */
146
c609719b
WD
147#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
148
149/*-----------------------------------------------------------------------
150 * PCI stuff
151 *-----------------------------------------------------------------------
152 */
a20b27a3
SR
153#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
154#define PCI_HOST_FORCE 1 /* configure as pci host */
155#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
156
157#define CONFIG_PCI /* include pci support */
842033e6 158#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
a20b27a3
SR
159#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
160#define CONFIG_PCI_PNP /* do pci plug-and-play */
161 /* resource configuration */
162
163#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
164
165#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
166
167#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
168
6d0f6bcf
JCPV
169#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
170#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
171#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
172#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
173#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
174#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
175#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
176#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
177#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
468ebf19 178#define CONFIG_SYS_PCI_PTM2PCI (bd->bi_memsize) /* host use this pci address */
c609719b 179
82379b55
MF
180#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
181
c609719b
WD
182/*-----------------------------------------------------------------------
183 * IDE/ATA stuff
184 *-----------------------------------------------------------------------
185 */
c837dcb1
WD
186#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
187#undef CONFIG_IDE_LED /* no led for ide supported */
188#undef CONFIG_IDE_RESET /* no reset for ide supported */
c609719b 189
6d0f6bcf
JCPV
190#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
191#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
c609719b 192
6d0f6bcf
JCPV
193#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
194#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
c609719b 195
6d0f6bcf
JCPV
196#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
197#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
198#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
c609719b
WD
199
200/*-----------------------------------------------------------------------
201 * Start addresses for the final memory configuration
202 * (Set up by the startup code)
6d0f6bcf 203 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
c609719b 204 */
6d0f6bcf 205#define CONFIG_SYS_SDRAM_BASE 0x00000000
14d0a02a
WD
206#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE
207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
208#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
6d0f6bcf 209#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
c609719b
WD
210
211/*
212 * For booting Linux, the board info and command line data
213 * have to be in the first 8 MB of memory, since this is
214 * the maximum mapped by the Linux kernel during initialization.
215 */
6d0f6bcf 216#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
c609719b
WD
217/*-----------------------------------------------------------------------
218 * FLASH organization
219 */
6d0f6bcf
JCPV
220#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
221#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
c609719b 222
6d0f6bcf
JCPV
223#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
224#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
c609719b 225
6d0f6bcf
JCPV
226#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
227#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
228#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
c609719b
WD
229/*
230 * The following defines are added for buggy IOP480 byte interface.
231 * All other boards should use the standard values (CPCI405 etc.)
232 */
6d0f6bcf
JCPV
233#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
234#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
235#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
c609719b 236
6d0f6bcf 237#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
c609719b 238
6d0f6bcf
JCPV
239#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
240#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
241#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
a20b27a3 242
c609719b
WD
243#if 1 /* Use NVRAM for environment variables */
244/*-----------------------------------------------------------------------
245 * NVRAM organization
246 */
9314cee6 247#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
0e8d1586
JCPV
248#define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
249#define CONFIG_ENV_ADDR \
6d0f6bcf 250 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
c609719b
WD
251
252#else /* Use EEPROM for environment variables */
253
bb1f8b4f 254#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
255#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
256#define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
8bde7f77 257 /* total size of a CAT24WC08 is 1024 bytes */
c609719b
WD
258#endif
259
260/*-----------------------------------------------------------------------
261 * I2C EEPROM (CAT24WC08) for environment
262 */
263#define CONFIG_HARD_I2C /* I2c with hardware support */
d0b0dcaa 264#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
265#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
266#define CONFIG_SYS_I2C_SLAVE 0x7F
c609719b 267
6d0f6bcf
JCPV
268#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
269#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
c837dcb1 270/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
271#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
272#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
c609719b 273 /* 16 byte page write mode using*/
c837dcb1 274 /* last 4 bits of the address */
6d0f6bcf 275#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
c609719b 276
c609719b
WD
277/*
278 * Init Memory Controller:
279 *
280 * BR0/1 and OR0/1 (FLASH)
281 */
282
283#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
284#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
285
286/*-----------------------------------------------------------------------
287 * External Bus Controller (EBC) Setup
288 */
289
c837dcb1 290/* Memory Bank 0 (Flash Bank 0) initialization */
6d0f6bcf
JCPV
291#define CONFIG_SYS_EBC_PB0AP 0x92015480
292#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
c609719b 293
c837dcb1 294/* Memory Bank 1 (Flash Bank 1) initialization */
6d0f6bcf
JCPV
295#define CONFIG_SYS_EBC_PB1AP 0x92015480
296#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
c609719b 297
c837dcb1 298/* Memory Bank 2 (CAN0, 1, 2, Codeswitch) initialization */
6d0f6bcf
JCPV
299#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
300#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
c609719b 301
c837dcb1 302/* Memory Bank 3 (CompactFlash IDE) initialization */
6d0f6bcf
JCPV
303#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
304#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
c609719b 305
c837dcb1 306/* Memory Bank 4 (NVRAM) initialization */
6d0f6bcf
JCPV
307#define CONFIG_SYS_EBC_PB4AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
308#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
c609719b 309
c837dcb1 310/* Memory Bank 5 (Quart) initialization */
6d0f6bcf
JCPV
311#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
312#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
c609719b
WD
313
314/*-----------------------------------------------------------------------
315 * FPGA stuff
316 */
317
318/* FPGA program pin configuration */
6d0f6bcf
JCPV
319#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
320#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
321#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
322#define CONFIG_SYS_FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */
323#define CONFIG_SYS_FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */
c609719b
WD
324
325/*-----------------------------------------------------------------------
326 * Definitions for initial stack pointer and data area (in data cache)
327 */
328#if 1 /* test-only */
6d0f6bcf 329#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
c609719b 330
6d0f6bcf 331#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
c609719b 332#else
6d0f6bcf 333#define CONFIG_SYS_INIT_RAM_ADDR 0x00df0000 /* inside of SDRAM */
c609719b 334#endif
553f0982 335#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
25ddd1fb 336#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 337#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
c609719b 338
c609719b 339#endif /* __CONFIG_H */