]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CPCI405AB.h
Blackfin: unify default I2C settings for ADI boards
[people/ms/u-boot.git] / include / configs / CPCI405AB.h
CommitLineData
d4629c8c
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
c837dcb1 37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
d4629c8c 38#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
c837dcb1
WD
39#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40#define CONFIG_CPCI405AB 1 /* ...and special AB version */
d4629c8c 41
c837dcb1 42#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
3a8f28d0 43#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
d4629c8c 44
a20b27a3 45#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
d4629c8c
SR
46
47#define CONFIG_BAUDRATE 9600
48#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
49
d4629c8c 50#undef CONFIG_BOOTARGS
a20b27a3
SR
51#undef CONFIG_BOOTCOMMAND
52
53#define CONFIG_PREBOOT /* enable preboot variable */
d4629c8c 54
c837dcb1 55#undef CONFIG_LOADS_ECHO /* echo on for serial download */
6d0f6bcf 56#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
d4629c8c 57
96e21f86 58#define CONFIG_PPC4xx_EMAC
d4629c8c 59#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 60#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 61#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
6f35c531
MF
62#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
63
64#define CONFIG_NET_MULTI 1
65#undef CONFIG_HAS_ETH1
d4629c8c
SR
66
67#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
68
5d2ebe1b
JL
69/*
70 * BOOTP options
71 */
72#define CONFIG_BOOTP_SUBNETMASK
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_DNS
77#define CONFIG_BOOTP_DNS2
78#define CONFIG_BOOTP_SEND_HOSTNAME
79
d4629c8c 80
49cf7e8e
JL
81/*
82 * Command line configuration.
83 */
84#include <config_cmd_default.h>
85
86#define CONFIG_CMD_DHCP
87#define CONFIG_CMD_PCI
88#define CONFIG_CMD_IRQ
89#define CONFIG_CMD_IDE
90#define CONFIG_CMD_FAT
91#define CONFIG_CMD_ELF
92#define CONFIG_CMD_DATE
49cf7e8e
JL
93#define CONFIG_CMD_I2C
94#define CONFIG_CMD_MII
95#define CONFIG_CMD_PING
3ba605d4 96#define CONFIG_CMD_BSP
49cf7e8e
JL
97#define CONFIG_CMD_EEPROM
98
d4629c8c
SR
99
100#define CONFIG_MAC_PARTITION
101#define CONFIG_DOS_PARTITION
102
a20b27a3
SR
103#define CONFIG_SUPPORT_VFAT
104
c837dcb1 105#undef CONFIG_WATCHDOG /* watchdog disabled */
d4629c8c 106
c837dcb1 107#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
d4629c8c
SR
108
109/*
110 * Miscellaneous configurable options
111 */
6d0f6bcf
JCPV
112#define CONFIG_SYS_LONGHELP /* undef to save memory */
113#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
d4629c8c 114
6d0f6bcf
JCPV
115#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
116#ifdef CONFIG_SYS_HUSH_PARSER
117#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
d4629c8c
SR
118#endif
119
49cf7e8e 120#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 121#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
d4629c8c 122#else
6d0f6bcf 123#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
d4629c8c 124#endif
6d0f6bcf
JCPV
125#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
126#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
127#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
d4629c8c 128
6d0f6bcf 129#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
d4629c8c 130
6d0f6bcf 131#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
d4629c8c 132
6d0f6bcf
JCPV
133#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
134#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
d4629c8c 135
6d0f6bcf 136#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 137#define CONFIG_SYS_BASE_BAUD 691200
d4629c8c
SR
138
139/* The following table includes the supported baudrates */
6d0f6bcf 140#define CONFIG_SYS_BAUDRATE_TABLE \
8bde7f77
WD
141 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
142 57600, 115200, 230400, 460800, 921600 }
d4629c8c 143
6d0f6bcf
JCPV
144#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
145#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
d4629c8c 146
6d0f6bcf 147#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
d4629c8c 148
ac53ee83
MF
149#define CONFIG_CMDLINE_EDITING /* add command line history */
150
d4629c8c
SR
151#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
152
c837dcb1 153#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
d4629c8c 154
75511b47
MF
155#define CONFIG_AUTOBOOT_KEYED 1
156#define CONFIG_AUTOBOOT_PROMPT \
157 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
158#undef CONFIG_AUTOBOOT_DELAY_STR
159#define CONFIG_AUTOBOOT_STOP_STR " "
160
6d0f6bcf 161#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
53cf9435 162
d4629c8c
SR
163/*-----------------------------------------------------------------------
164 * PCI stuff
165 *-----------------------------------------------------------------------
166 */
c837dcb1
WD
167#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
168#define PCI_HOST_FORCE 1 /* configure as pci host */
169#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
170
171#define CONFIG_PCI /* include pci support */
172#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
173#define CONFIG_PCI_PNP /* do pci plug-and-play */
174 /* resource configuration */
175
176#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
177
a20b27a3
SR
178#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
179
c837dcb1
WD
180#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
181
6d0f6bcf
JCPV
182#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
183#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
184#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
185#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
186#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
187#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
188#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
189#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
190#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
191#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
d4629c8c 192
82379b55
MF
193#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
194
d4629c8c
SR
195/*-----------------------------------------------------------------------
196 * IDE/ATA stuff
197 *-----------------------------------------------------------------------
198 */
c837dcb1
WD
199#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
200#undef CONFIG_IDE_LED /* no led for ide supported */
d4629c8c
SR
201#define CONFIG_IDE_RESET 1 /* reset for ide supported */
202
6d0f6bcf
JCPV
203#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
204#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
d4629c8c 205
6d0f6bcf
JCPV
206#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
207#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
d4629c8c 208
6d0f6bcf
JCPV
209#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
210#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
211#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
d4629c8c
SR
212
213/*-----------------------------------------------------------------------
214 * Start addresses for the final memory configuration
215 * (Set up by the startup code)
6d0f6bcf 216 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
d4629c8c 217 */
6d0f6bcf
JCPV
218#define CONFIG_SYS_SDRAM_BASE 0x00000000
219#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
220#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
221#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
222#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
d4629c8c 223
3ba605d4
MF
224#define CONFIG_PRAM 0 /* use pram variable to overwrite */
225
d4629c8c
SR
226/*
227 * For booting Linux, the board info and command line data
228 * have to be in the first 8 MB of memory, since this is
229 * the maximum mapped by the Linux kernel during initialization.
230 */
6d0f6bcf 231#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
ac53ee83
MF
232
233#define CONFIG_OF_LIBFDT
234#define CONFIG_OF_BOARD_SETUP
235
d4629c8c
SR
236/*-----------------------------------------------------------------------
237 * FLASH organization
238 */
6d0f6bcf
JCPV
239#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
240#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
d4629c8c 241
6d0f6bcf
JCPV
242#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
243#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
d4629c8c 244
6d0f6bcf
JCPV
245#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
246#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
247#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
d4629c8c
SR
248/*
249 * The following defines are added for buggy IOP480 byte interface.
250 * All other boards should use the standard values (CPCI405 etc.)
251 */
6d0f6bcf
JCPV
252#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
253#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
254#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
d4629c8c 255
6d0f6bcf 256#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
d4629c8c 257
d4629c8c 258/*-----------------------------------------------------------------------
2853d29b 259 * I2C EEPROM (CAT24WC32) for environment
d4629c8c 260 */
2853d29b 261#define CONFIG_HARD_I2C /* I2c with hardware support */
d0b0dcaa 262#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
263#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
264#define CONFIG_SYS_I2C_SLAVE 0x7F
d4629c8c 265
6d0f6bcf
JCPV
266#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
267#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
c837dcb1 268/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
269#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
270#define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom used! */
271#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
2853d29b 272 /* 32 byte page write mode using*/
c837dcb1 273 /* last 5 bits of the address */
6d0f6bcf 274#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
2853d29b
SR
275
276/* Use EEPROM for environment variables */
d4629c8c 277
bb1f8b4f 278#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
279#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
280#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
2853d29b 281 /* total size of a CAT24WC32 is 4096 bytes */
d4629c8c 282
6d0f6bcf
JCPV
283#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
284#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
285#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
d4629c8c 286
d4629c8c
SR
287/*
288 * Init Memory Controller:
289 *
290 * BR0/1 and OR0/1 (FLASH)
291 */
292
293#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
294#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
295
296/*-----------------------------------------------------------------------
297 * External Bus Controller (EBC) Setup
298 */
299
c837dcb1 300/* Memory Bank 0 (Flash Bank 0) initialization */
6d0f6bcf
JCPV
301#define CONFIG_SYS_EBC_PB0AP 0x92015480
302#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
d4629c8c 303
c837dcb1 304/* Memory Bank 1 (Flash Bank 1) initialization */
6d0f6bcf
JCPV
305#define CONFIG_SYS_EBC_PB1AP 0x92015480
306#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
d4629c8c 307
c837dcb1 308/* Memory Bank 2 (CAN0, 1) initialization */
6d0f6bcf
JCPV
309#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
310#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
311#define CONFIG_SYS_LED_ADDR 0xF0000380
d4629c8c 312
c837dcb1 313/* Memory Bank 3 (CompactFlash IDE) initialization */
6d0f6bcf
JCPV
314#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
315#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
d4629c8c 316
c837dcb1 317/* Memory Bank 4 (NVRAM/RTC) initialization */
6d0f6bcf
JCPV
318/*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
319#define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
320#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
d4629c8c 321
c837dcb1 322/* Memory Bank 5 (optional Quart) initialization */
6d0f6bcf
JCPV
323#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
324#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
d4629c8c 325
c837dcb1 326/* Memory Bank 6 (FPGA internal) initialization */
6d0f6bcf
JCPV
327#define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
328#define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
329#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
d4629c8c
SR
330
331/*-----------------------------------------------------------------------
332 * FPGA stuff
333 */
334/* FPGA internal regs */
6d0f6bcf
JCPV
335#define CONFIG_SYS_FPGA_MODE 0x00
336#define CONFIG_SYS_FPGA_STATUS 0x02
337#define CONFIG_SYS_FPGA_TS 0x04
338#define CONFIG_SYS_FPGA_TS_LOW 0x06
339#define CONFIG_SYS_FPGA_TS_CAP0 0x10
340#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
341#define CONFIG_SYS_FPGA_TS_CAP1 0x14
342#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
343#define CONFIG_SYS_FPGA_TS_CAP2 0x18
344#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
345#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
346#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
d4629c8c
SR
347
348/* FPGA Mode Reg */
6d0f6bcf
JCPV
349#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
350#define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
351#define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
352#define CONFIG_SYS_FPGA_MODE_1WIRE_DIR 0x0100 /* dir=1 -> output */
353#define CONFIG_SYS_FPGA_MODE_SIM_OK_DIR 0x0200
354#define CONFIG_SYS_FPGA_MODE_TESTRIG_FAIL_DIR 0x0400
355#define CONFIG_SYS_FPGA_MODE_1WIRE 0x1000
356#define CONFIG_SYS_FPGA_MODE_SIM_OK 0x2000 /* wired-or net from all devices */
357#define CONFIG_SYS_FPGA_MODE_TESTRIG_FAIL 0x4000
d4629c8c
SR
358
359/* FPGA Status Reg */
6d0f6bcf
JCPV
360#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
361#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
362#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
363#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
364#define CONFIG_SYS_FPGA_STATUS_1WIRE 0x1000
365#define CONFIG_SYS_FPGA_STATUS_SIM_OK 0x2000
d4629c8c 366
6d0f6bcf
JCPV
367#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
368#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S30 */
d4629c8c
SR
369
370/* FPGA program pin configuration */
6d0f6bcf
JCPV
371#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
372#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
373#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
374#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
375#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
d4629c8c
SR
376
377/*-----------------------------------------------------------------------
378 * Definitions for initial stack pointer and data area (in data cache)
379 */
6d0f6bcf 380#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
d4629c8c 381
6d0f6bcf
JCPV
382#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
383#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
384#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
385#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
386#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
d4629c8c
SR
387
388
389/*
390 * Internal Definitions
391 *
392 * Boot Flags
393 */
394#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
395#define BOOTFLAG_WARM 0x02 /* Software reboot */
396
397#endif /* __CONFIG_H */