]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CPCI405AB.h
Changed PPC4xx EMAC driver to require CONFIG_PPC4xx_EMAC
[people/ms/u-boot.git] / include / configs / CPCI405AB.h
CommitLineData
d4629c8c
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
c837dcb1 37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
d4629c8c 38#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
c837dcb1
WD
39#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40#define CONFIG_CPCI405AB 1 /* ...and special AB version */
d4629c8c 41
c837dcb1 42#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
d4629c8c 43
a20b27a3 44#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
d4629c8c
SR
45
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
d4629c8c 49#undef CONFIG_BOOTARGS
a20b27a3
SR
50#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
d4629c8c 53
c837dcb1 54#undef CONFIG_LOADS_ECHO /* echo on for serial download */
6d0f6bcf 55#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
d4629c8c 56
96e21f86 57#define CONFIG_PPC4xx_EMAC
d4629c8c 58#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 59#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 60#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
6f35c531
MF
61#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
62
63#define CONFIG_NET_MULTI 1
64#undef CONFIG_HAS_ETH1
d4629c8c
SR
65
66#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
67
5d2ebe1b
JL
68/*
69 * BOOTP options
70 */
71#define CONFIG_BOOTP_SUBNETMASK
72#define CONFIG_BOOTP_GATEWAY
73#define CONFIG_BOOTP_HOSTNAME
74#define CONFIG_BOOTP_BOOTPATH
75#define CONFIG_BOOTP_DNS
76#define CONFIG_BOOTP_DNS2
77#define CONFIG_BOOTP_SEND_HOSTNAME
78
d4629c8c 79
49cf7e8e
JL
80/*
81 * Command line configuration.
82 */
83#include <config_cmd_default.h>
84
85#define CONFIG_CMD_DHCP
86#define CONFIG_CMD_PCI
87#define CONFIG_CMD_IRQ
88#define CONFIG_CMD_IDE
89#define CONFIG_CMD_FAT
90#define CONFIG_CMD_ELF
91#define CONFIG_CMD_DATE
49cf7e8e
JL
92#define CONFIG_CMD_I2C
93#define CONFIG_CMD_MII
94#define CONFIG_CMD_PING
95#define CONFIG_CMD_EEPROM
96
d4629c8c
SR
97
98#define CONFIG_MAC_PARTITION
99#define CONFIG_DOS_PARTITION
100
a20b27a3
SR
101#define CONFIG_SUPPORT_VFAT
102
c837dcb1 103#undef CONFIG_WATCHDOG /* watchdog disabled */
d4629c8c 104
c837dcb1 105#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
d4629c8c
SR
106
107/*
108 * Miscellaneous configurable options
109 */
6d0f6bcf
JCPV
110#define CONFIG_SYS_LONGHELP /* undef to save memory */
111#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
d4629c8c 112
6d0f6bcf
JCPV
113#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
114#ifdef CONFIG_SYS_HUSH_PARSER
115#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
d4629c8c
SR
116#endif
117
49cf7e8e 118#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 119#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
d4629c8c 120#else
6d0f6bcf 121#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
d4629c8c 122#endif
6d0f6bcf
JCPV
123#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
124#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
125#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
d4629c8c 126
6d0f6bcf 127#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
d4629c8c 128
6d0f6bcf 129#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
d4629c8c 130
6d0f6bcf
JCPV
131#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
132#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
d4629c8c 133
6d0f6bcf
JCPV
134#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
135#define CONFIG_SYS_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
136#define CONFIG_SYS_BASE_BAUD 691200
d4629c8c
SR
137
138/* The following table includes the supported baudrates */
6d0f6bcf 139#define CONFIG_SYS_BAUDRATE_TABLE \
8bde7f77
WD
140 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
141 57600, 115200, 230400, 460800, 921600 }
d4629c8c 142
6d0f6bcf
JCPV
143#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
144#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
d4629c8c 145
6d0f6bcf 146#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
d4629c8c 147
ac53ee83
MF
148#define CONFIG_CMDLINE_EDITING /* add command line history */
149
d4629c8c
SR
150#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
151
c837dcb1 152#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
d4629c8c 153
6d0f6bcf 154#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
53cf9435 155
d4629c8c
SR
156/*-----------------------------------------------------------------------
157 * PCI stuff
158 *-----------------------------------------------------------------------
159 */
c837dcb1
WD
160#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
161#define PCI_HOST_FORCE 1 /* configure as pci host */
162#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
163
164#define CONFIG_PCI /* include pci support */
165#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
166#define CONFIG_PCI_PNP /* do pci plug-and-play */
167 /* resource configuration */
168
169#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
170
a20b27a3
SR
171#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
172
c837dcb1
WD
173#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
174
6d0f6bcf
JCPV
175#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
176#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
177#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
178#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
179#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
180#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
181#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
182#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
183#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
184#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
d4629c8c
SR
185
186/*-----------------------------------------------------------------------
187 * IDE/ATA stuff
188 *-----------------------------------------------------------------------
189 */
c837dcb1
WD
190#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
191#undef CONFIG_IDE_LED /* no led for ide supported */
d4629c8c
SR
192#define CONFIG_IDE_RESET 1 /* reset for ide supported */
193
6d0f6bcf
JCPV
194#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
195#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
d4629c8c 196
6d0f6bcf
JCPV
197#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
198#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
d4629c8c 199
6d0f6bcf
JCPV
200#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
201#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
202#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
d4629c8c
SR
203
204/*-----------------------------------------------------------------------
205 * Start addresses for the final memory configuration
206 * (Set up by the startup code)
6d0f6bcf 207 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
d4629c8c 208 */
6d0f6bcf
JCPV
209#define CONFIG_SYS_SDRAM_BASE 0x00000000
210#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
211#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
212#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
213#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
d4629c8c
SR
214
215/*
216 * For booting Linux, the board info and command line data
217 * have to be in the first 8 MB of memory, since this is
218 * the maximum mapped by the Linux kernel during initialization.
219 */
6d0f6bcf 220#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
ac53ee83
MF
221
222#define CONFIG_OF_LIBFDT
223#define CONFIG_OF_BOARD_SETUP
224
d4629c8c
SR
225/*-----------------------------------------------------------------------
226 * FLASH organization
227 */
6d0f6bcf
JCPV
228#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
229#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
d4629c8c 230
6d0f6bcf
JCPV
231#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
232#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
d4629c8c 233
6d0f6bcf
JCPV
234#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
235#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
236#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
d4629c8c
SR
237/*
238 * The following defines are added for buggy IOP480 byte interface.
239 * All other boards should use the standard values (CPCI405 etc.)
240 */
6d0f6bcf
JCPV
241#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
242#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
243#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
d4629c8c 244
6d0f6bcf 245#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
d4629c8c 246
d4629c8c 247/*-----------------------------------------------------------------------
2853d29b 248 * I2C EEPROM (CAT24WC32) for environment
d4629c8c 249 */
2853d29b 250#define CONFIG_HARD_I2C /* I2c with hardware support */
6d0f6bcf
JCPV
251#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
252#define CONFIG_SYS_I2C_SLAVE 0x7F
d4629c8c 253
6d0f6bcf
JCPV
254#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
255#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
c837dcb1 256/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
257#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
258#define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom used! */
259#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
2853d29b 260 /* 32 byte page write mode using*/
c837dcb1 261 /* last 5 bits of the address */
6d0f6bcf 262#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
2853d29b
SR
263
264/* Use EEPROM for environment variables */
d4629c8c 265
bb1f8b4f 266#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
267#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
268#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
2853d29b 269 /* total size of a CAT24WC32 is 4096 bytes */
d4629c8c 270
6d0f6bcf
JCPV
271#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
272#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
273#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
d4629c8c 274
d4629c8c
SR
275/*
276 * Init Memory Controller:
277 *
278 * BR0/1 and OR0/1 (FLASH)
279 */
280
281#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
282#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
283
284/*-----------------------------------------------------------------------
285 * External Bus Controller (EBC) Setup
286 */
287
c837dcb1 288/* Memory Bank 0 (Flash Bank 0) initialization */
6d0f6bcf
JCPV
289#define CONFIG_SYS_EBC_PB0AP 0x92015480
290#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
d4629c8c 291
c837dcb1 292/* Memory Bank 1 (Flash Bank 1) initialization */
6d0f6bcf
JCPV
293#define CONFIG_SYS_EBC_PB1AP 0x92015480
294#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
d4629c8c 295
c837dcb1 296/* Memory Bank 2 (CAN0, 1) initialization */
6d0f6bcf
JCPV
297#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
298#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
299#define CONFIG_SYS_LED_ADDR 0xF0000380
d4629c8c 300
c837dcb1 301/* Memory Bank 3 (CompactFlash IDE) initialization */
6d0f6bcf
JCPV
302#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
303#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
d4629c8c 304
c837dcb1 305/* Memory Bank 4 (NVRAM/RTC) initialization */
6d0f6bcf
JCPV
306/*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
307#define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
308#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
d4629c8c 309
c837dcb1 310/* Memory Bank 5 (optional Quart) initialization */
6d0f6bcf
JCPV
311#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
312#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
d4629c8c 313
c837dcb1 314/* Memory Bank 6 (FPGA internal) initialization */
6d0f6bcf
JCPV
315#define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
316#define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
317#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
d4629c8c
SR
318
319/*-----------------------------------------------------------------------
320 * FPGA stuff
321 */
322/* FPGA internal regs */
6d0f6bcf
JCPV
323#define CONFIG_SYS_FPGA_MODE 0x00
324#define CONFIG_SYS_FPGA_STATUS 0x02
325#define CONFIG_SYS_FPGA_TS 0x04
326#define CONFIG_SYS_FPGA_TS_LOW 0x06
327#define CONFIG_SYS_FPGA_TS_CAP0 0x10
328#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
329#define CONFIG_SYS_FPGA_TS_CAP1 0x14
330#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
331#define CONFIG_SYS_FPGA_TS_CAP2 0x18
332#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
333#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
334#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
d4629c8c
SR
335
336/* FPGA Mode Reg */
6d0f6bcf
JCPV
337#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
338#define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
339#define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
340#define CONFIG_SYS_FPGA_MODE_1WIRE_DIR 0x0100 /* dir=1 -> output */
341#define CONFIG_SYS_FPGA_MODE_SIM_OK_DIR 0x0200
342#define CONFIG_SYS_FPGA_MODE_TESTRIG_FAIL_DIR 0x0400
343#define CONFIG_SYS_FPGA_MODE_1WIRE 0x1000
344#define CONFIG_SYS_FPGA_MODE_SIM_OK 0x2000 /* wired-or net from all devices */
345#define CONFIG_SYS_FPGA_MODE_TESTRIG_FAIL 0x4000
d4629c8c
SR
346
347/* FPGA Status Reg */
6d0f6bcf
JCPV
348#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
349#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
350#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
351#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
352#define CONFIG_SYS_FPGA_STATUS_1WIRE 0x1000
353#define CONFIG_SYS_FPGA_STATUS_SIM_OK 0x2000
d4629c8c 354
6d0f6bcf
JCPV
355#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
356#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S30 */
d4629c8c
SR
357
358/* FPGA program pin configuration */
6d0f6bcf
JCPV
359#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
360#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
361#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
362#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
363#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
d4629c8c
SR
364
365/*-----------------------------------------------------------------------
366 * Definitions for initial stack pointer and data area (in data cache)
367 */
6d0f6bcf 368#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
d4629c8c 369
6d0f6bcf
JCPV
370#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
371#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
372#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
373#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
374#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
d4629c8c
SR
375
376
377/*
378 * Internal Definitions
379 *
380 * Boot Flags
381 */
382#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
383#define BOOTFLAG_WARM 0x02 /* Software reboot */
384
385#endif /* __CONFIG_H */