]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CPCI750.h
Retire CONFIG_COMMANDS finally.
[people/ms/u-boot.git] / include / configs / CPCI750.h
CommitLineData
a20b27a3
SR
1/*
2 * (C) Copyright 2001
3 * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
bfc81252 15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
a20b27a3
SR
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28/*************************************************************************
29 * (c) 2004 esd gmbh Hannover
30 *
31 *
32 * from db64360.h file
33 * by Reinhard Arlt reinhard.arlt@esd-electronics.com
34 *
35 ************************************************************************/
36
37
38#ifndef __CONFIG_H
39#define __CONFIG_H
40
a20b27a3
SR
41/* This define must be before the core.h include */
42#define CONFIG_CPCI750 1 /* this is an CPCI750 board */
43
44#ifndef __ASSEMBLY__
45#include <../board/Marvell/include/core.h>
46#endif
47/*-----------------------------------------------------*/
48
49#include "../board/esd/cpci750/local.h"
50
51/*
52 * High Level Configuration Options
53 * (easy to change)
54 */
55
56#define CONFIG_750FX /* we have a 750FX (override local.h) */
57
58#define CONFIG_CPCI750 1 /* this is an CPCI750 board */
59
bfc81252 60#define CONFIG_BAUDRATE 9600 /* console baudrate = 9600 */
a20b27a3
SR
61
62#undef CONFIG_ECC /* enable ECC support */
63
64/* which initialization functions to call for this board */
65#define CONFIG_MISC_INIT_R
66#define CONFIG_BOARD_PRE_INIT
67#define CONFIG_BOARD_EARLY_INIT_F 1
68
69#define CFG_BOARD_NAME "CPCI750"
70#define CONFIG_IDENT_STRING "Marvell 64360 + IBM750FX"
71
72/*#define CFG_HUSH_PARSER*/
a7b9fb91 73#define CFG_HUSH_PARSER
a20b27a3
SR
74
75#define CFG_PROMPT_HUSH_PS2 "> "
76
8078f1a5 77#define CONFIG_AUTO_COMPLETE 1
a7b9fb91 78
a20b27a3
SR
79/* Define which ETH port will be used for connecting the network */
80#define CFG_ETH_PORT ETH_0
81
82/*
83 * The following defines let you select what serial you want to use
84 * for your console driver.
85 *
86 * what to do:
bfc81252 87 * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial
a20b27a3
SR
88 * cable onto the second DUART channel, change the CFG_DUART port from 1
89 * to 0 below.
90 *
91 * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
92 * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
93 */
bfc81252 94#define CONFIG_MPSC
a20b27a3
SR
95#define CONFIG_MPSC_PORT 0
96
97/* to change the default ethernet port, use this define (options: 0, 1, 2) */
98#define CONFIG_NET_MULTI
bfc81252 99#define MV_ETH_DEVS 1
a20b27a3
SR
100#define CONFIG_ETHER_PORT 0
101
102#undef CONFIG_ETHER_PORT_MII /* use RMII */
103
104#define CONFIG_BOOTDELAY 5 /* autoboot disabled */
105
106#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
107
108#define CONFIG_ZERO_BOOTDELAY_CHECK
109
110
111#undef CONFIG_BOOTARGS
112
113/* -----------------------------------------------------------------------------
114 * New bootcommands for Marvell CPCI750 c 2002 Ingo Assmus
115 */
116
117#define CONFIG_IPADDR "192.168.0.185"
118
119#define CONFIG_SERIAL "AA000001"
120#define CONFIG_SERVERIP "10.0.0.79"
bfc81252 121#define CONFIG_ROOTPATH "/export/nfs_cpci750/%s"
a20b27a3
SR
122
123#define CONFIG_TESTDRAMDATA y
bfc81252 124#define CONFIG_TESTDRAMADDRESS n
a20b27a3
SR
125#define CONFIG_TESETDRAMWALK n
126
127/* ----------------------------------------------------------------------------- */
128
129
bfc81252
WD
130#define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
131#define CFG_LOADS_BAUD_CHANGE /* allow baudrate changes */
a20b27a3
SR
132
133#undef CONFIG_WATCHDOG /* watchdog disabled */
bfc81252 134#undef CONFIG_ALTIVEC /* undef to disable */
a20b27a3
SR
135
136#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
137 CONFIG_BOOTP_BOOTFILESIZE)
138
139
49cf7e8e
JL
140/*
141 * Command line configuration.
142 */
143#include <config_cmd_default.h>
144
145#define CONFIG_CMD_ASKENV
146#define CONFIG_CMD_I2C
147#define CONFIG_CMD_CACHE
148#define CONFIG_CMD_EEPROM
149#define CONFIG_CMD_PCI
150#define CONFIG_CMD_ELF
151#define CONFIG_CMD_DATE
152#define CONFIG_CMD_NET
153#define CONFIG_CMD_PING
154#define CONFIG_CMD_IDE
155#define CONFIG_CMD_FAT
156#define CONFIG_CMD_EXT2
a20b27a3 157
a20b27a3 158
49cf7e8e 159#define CONFIG_DOS_PARTITION
a20b27a3 160
a7b9fb91
SR
161#define CONFIG_USE_CPCIDVI
162
bfc81252 163#ifdef CONFIG_USE_CPCIDVI
a7b9fb91
SR
164#define CONFIG_VIDEO
165#define CONFIG_VIDEO_CT69000
166#define CONFIG_CFB_CONSOLE
167#define CONFIG_VIDEO_SW_CURSOR
168#define CONFIG_VIDEO_LOGO
169#define CONFIG_I8042_KBD
170#define CFG_ISA_IO 0
171#endif
172
a20b27a3
SR
173/*
174 * Miscellaneous configurable options
175 */
176#define CFG_I2C_EEPROM_ADDR_LEN 2
177#define CFG_I2C_MULTI_EEPROMS
bfc81252 178#define CFG_I2C_SPEED 80000 /* I2C speed default */
a20b27a3
SR
179
180#define CFG_GT_DUAL_CPU /* also for JTAG even with one cpu */
bfc81252
WD
181#define CFG_LONGHELP /* undef to save memory */
182#define CFG_PROMPT "=> " /* Monitor Command Prompt */
49cf7e8e 183#if defined(CONFIG_CMD_KGDB)
bfc81252 184#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
a20b27a3 185#else
bfc81252 186#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
a20b27a3 187#endif
bfc81252
WD
188#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
189#define CFG_MAXARGS 16 /* max number of command args */
a20b27a3
SR
190#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
191
192/*#define CFG_MEMTEST_START 0x00400000*/ /* memtest works on */
193/*#define CFG_MEMTEST_END 0x00C00000*/ /* 4 ... 12 MB in DRAM */
bfc81252 194/*#define CFG_MEMTEST_END 0x07c00000*/ /* 4 ... 124 MB in DRAM */
a20b27a3
SR
195
196/*
197#define CFG_DRAM_TEST
198 * DRAM tests
199 * CFG_DRAM_TEST - enables the following tests.
200 *
201 * CFG_DRAM_TEST_DATA - Enables test for shorted or open data lines
bfc81252
WD
202 * Environment variable 'test_dram_data' must be
203 * set to 'y'.
a20b27a3 204 * CFG_DRAM_TEST_DATA - Enables test to verify that each word is uniquely
bfc81252
WD
205 * addressable. Environment variable
206 * 'test_dram_address' must be set to 'y'.
a20b27a3 207 * CFG_DRAM_TEST_WALK - Enables test a 64-bit walking ones pattern test.
bfc81252
WD
208 * This test takes about 6 minutes to test 64 MB.
209 * Environment variable 'test_dram_walk' must be
210 * set to 'y'.
a20b27a3
SR
211 */
212#define CFG_DRAM_TEST
213#if defined(CFG_DRAM_TEST)
214#define CFG_MEMTEST_START 0x00400000 /* memtest works on */
215/*#define CFG_MEMTEST_END 0x00C00000*/ /* 4 ... 12 MB in DRAM */
bfc81252 216#define CFG_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */
a20b27a3
SR
217#define CFG_DRAM_TEST_DATA
218#define CFG_DRAM_TEST_ADDRESS
219#define CFG_DRAM_TEST_WALK
220#endif /* CFG_DRAM_TEST */
221
222#define CONFIG_DISPLAY_MEMMAP /* at the end of the bootprocess show the memory map */
223#undef CFG_DISPLAY_DIMM_SPD_CONTENT /* show SPD content during boot */
224
bfc81252 225#define CFG_LOAD_ADDR 0x00300000 /* default load address */
a20b27a3 226
bfc81252
WD
227#define CFG_HZ 1000 /* decr freq: 1ms ticks */
228#define CFG_BUS_HZ 133000000 /* 133 MHz (CPU = 5*Bus = 666MHz) */
a20b27a3
SR
229#define CFG_BUS_CLK CFG_BUS_HZ
230
231#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
232
233#define CFG_TCLK 133000000
234
235/*#define CFG_750FX_HID0 0x8000c084*/
236#define CFG_750FX_HID0 0x80008484
237#define CFG_750FX_HID1 0x54800000
238#define CFG_750FX_HID2 0x00000000
239
240/*
241 * Low Level Configuration Settings
242 * (address mappings, register initial values, etc.)
243 * You should know what you are doing if you make changes here.
244 */
245
246/*-----------------------------------------------------------------------
247 * Definitions for initial stack pointer and data area
248 */
249
250 /*
251 * When locking data in cache you should point the CFG_INIT_RAM_ADDRESS
252 * To an unused memory region. The stack will remain in cache until RAM
253 * is initialized
254*/
bfc81252 255#undef CFG_INIT_RAM_LOCK
a20b27a3
SR
256/* #define CFG_INIT_RAM_ADDR 0x40000000*/ /* unused memory region */
257/* #define CFG_INIT_RAM_ADDR 0xfba00000*/ /* unused memory region */
258#define CFG_INIT_RAM_ADDR 0xf1080000 /* unused memory region */
259#define CFG_INIT_RAM_END 0x1000
260#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for init data */
261#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
262
263#define RELOCATE_INTERNAL_RAM_ADDR
264#ifdef RELOCATE_INTERNAL_RAM_ADDR
bfc81252 265/*#define CFG_INTERNAL_RAM_ADDR 0xfba00000*/
a20b27a3
SR
266#define CFG_INTERNAL_RAM_ADDR 0xf1080000
267#endif
268
269/*-----------------------------------------------------------------------
270 * Start addresses for the final memory configuration
271 * (Set up by the startup code)
272 * Please note that CFG_SDRAM_BASE _must_ start at 0
273 */
bfc81252 274#define CFG_SDRAM_BASE 0x00000000
a20b27a3 275/* Dummies for BAT 4-7 */
bfc81252
WD
276#define CFG_SDRAM1_BASE 0x10000000 /* each 256 MByte */
277#define CFG_SDRAM2_BASE 0x20000000
278#define CFG_SDRAM3_BASE 0x30000000
279#define CFG_SDRAM4_BASE 0x40000000
a20b27a3 280#define CFG_RESET_ADDRESS 0xfff00100
bfc81252 281#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
a20b27a3 282#define CFG_MONITOR_BASE 0xfff00000
bfc81252 283#define CFG_MALLOC_LEN (128 << 10) /* Reserve 256 kB for malloc */
a20b27a3
SR
284
285/*-----------------------------------------------------------------------
286 * FLASH related
287 *----------------------------------------------------------------------*/
288
79830d59 289#define CFG_FLASH_CFI_DRIVER
a20b27a3 290#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
a20b27a3
SR
291#define CFG_FLASH_PROTECTION 1 /* use hardware protection */
292#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
bfc81252 293#define CFG_FLASH_BASE 0xfc000000 /* start of flash banks */
79830d59 294#define CFG_MAX_FLASH_BANKS 4 /* max number of memory banks */
bfc81252
WD
295#define CFG_FLASH_INCREMENT 0x01000000 /* size of flash bank */
296#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
297#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, \
298 CFG_FLASH_BASE + 1*CFG_FLASH_INCREMENT, \
299 CFG_FLASH_BASE + 2*CFG_FLASH_INCREMENT, \
300 CFG_FLASH_BASE + 3*CFG_FLASH_INCREMENT }
301#define CFG_FLASH_EMPTY_INFO 1 /* show if bank is empty */
a20b27a3
SR
302
303/* areas to map different things with the GT in physical space */
304#define CFG_DRAM_BANKS 4
305
306/* What to put in the bats. */
307#define CFG_MISC_REGION_BASE 0xf0000000
308
309/* Peripheral Device section */
310
311/*******************************************************/
bfc81252
WD
312/* We have on the cpci750 Board : */
313/* GT-Chipset Register Area */
314/* GT-Chipset internal SRAM 256k */
315/* SRAM on external device module */
316/* Real time clock on external device module */
317/* dobble UART on external device module */
318/* Data flash on external device module */
319/* Boot flash on external device module */
a20b27a3
SR
320/*******************************************************/
321#define CFG_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
bfc81252 322#define CFG_CPCI750_RESET_ADDR 0x14000000 /* After power on Reset the CPCI750 is here */
a20b27a3 323
bfc81252
WD
324#undef MARVEL_STANDARD_CFG
325#ifndef MARVEL_STANDARD_CFG
a20b27a3
SR
326/*++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++*/
327#define CFG_GT_REGS 0xf1000000 /* GT Registers will be mapped here */
328/*#define CFG_DEV_BASE 0xfc000000*/ /* GT Devices CS start here */
329#define CFG_INT_SRAM_BASE 0xf1080000 /* GT offers 256k internal fast SRAM */
330
331#define CFG_BOOT_SPACE 0xff000000 /* BOOT_CS0 flash 0 */
332#define CFG_DEV0_SPACE 0xfc000000 /* DEV_CS0 flash 1 */
333#define CFG_DEV1_SPACE 0xfd000000 /* DEV_CS1 flash 2 */
334#define CFG_DEV2_SPACE 0xfe000000 /* DEV_CS2 flash 3 */
335#define CFG_DEV3_SPACE 0xf0000000 /* DEV_CS3 nvram/can */
336
bfc81252
WD
337#define CFG_BOOT_SIZE _16M /* cpci750 flash 0 */
338#define CFG_DEV0_SIZE _16M /* cpci750 flash 1 */
339#define CFG_DEV1_SIZE _16M /* cpci750 flash 2 */
340#define CFG_DEV2_SIZE _16M /* cpci750 flash 3 */
341#define CFG_DEV3_SIZE _16M /* cpci750 nvram/can */
a20b27a3
SR
342
343/*++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++*/
344#endif
345
346/* Reset values for Port behavior (8bit/ 32bit, etc.) only corrected by device width */
347#define CFG_DEV0_PAR 0x8FDFFFFF /* 16 bit flash */
348#define CFG_DEV1_PAR 0x8FDFFFFF /* 16 bit flash */
349#define CFG_DEV2_PAR 0x8FDFFFFF /* 16 bit flash */
bfc81252 350#define CFG_DEV3_PAR 0x8FCFFFFF /* nvram/can */
a20b27a3
SR
351#define CFG_BOOT_PAR 0x8FDFFFFF /* 16 bit flash */
352
bfc81252
WD
353 /* c 4 a 8 2 4 1 c */
354 /* 33 22|2222|22 22|111 1|11 11|1 1 | | */
efe2a4d5
WD
355 /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */
356 /* 11|00|0100|10 10|100|0 00|10 0|100 0|001 1|100 */
357 /* 3| 0|.... ..| 2| 4 | 0 | 4 | 8 | 3 | 4 */
a20b27a3
SR
358
359
360/* MPP Control MV64360 Appendix P P. 632*/
bfc81252
WD
361#define CFG_MPP_CONTROL_0 0x00002222 /* */
362#define CFG_MPP_CONTROL_1 0x11110000 /* */
363#define CFG_MPP_CONTROL_2 0x11111111 /* */
364#define CFG_MPP_CONTROL_3 0x00001111 /* */
365/* #define CFG_SERIAL_PORT_MUX 0x00000102*/ /* */
a20b27a3
SR
366
367
368#define CFG_GPP_LEVEL_CONTROL 0xffffffff /* 1111 1111 1111 1111 1111 1111 1111 1111*/
369
370/* setup new config_value for MV64360 DDR-RAM To_do !! */
371/*# define CFG_SDRAM_CONFIG 0xd8e18200*/ /* 0x448 */
372/*# define CFG_SDRAM_CONFIG 0xd8e14400*/ /* 0x1400 */
373 /* GB has high prio.
374 idma has low prio
375 MPSC has low prio
376 pci has low prio 1 and 2
377 cpu has high prio
378 Data DQS pins == eight (DQS[7:0] foe x8 and x16 devices
379 ECC disable
380 non registered DRAM */
381 /* 31:26 25:22 21:20 19 18 17 16 */
bfc81252 382 /* 100001 0000 010 0 0 0 0 */
a20b27a3
SR
383 /* refresh_count=0x400
384 phisical interleaving disable
385 virtual interleaving enable */
386 /* 15 14 13:0 */
bfc81252 387 /* 0 1 0x400 */
a20b27a3
SR
388# define CFG_SDRAM_CONFIG 0x58200400 /* 0x1400 copied from Dink32 bzw. VxWorks*/
389
390
391/*-----------------------------------------------------------------------
392 * PCI stuff
393 *-----------------------------------------------------------------------
394 */
395
bfc81252
WD
396#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
397#define PCI_HOST_FORCE 1 /* configure as pci host */
398#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
a20b27a3 399
bfc81252
WD
400#define CONFIG_PCI /* include pci support */
401#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
402#define CONFIG_PCI_PNP /* do pci plug-and-play */
403#define CONFIG_PCI_SCAN_SHOW /* show devices on bus */
a20b27a3
SR
404
405/* PCI MEMORY MAP section */
406#define CFG_PCI0_MEM_BASE 0x80000000
407#define CFG_PCI0_MEM_SIZE _128M
408#define CFG_PCI1_MEM_BASE 0x88000000
409#define CFG_PCI1_MEM_SIZE _128M
410
411#define CFG_PCI0_0_MEM_SPACE (CFG_PCI0_MEM_BASE)
412#define CFG_PCI1_0_MEM_SPACE (CFG_PCI1_MEM_BASE)
413
a20b27a3
SR
414/* PCI I/O MAP section */
415#define CFG_PCI0_IO_BASE 0xfa000000
416#define CFG_PCI0_IO_SIZE _16M
417#define CFG_PCI1_IO_BASE 0xfb000000
418#define CFG_PCI1_IO_SIZE _16M
419
420#define CFG_PCI0_IO_SPACE (CFG_PCI0_IO_BASE)
421#define CFG_PCI0_IO_SPACE_PCI 0x00000000
422#define CFG_PCI1_IO_SPACE (CFG_PCI1_IO_BASE)
423#define CFG_PCI1_IO_SPACE_PCI 0x00000000
424
a7b9fb91
SR
425#define CFG_ISA_IO_BASE_ADDRESS (CFG_PCI0_IO_BASE)
426
a20b27a3
SR
427#if defined (CONFIG_750CX)
428#define CFG_PCI_IDSEL 0x0
429#else
430#define CFG_PCI_IDSEL 0x30
431#endif
432
433/*-----------------------------------------------------------------------
434 * IDE/ATA stuff
435 *-----------------------------------------------------------------------
436 */
bfc81252
WD
437#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
438#undef CONFIG_IDE_LED /* no led for ide supported */
439#define CONFIG_IDE_RESET /* no reset for ide supported */
440#define CONFIG_IDE_PREINIT /* check for units */
a20b27a3 441
bfc81252
WD
442#define CFG_IDE_MAXBUS 2 /* max. 1 IDE busses */
443#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 1 drives per IDE bus */
a20b27a3 444
bfc81252
WD
445#define CFG_ATA_BASE_ADDR 0
446#define CFG_ATA_IDE0_OFFSET 0
447#define CFG_ATA_IDE1_OFFSET 0
a20b27a3 448
bfc81252
WD
449#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
450#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
451#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
a20b27a3
SR
452
453
454/*----------------------------------------------------------------------
455 * Initial BAT mappings
456 */
457
458/* NOTES:
459 * 1) GUARDED and WRITE_THRU not allowed in IBATS
460 * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
461 */
462
463/* SDRAM */
464#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
465#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
466#define CFG_DBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
467#define CFG_DBAT0U CFG_IBAT0U
468
469/* init ram */
470#define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
471#define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_256K | BATU_VS | BATU_VP)
472#define CFG_DBAT1L CFG_IBAT1L
473#define CFG_DBAT1U CFG_IBAT1U
474
475/* PCI0, PCI1 in one BAT */
476#define CFG_IBAT2L BATL_NO_ACCESS
477#define CFG_IBAT2U CFG_DBAT2U
478#define CFG_DBAT2L (CFG_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
479#define CFG_DBAT2U (CFG_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
480
481/* GT regs, bootrom, all the devices, PCI I/O */
482#define CFG_IBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
483#define CFG_IBAT3U (CFG_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
484#define CFG_DBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
485#define CFG_DBAT3U CFG_IBAT3U
486
487/*
488 * 750FX IBAT and DBAT pairs (To_do: define regins for I(D)BAT4 - I(D)BAT7)
489 * IBAT4 and DBAT4
490 * FIXME: ingo disable BATs for Linux Kernel
491 */
492#undef SETUP_HIGH_BATS_FX750 /* don't initialize BATS 4-7 */
493/*#define SETUP_HIGH_BATS_FX750*/ /* initialize BATS 4-7 */
494
495#ifdef SETUP_HIGH_BATS_FX750
496#define CFG_IBAT4L (CFG_SDRAM1_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
497#define CFG_IBAT4U (CFG_SDRAM1_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
498#define CFG_DBAT4L (CFG_SDRAM1_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
499#define CFG_DBAT4U CFG_IBAT4U
500
501/* IBAT5 and DBAT5 */
502#define CFG_IBAT5L (CFG_SDRAM2_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
503#define CFG_IBAT5U (CFG_SDRAM2_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
504#define CFG_DBAT5L (CFG_SDRAM2_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
505#define CFG_DBAT5U CFG_IBAT5U
506
507/* IBAT6 and DBAT6 */
508#define CFG_IBAT6L (CFG_SDRAM3_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
509#define CFG_IBAT6U (CFG_SDRAM3_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
510#define CFG_DBAT6L (CFG_SDRAM3_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
511#define CFG_DBAT6U CFG_IBAT6U
512
513/* IBAT7 and DBAT7 */
514#define CFG_IBAT7L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
515#define CFG_IBAT7U (CFG_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
516#define CFG_DBAT7L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
517#define CFG_DBAT7U CFG_IBAT7U
518
519#else /* set em out of range for Linux !!!!!!!!!!! */
520#define CFG_IBAT4L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
521#define CFG_IBAT4U (CFG_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
522#define CFG_DBAT4L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
523#define CFG_DBAT4U CFG_IBAT4U
524
525/* IBAT5 and DBAT5 */
526#define CFG_IBAT5L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
527#define CFG_IBAT5U (CFG_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
528#define CFG_DBAT5L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
529#define CFG_DBAT5U CFG_IBAT4U
530
531/* IBAT6 and DBAT6 */
532#define CFG_IBAT6L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
533#define CFG_IBAT6U (CFG_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
534#define CFG_DBAT6L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
535#define CFG_DBAT6U CFG_IBAT4U
536
537/* IBAT7 and DBAT7 */
538#define CFG_IBAT7L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
539#define CFG_IBAT7U (CFG_SDRAM4_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
540#define CFG_DBAT7L (CFG_SDRAM4_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
541#define CFG_DBAT7U CFG_IBAT4U
542
543#endif
544/* FIXME: ingo end: disable BATs for Linux Kernel */
545
546/* I2C addresses for the two DIMM SPD chips */
547#define DIMM0_I2C_ADDR 0x51
548#define DIMM1_I2C_ADDR 0x52
549
550/*
551 * For booting Linux, the board info and command line data
552 * have to be in the first 8 MB of memory, since this is
553 * the maximum mapped by the Linux kernel during initialization.
554 */
bfc81252 555#define CFG_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
a20b27a3
SR
556
557/*-----------------------------------------------------------------------
558 * FLASH organization
559 */
560#define CFG_BOOT_FLASH_WIDTH 2 /* 16 bit */
561
562#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
563#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
564#define CFG_FLASH_LOCK_TOUT 500 /* Timeout for Flash Lock (in ms) */
565
566#if 0
bfc81252
WD
567#define CFG_ENV_IS_IN_FLASH 0
568#define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
a20b27a3
SR
569#define CFG_ENV_SECT_SIZE 0x10000
570#define CFG_ENV_ADDR 0xFFF78000 /* Marvell 8-Bit Bootflash last sector */
bfc81252 571/* #define CFG_ENV_ADDR (CFG_FLASH_BASE+CFG_MONITOR_LEN-CFG_ENV_SECT_SIZE) */
a20b27a3
SR
572#endif
573
574#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
575#define CFG_EEPROM_PAGE_WRITE_BITS 5
576#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
bfc81252 577#define CFG_I2C_EEPROM_ADDR 0x050
a20b27a3
SR
578#define CFG_ENV_OFFSET 0x200 /* environment starts at the beginning of the EEPROM */
579#define CFG_ENV_SIZE 0x600 /* 2048 bytes may be used for env vars*/
580
581#define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
582#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
bfc81252 583#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-0x40)
a20b27a3
SR
584
585/*-----------------------------------------------------------------------
586 * Cache Configuration
587 */
588#define CFG_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
49cf7e8e 589#if defined(CONFIG_CMD_KGDB)
a20b27a3
SR
590#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
591#endif
592
593/*-----------------------------------------------------------------------
594 * L2CR setup -- make sure this is right for your board!
595 * look in include/mpc74xx.h for the defines used here
596 */
597
598/*#define CFG_L2*/
599#undef CFG_L2
600
601/* #ifdef CONFIG_750CX*/
602#if defined (CONFIG_750CX) || defined (CONFIG_750FX)
603#define L2_INIT 0
604#else
bfc81252 605#define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
a20b27a3
SR
606 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
607#endif
608
609#define L2_ENABLE (L2_INIT | L2CR_L2E)
610
611/*
612 * Internal Definitions
613 *
614 * Boot Flags
615 */
bfc81252 616#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
a20b27a3
SR
617#define BOOTFLAG_WARM 0x02 /* Software reboot */
618
bfc81252 619#define CFG_BOARD_ASM_INIT 1
a20b27a3
SR
620
621#endif /* __CONFIG_H */