]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/IceCube.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[people/ms/u-boot.git] / include / configs / IceCube.h
CommitLineData
945af8d7 1/*
414eec35 2 * (C) Copyright 2003-2005
945af8d7
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
945af8d7
WD
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 * (easy to change)
14 */
15
cbd8a35c 16#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
fd428c05 17#define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
945af8d7
WD
18#define CONFIG_ICECUBE 1 /* ... on IceCube board */
19
2ae18241
WD
20/*
21 * Valid values for CONFIG_SYS_TEXT_BASE are:
22 * 0xFFF00000 boot high (standard configuration)
23 * 0xFF000000 boot low for 16 MiB boards
24 * 0xFF800000 boot low for 8 MiB boards
25 * 0x00100000 boot from RAM (for testing only)
26 */
27#ifndef CONFIG_SYS_TEXT_BASE
28#define CONFIG_SYS_TEXT_BASE 0xFFF00000
29#endif
30
6d0f6bcf 31#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
945af8d7 32
31d82672
BB
33#define CONFIG_HIGH_BATS 1 /* High BATs supported */
34
945af8d7
WD
35/*
36 * Serial console configuration
37 */
38#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
39#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
6d0f6bcf 40#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
945af8d7 41
96e48cf6 42
96e48cf6
WD
43/*
44 * PCI Mapping:
45 * 0x40000000 - 0x4fffffff - PCI Memory
46 * 0x50000000 - 0x50ffffff - PCI IO Space
47 */
b66a9383
RJ
48#define CONFIG_PCI
49
50#if defined(CONFIG_PCI)
96e48cf6
WD
51#define CONFIG_PCI_PNP 1
52#define CONFIG_PCI_SCAN_SHOW 1
f33fca22 53#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
96e48cf6
WD
54
55#define CONFIG_PCI_MEM_BUS 0x40000000
56#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
57#define CONFIG_PCI_MEM_SIZE 0x10000000
58
59#define CONFIG_PCI_IO_BUS 0x50000000
60#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
61#define CONFIG_PCI_IO_SIZE 0x01000000
b66a9383 62#endif
96e48cf6 63
6d0f6bcf 64#define CONFIG_SYS_XLB_PIPELINING 1
e1599e83 65
63ff004c 66#define CONFIG_MII 1
96e48cf6 67#define CONFIG_EEPRO100 1
6d0f6bcf 68#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
f54ebdfa 69#define CONFIG_NS8382X 1
96e48cf6 70
132ba5fd
WD
71/* Partitions */
72#define CONFIG_MAC_PARTITION
73#define CONFIG_DOS_PARTITION
64f70bed 74#define CONFIG_ISO_PARTITION
132ba5fd 75
80885a9d 76/* USB */
ae3b770e 77#define CONFIG_USB_OHCI_NEW
80885a9d 78#define CONFIG_USB_STORAGE
6d0f6bcf
JCPV
79#define CONFIG_SYS_OHCI_BE_CONTROLLER
80#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
81#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
82#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
83#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
84#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
ae3b770e 85
414eec35
WD
86#define CONFIG_TIMESTAMP /* Print image info with timestamp */
87
348f258f 88
945af8d7 89/*
11799434 90 * BOOTP options
945af8d7 91 */
11799434
JL
92#define CONFIG_BOOTP_BOOTFILESIZE
93#define CONFIG_BOOTP_BOOTPATH
94#define CONFIG_BOOTP_GATEWAY
95#define CONFIG_BOOTP_HOSTNAME
96
97
945af8d7 98/*
348f258f 99 * Command line configuration.
945af8d7 100 */
348f258f
JL
101#include <config_cmd_default.h>
102
103#define CONFIG_CMD_EEPROM
104#define CONFIG_CMD_FAT
105#define CONFIG_CMD_I2C
106#define CONFIG_CMD_IDE
107#define CONFIG_CMD_NFS
108#define CONFIG_CMD_SNTP
11799434
JL
109#define CONFIG_CMD_USB
110
111#if defined(CONFIG_PCI)
112#define CONFIG_CMD_PCI
113#endif
348f258f 114
945af8d7 115
14d0a02a 116#if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
6d0f6bcf
JCPV
117# define CONFIG_SYS_LOWBOOT 1
118# define CONFIG_SYS_LOWBOOT16 1
5cf9da48 119#endif
14d0a02a 120#if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
09e4b0c5 121#if defined(CONFIG_LITE5200B)
6d0f6bcf 122# error CONFIG_SYS_LOWBOOT08 is incompatible with the Lite5200B
09e4b0c5 123#else
6d0f6bcf
JCPV
124# define CONFIG_SYS_LOWBOOT 1
125# define CONFIG_SYS_LOWBOOT08 1
5cf9da48 126#endif
09e4b0c5 127#endif
5cf9da48 128
945af8d7
WD
129/*
130 * Autobooting
131 */
132#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
5cf9da48
WD
133
134#define CONFIG_PREBOOT "echo;" \
32bf3d14 135 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
5cf9da48
WD
136 "echo"
137
138#undef CONFIG_BOOTARGS
139
140#define CONFIG_EXTRA_ENV_SETTINGS \
141 "netdev=eth0\0" \
142 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 143 "nfsroot=${serverip}:${rootpath}\0" \
5cf9da48 144 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
145 "addip=setenv bootargs ${bootargs} " \
146 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
147 ":${hostname}:${netdev}:off panic=1\0" \
5cf9da48 148 "flash_nfs=run nfsargs addip;" \
fe126d8b 149 "bootm ${kernel_addr}\0" \
5cf9da48 150 "flash_self=run ramargs addip;" \
fe126d8b
WD
151 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
152 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
5cf9da48
WD
153 "rootpath=/opt/eldk/ppc_82xx\0" \
154 "bootfile=/tftpboot/MPC5200/uImage\0" \
155 ""
156
157#define CONFIG_BOOTCOMMAND "run flash_self"
945af8d7 158
acf98e7f
WD
159/*
160 * IPB Bus clocking configuration.
161 */
09e4b0c5 162#if defined(CONFIG_LITE5200B)
6d0f6bcf 163#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
09e4b0c5 164#else
6d0f6bcf 165#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
acf98e7f 166#endif
e59581c5
SR
167
168/* pass open firmware flat tree */
cf2817a8 169#define CONFIG_OF_LIBFDT 1
e59581c5
SR
170#define CONFIG_OF_BOARD_SETUP 1
171
e59581c5
SR
172#define OF_CPU "PowerPC,5200@0"
173#define OF_SOC "soc5200@f0000000"
39f23cd9 174#define OF_TBCLK (bd->bi_busfreq / 4)
e59581c5
SR
175#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
176
945af8d7
WD
177/*
178 * I2C configuration
179 */
531716e1 180#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
6d0f6bcf 181#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
ab209d51 182
6d0f6bcf
JCPV
183#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
184#define CONFIG_SYS_I2C_SLAVE 0x7F
531716e1
WD
185
186/*
187 * EEPROM configuration
188 */
6d0f6bcf
JCPV
189#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
190#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
191#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
192#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
945af8d7
WD
193
194/*
195 * Flash configuration
196 */
09e4b0c5 197#if defined(CONFIG_LITE5200B)
6d0f6bcf
JCPV
198#define CONFIG_SYS_FLASH_BASE 0xFE000000
199#define CONFIG_SYS_FLASH_SIZE 0x01000000
200#if !defined(CONFIG_SYS_LOWBOOT)
201#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x01760000 + 0x00800000)
202#else /* CONFIG_SYS_LOWBOOT */
203#if defined(CONFIG_SYS_LOWBOOT08)
204# error CONFIG_SYS_LOWBOOT08 is incompatible with the Lite5200B
09e4b0c5 205#endif
6d0f6bcf
JCPV
206#if defined(CONFIG_SYS_LOWBOOT16)
207#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x01060000)
09e4b0c5 208#endif
6d0f6bcf 209#endif /* CONFIG_SYS_LOWBOOT */
09e4b0c5 210#else /* !CONFIG_LITE5200B (IceCube)*/
6d0f6bcf
JCPV
211#define CONFIG_SYS_FLASH_BASE 0xFF000000
212#define CONFIG_SYS_FLASH_SIZE 0x01000000
213#if !defined(CONFIG_SYS_LOWBOOT)
214#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00740000 + 0x00800000)
215#else /* CONFIG_SYS_LOWBOOT */
216#if defined(CONFIG_SYS_LOWBOOT08)
217#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000 + 0x00800000)
5cf9da48 218#endif
6d0f6bcf
JCPV
219#if defined(CONFIG_SYS_LOWBOOT16)
220#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
7152b1d0 221#endif
6d0f6bcf 222#endif /* CONFIG_SYS_LOWBOOT */
09e4b0c5 223#endif /* CONFIG_LITE5200B */
6d0f6bcf 224#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
7152b1d0 225
6d0f6bcf 226#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
945af8d7 227
6d0f6bcf
JCPV
228#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
229#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
945af8d7 230
96e48cf6 231#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
945af8d7 232
09e4b0c5 233#if defined(CONFIG_LITE5200B)
00b1883a 234#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
235#define CONFIG_SYS_FLASH_CFI
236#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS1_START,CONFIG_SYS_CS0_START}
09e4b0c5
WD
237#endif
238
945af8d7
WD
239
240/*
241 * Environment settings
242 */
5a1aceb0 243#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586 244#define CONFIG_ENV_SIZE 0x10000
09e4b0c5 245#if defined(CONFIG_LITE5200B)
0e8d1586 246#define CONFIG_ENV_SECT_SIZE 0x20000
09e4b0c5 247#else
0e8d1586 248#define CONFIG_ENV_SECT_SIZE 0x10000
09e4b0c5 249#endif
96e48cf6 250#define CONFIG_ENV_OVERWRITE 1
945af8d7
WD
251
252/*
253 * Memory map
254 */
6d0f6bcf
JCPV
255#define CONFIG_SYS_MBAR 0xF0000000
256#define CONFIG_SYS_SDRAM_BASE 0x00000000
257#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
945af8d7
WD
258
259/* Use SRAM until RAM will be available */
6d0f6bcf 260#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 261#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
945af8d7
WD
262
263
25ddd1fb 264#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 265#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
945af8d7 266
14d0a02a 267#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
268#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
269# define CONFIG_SYS_RAMBOOT 1
945af8d7
WD
270#endif
271
6d0f6bcf 272#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
d2e22731 273#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
6d0f6bcf 274#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
945af8d7
WD
275
276/*
277 * Ethernet configuration
278 */
cbd8a35c 279#define CONFIG_MPC5xxx_FEC 1
86321fc1 280#define CONFIG_MPC5xxx_FEC_MII100
04a85b3b 281/*
86321fc1 282 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
7e780369 283 */
86321fc1 284/* #define CONFIG_MPC5xxx_FEC_MII10 */
d4ca31c4 285#define CONFIG_PHY_ADDR 0x00
945af8d7
WD
286
287/*
288 * GPIO configuration
289 */
b2001f27 290#ifdef CONFIG_MPC5200_DDR
6d0f6bcf 291#define CONFIG_SYS_GPS_PORT_CONFIG 0x90000004
b2001f27 292#else
6d0f6bcf 293#define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
b2001f27 294#endif
945af8d7
WD
295
296/*
297 * Miscellaneous configurable options
298 */
6d0f6bcf
JCPV
299#define CONFIG_SYS_LONGHELP /* undef to save memory */
300#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
348f258f 301#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 302#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
945af8d7 303#else
6d0f6bcf 304#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
945af8d7 305#endif
6d0f6bcf
JCPV
306#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
307#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
308#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
945af8d7 309
d2e22731
WD
310#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
311#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
d2e22731 312
6d0f6bcf
JCPV
313#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
314#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
945af8d7 315
6d0f6bcf 316#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
945af8d7 317
6d0f6bcf 318#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
945af8d7 319
6d0f6bcf 320#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
348f258f 321#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 322# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
348f258f
JL
323#endif
324
945af8d7
WD
325/*
326 * Various low-level settings
327 */
6d0f6bcf
JCPV
328#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
329#define CONFIG_SYS_HID0_FINAL HID0_ICE
945af8d7 330
09e4b0c5 331#if defined(CONFIG_LITE5200B)
6d0f6bcf
JCPV
332#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
333#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
334#define CONFIG_SYS_CS1_CFG 0x00047800
335#define CONFIG_SYS_CS0_START (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE)
336#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
337#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_CS0_START
338#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
339#define CONFIG_SYS_BOOTCS_CFG 0x00047800
09e4b0c5 340#else /* IceCube aka Lite5200 */
b2001f27
WD
341#ifdef CONFIG_MPC5200_DDR
342
6d0f6bcf
JCPV
343#define CONFIG_SYS_BOOTCS_START (CONFIG_SYS_CS1_START + CONFIG_SYS_CS1_SIZE)
344#define CONFIG_SYS_BOOTCS_SIZE 0x00800000
345#define CONFIG_SYS_BOOTCS_CFG 0x00047801
346#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
347#define CONFIG_SYS_CS1_SIZE 0x00800000
348#define CONFIG_SYS_CS1_CFG 0x00047800
b2001f27
WD
349
350#else /* !CONFIG_MPC5200_DDR */
351
6d0f6bcf
JCPV
352#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
353#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
354#define CONFIG_SYS_BOOTCS_CFG 0x00047801
355#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
356#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
945af8d7 357
b2001f27 358#endif /* CONFIG_MPC5200_DDR */
09e4b0c5 359#endif /*CONFIG_LITE5200B */
b2001f27 360
6d0f6bcf
JCPV
361#define CONFIG_SYS_CS_BURST 0x00000000
362#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
945af8d7 363
6d0f6bcf 364#define CONFIG_SYS_RESET_ADDRESS 0xff000000
c3f9d493
WD
365
366/*-----------------------------------------------------------------------
367 * USB stuff
368 *-----------------------------------------------------------------------
369 */
4d13cbad
WD
370#define CONFIG_USB_CLOCK 0x0001BBBB
371#define CONFIG_USB_CONFIG 0x00001000
945af8d7 372
132ba5fd
WD
373/*-----------------------------------------------------------------------
374 * IDE/ATA stuff Supports IDE harddisk
375 *-----------------------------------------------------------------------
376 */
377
378#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
379
380#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
381#undef CONFIG_IDE_LED /* LED for ide not supported */
382
383#define CONFIG_IDE_RESET /* reset for ide supported */
384#define CONFIG_IDE_PREINIT
385
6d0f6bcf
JCPV
386#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
387#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
132ba5fd 388
6d0f6bcf 389#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
132ba5fd 390
6d0f6bcf 391#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
132ba5fd
WD
392
393/* Offset for data I/O */
6d0f6bcf 394#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
132ba5fd
WD
395
396/* Offset for normal register accesses */
6d0f6bcf 397#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
132ba5fd
WD
398
399/* Offset for alternate registers */
6d0f6bcf 400#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
132ba5fd
WD
401
402/* Interval between registers */
6d0f6bcf 403#define CONFIG_SYS_ATA_STRIDE 4
132ba5fd 404
64f70bed
WD
405#define CONFIG_ATAPI 1
406
945af8d7 407#endif /* __CONFIG_H */